xref: /openbmc/linux/sound/soc/codecs/da9055.c (revision 2612e3bbc0386368a850140a6c9b990cd496a5ec)
12874c5fdSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later
29911f7f7SAshish Chavan /*
39911f7f7SAshish Chavan  * DA9055 ALSA Soc codec driver
49911f7f7SAshish Chavan  *
59911f7f7SAshish Chavan  * Copyright (c) 2012 Dialog Semiconductor
69911f7f7SAshish Chavan  *
79911f7f7SAshish Chavan  * Tested on (Samsung SMDK6410 board + DA9055 EVB) using I2S and I2C
89911f7f7SAshish Chavan  * Written by David Chen <david.chen@diasemi.com> and
99911f7f7SAshish Chavan  * Ashish Chavan <ashish.chavan@kpitcummins.com>
109911f7f7SAshish Chavan  */
119911f7f7SAshish Chavan 
129911f7f7SAshish Chavan #include <linux/delay.h>
139911f7f7SAshish Chavan #include <linux/i2c.h>
149911f7f7SAshish Chavan #include <linux/regmap.h>
159911f7f7SAshish Chavan #include <linux/slab.h>
169911f7f7SAshish Chavan #include <linux/module.h>
179f10b36fSAdam Thomson #include <linux/of.h>
189f10b36fSAdam Thomson #include <linux/of_device.h>
199911f7f7SAshish Chavan #include <sound/pcm.h>
209911f7f7SAshish Chavan #include <sound/pcm_params.h>
219911f7f7SAshish Chavan #include <sound/soc.h>
229911f7f7SAshish Chavan #include <sound/initval.h>
239911f7f7SAshish Chavan #include <sound/tlv.h>
249911f7f7SAshish Chavan #include <sound/da9055.h>
259911f7f7SAshish Chavan 
269911f7f7SAshish Chavan /* DA9055 register space */
279911f7f7SAshish Chavan 
289911f7f7SAshish Chavan /* Status Registers */
299911f7f7SAshish Chavan #define DA9055_STATUS1			0x02
309911f7f7SAshish Chavan #define DA9055_PLL_STATUS		0x03
319911f7f7SAshish Chavan #define DA9055_AUX_L_GAIN_STATUS	0x04
329911f7f7SAshish Chavan #define DA9055_AUX_R_GAIN_STATUS	0x05
339911f7f7SAshish Chavan #define DA9055_MIC_L_GAIN_STATUS	0x06
349911f7f7SAshish Chavan #define DA9055_MIC_R_GAIN_STATUS	0x07
359911f7f7SAshish Chavan #define DA9055_MIXIN_L_GAIN_STATUS	0x08
369911f7f7SAshish Chavan #define DA9055_MIXIN_R_GAIN_STATUS	0x09
379911f7f7SAshish Chavan #define DA9055_ADC_L_GAIN_STATUS	0x0A
389911f7f7SAshish Chavan #define DA9055_ADC_R_GAIN_STATUS	0x0B
399911f7f7SAshish Chavan #define DA9055_DAC_L_GAIN_STATUS	0x0C
409911f7f7SAshish Chavan #define DA9055_DAC_R_GAIN_STATUS	0x0D
419911f7f7SAshish Chavan #define DA9055_HP_L_GAIN_STATUS		0x0E
429911f7f7SAshish Chavan #define DA9055_HP_R_GAIN_STATUS		0x0F
439911f7f7SAshish Chavan #define DA9055_LINE_GAIN_STATUS		0x10
449911f7f7SAshish Chavan 
459911f7f7SAshish Chavan /* System Initialisation Registers */
469911f7f7SAshish Chavan #define DA9055_CIF_CTRL			0x20
479911f7f7SAshish Chavan #define DA9055_DIG_ROUTING_AIF		0X21
489911f7f7SAshish Chavan #define DA9055_SR			0x22
499911f7f7SAshish Chavan #define DA9055_REFERENCES		0x23
509911f7f7SAshish Chavan #define DA9055_PLL_FRAC_TOP		0x24
519911f7f7SAshish Chavan #define DA9055_PLL_FRAC_BOT		0x25
529911f7f7SAshish Chavan #define DA9055_PLL_INTEGER		0x26
539911f7f7SAshish Chavan #define DA9055_PLL_CTRL			0x27
549911f7f7SAshish Chavan #define DA9055_AIF_CLK_MODE		0x28
559911f7f7SAshish Chavan #define DA9055_AIF_CTRL			0x29
569911f7f7SAshish Chavan #define DA9055_DIG_ROUTING_DAC		0x2A
579911f7f7SAshish Chavan #define DA9055_ALC_CTRL1		0x2B
589911f7f7SAshish Chavan 
599911f7f7SAshish Chavan /* Input - Gain, Select and Filter Registers */
609911f7f7SAshish Chavan #define DA9055_AUX_L_GAIN		0x30
619911f7f7SAshish Chavan #define DA9055_AUX_R_GAIN		0x31
629911f7f7SAshish Chavan #define DA9055_MIXIN_L_SELECT		0x32
639911f7f7SAshish Chavan #define DA9055_MIXIN_R_SELECT		0x33
649911f7f7SAshish Chavan #define DA9055_MIXIN_L_GAIN		0x34
659911f7f7SAshish Chavan #define DA9055_MIXIN_R_GAIN		0x35
669911f7f7SAshish Chavan #define DA9055_ADC_L_GAIN		0x36
679911f7f7SAshish Chavan #define DA9055_ADC_R_GAIN		0x37
689911f7f7SAshish Chavan #define DA9055_ADC_FILTERS1		0x38
699911f7f7SAshish Chavan #define DA9055_MIC_L_GAIN		0x39
709911f7f7SAshish Chavan #define DA9055_MIC_R_GAIN		0x3A
719911f7f7SAshish Chavan 
729911f7f7SAshish Chavan /* Output - Gain, Select and Filter Registers */
739911f7f7SAshish Chavan #define DA9055_DAC_FILTERS5		0x40
749911f7f7SAshish Chavan #define DA9055_DAC_FILTERS2		0x41
759911f7f7SAshish Chavan #define DA9055_DAC_FILTERS3		0x42
769911f7f7SAshish Chavan #define DA9055_DAC_FILTERS4		0x43
779911f7f7SAshish Chavan #define DA9055_DAC_FILTERS1		0x44
789911f7f7SAshish Chavan #define DA9055_DAC_L_GAIN		0x45
799911f7f7SAshish Chavan #define DA9055_DAC_R_GAIN		0x46
809911f7f7SAshish Chavan #define DA9055_CP_CTRL			0x47
819911f7f7SAshish Chavan #define DA9055_HP_L_GAIN		0x48
829911f7f7SAshish Chavan #define DA9055_HP_R_GAIN		0x49
839911f7f7SAshish Chavan #define DA9055_LINE_GAIN		0x4A
849911f7f7SAshish Chavan #define DA9055_MIXOUT_L_SELECT		0x4B
859911f7f7SAshish Chavan #define DA9055_MIXOUT_R_SELECT		0x4C
869911f7f7SAshish Chavan 
879911f7f7SAshish Chavan /* System Controller Registers */
889911f7f7SAshish Chavan #define DA9055_SYSTEM_MODES_INPUT	0x50
899911f7f7SAshish Chavan #define DA9055_SYSTEM_MODES_OUTPUT	0x51
909911f7f7SAshish Chavan 
919911f7f7SAshish Chavan /* Control Registers */
929911f7f7SAshish Chavan #define DA9055_AUX_L_CTRL		0x60
939911f7f7SAshish Chavan #define DA9055_AUX_R_CTRL		0x61
949911f7f7SAshish Chavan #define DA9055_MIC_BIAS_CTRL		0x62
959911f7f7SAshish Chavan #define DA9055_MIC_L_CTRL		0x63
969911f7f7SAshish Chavan #define DA9055_MIC_R_CTRL		0x64
979911f7f7SAshish Chavan #define DA9055_MIXIN_L_CTRL		0x65
989911f7f7SAshish Chavan #define DA9055_MIXIN_R_CTRL		0x66
999911f7f7SAshish Chavan #define DA9055_ADC_L_CTRL		0x67
1009911f7f7SAshish Chavan #define DA9055_ADC_R_CTRL		0x68
1019911f7f7SAshish Chavan #define DA9055_DAC_L_CTRL		0x69
1029911f7f7SAshish Chavan #define DA9055_DAC_R_CTRL		0x6A
1039911f7f7SAshish Chavan #define DA9055_HP_L_CTRL		0x6B
1049911f7f7SAshish Chavan #define DA9055_HP_R_CTRL		0x6C
1059911f7f7SAshish Chavan #define DA9055_LINE_CTRL		0x6D
1069911f7f7SAshish Chavan #define DA9055_MIXOUT_L_CTRL		0x6E
1079911f7f7SAshish Chavan #define DA9055_MIXOUT_R_CTRL		0x6F
1089911f7f7SAshish Chavan 
1099911f7f7SAshish Chavan /* Configuration Registers */
1109911f7f7SAshish Chavan #define DA9055_LDO_CTRL			0x90
1119911f7f7SAshish Chavan #define DA9055_IO_CTRL			0x91
1129911f7f7SAshish Chavan #define DA9055_GAIN_RAMP_CTRL		0x92
1139911f7f7SAshish Chavan #define DA9055_MIC_CONFIG		0x93
1149911f7f7SAshish Chavan #define DA9055_PC_COUNT			0x94
1159911f7f7SAshish Chavan #define DA9055_CP_VOL_THRESHOLD1	0x95
1169911f7f7SAshish Chavan #define DA9055_CP_DELAY			0x96
1179911f7f7SAshish Chavan #define DA9055_CP_DETECTOR		0x97
1189911f7f7SAshish Chavan #define DA9055_AIF_OFFSET		0x98
1199911f7f7SAshish Chavan #define DA9055_DIG_CTRL			0x99
1209911f7f7SAshish Chavan #define DA9055_ALC_CTRL2		0x9A
1219911f7f7SAshish Chavan #define DA9055_ALC_CTRL3		0x9B
1229911f7f7SAshish Chavan #define DA9055_ALC_NOISE		0x9C
1239911f7f7SAshish Chavan #define DA9055_ALC_TARGET_MIN		0x9D
1249911f7f7SAshish Chavan #define DA9055_ALC_TARGET_MAX		0x9E
1259911f7f7SAshish Chavan #define DA9055_ALC_GAIN_LIMITS		0x9F
1269911f7f7SAshish Chavan #define DA9055_ALC_ANA_GAIN_LIMITS	0xA0
1279911f7f7SAshish Chavan #define DA9055_ALC_ANTICLIP_CTRL	0xA1
1289911f7f7SAshish Chavan #define DA9055_ALC_ANTICLIP_LEVEL	0xA2
1299911f7f7SAshish Chavan #define DA9055_ALC_OFFSET_OP2M_L	0xA6
1309911f7f7SAshish Chavan #define DA9055_ALC_OFFSET_OP2U_L	0xA7
1319911f7f7SAshish Chavan #define DA9055_ALC_OFFSET_OP2M_R	0xAB
1329911f7f7SAshish Chavan #define DA9055_ALC_OFFSET_OP2U_R	0xAC
1339911f7f7SAshish Chavan #define DA9055_ALC_CIC_OP_LVL_CTRL	0xAD
1349911f7f7SAshish Chavan #define DA9055_ALC_CIC_OP_LVL_DATA	0xAE
1359911f7f7SAshish Chavan #define DA9055_DAC_NG_SETUP_TIME	0xAF
1369911f7f7SAshish Chavan #define DA9055_DAC_NG_OFF_THRESHOLD	0xB0
1379911f7f7SAshish Chavan #define DA9055_DAC_NG_ON_THRESHOLD	0xB1
1389911f7f7SAshish Chavan #define DA9055_DAC_NG_CTRL		0xB2
1399911f7f7SAshish Chavan 
1409911f7f7SAshish Chavan /* SR bit fields */
1419911f7f7SAshish Chavan #define DA9055_SR_8000			(0x1 << 0)
1429911f7f7SAshish Chavan #define DA9055_SR_11025			(0x2 << 0)
1439911f7f7SAshish Chavan #define DA9055_SR_12000			(0x3 << 0)
1449911f7f7SAshish Chavan #define DA9055_SR_16000			(0x5 << 0)
1459911f7f7SAshish Chavan #define DA9055_SR_22050			(0x6 << 0)
1469911f7f7SAshish Chavan #define DA9055_SR_24000			(0x7 << 0)
1479911f7f7SAshish Chavan #define DA9055_SR_32000			(0x9 << 0)
1489911f7f7SAshish Chavan #define DA9055_SR_44100			(0xA << 0)
1499911f7f7SAshish Chavan #define DA9055_SR_48000			(0xB << 0)
1509911f7f7SAshish Chavan #define DA9055_SR_88200			(0xE << 0)
1519911f7f7SAshish Chavan #define DA9055_SR_96000			(0xF << 0)
1529911f7f7SAshish Chavan 
1539911f7f7SAshish Chavan /* REFERENCES bit fields */
1549911f7f7SAshish Chavan #define DA9055_BIAS_EN			(1 << 3)
1559911f7f7SAshish Chavan #define DA9055_VMID_EN			(1 << 7)
1569911f7f7SAshish Chavan 
1579911f7f7SAshish Chavan /* PLL_CTRL bit fields */
1589911f7f7SAshish Chavan #define DA9055_PLL_INDIV_10_20_MHZ	(1 << 2)
1599911f7f7SAshish Chavan #define DA9055_PLL_SRM_EN		(1 << 6)
1609911f7f7SAshish Chavan #define DA9055_PLL_EN			(1 << 7)
1619911f7f7SAshish Chavan 
1629911f7f7SAshish Chavan /* AIF_CLK_MODE bit fields */
1639911f7f7SAshish Chavan #define DA9055_AIF_BCLKS_PER_WCLK_32	(0 << 0)
1649911f7f7SAshish Chavan #define DA9055_AIF_BCLKS_PER_WCLK_64	(1 << 0)
1659911f7f7SAshish Chavan #define DA9055_AIF_BCLKS_PER_WCLK_128	(2 << 0)
1669911f7f7SAshish Chavan #define DA9055_AIF_BCLKS_PER_WCLK_256	(3 << 0)
1679911f7f7SAshish Chavan #define DA9055_AIF_CLK_EN_SLAVE_MODE	(0 << 7)
1689911f7f7SAshish Chavan #define DA9055_AIF_CLK_EN_MASTER_MODE	(1 << 7)
1699911f7f7SAshish Chavan 
1709911f7f7SAshish Chavan /* AIF_CTRL bit fields */
1719911f7f7SAshish Chavan #define DA9055_AIF_FORMAT_I2S_MODE	(0 << 0)
1729911f7f7SAshish Chavan #define DA9055_AIF_FORMAT_LEFT_J	(1 << 0)
1739911f7f7SAshish Chavan #define DA9055_AIF_FORMAT_RIGHT_J	(2 << 0)
1745e82aaa7SAshish Chavan #define DA9055_AIF_FORMAT_DSP		(3 << 0)
1759911f7f7SAshish Chavan #define DA9055_AIF_WORD_S16_LE		(0 << 2)
1769911f7f7SAshish Chavan #define DA9055_AIF_WORD_S20_3LE		(1 << 2)
1779911f7f7SAshish Chavan #define DA9055_AIF_WORD_S24_LE		(2 << 2)
1789911f7f7SAshish Chavan #define DA9055_AIF_WORD_S32_LE		(3 << 2)
1799911f7f7SAshish Chavan 
180c7c0f2cdSAshish Chavan /* MIC_L_CTRL bit fields */
181c7c0f2cdSAshish Chavan #define DA9055_MIC_L_MUTE_EN		(1 << 6)
182c7c0f2cdSAshish Chavan 
183c7c0f2cdSAshish Chavan /* MIC_R_CTRL bit fields */
184c7c0f2cdSAshish Chavan #define DA9055_MIC_R_MUTE_EN		(1 << 6)
185c7c0f2cdSAshish Chavan 
1869911f7f7SAshish Chavan /* MIXIN_L_CTRL bit fields */
1879911f7f7SAshish Chavan #define DA9055_MIXIN_L_MIX_EN		(1 << 3)
1889911f7f7SAshish Chavan 
1899911f7f7SAshish Chavan /* MIXIN_R_CTRL bit fields */
1909911f7f7SAshish Chavan #define DA9055_MIXIN_R_MIX_EN		(1 << 3)
1919911f7f7SAshish Chavan 
1929911f7f7SAshish Chavan /* ADC_L_CTRL bit fields */
1939911f7f7SAshish Chavan #define DA9055_ADC_L_EN			(1 << 7)
1949911f7f7SAshish Chavan 
1959911f7f7SAshish Chavan /* ADC_R_CTRL bit fields */
1969911f7f7SAshish Chavan #define DA9055_ADC_R_EN			(1 << 7)
1979911f7f7SAshish Chavan 
1989911f7f7SAshish Chavan /* DAC_L_CTRL bit fields */
1999911f7f7SAshish Chavan #define DA9055_DAC_L_MUTE_EN		(1 << 6)
2009911f7f7SAshish Chavan 
2019911f7f7SAshish Chavan /* DAC_R_CTRL bit fields */
2029911f7f7SAshish Chavan #define DA9055_DAC_R_MUTE_EN		(1 << 6)
2039911f7f7SAshish Chavan 
2049911f7f7SAshish Chavan /* HP_L_CTRL bit fields */
2059911f7f7SAshish Chavan #define DA9055_HP_L_AMP_OE		(1 << 3)
2069911f7f7SAshish Chavan 
2079911f7f7SAshish Chavan /* HP_R_CTRL bit fields */
2089911f7f7SAshish Chavan #define DA9055_HP_R_AMP_OE		(1 << 3)
2099911f7f7SAshish Chavan 
2109911f7f7SAshish Chavan /* LINE_CTRL bit fields */
2119911f7f7SAshish Chavan #define DA9055_LINE_AMP_OE		(1 << 3)
2129911f7f7SAshish Chavan 
2139911f7f7SAshish Chavan /* MIXOUT_L_CTRL bit fields */
2149911f7f7SAshish Chavan #define DA9055_MIXOUT_L_MIX_EN		(1 << 3)
2159911f7f7SAshish Chavan 
2169911f7f7SAshish Chavan /* MIXOUT_R_CTRL bit fields */
2179911f7f7SAshish Chavan #define DA9055_MIXOUT_R_MIX_EN		(1 << 3)
2189911f7f7SAshish Chavan 
2199911f7f7SAshish Chavan /* MIC bias select bit fields */
2209911f7f7SAshish Chavan #define DA9055_MICBIAS2_EN		(1 << 6)
2219911f7f7SAshish Chavan 
2229911f7f7SAshish Chavan /* ALC_CIC_OP_LEVEL_CTRL bit fields */
2239911f7f7SAshish Chavan #define DA9055_ALC_DATA_MIDDLE		(2 << 0)
2249911f7f7SAshish Chavan #define DA9055_ALC_DATA_TOP		(3 << 0)
2259911f7f7SAshish Chavan #define DA9055_ALC_CIC_OP_CHANNEL_LEFT	(0 << 7)
2269911f7f7SAshish Chavan #define DA9055_ALC_CIC_OP_CHANNEL_RIGHT	(1 << 7)
2279911f7f7SAshish Chavan 
2289911f7f7SAshish Chavan #define DA9055_AIF_BCLK_MASK		(3 << 0)
2299911f7f7SAshish Chavan #define DA9055_AIF_CLK_MODE_MASK	(1 << 7)
2309911f7f7SAshish Chavan #define DA9055_AIF_FORMAT_MASK		(3 << 0)
2319911f7f7SAshish Chavan #define DA9055_AIF_WORD_LENGTH_MASK	(3 << 2)
2329911f7f7SAshish Chavan #define DA9055_GAIN_RAMPING_EN		(1 << 5)
2339911f7f7SAshish Chavan #define DA9055_MICBIAS_LEVEL_MASK	(3 << 4)
2349911f7f7SAshish Chavan 
2359911f7f7SAshish Chavan #define DA9055_ALC_OFFSET_15_8		0x00FF00
2369911f7f7SAshish Chavan #define DA9055_ALC_OFFSET_17_16		0x030000
2379911f7f7SAshish Chavan #define DA9055_ALC_AVG_ITERATIONS	5
2389911f7f7SAshish Chavan 
2399911f7f7SAshish Chavan struct pll_div {
2409911f7f7SAshish Chavan 	int fref;
2419911f7f7SAshish Chavan 	int fout;
2429911f7f7SAshish Chavan 	u8 frac_top;
2439911f7f7SAshish Chavan 	u8 frac_bot;
2449911f7f7SAshish Chavan 	u8 integer;
2459911f7f7SAshish Chavan 	u8 mode;	/* 0 = slave, 1 = master */
2469911f7f7SAshish Chavan };
2479911f7f7SAshish Chavan 
2489911f7f7SAshish Chavan /* PLL divisor table */
2499911f7f7SAshish Chavan static const struct pll_div da9055_pll_div[] = {
2509911f7f7SAshish Chavan 	/* for MASTER mode, fs = 44.1Khz and its harmonics */
2519911f7f7SAshish Chavan 	{11289600, 2822400, 0x00, 0x00, 0x20, 1},	/* MCLK=11.2896Mhz */
2529911f7f7SAshish Chavan 	{12000000, 2822400, 0x03, 0x61, 0x1E, 1},	/* MCLK=12Mhz */
2539911f7f7SAshish Chavan 	{12288000, 2822400, 0x0C, 0xCC, 0x1D, 1},	/* MCLK=12.288Mhz */
2549911f7f7SAshish Chavan 	{13000000, 2822400, 0x19, 0x45, 0x1B, 1},	/* MCLK=13Mhz */
2559911f7f7SAshish Chavan 	{13500000, 2822400, 0x18, 0x56, 0x1A, 1},	/* MCLK=13.5Mhz */
2569911f7f7SAshish Chavan 	{14400000, 2822400, 0x02, 0xD0, 0x19, 1},	/* MCLK=14.4Mhz */
2579911f7f7SAshish Chavan 	{19200000, 2822400, 0x1A, 0x1C, 0x12, 1},	/* MCLK=19.2Mhz */
2589911f7f7SAshish Chavan 	{19680000, 2822400, 0x0B, 0x6D, 0x12, 1},	/* MCLK=19.68Mhz */
2599911f7f7SAshish Chavan 	{19800000, 2822400, 0x07, 0xDD, 0x12, 1},	/* MCLK=19.8Mhz */
2609911f7f7SAshish Chavan 	/* for MASTER mode, fs = 48Khz and its harmonics */
2619911f7f7SAshish Chavan 	{11289600, 3072000, 0x1A, 0x8E, 0x22, 1},	/* MCLK=11.2896Mhz */
2629911f7f7SAshish Chavan 	{12000000, 3072000, 0x18, 0x93, 0x20, 1},	/* MCLK=12Mhz */
2639911f7f7SAshish Chavan 	{12288000, 3072000, 0x00, 0x00, 0x20, 1},	/* MCLK=12.288Mhz */
2649911f7f7SAshish Chavan 	{13000000, 3072000, 0x07, 0xEA, 0x1E, 1},	/* MCLK=13Mhz */
2659911f7f7SAshish Chavan 	{13500000, 3072000, 0x04, 0x11, 0x1D, 1},	/* MCLK=13.5Mhz */
2669911f7f7SAshish Chavan 	{14400000, 3072000, 0x09, 0xD0, 0x1B, 1},	/* MCLK=14.4Mhz */
2679911f7f7SAshish Chavan 	{19200000, 3072000, 0x0F, 0x5C, 0x14, 1},	/* MCLK=19.2Mhz */
2689911f7f7SAshish Chavan 	{19680000, 3072000, 0x1F, 0x60, 0x13, 1},	/* MCLK=19.68Mhz */
2699911f7f7SAshish Chavan 	{19800000, 3072000, 0x1B, 0x80, 0x13, 1},	/* MCLK=19.8Mhz */
2709911f7f7SAshish Chavan 	/* for SLAVE mode with SRM */
2719911f7f7SAshish Chavan 	{11289600, 2822400, 0x0D, 0x47, 0x21, 0},	/* MCLK=11.2896Mhz */
2729911f7f7SAshish Chavan 	{12000000, 2822400, 0x0D, 0xFA, 0x1F, 0},	/* MCLK=12Mhz */
2739911f7f7SAshish Chavan 	{12288000, 2822400, 0x16, 0x66, 0x1E, 0},	/* MCLK=12.288Mhz */
2749911f7f7SAshish Chavan 	{13000000, 2822400, 0x00, 0x98, 0x1D, 0},	/* MCLK=13Mhz */
2759911f7f7SAshish Chavan 	{13500000, 2822400, 0x1E, 0x33, 0x1B, 0},	/* MCLK=13.5Mhz */
2769911f7f7SAshish Chavan 	{14400000, 2822400, 0x06, 0x50, 0x1A, 0},	/* MCLK=14.4Mhz */
2779911f7f7SAshish Chavan 	{19200000, 2822400, 0x14, 0xBC, 0x13, 0},	/* MCLK=19.2Mhz */
2789911f7f7SAshish Chavan 	{19680000, 2822400, 0x05, 0x66, 0x13, 0},	/* MCLK=19.68Mhz */
2799911f7f7SAshish Chavan 	{19800000, 2822400, 0x01, 0xAE, 0x13, 0},	/* MCLK=19.8Mhz  */
2809911f7f7SAshish Chavan };
2819911f7f7SAshish Chavan 
2829911f7f7SAshish Chavan enum clk_src {
2839911f7f7SAshish Chavan 	DA9055_CLKSRC_MCLK
2849911f7f7SAshish Chavan };
2859911f7f7SAshish Chavan 
2869911f7f7SAshish Chavan /* Gain and Volume */
2879911f7f7SAshish Chavan 
288e27c8404SLars-Peter Clausen static const DECLARE_TLV_DB_RANGE(aux_vol_tlv,
2899911f7f7SAshish Chavan 	0x0, 0x10, TLV_DB_SCALE_ITEM(-5400, 0, 0),
2909911f7f7SAshish Chavan 	/* -54dB to 15dB */
2919911f7f7SAshish Chavan 	0x11, 0x3f, TLV_DB_SCALE_ITEM(-5400, 150, 0)
292e27c8404SLars-Peter Clausen );
2939911f7f7SAshish Chavan 
294e27c8404SLars-Peter Clausen static const DECLARE_TLV_DB_RANGE(digital_gain_tlv,
2959911f7f7SAshish Chavan 	0x0, 0x07, TLV_DB_SCALE_ITEM(TLV_DB_GAIN_MUTE, 0, 1),
2969911f7f7SAshish Chavan 	/* -78dB to 12dB */
2979911f7f7SAshish Chavan 	0x08, 0x7f, TLV_DB_SCALE_ITEM(-7800, 75, 0)
298e27c8404SLars-Peter Clausen );
2999911f7f7SAshish Chavan 
300e27c8404SLars-Peter Clausen static const DECLARE_TLV_DB_RANGE(alc_analog_gain_tlv,
3019911f7f7SAshish Chavan 	0x0, 0x0, TLV_DB_SCALE_ITEM(TLV_DB_GAIN_MUTE, 0, 1),
3029911f7f7SAshish Chavan 	/* 0dB to 36dB */
3039911f7f7SAshish Chavan 	0x01, 0x07, TLV_DB_SCALE_ITEM(0, 600, 0)
304e27c8404SLars-Peter Clausen );
3059911f7f7SAshish Chavan 
3069911f7f7SAshish Chavan static const DECLARE_TLV_DB_SCALE(mic_vol_tlv, -600, 600, 0);
3079911f7f7SAshish Chavan static const DECLARE_TLV_DB_SCALE(mixin_gain_tlv, -450, 150, 0);
3089911f7f7SAshish Chavan static const DECLARE_TLV_DB_SCALE(eq_gain_tlv, -1050, 150, 0);
3099911f7f7SAshish Chavan static const DECLARE_TLV_DB_SCALE(hp_vol_tlv, -5700, 100, 0);
3109911f7f7SAshish Chavan static const DECLARE_TLV_DB_SCALE(lineout_vol_tlv, -4800, 100, 0);
3119911f7f7SAshish Chavan static const DECLARE_TLV_DB_SCALE(alc_threshold_tlv, -9450, 150, 0);
3129911f7f7SAshish Chavan static const DECLARE_TLV_DB_SCALE(alc_gain_tlv, 0, 600, 0);
3139911f7f7SAshish Chavan 
3149911f7f7SAshish Chavan /* ADC and DAC high pass filter cutoff value */
3159911f7f7SAshish Chavan static const char * const da9055_hpf_cutoff_txt[] = {
3169911f7f7SAshish Chavan 	"Fs/24000", "Fs/12000", "Fs/6000", "Fs/3000"
3179911f7f7SAshish Chavan };
3189911f7f7SAshish Chavan 
3199839ce93STakashi Iwai static SOC_ENUM_SINGLE_DECL(da9055_dac_hpf_cutoff,
3209839ce93STakashi Iwai 			    DA9055_DAC_FILTERS1, 4, da9055_hpf_cutoff_txt);
3219911f7f7SAshish Chavan 
3229839ce93STakashi Iwai static SOC_ENUM_SINGLE_DECL(da9055_adc_hpf_cutoff,
3239839ce93STakashi Iwai 			    DA9055_ADC_FILTERS1, 4, da9055_hpf_cutoff_txt);
3249911f7f7SAshish Chavan 
3259911f7f7SAshish Chavan /* ADC and DAC voice mode (8kHz) high pass cutoff value */
3269911f7f7SAshish Chavan static const char * const da9055_vf_cutoff_txt[] = {
3279911f7f7SAshish Chavan 	"2.5Hz", "25Hz", "50Hz", "100Hz", "150Hz", "200Hz", "300Hz", "400Hz"
3289911f7f7SAshish Chavan };
3299911f7f7SAshish Chavan 
3309839ce93STakashi Iwai static SOC_ENUM_SINGLE_DECL(da9055_dac_vf_cutoff,
3319839ce93STakashi Iwai 			    DA9055_DAC_FILTERS1, 0, da9055_vf_cutoff_txt);
3329911f7f7SAshish Chavan 
3339839ce93STakashi Iwai static SOC_ENUM_SINGLE_DECL(da9055_adc_vf_cutoff,
3349839ce93STakashi Iwai 			    DA9055_ADC_FILTERS1, 0, da9055_vf_cutoff_txt);
3359911f7f7SAshish Chavan 
3369911f7f7SAshish Chavan /* Gain ramping rate value */
3379911f7f7SAshish Chavan static const char * const da9055_gain_ramping_txt[] = {
3389911f7f7SAshish Chavan 	"nominal rate", "nominal rate * 4", "nominal rate * 8",
3399911f7f7SAshish Chavan 	"nominal rate / 8"
3409911f7f7SAshish Chavan };
3419911f7f7SAshish Chavan 
3429839ce93STakashi Iwai static SOC_ENUM_SINGLE_DECL(da9055_gain_ramping_rate,
3439839ce93STakashi Iwai 			    DA9055_GAIN_RAMP_CTRL, 0, da9055_gain_ramping_txt);
3449911f7f7SAshish Chavan 
3459911f7f7SAshish Chavan /* DAC noise gate setup time value */
3469911f7f7SAshish Chavan static const char * const da9055_dac_ng_setup_time_txt[] = {
3479911f7f7SAshish Chavan 	"256 samples", "512 samples", "1024 samples", "2048 samples"
3489911f7f7SAshish Chavan };
3499911f7f7SAshish Chavan 
3509839ce93STakashi Iwai static SOC_ENUM_SINGLE_DECL(da9055_dac_ng_setup_time,
3519839ce93STakashi Iwai 			    DA9055_DAC_NG_SETUP_TIME, 0,
3529911f7f7SAshish Chavan 			    da9055_dac_ng_setup_time_txt);
3539911f7f7SAshish Chavan 
3549911f7f7SAshish Chavan /* DAC noise gate rampup rate value */
3559911f7f7SAshish Chavan static const char * const da9055_dac_ng_rampup_txt[] = {
3569911f7f7SAshish Chavan 	"0.02 ms/dB", "0.16 ms/dB"
3579911f7f7SAshish Chavan };
3589911f7f7SAshish Chavan 
3599839ce93STakashi Iwai static SOC_ENUM_SINGLE_DECL(da9055_dac_ng_rampup_rate,
3609839ce93STakashi Iwai 			    DA9055_DAC_NG_SETUP_TIME, 2,
3619911f7f7SAshish Chavan 			    da9055_dac_ng_rampup_txt);
3629911f7f7SAshish Chavan 
3639911f7f7SAshish Chavan /* DAC noise gate rampdown rate value */
3649911f7f7SAshish Chavan static const char * const da9055_dac_ng_rampdown_txt[] = {
3659911f7f7SAshish Chavan 	"0.64 ms/dB", "20.48 ms/dB"
3669911f7f7SAshish Chavan };
3679911f7f7SAshish Chavan 
3689839ce93STakashi Iwai static SOC_ENUM_SINGLE_DECL(da9055_dac_ng_rampdown_rate,
3699839ce93STakashi Iwai 			    DA9055_DAC_NG_SETUP_TIME, 3,
3709911f7f7SAshish Chavan 			    da9055_dac_ng_rampdown_txt);
3719911f7f7SAshish Chavan 
3729911f7f7SAshish Chavan /* DAC soft mute rate value */
3739911f7f7SAshish Chavan static const char * const da9055_dac_soft_mute_rate_txt[] = {
3749911f7f7SAshish Chavan 	"1", "2", "4", "8", "16", "32", "64"
3759911f7f7SAshish Chavan };
3769911f7f7SAshish Chavan 
3779839ce93STakashi Iwai static SOC_ENUM_SINGLE_DECL(da9055_dac_soft_mute_rate,
3789839ce93STakashi Iwai 			    DA9055_DAC_FILTERS5, 4,
3799911f7f7SAshish Chavan 			    da9055_dac_soft_mute_rate_txt);
3809911f7f7SAshish Chavan 
3819911f7f7SAshish Chavan /* DAC routing select */
3829911f7f7SAshish Chavan static const char * const da9055_dac_src_txt[] = {
3839911f7f7SAshish Chavan 	"ADC output left", "ADC output right", "AIF input left",
3849911f7f7SAshish Chavan 	"AIF input right"
3859911f7f7SAshish Chavan };
3869911f7f7SAshish Chavan 
3879839ce93STakashi Iwai static SOC_ENUM_SINGLE_DECL(da9055_dac_l_src,
3889839ce93STakashi Iwai 			    DA9055_DIG_ROUTING_DAC, 0, da9055_dac_src_txt);
3899911f7f7SAshish Chavan 
3909839ce93STakashi Iwai static SOC_ENUM_SINGLE_DECL(da9055_dac_r_src,
3919839ce93STakashi Iwai 			    DA9055_DIG_ROUTING_DAC, 4, da9055_dac_src_txt);
3929911f7f7SAshish Chavan 
3939911f7f7SAshish Chavan /* MIC PGA Left source select */
3949911f7f7SAshish Chavan static const char * const da9055_mic_l_src_txt[] = {
3959911f7f7SAshish Chavan 	"MIC1_P_N", "MIC1_P", "MIC1_N", "MIC2_L"
3969911f7f7SAshish Chavan };
3979911f7f7SAshish Chavan 
3989839ce93STakashi Iwai static SOC_ENUM_SINGLE_DECL(da9055_mic_l_src,
3999839ce93STakashi Iwai 			    DA9055_MIXIN_L_SELECT, 4, da9055_mic_l_src_txt);
4009911f7f7SAshish Chavan 
4019911f7f7SAshish Chavan /* MIC PGA Right source select */
4029911f7f7SAshish Chavan static const char * const da9055_mic_r_src_txt[] = {
4039911f7f7SAshish Chavan 	"MIC2_R_L", "MIC2_R", "MIC2_L"
4049911f7f7SAshish Chavan };
4059911f7f7SAshish Chavan 
4069839ce93STakashi Iwai static SOC_ENUM_SINGLE_DECL(da9055_mic_r_src,
4079839ce93STakashi Iwai 			    DA9055_MIXIN_R_SELECT, 4, da9055_mic_r_src_txt);
4089911f7f7SAshish Chavan 
4099911f7f7SAshish Chavan /* ALC Input Signal Tracking rate select */
4109911f7f7SAshish Chavan static const char * const da9055_signal_tracking_rate_txt[] = {
4119911f7f7SAshish Chavan 	"1/4", "1/16", "1/256", "1/65536"
4129911f7f7SAshish Chavan };
4139911f7f7SAshish Chavan 
4149839ce93STakashi Iwai static SOC_ENUM_SINGLE_DECL(da9055_integ_attack_rate,
4159839ce93STakashi Iwai 			    DA9055_ALC_CTRL3, 4,
4169911f7f7SAshish Chavan 			    da9055_signal_tracking_rate_txt);
4179911f7f7SAshish Chavan 
4189839ce93STakashi Iwai static SOC_ENUM_SINGLE_DECL(da9055_integ_release_rate,
4199839ce93STakashi Iwai 			    DA9055_ALC_CTRL3, 6,
4209911f7f7SAshish Chavan 			    da9055_signal_tracking_rate_txt);
4219911f7f7SAshish Chavan 
4229911f7f7SAshish Chavan /* ALC Attack Rate select */
4239911f7f7SAshish Chavan static const char * const da9055_attack_rate_txt[] = {
4249911f7f7SAshish Chavan 	"44/fs", "88/fs", "176/fs", "352/fs", "704/fs", "1408/fs", "2816/fs",
4259911f7f7SAshish Chavan 	"5632/fs", "11264/fs", "22528/fs", "45056/fs", "90112/fs", "180224/fs"
4269911f7f7SAshish Chavan };
4279911f7f7SAshish Chavan 
4289839ce93STakashi Iwai static SOC_ENUM_SINGLE_DECL(da9055_attack_rate,
4299839ce93STakashi Iwai 			    DA9055_ALC_CTRL2, 0, da9055_attack_rate_txt);
4309911f7f7SAshish Chavan 
4319911f7f7SAshish Chavan /* ALC Release Rate select */
4329911f7f7SAshish Chavan static const char * const da9055_release_rate_txt[] = {
4339911f7f7SAshish Chavan 	"176/fs", "352/fs", "704/fs", "1408/fs", "2816/fs", "5632/fs",
4349911f7f7SAshish Chavan 	"11264/fs", "22528/fs", "45056/fs", "90112/fs", "180224/fs"
4359911f7f7SAshish Chavan };
4369911f7f7SAshish Chavan 
4379839ce93STakashi Iwai static SOC_ENUM_SINGLE_DECL(da9055_release_rate,
4389839ce93STakashi Iwai 			    DA9055_ALC_CTRL2, 4, da9055_release_rate_txt);
4399911f7f7SAshish Chavan 
4409911f7f7SAshish Chavan /* ALC Hold Time select */
4419911f7f7SAshish Chavan static const char * const da9055_hold_time_txt[] = {
4429911f7f7SAshish Chavan 	"62/fs", "124/fs", "248/fs", "496/fs", "992/fs", "1984/fs", "3968/fs",
4439911f7f7SAshish Chavan 	"7936/fs", "15872/fs", "31744/fs", "63488/fs", "126976/fs",
4449911f7f7SAshish Chavan 	"253952/fs", "507904/fs", "1015808/fs", "2031616/fs"
4459911f7f7SAshish Chavan };
4469911f7f7SAshish Chavan 
4479839ce93STakashi Iwai static SOC_ENUM_SINGLE_DECL(da9055_hold_time,
4489839ce93STakashi Iwai 			    DA9055_ALC_CTRL3, 0, da9055_hold_time_txt);
4499911f7f7SAshish Chavan 
da9055_get_alc_data(struct snd_soc_component * component,u8 reg_val)45035fc975bSKuninori Morimoto static int da9055_get_alc_data(struct snd_soc_component *component, u8 reg_val)
4519911f7f7SAshish Chavan {
4529911f7f7SAshish Chavan 	int mid_data, top_data;
4539911f7f7SAshish Chavan 	int sum = 0;
4549911f7f7SAshish Chavan 	u8 iteration;
4559911f7f7SAshish Chavan 
4569911f7f7SAshish Chavan 	for (iteration = 0; iteration < DA9055_ALC_AVG_ITERATIONS;
4579911f7f7SAshish Chavan 	     iteration++) {
4589911f7f7SAshish Chavan 		/* Select the left or right channel and capture data */
45935fc975bSKuninori Morimoto 		snd_soc_component_write(component, DA9055_ALC_CIC_OP_LVL_CTRL, reg_val);
4609911f7f7SAshish Chavan 
4619911f7f7SAshish Chavan 		/* Select middle 8 bits for read back from data register */
46235fc975bSKuninori Morimoto 		snd_soc_component_write(component, DA9055_ALC_CIC_OP_LVL_CTRL,
4639911f7f7SAshish Chavan 			      reg_val | DA9055_ALC_DATA_MIDDLE);
4642925b582SKuninori Morimoto 		mid_data = snd_soc_component_read(component, DA9055_ALC_CIC_OP_LVL_DATA);
4659911f7f7SAshish Chavan 
4669911f7f7SAshish Chavan 		/* Select top 8 bits for read back from data register */
46735fc975bSKuninori Morimoto 		snd_soc_component_write(component, DA9055_ALC_CIC_OP_LVL_CTRL,
4689911f7f7SAshish Chavan 			      reg_val | DA9055_ALC_DATA_TOP);
4692925b582SKuninori Morimoto 		top_data = snd_soc_component_read(component, DA9055_ALC_CIC_OP_LVL_DATA);
4709911f7f7SAshish Chavan 
4719911f7f7SAshish Chavan 		sum += ((mid_data << 8) | (top_data << 16));
4729911f7f7SAshish Chavan 	}
4739911f7f7SAshish Chavan 
4749911f7f7SAshish Chavan 	return sum / DA9055_ALC_AVG_ITERATIONS;
4759911f7f7SAshish Chavan }
4769911f7f7SAshish Chavan 
da9055_put_alc_sw(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)4779911f7f7SAshish Chavan static int da9055_put_alc_sw(struct snd_kcontrol *kcontrol,
4789911f7f7SAshish Chavan 			     struct snd_ctl_elem_value *ucontrol)
4799911f7f7SAshish Chavan {
48035fc975bSKuninori Morimoto 	struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
481c7c0f2cdSAshish Chavan 	u8 reg_val, adc_left, adc_right, mic_left, mic_right;
4829911f7f7SAshish Chavan 	int avg_left_data, avg_right_data, offset_l, offset_r;
4839911f7f7SAshish Chavan 
4849911f7f7SAshish Chavan 	if (ucontrol->value.integer.value[0]) {
4859911f7f7SAshish Chavan 		/*
4869911f7f7SAshish Chavan 		 * While enabling ALC (or ALC sync mode), calibration of the DC
4879911f7f7SAshish Chavan 		 * offsets must be done first
4889911f7f7SAshish Chavan 		 */
4899911f7f7SAshish Chavan 
490c7c0f2cdSAshish Chavan 		/* Save current values from Mic control registers */
4912925b582SKuninori Morimoto 		mic_left = snd_soc_component_read(component, DA9055_MIC_L_CTRL);
4922925b582SKuninori Morimoto 		mic_right = snd_soc_component_read(component, DA9055_MIC_R_CTRL);
493c7c0f2cdSAshish Chavan 
494c7c0f2cdSAshish Chavan 		/* Mute Mic PGA Left and Right */
49535fc975bSKuninori Morimoto 		snd_soc_component_update_bits(component, DA9055_MIC_L_CTRL,
496c7c0f2cdSAshish Chavan 				    DA9055_MIC_L_MUTE_EN, DA9055_MIC_L_MUTE_EN);
49735fc975bSKuninori Morimoto 		snd_soc_component_update_bits(component, DA9055_MIC_R_CTRL,
498c7c0f2cdSAshish Chavan 				    DA9055_MIC_R_MUTE_EN, DA9055_MIC_R_MUTE_EN);
499c7c0f2cdSAshish Chavan 
5009911f7f7SAshish Chavan 		/* Save current values from ADC control registers */
5012925b582SKuninori Morimoto 		adc_left = snd_soc_component_read(component, DA9055_ADC_L_CTRL);
5022925b582SKuninori Morimoto 		adc_right = snd_soc_component_read(component, DA9055_ADC_R_CTRL);
5039911f7f7SAshish Chavan 
5049911f7f7SAshish Chavan 		/* Enable ADC Left and Right */
50535fc975bSKuninori Morimoto 		snd_soc_component_update_bits(component, DA9055_ADC_L_CTRL,
5069911f7f7SAshish Chavan 				    DA9055_ADC_L_EN, DA9055_ADC_L_EN);
50735fc975bSKuninori Morimoto 		snd_soc_component_update_bits(component, DA9055_ADC_R_CTRL,
5089911f7f7SAshish Chavan 				    DA9055_ADC_R_EN, DA9055_ADC_R_EN);
5099911f7f7SAshish Chavan 
5109911f7f7SAshish Chavan 		/* Calculate average for Left and Right data */
5119911f7f7SAshish Chavan 		/* Left Data */
51235fc975bSKuninori Morimoto 		avg_left_data = da9055_get_alc_data(component,
5139911f7f7SAshish Chavan 				DA9055_ALC_CIC_OP_CHANNEL_LEFT);
5149911f7f7SAshish Chavan 		/* Right Data */
51535fc975bSKuninori Morimoto 		avg_right_data = da9055_get_alc_data(component,
5169911f7f7SAshish Chavan 				 DA9055_ALC_CIC_OP_CHANNEL_RIGHT);
5179911f7f7SAshish Chavan 
5189911f7f7SAshish Chavan 		/* Calculate DC offset */
5199911f7f7SAshish Chavan 		offset_l = -avg_left_data;
5209911f7f7SAshish Chavan 		offset_r = -avg_right_data;
5219911f7f7SAshish Chavan 
5229911f7f7SAshish Chavan 		reg_val = (offset_l & DA9055_ALC_OFFSET_15_8) >> 8;
52335fc975bSKuninori Morimoto 		snd_soc_component_write(component, DA9055_ALC_OFFSET_OP2M_L, reg_val);
5249911f7f7SAshish Chavan 		reg_val = (offset_l & DA9055_ALC_OFFSET_17_16) >> 16;
52535fc975bSKuninori Morimoto 		snd_soc_component_write(component, DA9055_ALC_OFFSET_OP2U_L, reg_val);
5269911f7f7SAshish Chavan 
5279911f7f7SAshish Chavan 		reg_val = (offset_r & DA9055_ALC_OFFSET_15_8) >> 8;
52835fc975bSKuninori Morimoto 		snd_soc_component_write(component, DA9055_ALC_OFFSET_OP2M_R, reg_val);
5299911f7f7SAshish Chavan 		reg_val = (offset_r & DA9055_ALC_OFFSET_17_16) >> 16;
53035fc975bSKuninori Morimoto 		snd_soc_component_write(component, DA9055_ALC_OFFSET_OP2U_R, reg_val);
5319911f7f7SAshish Chavan 
5329911f7f7SAshish Chavan 		/* Restore original values of ADC control registers */
53335fc975bSKuninori Morimoto 		snd_soc_component_write(component, DA9055_ADC_L_CTRL, adc_left);
53435fc975bSKuninori Morimoto 		snd_soc_component_write(component, DA9055_ADC_R_CTRL, adc_right);
535c7c0f2cdSAshish Chavan 
536c7c0f2cdSAshish Chavan 		/* Restore original values of Mic control registers */
53735fc975bSKuninori Morimoto 		snd_soc_component_write(component, DA9055_MIC_L_CTRL, mic_left);
53835fc975bSKuninori Morimoto 		snd_soc_component_write(component, DA9055_MIC_R_CTRL, mic_right);
5399911f7f7SAshish Chavan 	}
5409911f7f7SAshish Chavan 
5419911f7f7SAshish Chavan 	return snd_soc_put_volsw(kcontrol, ucontrol);
5429911f7f7SAshish Chavan }
5439911f7f7SAshish Chavan 
5449911f7f7SAshish Chavan static const struct snd_kcontrol_new da9055_snd_controls[] = {
5459911f7f7SAshish Chavan 
5469911f7f7SAshish Chavan 	/* Volume controls */
5479911f7f7SAshish Chavan 	SOC_DOUBLE_R_TLV("Mic Volume",
5489911f7f7SAshish Chavan 			 DA9055_MIC_L_GAIN, DA9055_MIC_R_GAIN,
5499911f7f7SAshish Chavan 			 0, 0x7, 0, mic_vol_tlv),
5509911f7f7SAshish Chavan 	SOC_DOUBLE_R_TLV("Aux Volume",
5519911f7f7SAshish Chavan 			 DA9055_AUX_L_GAIN, DA9055_AUX_R_GAIN,
5529911f7f7SAshish Chavan 			 0, 0x3f, 0, aux_vol_tlv),
5539911f7f7SAshish Chavan 	SOC_DOUBLE_R_TLV("Mixin PGA Volume",
5549911f7f7SAshish Chavan 			 DA9055_MIXIN_L_GAIN, DA9055_MIXIN_R_GAIN,
5559911f7f7SAshish Chavan 			 0, 0xf, 0, mixin_gain_tlv),
5569911f7f7SAshish Chavan 	SOC_DOUBLE_R_TLV("ADC Volume",
5579911f7f7SAshish Chavan 			 DA9055_ADC_L_GAIN, DA9055_ADC_R_GAIN,
5589911f7f7SAshish Chavan 			 0, 0x7f, 0, digital_gain_tlv),
5599911f7f7SAshish Chavan 
5609911f7f7SAshish Chavan 	SOC_DOUBLE_R_TLV("DAC Volume",
5619911f7f7SAshish Chavan 			 DA9055_DAC_L_GAIN, DA9055_DAC_R_GAIN,
5629911f7f7SAshish Chavan 			 0, 0x7f, 0, digital_gain_tlv),
5639911f7f7SAshish Chavan 	SOC_DOUBLE_R_TLV("Headphone Volume",
5649911f7f7SAshish Chavan 			 DA9055_HP_L_GAIN, DA9055_HP_R_GAIN,
5659911f7f7SAshish Chavan 			 0, 0x3f, 0, hp_vol_tlv),
5669911f7f7SAshish Chavan 	SOC_SINGLE_TLV("Lineout Volume", DA9055_LINE_GAIN, 0, 0x3f, 0,
5679911f7f7SAshish Chavan 		       lineout_vol_tlv),
5689911f7f7SAshish Chavan 
5699911f7f7SAshish Chavan 	/* DAC Equalizer controls */
5709911f7f7SAshish Chavan 	SOC_SINGLE("DAC EQ Switch", DA9055_DAC_FILTERS4, 7, 1, 0),
5719911f7f7SAshish Chavan 	SOC_SINGLE_TLV("DAC EQ1 Volume", DA9055_DAC_FILTERS2, 0, 0xf, 0,
5729911f7f7SAshish Chavan 		       eq_gain_tlv),
5739911f7f7SAshish Chavan 	SOC_SINGLE_TLV("DAC EQ2 Volume", DA9055_DAC_FILTERS2, 4, 0xf, 0,
5749911f7f7SAshish Chavan 		       eq_gain_tlv),
5759911f7f7SAshish Chavan 	SOC_SINGLE_TLV("DAC EQ3 Volume", DA9055_DAC_FILTERS3, 0, 0xf, 0,
5769911f7f7SAshish Chavan 		       eq_gain_tlv),
5779911f7f7SAshish Chavan 	SOC_SINGLE_TLV("DAC EQ4 Volume", DA9055_DAC_FILTERS3, 4, 0xf, 0,
5789911f7f7SAshish Chavan 		       eq_gain_tlv),
5799911f7f7SAshish Chavan 	SOC_SINGLE_TLV("DAC EQ5 Volume", DA9055_DAC_FILTERS4, 0, 0xf, 0,
5809911f7f7SAshish Chavan 		       eq_gain_tlv),
5819911f7f7SAshish Chavan 
5829911f7f7SAshish Chavan 	/* High Pass Filter and Voice Mode controls */
5839911f7f7SAshish Chavan 	SOC_SINGLE("ADC HPF Switch", DA9055_ADC_FILTERS1, 7, 1, 0),
5849911f7f7SAshish Chavan 	SOC_ENUM("ADC HPF Cutoff", da9055_adc_hpf_cutoff),
5859911f7f7SAshish Chavan 	SOC_SINGLE("ADC Voice Mode Switch", DA9055_ADC_FILTERS1, 3, 1, 0),
5869911f7f7SAshish Chavan 	SOC_ENUM("ADC Voice Cutoff", da9055_adc_vf_cutoff),
5879911f7f7SAshish Chavan 
5889911f7f7SAshish Chavan 	SOC_SINGLE("DAC HPF Switch", DA9055_DAC_FILTERS1, 7, 1, 0),
5899911f7f7SAshish Chavan 	SOC_ENUM("DAC HPF Cutoff", da9055_dac_hpf_cutoff),
5909911f7f7SAshish Chavan 	SOC_SINGLE("DAC Voice Mode Switch", DA9055_DAC_FILTERS1, 3, 1, 0),
5919911f7f7SAshish Chavan 	SOC_ENUM("DAC Voice Cutoff", da9055_dac_vf_cutoff),
5929911f7f7SAshish Chavan 
5939911f7f7SAshish Chavan 	/* Mute controls */
5949911f7f7SAshish Chavan 	SOC_DOUBLE_R("Mic Switch", DA9055_MIC_L_CTRL,
5959911f7f7SAshish Chavan 		     DA9055_MIC_R_CTRL, 6, 1, 0),
5969911f7f7SAshish Chavan 	SOC_DOUBLE_R("Aux Switch", DA9055_AUX_L_CTRL,
5979911f7f7SAshish Chavan 		     DA9055_AUX_R_CTRL, 6, 1, 0),
5989911f7f7SAshish Chavan 	SOC_DOUBLE_R("Mixin PGA Switch", DA9055_MIXIN_L_CTRL,
5999911f7f7SAshish Chavan 		     DA9055_MIXIN_R_CTRL, 6, 1, 0),
6009911f7f7SAshish Chavan 	SOC_DOUBLE_R("ADC Switch", DA9055_ADC_L_CTRL,
6019911f7f7SAshish Chavan 		     DA9055_ADC_R_CTRL, 6, 1, 0),
6029911f7f7SAshish Chavan 	SOC_DOUBLE_R("Headphone Switch", DA9055_HP_L_CTRL,
6039911f7f7SAshish Chavan 		     DA9055_HP_R_CTRL, 6, 1, 0),
6049911f7f7SAshish Chavan 	SOC_SINGLE("Lineout Switch", DA9055_LINE_CTRL, 6, 1, 0),
6059911f7f7SAshish Chavan 	SOC_SINGLE("DAC Soft Mute Switch", DA9055_DAC_FILTERS5, 7, 1, 0),
6069911f7f7SAshish Chavan 	SOC_ENUM("DAC Soft Mute Rate", da9055_dac_soft_mute_rate),
6079911f7f7SAshish Chavan 
6089911f7f7SAshish Chavan 	/* Zero Cross controls */
6099911f7f7SAshish Chavan 	SOC_DOUBLE_R("Aux ZC Switch", DA9055_AUX_L_CTRL,
6109911f7f7SAshish Chavan 		     DA9055_AUX_R_CTRL, 4, 1, 0),
6119911f7f7SAshish Chavan 	SOC_DOUBLE_R("Mixin PGA ZC Switch", DA9055_MIXIN_L_CTRL,
6129911f7f7SAshish Chavan 		     DA9055_MIXIN_R_CTRL, 4, 1, 0),
6139911f7f7SAshish Chavan 	SOC_DOUBLE_R("Headphone ZC Switch", DA9055_HP_L_CTRL,
6149911f7f7SAshish Chavan 		     DA9055_HP_R_CTRL, 4, 1, 0),
6159911f7f7SAshish Chavan 	SOC_SINGLE("Lineout ZC Switch", DA9055_LINE_CTRL, 4, 1, 0),
6169911f7f7SAshish Chavan 
6179911f7f7SAshish Chavan 	/* Gain Ramping controls */
6189911f7f7SAshish Chavan 	SOC_DOUBLE_R("Aux Gain Ramping Switch", DA9055_AUX_L_CTRL,
6199911f7f7SAshish Chavan 		     DA9055_AUX_R_CTRL, 5, 1, 0),
6209911f7f7SAshish Chavan 	SOC_DOUBLE_R("Mixin Gain Ramping Switch", DA9055_MIXIN_L_CTRL,
6219911f7f7SAshish Chavan 		     DA9055_MIXIN_R_CTRL, 5, 1, 0),
6229911f7f7SAshish Chavan 	SOC_DOUBLE_R("ADC Gain Ramping Switch", DA9055_ADC_L_CTRL,
6239911f7f7SAshish Chavan 		     DA9055_ADC_R_CTRL, 5, 1, 0),
6249911f7f7SAshish Chavan 	SOC_DOUBLE_R("DAC Gain Ramping Switch", DA9055_DAC_L_CTRL,
6259911f7f7SAshish Chavan 		     DA9055_DAC_R_CTRL, 5, 1, 0),
6269911f7f7SAshish Chavan 	SOC_DOUBLE_R("Headphone Gain Ramping Switch", DA9055_HP_L_CTRL,
6279911f7f7SAshish Chavan 		     DA9055_HP_R_CTRL, 5, 1, 0),
6289911f7f7SAshish Chavan 	SOC_SINGLE("Lineout Gain Ramping Switch", DA9055_LINE_CTRL, 5, 1, 0),
6299911f7f7SAshish Chavan 	SOC_ENUM("Gain Ramping Rate", da9055_gain_ramping_rate),
6309911f7f7SAshish Chavan 
6319911f7f7SAshish Chavan 	/* DAC Noise Gate controls */
6329911f7f7SAshish Chavan 	SOC_SINGLE("DAC NG Switch", DA9055_DAC_NG_CTRL, 7, 1, 0),
6339911f7f7SAshish Chavan 	SOC_SINGLE("DAC NG ON Threshold", DA9055_DAC_NG_ON_THRESHOLD,
6349911f7f7SAshish Chavan 		   0, 0x7, 0),
6359911f7f7SAshish Chavan 	SOC_SINGLE("DAC NG OFF Threshold", DA9055_DAC_NG_OFF_THRESHOLD,
6369911f7f7SAshish Chavan 		   0, 0x7, 0),
6379911f7f7SAshish Chavan 	SOC_ENUM("DAC NG Setup Time", da9055_dac_ng_setup_time),
6389911f7f7SAshish Chavan 	SOC_ENUM("DAC NG Rampup Rate", da9055_dac_ng_rampup_rate),
6399911f7f7SAshish Chavan 	SOC_ENUM("DAC NG Rampdown Rate", da9055_dac_ng_rampdown_rate),
6409911f7f7SAshish Chavan 
6419911f7f7SAshish Chavan 	/* DAC Invertion control */
6429911f7f7SAshish Chavan 	SOC_SINGLE("DAC Left Invert", DA9055_DIG_CTRL, 3, 1, 0),
6439911f7f7SAshish Chavan 	SOC_SINGLE("DAC Right Invert", DA9055_DIG_CTRL, 7, 1, 0),
6449911f7f7SAshish Chavan 
6459911f7f7SAshish Chavan 	/* DMIC controls */
6469911f7f7SAshish Chavan 	SOC_DOUBLE_R("DMIC Switch", DA9055_MIXIN_L_SELECT,
6479911f7f7SAshish Chavan 		     DA9055_MIXIN_R_SELECT, 7, 1, 0),
6489911f7f7SAshish Chavan 
6499911f7f7SAshish Chavan 	/* ALC Controls */
6509911f7f7SAshish Chavan 	SOC_DOUBLE_EXT("ALC Switch", DA9055_ALC_CTRL1, 3, 7, 1, 0,
6519911f7f7SAshish Chavan 		       snd_soc_get_volsw, da9055_put_alc_sw),
6529911f7f7SAshish Chavan 	SOC_SINGLE_EXT("ALC Sync Mode Switch", DA9055_ALC_CTRL1, 1, 1, 0,
6539911f7f7SAshish Chavan 		       snd_soc_get_volsw, da9055_put_alc_sw),
6549911f7f7SAshish Chavan 	SOC_SINGLE("ALC Offset Switch", DA9055_ALC_CTRL1, 0, 1, 0),
6559911f7f7SAshish Chavan 	SOC_SINGLE("ALC Anticlip Mode Switch", DA9055_ALC_ANTICLIP_CTRL,
6569911f7f7SAshish Chavan 		   7, 1, 0),
6579911f7f7SAshish Chavan 	SOC_SINGLE("ALC Anticlip Level", DA9055_ALC_ANTICLIP_LEVEL,
6589911f7f7SAshish Chavan 		   0, 0x7f, 0),
6599911f7f7SAshish Chavan 	SOC_SINGLE_TLV("ALC Min Threshold Volume", DA9055_ALC_TARGET_MIN,
6609911f7f7SAshish Chavan 		       0, 0x3f, 1, alc_threshold_tlv),
6619911f7f7SAshish Chavan 	SOC_SINGLE_TLV("ALC Max Threshold Volume", DA9055_ALC_TARGET_MAX,
6629911f7f7SAshish Chavan 		       0, 0x3f, 1, alc_threshold_tlv),
6639911f7f7SAshish Chavan 	SOC_SINGLE_TLV("ALC Noise Threshold Volume", DA9055_ALC_NOISE,
6649911f7f7SAshish Chavan 		       0, 0x3f, 1, alc_threshold_tlv),
6659911f7f7SAshish Chavan 	SOC_SINGLE_TLV("ALC Max Gain Volume", DA9055_ALC_GAIN_LIMITS,
6669911f7f7SAshish Chavan 		       4, 0xf, 0, alc_gain_tlv),
6679911f7f7SAshish Chavan 	SOC_SINGLE_TLV("ALC Max Attenuation Volume", DA9055_ALC_GAIN_LIMITS,
6689911f7f7SAshish Chavan 		       0, 0xf, 0, alc_gain_tlv),
6699911f7f7SAshish Chavan 	SOC_SINGLE_TLV("ALC Min Analog Gain Volume",
6709911f7f7SAshish Chavan 		       DA9055_ALC_ANA_GAIN_LIMITS,
6719911f7f7SAshish Chavan 		       0, 0x7, 0, alc_analog_gain_tlv),
6729911f7f7SAshish Chavan 	SOC_SINGLE_TLV("ALC Max Analog Gain Volume",
6739911f7f7SAshish Chavan 		       DA9055_ALC_ANA_GAIN_LIMITS,
6749911f7f7SAshish Chavan 		       4, 0x7, 0, alc_analog_gain_tlv),
6759911f7f7SAshish Chavan 	SOC_ENUM("ALC Attack Rate", da9055_attack_rate),
6769911f7f7SAshish Chavan 	SOC_ENUM("ALC Release Rate", da9055_release_rate),
6779911f7f7SAshish Chavan 	SOC_ENUM("ALC Hold Time", da9055_hold_time),
6789911f7f7SAshish Chavan 	/*
6799911f7f7SAshish Chavan 	 * Rate at which input signal envelope is tracked as the signal gets
6809911f7f7SAshish Chavan 	 * larger
6819911f7f7SAshish Chavan 	 */
6829911f7f7SAshish Chavan 	SOC_ENUM("ALC Integ Attack Rate", da9055_integ_attack_rate),
6839911f7f7SAshish Chavan 	/*
6849911f7f7SAshish Chavan 	 * Rate at which input signal envelope is tracked as the signal gets
6859911f7f7SAshish Chavan 	 * smaller
6869911f7f7SAshish Chavan 	 */
6879911f7f7SAshish Chavan 	SOC_ENUM("ALC Integ Release Rate", da9055_integ_release_rate),
6889911f7f7SAshish Chavan };
6899911f7f7SAshish Chavan 
6909911f7f7SAshish Chavan /* DAPM Controls */
6919911f7f7SAshish Chavan 
6929911f7f7SAshish Chavan /* Mic PGA Left Source */
6939911f7f7SAshish Chavan static const struct snd_kcontrol_new da9055_mic_l_mux_controls =
6949911f7f7SAshish Chavan SOC_DAPM_ENUM("Route", da9055_mic_l_src);
6959911f7f7SAshish Chavan 
6969911f7f7SAshish Chavan /* Mic PGA Right Source */
6979911f7f7SAshish Chavan static const struct snd_kcontrol_new da9055_mic_r_mux_controls =
6989911f7f7SAshish Chavan SOC_DAPM_ENUM("Route", da9055_mic_r_src);
6999911f7f7SAshish Chavan 
7009911f7f7SAshish Chavan /* In Mixer Left */
7019911f7f7SAshish Chavan static const struct snd_kcontrol_new da9055_dapm_mixinl_controls[] = {
7029911f7f7SAshish Chavan 	SOC_DAPM_SINGLE("Aux Left Switch", DA9055_MIXIN_L_SELECT, 0, 1, 0),
7039911f7f7SAshish Chavan 	SOC_DAPM_SINGLE("Mic Left Switch", DA9055_MIXIN_L_SELECT, 1, 1, 0),
7049911f7f7SAshish Chavan 	SOC_DAPM_SINGLE("Mic Right Switch", DA9055_MIXIN_L_SELECT, 2, 1, 0),
7059911f7f7SAshish Chavan };
7069911f7f7SAshish Chavan 
7079911f7f7SAshish Chavan /* In Mixer Right */
7089911f7f7SAshish Chavan static const struct snd_kcontrol_new da9055_dapm_mixinr_controls[] = {
7099911f7f7SAshish Chavan 	SOC_DAPM_SINGLE("Aux Right Switch", DA9055_MIXIN_R_SELECT, 0, 1, 0),
7109911f7f7SAshish Chavan 	SOC_DAPM_SINGLE("Mic Right Switch", DA9055_MIXIN_R_SELECT, 1, 1, 0),
7119911f7f7SAshish Chavan 	SOC_DAPM_SINGLE("Mic Left Switch", DA9055_MIXIN_R_SELECT, 2, 1, 0),
7129911f7f7SAshish Chavan 	SOC_DAPM_SINGLE("Mixin Left Switch", DA9055_MIXIN_R_SELECT, 3, 1, 0),
7139911f7f7SAshish Chavan };
7149911f7f7SAshish Chavan 
7159911f7f7SAshish Chavan /* DAC Left Source */
7169911f7f7SAshish Chavan static const struct snd_kcontrol_new da9055_dac_l_mux_controls =
7179911f7f7SAshish Chavan SOC_DAPM_ENUM("Route", da9055_dac_l_src);
7189911f7f7SAshish Chavan 
7199911f7f7SAshish Chavan /* DAC Right Source */
7209911f7f7SAshish Chavan static const struct snd_kcontrol_new da9055_dac_r_mux_controls =
7219911f7f7SAshish Chavan SOC_DAPM_ENUM("Route", da9055_dac_r_src);
7229911f7f7SAshish Chavan 
7239911f7f7SAshish Chavan /* Out Mixer Left */
7249911f7f7SAshish Chavan static const struct snd_kcontrol_new da9055_dapm_mixoutl_controls[] = {
7259911f7f7SAshish Chavan 	SOC_DAPM_SINGLE("Aux Left Switch", DA9055_MIXOUT_L_SELECT, 0, 1, 0),
7269911f7f7SAshish Chavan 	SOC_DAPM_SINGLE("Mixin Left Switch", DA9055_MIXOUT_L_SELECT, 1, 1, 0),
7279911f7f7SAshish Chavan 	SOC_DAPM_SINGLE("Mixin Right Switch", DA9055_MIXOUT_L_SELECT, 2, 1, 0),
7289911f7f7SAshish Chavan 	SOC_DAPM_SINGLE("DAC Left Switch", DA9055_MIXOUT_L_SELECT, 3, 1, 0),
7299911f7f7SAshish Chavan 	SOC_DAPM_SINGLE("Aux Left Invert Switch", DA9055_MIXOUT_L_SELECT,
7309911f7f7SAshish Chavan 			4, 1, 0),
7319911f7f7SAshish Chavan 	SOC_DAPM_SINGLE("Mixin Left Invert Switch", DA9055_MIXOUT_L_SELECT,
7329911f7f7SAshish Chavan 			5, 1, 0),
7339911f7f7SAshish Chavan 	SOC_DAPM_SINGLE("Mixin Right Invert Switch", DA9055_MIXOUT_L_SELECT,
7349911f7f7SAshish Chavan 			6, 1, 0),
7359911f7f7SAshish Chavan };
7369911f7f7SAshish Chavan 
7379911f7f7SAshish Chavan /* Out Mixer Right */
7389911f7f7SAshish Chavan static const struct snd_kcontrol_new da9055_dapm_mixoutr_controls[] = {
7399911f7f7SAshish Chavan 	SOC_DAPM_SINGLE("Aux Right Switch", DA9055_MIXOUT_R_SELECT, 0, 1, 0),
7409911f7f7SAshish Chavan 	SOC_DAPM_SINGLE("Mixin Right Switch", DA9055_MIXOUT_R_SELECT, 1, 1, 0),
7419911f7f7SAshish Chavan 	SOC_DAPM_SINGLE("Mixin Left Switch", DA9055_MIXOUT_R_SELECT, 2, 1, 0),
7429911f7f7SAshish Chavan 	SOC_DAPM_SINGLE("DAC Right Switch", DA9055_MIXOUT_R_SELECT, 3, 1, 0),
7439911f7f7SAshish Chavan 	SOC_DAPM_SINGLE("Aux Right Invert Switch", DA9055_MIXOUT_R_SELECT,
7449911f7f7SAshish Chavan 			4, 1, 0),
7459911f7f7SAshish Chavan 	SOC_DAPM_SINGLE("Mixin Right Invert Switch", DA9055_MIXOUT_R_SELECT,
7469911f7f7SAshish Chavan 			5, 1, 0),
7479911f7f7SAshish Chavan 	SOC_DAPM_SINGLE("Mixin Left Invert Switch", DA9055_MIXOUT_R_SELECT,
7489911f7f7SAshish Chavan 			6, 1, 0),
7499911f7f7SAshish Chavan };
7509911f7f7SAshish Chavan 
7515619d76dSAshish Chavan /* Headphone Output Enable */
7525619d76dSAshish Chavan static const struct snd_kcontrol_new da9055_dapm_hp_l_control =
7535619d76dSAshish Chavan SOC_DAPM_SINGLE("Switch", DA9055_HP_L_CTRL, 3, 1, 0);
7545619d76dSAshish Chavan 
7555619d76dSAshish Chavan static const struct snd_kcontrol_new da9055_dapm_hp_r_control =
7565619d76dSAshish Chavan SOC_DAPM_SINGLE("Switch", DA9055_HP_R_CTRL, 3, 1, 0);
7575619d76dSAshish Chavan 
7585619d76dSAshish Chavan /* Lineout Output Enable */
7595619d76dSAshish Chavan static const struct snd_kcontrol_new da9055_dapm_lineout_control =
7605619d76dSAshish Chavan SOC_DAPM_SINGLE("Switch", DA9055_LINE_CTRL, 3, 1, 0);
7615619d76dSAshish Chavan 
7629911f7f7SAshish Chavan /* DAPM widgets */
7639911f7f7SAshish Chavan static const struct snd_soc_dapm_widget da9055_dapm_widgets[] = {
7649911f7f7SAshish Chavan 	/* Input Side */
7659911f7f7SAshish Chavan 
7669911f7f7SAshish Chavan 	/* Input Lines */
7679911f7f7SAshish Chavan 	SND_SOC_DAPM_INPUT("MIC1"),
7689911f7f7SAshish Chavan 	SND_SOC_DAPM_INPUT("MIC2"),
7699911f7f7SAshish Chavan 	SND_SOC_DAPM_INPUT("AUXL"),
7709911f7f7SAshish Chavan 	SND_SOC_DAPM_INPUT("AUXR"),
7719911f7f7SAshish Chavan 
7729911f7f7SAshish Chavan 	/* MUXs for Mic PGA source selection */
7739911f7f7SAshish Chavan 	SND_SOC_DAPM_MUX("Mic Left Source", SND_SOC_NOPM, 0, 0,
7749911f7f7SAshish Chavan 			 &da9055_mic_l_mux_controls),
7759911f7f7SAshish Chavan 	SND_SOC_DAPM_MUX("Mic Right Source", SND_SOC_NOPM, 0, 0,
7769911f7f7SAshish Chavan 			 &da9055_mic_r_mux_controls),
7779911f7f7SAshish Chavan 
7789911f7f7SAshish Chavan 	/* Input PGAs */
7799911f7f7SAshish Chavan 	SND_SOC_DAPM_PGA("Mic Left", DA9055_MIC_L_CTRL, 7, 0, NULL, 0),
7809911f7f7SAshish Chavan 	SND_SOC_DAPM_PGA("Mic Right", DA9055_MIC_R_CTRL, 7, 0, NULL, 0),
7819911f7f7SAshish Chavan 	SND_SOC_DAPM_PGA("Aux Left", DA9055_AUX_L_CTRL, 7, 0, NULL, 0),
7829911f7f7SAshish Chavan 	SND_SOC_DAPM_PGA("Aux Right", DA9055_AUX_R_CTRL, 7, 0, NULL, 0),
7839911f7f7SAshish Chavan 	SND_SOC_DAPM_PGA("MIXIN Left", DA9055_MIXIN_L_CTRL, 7, 0, NULL, 0),
7849911f7f7SAshish Chavan 	SND_SOC_DAPM_PGA("MIXIN Right", DA9055_MIXIN_R_CTRL, 7, 0, NULL, 0),
7859911f7f7SAshish Chavan 
7869911f7f7SAshish Chavan 	SND_SOC_DAPM_SUPPLY("Mic Bias", DA9055_MIC_BIAS_CTRL, 7, 0, NULL, 0),
7879911f7f7SAshish Chavan 	SND_SOC_DAPM_SUPPLY("AIF", DA9055_AIF_CTRL, 7, 0, NULL, 0),
7889911f7f7SAshish Chavan 	SND_SOC_DAPM_SUPPLY("Charge Pump", DA9055_CP_CTRL, 7, 0, NULL, 0),
7899911f7f7SAshish Chavan 
7909911f7f7SAshish Chavan 	/* Input Mixers */
7919911f7f7SAshish Chavan 	SND_SOC_DAPM_MIXER("In Mixer Left", SND_SOC_NOPM, 0, 0,
7929911f7f7SAshish Chavan 			   &da9055_dapm_mixinl_controls[0],
7939911f7f7SAshish Chavan 			   ARRAY_SIZE(da9055_dapm_mixinl_controls)),
7949911f7f7SAshish Chavan 	SND_SOC_DAPM_MIXER("In Mixer Right", SND_SOC_NOPM, 0, 0,
7959911f7f7SAshish Chavan 			   &da9055_dapm_mixinr_controls[0],
7969911f7f7SAshish Chavan 			   ARRAY_SIZE(da9055_dapm_mixinr_controls)),
7979911f7f7SAshish Chavan 
7989911f7f7SAshish Chavan 	/* ADCs */
7999911f7f7SAshish Chavan 	SND_SOC_DAPM_ADC("ADC Left", "Capture", DA9055_ADC_L_CTRL, 7, 0),
8009911f7f7SAshish Chavan 	SND_SOC_DAPM_ADC("ADC Right", "Capture", DA9055_ADC_R_CTRL, 7, 0),
8019911f7f7SAshish Chavan 
8029911f7f7SAshish Chavan 	/* Output Side */
8039911f7f7SAshish Chavan 
8049911f7f7SAshish Chavan 	/* MUXs for DAC source selection */
8059911f7f7SAshish Chavan 	SND_SOC_DAPM_MUX("DAC Left Source", SND_SOC_NOPM, 0, 0,
8069911f7f7SAshish Chavan 			 &da9055_dac_l_mux_controls),
8079911f7f7SAshish Chavan 	SND_SOC_DAPM_MUX("DAC Right Source", SND_SOC_NOPM, 0, 0,
8089911f7f7SAshish Chavan 			 &da9055_dac_r_mux_controls),
8099911f7f7SAshish Chavan 
8109911f7f7SAshish Chavan 	/* AIF input */
8119911f7f7SAshish Chavan 	SND_SOC_DAPM_AIF_IN("AIFIN Left", "Playback", 0, SND_SOC_NOPM, 0, 0),
8129911f7f7SAshish Chavan 	SND_SOC_DAPM_AIF_IN("AIFIN Right", "Playback", 0, SND_SOC_NOPM, 0, 0),
8139911f7f7SAshish Chavan 
8149911f7f7SAshish Chavan 	/* DACs */
8159911f7f7SAshish Chavan 	SND_SOC_DAPM_DAC("DAC Left", "Playback", DA9055_DAC_L_CTRL, 7, 0),
8169911f7f7SAshish Chavan 	SND_SOC_DAPM_DAC("DAC Right", "Playback", DA9055_DAC_R_CTRL, 7, 0),
8179911f7f7SAshish Chavan 
8189911f7f7SAshish Chavan 	/* Output Mixers */
8199911f7f7SAshish Chavan 	SND_SOC_DAPM_MIXER("Out Mixer Left", SND_SOC_NOPM, 0, 0,
8209911f7f7SAshish Chavan 			   &da9055_dapm_mixoutl_controls[0],
8219911f7f7SAshish Chavan 			   ARRAY_SIZE(da9055_dapm_mixoutl_controls)),
8229911f7f7SAshish Chavan 	SND_SOC_DAPM_MIXER("Out Mixer Right", SND_SOC_NOPM, 0, 0,
8239911f7f7SAshish Chavan 			   &da9055_dapm_mixoutr_controls[0],
8249911f7f7SAshish Chavan 			   ARRAY_SIZE(da9055_dapm_mixoutr_controls)),
8259911f7f7SAshish Chavan 
8265619d76dSAshish Chavan 	/* Output Enable Switches */
8275619d76dSAshish Chavan 	SND_SOC_DAPM_SWITCH("Headphone Left Enable", SND_SOC_NOPM, 0, 0,
8285619d76dSAshish Chavan 			    &da9055_dapm_hp_l_control),
8295619d76dSAshish Chavan 	SND_SOC_DAPM_SWITCH("Headphone Right Enable", SND_SOC_NOPM, 0, 0,
8305619d76dSAshish Chavan 			    &da9055_dapm_hp_r_control),
8315619d76dSAshish Chavan 	SND_SOC_DAPM_SWITCH("Lineout Enable", SND_SOC_NOPM, 0, 0,
8325619d76dSAshish Chavan 			    &da9055_dapm_lineout_control),
8335619d76dSAshish Chavan 
8349911f7f7SAshish Chavan 	/* Output PGAs */
8359911f7f7SAshish Chavan 	SND_SOC_DAPM_PGA("MIXOUT Left", DA9055_MIXOUT_L_CTRL, 7, 0, NULL, 0),
8369911f7f7SAshish Chavan 	SND_SOC_DAPM_PGA("MIXOUT Right", DA9055_MIXOUT_R_CTRL, 7, 0, NULL, 0),
8379911f7f7SAshish Chavan 	SND_SOC_DAPM_PGA("Lineout", DA9055_LINE_CTRL, 7, 0, NULL, 0),
8389911f7f7SAshish Chavan 	SND_SOC_DAPM_PGA("Headphone Left", DA9055_HP_L_CTRL, 7, 0, NULL, 0),
8399911f7f7SAshish Chavan 	SND_SOC_DAPM_PGA("Headphone Right", DA9055_HP_R_CTRL, 7, 0, NULL, 0),
8409911f7f7SAshish Chavan 
8419911f7f7SAshish Chavan 	/* Output Lines */
8429911f7f7SAshish Chavan 	SND_SOC_DAPM_OUTPUT("HPL"),
8439911f7f7SAshish Chavan 	SND_SOC_DAPM_OUTPUT("HPR"),
8449911f7f7SAshish Chavan 	SND_SOC_DAPM_OUTPUT("LINE"),
8459911f7f7SAshish Chavan };
8469911f7f7SAshish Chavan 
8479911f7f7SAshish Chavan /* DAPM audio route definition */
8489911f7f7SAshish Chavan static const struct snd_soc_dapm_route da9055_audio_map[] = {
8499911f7f7SAshish Chavan 	/* Dest       Connecting Widget    source */
8509911f7f7SAshish Chavan 
8519911f7f7SAshish Chavan 	/* Input path */
8529911f7f7SAshish Chavan 	{"Mic Left Source", "MIC1_P_N", "MIC1"},
8539911f7f7SAshish Chavan 	{"Mic Left Source", "MIC1_P", "MIC1"},
8549911f7f7SAshish Chavan 	{"Mic Left Source", "MIC1_N", "MIC1"},
8559911f7f7SAshish Chavan 	{"Mic Left Source", "MIC2_L", "MIC2"},
8569911f7f7SAshish Chavan 
8579911f7f7SAshish Chavan 	{"Mic Right Source", "MIC2_R_L", "MIC2"},
8589911f7f7SAshish Chavan 	{"Mic Right Source", "MIC2_R", "MIC2"},
8599911f7f7SAshish Chavan 	{"Mic Right Source", "MIC2_L", "MIC2"},
8609911f7f7SAshish Chavan 
8619911f7f7SAshish Chavan 	{"Mic Left", NULL, "Mic Left Source"},
8629911f7f7SAshish Chavan 	{"Mic Right", NULL, "Mic Right Source"},
8639911f7f7SAshish Chavan 
8649911f7f7SAshish Chavan 	{"Aux Left", NULL, "AUXL"},
8659911f7f7SAshish Chavan 	{"Aux Right", NULL, "AUXR"},
8669911f7f7SAshish Chavan 
8679911f7f7SAshish Chavan 	{"In Mixer Left", "Mic Left Switch", "Mic Left"},
8689911f7f7SAshish Chavan 	{"In Mixer Left", "Mic Right Switch", "Mic Right"},
8699911f7f7SAshish Chavan 	{"In Mixer Left", "Aux Left Switch", "Aux Left"},
8709911f7f7SAshish Chavan 
8719911f7f7SAshish Chavan 	{"In Mixer Right", "Mic Right Switch", "Mic Right"},
8729911f7f7SAshish Chavan 	{"In Mixer Right", "Mic Left Switch", "Mic Left"},
8739911f7f7SAshish Chavan 	{"In Mixer Right", "Aux Right Switch", "Aux Right"},
8749911f7f7SAshish Chavan 	{"In Mixer Right", "Mixin Left Switch", "MIXIN Left"},
8759911f7f7SAshish Chavan 
8769911f7f7SAshish Chavan 	{"MIXIN Left", NULL, "In Mixer Left"},
8779911f7f7SAshish Chavan 	{"ADC Left", NULL, "MIXIN Left"},
8789911f7f7SAshish Chavan 
8799911f7f7SAshish Chavan 	{"MIXIN Right", NULL, "In Mixer Right"},
8809911f7f7SAshish Chavan 	{"ADC Right", NULL, "MIXIN Right"},
8819911f7f7SAshish Chavan 
8829911f7f7SAshish Chavan 	{"ADC Left", NULL, "AIF"},
8839911f7f7SAshish Chavan 	{"ADC Right", NULL, "AIF"},
8849911f7f7SAshish Chavan 
8859911f7f7SAshish Chavan 	/* Output path */
8869911f7f7SAshish Chavan 	{"AIFIN Left", NULL, "AIF"},
8879911f7f7SAshish Chavan 	{"AIFIN Right", NULL, "AIF"},
8889911f7f7SAshish Chavan 
8899911f7f7SAshish Chavan 	{"DAC Left Source", "ADC output left", "ADC Left"},
8909911f7f7SAshish Chavan 	{"DAC Left Source", "ADC output right", "ADC Right"},
8919911f7f7SAshish Chavan 	{"DAC Left Source", "AIF input left", "AIFIN Left"},
8929911f7f7SAshish Chavan 	{"DAC Left Source", "AIF input right", "AIFIN Right"},
8939911f7f7SAshish Chavan 
8949911f7f7SAshish Chavan 	{"DAC Right Source", "ADC output left", "ADC Left"},
8959911f7f7SAshish Chavan 	{"DAC Right Source", "ADC output right", "ADC Right"},
8969911f7f7SAshish Chavan 	{"DAC Right Source", "AIF input left", "AIFIN Left"},
8979911f7f7SAshish Chavan 	{"DAC Right Source", "AIF input right", "AIFIN Right"},
8989911f7f7SAshish Chavan 
8999911f7f7SAshish Chavan 	{"DAC Left", NULL, "DAC Left Source"},
9009911f7f7SAshish Chavan 	{"DAC Right", NULL, "DAC Right Source"},
9019911f7f7SAshish Chavan 
9029911f7f7SAshish Chavan 	{"Out Mixer Left", "Aux Left Switch", "Aux Left"},
9039911f7f7SAshish Chavan 	{"Out Mixer Left", "Mixin Left Switch", "MIXIN Left"},
9049911f7f7SAshish Chavan 	{"Out Mixer Left", "Mixin Right Switch", "MIXIN Right"},
9059911f7f7SAshish Chavan 	{"Out Mixer Left", "Aux Left Invert Switch", "Aux Left"},
9069911f7f7SAshish Chavan 	{"Out Mixer Left", "Mixin Left Invert Switch", "MIXIN Left"},
9079911f7f7SAshish Chavan 	{"Out Mixer Left", "Mixin Right Invert Switch", "MIXIN Right"},
9089911f7f7SAshish Chavan 	{"Out Mixer Left", "DAC Left Switch", "DAC Left"},
9099911f7f7SAshish Chavan 
9109911f7f7SAshish Chavan 	{"Out Mixer Right", "Aux Right Switch", "Aux Right"},
9119911f7f7SAshish Chavan 	{"Out Mixer Right", "Mixin Right Switch", "MIXIN Right"},
9129911f7f7SAshish Chavan 	{"Out Mixer Right", "Mixin Left Switch", "MIXIN Left"},
9139911f7f7SAshish Chavan 	{"Out Mixer Right", "Aux Right Invert Switch", "Aux Right"},
9149911f7f7SAshish Chavan 	{"Out Mixer Right", "Mixin Right Invert Switch", "MIXIN Right"},
9159911f7f7SAshish Chavan 	{"Out Mixer Right", "Mixin Left Invert Switch", "MIXIN Left"},
9169911f7f7SAshish Chavan 	{"Out Mixer Right", "DAC Right Switch", "DAC Right"},
9179911f7f7SAshish Chavan 
9189911f7f7SAshish Chavan 	{"MIXOUT Left", NULL, "Out Mixer Left"},
9195619d76dSAshish Chavan 	{"Headphone Left Enable", "Switch", "MIXOUT Left"},
9205619d76dSAshish Chavan 	{"Headphone Left", NULL, "Headphone Left Enable"},
9219911f7f7SAshish Chavan 	{"Headphone Left", NULL, "Charge Pump"},
9229911f7f7SAshish Chavan 	{"HPL", NULL, "Headphone Left"},
9239911f7f7SAshish Chavan 
9249911f7f7SAshish Chavan 	{"MIXOUT Right", NULL, "Out Mixer Right"},
9255619d76dSAshish Chavan 	{"Headphone Right Enable", "Switch", "MIXOUT Right"},
9265619d76dSAshish Chavan 	{"Headphone Right", NULL, "Headphone Right Enable"},
9279911f7f7SAshish Chavan 	{"Headphone Right", NULL, "Charge Pump"},
9289911f7f7SAshish Chavan 	{"HPR", NULL, "Headphone Right"},
9299911f7f7SAshish Chavan 
9309911f7f7SAshish Chavan 	{"MIXOUT Right", NULL, "Out Mixer Right"},
9315619d76dSAshish Chavan 	{"Lineout Enable", "Switch", "MIXOUT Right"},
9325619d76dSAshish Chavan 	{"Lineout", NULL, "Lineout Enable"},
9339911f7f7SAshish Chavan 	{"LINE", NULL, "Lineout"},
9349911f7f7SAshish Chavan };
9359911f7f7SAshish Chavan 
9369911f7f7SAshish Chavan /* Codec private data */
9379911f7f7SAshish Chavan struct da9055_priv {
9389911f7f7SAshish Chavan 	struct regmap *regmap;
9399911f7f7SAshish Chavan 	unsigned int mclk_rate;
9409911f7f7SAshish Chavan 	int master;
9419911f7f7SAshish Chavan 	struct da9055_platform_data *pdata;
9429911f7f7SAshish Chavan };
9439911f7f7SAshish Chavan 
944c418a84aSAxel Lin static const struct reg_default da9055_reg_defaults[] = {
9459911f7f7SAshish Chavan 	{ 0x21, 0x10 },
9469911f7f7SAshish Chavan 	{ 0x22, 0x0A },
9479911f7f7SAshish Chavan 	{ 0x23, 0x00 },
9489911f7f7SAshish Chavan 	{ 0x24, 0x00 },
9499911f7f7SAshish Chavan 	{ 0x25, 0x00 },
9509911f7f7SAshish Chavan 	{ 0x26, 0x00 },
9519911f7f7SAshish Chavan 	{ 0x27, 0x0C },
9529911f7f7SAshish Chavan 	{ 0x28, 0x01 },
9539911f7f7SAshish Chavan 	{ 0x29, 0x08 },
9549911f7f7SAshish Chavan 	{ 0x2A, 0x32 },
9559911f7f7SAshish Chavan 	{ 0x2B, 0x00 },
9569911f7f7SAshish Chavan 	{ 0x30, 0x35 },
9579911f7f7SAshish Chavan 	{ 0x31, 0x35 },
9589911f7f7SAshish Chavan 	{ 0x32, 0x00 },
9599911f7f7SAshish Chavan 	{ 0x33, 0x00 },
9609911f7f7SAshish Chavan 	{ 0x34, 0x03 },
9619911f7f7SAshish Chavan 	{ 0x35, 0x03 },
9629911f7f7SAshish Chavan 	{ 0x36, 0x6F },
9639911f7f7SAshish Chavan 	{ 0x37, 0x6F },
9649911f7f7SAshish Chavan 	{ 0x38, 0x80 },
9659911f7f7SAshish Chavan 	{ 0x39, 0x01 },
9669911f7f7SAshish Chavan 	{ 0x3A, 0x01 },
9679911f7f7SAshish Chavan 	{ 0x40, 0x00 },
9689911f7f7SAshish Chavan 	{ 0x41, 0x88 },
9699911f7f7SAshish Chavan 	{ 0x42, 0x88 },
9709911f7f7SAshish Chavan 	{ 0x43, 0x08 },
9719911f7f7SAshish Chavan 	{ 0x44, 0x80 },
9729911f7f7SAshish Chavan 	{ 0x45, 0x6F },
9739911f7f7SAshish Chavan 	{ 0x46, 0x6F },
9749911f7f7SAshish Chavan 	{ 0x47, 0x61 },
9759911f7f7SAshish Chavan 	{ 0x48, 0x35 },
9769911f7f7SAshish Chavan 	{ 0x49, 0x35 },
9779911f7f7SAshish Chavan 	{ 0x4A, 0x35 },
9789911f7f7SAshish Chavan 	{ 0x4B, 0x00 },
9799911f7f7SAshish Chavan 	{ 0x4C, 0x00 },
9809911f7f7SAshish Chavan 	{ 0x60, 0x44 },
9819911f7f7SAshish Chavan 	{ 0x61, 0x44 },
9829911f7f7SAshish Chavan 	{ 0x62, 0x00 },
9839911f7f7SAshish Chavan 	{ 0x63, 0x40 },
9849911f7f7SAshish Chavan 	{ 0x64, 0x40 },
9859911f7f7SAshish Chavan 	{ 0x65, 0x40 },
9869911f7f7SAshish Chavan 	{ 0x66, 0x40 },
9879911f7f7SAshish Chavan 	{ 0x67, 0x40 },
9889911f7f7SAshish Chavan 	{ 0x68, 0x40 },
9899911f7f7SAshish Chavan 	{ 0x69, 0x48 },
9909911f7f7SAshish Chavan 	{ 0x6A, 0x40 },
9919911f7f7SAshish Chavan 	{ 0x6B, 0x41 },
9929911f7f7SAshish Chavan 	{ 0x6C, 0x40 },
9939911f7f7SAshish Chavan 	{ 0x6D, 0x40 },
9949911f7f7SAshish Chavan 	{ 0x6E, 0x10 },
9959911f7f7SAshish Chavan 	{ 0x6F, 0x10 },
9969911f7f7SAshish Chavan 	{ 0x90, 0x80 },
9979911f7f7SAshish Chavan 	{ 0x92, 0x02 },
9989911f7f7SAshish Chavan 	{ 0x93, 0x00 },
9999911f7f7SAshish Chavan 	{ 0x99, 0x00 },
10009911f7f7SAshish Chavan 	{ 0x9A, 0x00 },
10019911f7f7SAshish Chavan 	{ 0x9B, 0x00 },
10029911f7f7SAshish Chavan 	{ 0x9C, 0x3F },
10039911f7f7SAshish Chavan 	{ 0x9D, 0x00 },
10049911f7f7SAshish Chavan 	{ 0x9E, 0x3F },
10059911f7f7SAshish Chavan 	{ 0x9F, 0xFF },
10069911f7f7SAshish Chavan 	{ 0xA0, 0x71 },
10079911f7f7SAshish Chavan 	{ 0xA1, 0x00 },
10089911f7f7SAshish Chavan 	{ 0xA2, 0x00 },
10099911f7f7SAshish Chavan 	{ 0xA6, 0x00 },
10109911f7f7SAshish Chavan 	{ 0xA7, 0x00 },
10119911f7f7SAshish Chavan 	{ 0xAB, 0x00 },
10129911f7f7SAshish Chavan 	{ 0xAC, 0x00 },
10139911f7f7SAshish Chavan 	{ 0xAD, 0x00 },
10149911f7f7SAshish Chavan 	{ 0xAF, 0x08 },
10159911f7f7SAshish Chavan 	{ 0xB0, 0x00 },
10169911f7f7SAshish Chavan 	{ 0xB1, 0x00 },
10179911f7f7SAshish Chavan 	{ 0xB2, 0x00 },
10189911f7f7SAshish Chavan };
10199911f7f7SAshish Chavan 
da9055_volatile_register(struct device * dev,unsigned int reg)10209911f7f7SAshish Chavan static bool da9055_volatile_register(struct device *dev,
10219911f7f7SAshish Chavan 				     unsigned int reg)
10229911f7f7SAshish Chavan {
10239911f7f7SAshish Chavan 	switch (reg) {
10249911f7f7SAshish Chavan 	case DA9055_STATUS1:
10259911f7f7SAshish Chavan 	case DA9055_PLL_STATUS:
10269911f7f7SAshish Chavan 	case DA9055_AUX_L_GAIN_STATUS:
10279911f7f7SAshish Chavan 	case DA9055_AUX_R_GAIN_STATUS:
10289911f7f7SAshish Chavan 	case DA9055_MIC_L_GAIN_STATUS:
10299911f7f7SAshish Chavan 	case DA9055_MIC_R_GAIN_STATUS:
10309911f7f7SAshish Chavan 	case DA9055_MIXIN_L_GAIN_STATUS:
10319911f7f7SAshish Chavan 	case DA9055_MIXIN_R_GAIN_STATUS:
10329911f7f7SAshish Chavan 	case DA9055_ADC_L_GAIN_STATUS:
10339911f7f7SAshish Chavan 	case DA9055_ADC_R_GAIN_STATUS:
10349911f7f7SAshish Chavan 	case DA9055_DAC_L_GAIN_STATUS:
10359911f7f7SAshish Chavan 	case DA9055_DAC_R_GAIN_STATUS:
10369911f7f7SAshish Chavan 	case DA9055_HP_L_GAIN_STATUS:
10379911f7f7SAshish Chavan 	case DA9055_HP_R_GAIN_STATUS:
10389911f7f7SAshish Chavan 	case DA9055_LINE_GAIN_STATUS:
10399911f7f7SAshish Chavan 	case DA9055_ALC_CIC_OP_LVL_DATA:
1040e1ec62b1SGustavo A. R. Silva 		return true;
10419911f7f7SAshish Chavan 	default:
1042e1ec62b1SGustavo A. R. Silva 		return false;
10439911f7f7SAshish Chavan 	}
10449911f7f7SAshish Chavan }
10459911f7f7SAshish Chavan 
10469911f7f7SAshish Chavan /* Set DAI word length */
da9055_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)10479911f7f7SAshish Chavan static int da9055_hw_params(struct snd_pcm_substream *substream,
10489911f7f7SAshish Chavan 			    struct snd_pcm_hw_params *params,
10499911f7f7SAshish Chavan 			    struct snd_soc_dai *dai)
10509911f7f7SAshish Chavan {
105135fc975bSKuninori Morimoto 	struct snd_soc_component *component = dai->component;
105235fc975bSKuninori Morimoto 	struct da9055_priv *da9055 = snd_soc_component_get_drvdata(component);
10539911f7f7SAshish Chavan 	u8 aif_ctrl, fs;
10549911f7f7SAshish Chavan 	u32 sysclk;
10559911f7f7SAshish Chavan 
10562822a9d0SMark Brown 	switch (params_width(params)) {
10572822a9d0SMark Brown 	case 16:
10589911f7f7SAshish Chavan 		aif_ctrl = DA9055_AIF_WORD_S16_LE;
10599911f7f7SAshish Chavan 		break;
10602822a9d0SMark Brown 	case 20:
10619911f7f7SAshish Chavan 		aif_ctrl = DA9055_AIF_WORD_S20_3LE;
10629911f7f7SAshish Chavan 		break;
10632822a9d0SMark Brown 	case 24:
10649911f7f7SAshish Chavan 		aif_ctrl = DA9055_AIF_WORD_S24_LE;
10659911f7f7SAshish Chavan 		break;
10662822a9d0SMark Brown 	case 32:
10679911f7f7SAshish Chavan 		aif_ctrl = DA9055_AIF_WORD_S32_LE;
10689911f7f7SAshish Chavan 		break;
10699911f7f7SAshish Chavan 	default:
10709911f7f7SAshish Chavan 		return -EINVAL;
10719911f7f7SAshish Chavan 	}
10729911f7f7SAshish Chavan 
10739911f7f7SAshish Chavan 	/* Set AIF format */
107435fc975bSKuninori Morimoto 	snd_soc_component_update_bits(component, DA9055_AIF_CTRL, DA9055_AIF_WORD_LENGTH_MASK,
10759911f7f7SAshish Chavan 			    aif_ctrl);
10769911f7f7SAshish Chavan 
10779911f7f7SAshish Chavan 	switch (params_rate(params)) {
10789911f7f7SAshish Chavan 	case 8000:
10799911f7f7SAshish Chavan 		fs		= DA9055_SR_8000;
10809911f7f7SAshish Chavan 		sysclk		= 3072000;
10819911f7f7SAshish Chavan 		break;
10829911f7f7SAshish Chavan 	case 11025:
10839911f7f7SAshish Chavan 		fs		= DA9055_SR_11025;
10849911f7f7SAshish Chavan 		sysclk		= 2822400;
10859911f7f7SAshish Chavan 		break;
10869911f7f7SAshish Chavan 	case 12000:
10879911f7f7SAshish Chavan 		fs		= DA9055_SR_12000;
10889911f7f7SAshish Chavan 		sysclk		= 3072000;
10899911f7f7SAshish Chavan 		break;
10909911f7f7SAshish Chavan 	case 16000:
10919911f7f7SAshish Chavan 		fs		= DA9055_SR_16000;
10929911f7f7SAshish Chavan 		sysclk		= 3072000;
10939911f7f7SAshish Chavan 		break;
10949911f7f7SAshish Chavan 	case 22050:
10959911f7f7SAshish Chavan 		fs		= DA9055_SR_22050;
10969911f7f7SAshish Chavan 		sysclk		= 2822400;
10979911f7f7SAshish Chavan 		break;
10989911f7f7SAshish Chavan 	case 32000:
10999911f7f7SAshish Chavan 		fs		= DA9055_SR_32000;
11009911f7f7SAshish Chavan 		sysclk		= 3072000;
11019911f7f7SAshish Chavan 		break;
11029911f7f7SAshish Chavan 	case 44100:
11039911f7f7SAshish Chavan 		fs		= DA9055_SR_44100;
11049911f7f7SAshish Chavan 		sysclk		= 2822400;
11059911f7f7SAshish Chavan 		break;
11069911f7f7SAshish Chavan 	case 48000:
11079911f7f7SAshish Chavan 		fs		= DA9055_SR_48000;
11089911f7f7SAshish Chavan 		sysclk		= 3072000;
11099911f7f7SAshish Chavan 		break;
11109911f7f7SAshish Chavan 	case 88200:
11119911f7f7SAshish Chavan 		fs		= DA9055_SR_88200;
11129911f7f7SAshish Chavan 		sysclk		= 2822400;
11139911f7f7SAshish Chavan 		break;
11149911f7f7SAshish Chavan 	case 96000:
11159911f7f7SAshish Chavan 		fs		= DA9055_SR_96000;
11169911f7f7SAshish Chavan 		sysclk		= 3072000;
11179911f7f7SAshish Chavan 		break;
11189911f7f7SAshish Chavan 	default:
11199911f7f7SAshish Chavan 		return -EINVAL;
11209911f7f7SAshish Chavan 	}
11219911f7f7SAshish Chavan 
11229911f7f7SAshish Chavan 	if (da9055->mclk_rate) {
11239911f7f7SAshish Chavan 		/* PLL Mode, Write actual FS */
112435fc975bSKuninori Morimoto 		snd_soc_component_write(component, DA9055_SR, fs);
11259911f7f7SAshish Chavan 	} else {
11269911f7f7SAshish Chavan 		/*
11279911f7f7SAshish Chavan 		 * Non-PLL Mode
11289911f7f7SAshish Chavan 		 * When PLL is bypassed, chip assumes constant MCLK of
11299911f7f7SAshish Chavan 		 * 12.288MHz and uses sample rate value to divide this MCLK
11309911f7f7SAshish Chavan 		 * to derive its sys clk. As sys clk has to be 256 * Fs, we
11319911f7f7SAshish Chavan 		 * need to write constant sample rate i.e. 48KHz.
11329911f7f7SAshish Chavan 		 */
113335fc975bSKuninori Morimoto 		snd_soc_component_write(component, DA9055_SR, DA9055_SR_48000);
11349911f7f7SAshish Chavan 	}
11359911f7f7SAshish Chavan 
11369911f7f7SAshish Chavan 	if (da9055->mclk_rate && (da9055->mclk_rate != sysclk)) {
11379911f7f7SAshish Chavan 		/* PLL Mode */
11389911f7f7SAshish Chavan 		if (!da9055->master) {
11399911f7f7SAshish Chavan 			/* PLL slave mode, enable PLL and also SRM */
114035fc975bSKuninori Morimoto 			snd_soc_component_update_bits(component, DA9055_PLL_CTRL,
11419911f7f7SAshish Chavan 					    DA9055_PLL_EN | DA9055_PLL_SRM_EN,
11429911f7f7SAshish Chavan 					    DA9055_PLL_EN | DA9055_PLL_SRM_EN);
11439911f7f7SAshish Chavan 		} else {
11449911f7f7SAshish Chavan 			/* PLL master mode, only enable PLL */
114535fc975bSKuninori Morimoto 			snd_soc_component_update_bits(component, DA9055_PLL_CTRL,
11469911f7f7SAshish Chavan 					    DA9055_PLL_EN, DA9055_PLL_EN);
11479911f7f7SAshish Chavan 		}
11489911f7f7SAshish Chavan 	} else {
11499911f7f7SAshish Chavan 		/* Non PLL Mode, disable PLL */
115035fc975bSKuninori Morimoto 		snd_soc_component_update_bits(component, DA9055_PLL_CTRL, DA9055_PLL_EN, 0);
11519911f7f7SAshish Chavan 	}
11529911f7f7SAshish Chavan 
11539911f7f7SAshish Chavan 	return 0;
11549911f7f7SAshish Chavan }
11559911f7f7SAshish Chavan 
11569911f7f7SAshish Chavan /* Set DAI mode and Format */
da9055_set_dai_fmt(struct snd_soc_dai * codec_dai,unsigned int fmt)11579911f7f7SAshish Chavan static int da9055_set_dai_fmt(struct snd_soc_dai *codec_dai, unsigned int fmt)
11589911f7f7SAshish Chavan {
115935fc975bSKuninori Morimoto 	struct snd_soc_component *component = codec_dai->component;
116035fc975bSKuninori Morimoto 	struct da9055_priv *da9055 = snd_soc_component_get_drvdata(component);
11619911f7f7SAshish Chavan 	u8 aif_clk_mode, aif_ctrl, mode;
11629911f7f7SAshish Chavan 
11639911f7f7SAshish Chavan 	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
11649911f7f7SAshish Chavan 	case SND_SOC_DAIFMT_CBM_CFM:
11659911f7f7SAshish Chavan 		/* DA9055 in I2S Master Mode */
11669911f7f7SAshish Chavan 		mode = 1;
11679911f7f7SAshish Chavan 		aif_clk_mode = DA9055_AIF_CLK_EN_MASTER_MODE;
11689911f7f7SAshish Chavan 		break;
11699911f7f7SAshish Chavan 	case SND_SOC_DAIFMT_CBS_CFS:
11709911f7f7SAshish Chavan 		/* DA9055 in I2S Slave Mode */
11719911f7f7SAshish Chavan 		mode = 0;
11729911f7f7SAshish Chavan 		aif_clk_mode = DA9055_AIF_CLK_EN_SLAVE_MODE;
11739911f7f7SAshish Chavan 		break;
11749911f7f7SAshish Chavan 	default:
11759911f7f7SAshish Chavan 		return -EINVAL;
11769911f7f7SAshish Chavan 	}
11779911f7f7SAshish Chavan 
11789911f7f7SAshish Chavan 	/* Don't allow change of mode if PLL is enabled */
11792925b582SKuninori Morimoto 	if ((snd_soc_component_read(component, DA9055_PLL_CTRL) & DA9055_PLL_EN) &&
11809911f7f7SAshish Chavan 	    (da9055->master != mode))
11819911f7f7SAshish Chavan 		return -EINVAL;
11829911f7f7SAshish Chavan 
11839911f7f7SAshish Chavan 	da9055->master = mode;
11849911f7f7SAshish Chavan 
11859911f7f7SAshish Chavan 	/* Only I2S is supported */
11869911f7f7SAshish Chavan 	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
11879911f7f7SAshish Chavan 	case SND_SOC_DAIFMT_I2S:
11889911f7f7SAshish Chavan 		aif_ctrl = DA9055_AIF_FORMAT_I2S_MODE;
11899911f7f7SAshish Chavan 		break;
11909911f7f7SAshish Chavan 	case SND_SOC_DAIFMT_LEFT_J:
11919911f7f7SAshish Chavan 		aif_ctrl = DA9055_AIF_FORMAT_LEFT_J;
11929911f7f7SAshish Chavan 		break;
11939911f7f7SAshish Chavan 	case SND_SOC_DAIFMT_RIGHT_J:
11949911f7f7SAshish Chavan 		aif_ctrl = DA9055_AIF_FORMAT_RIGHT_J;
11959911f7f7SAshish Chavan 		break;
11965e82aaa7SAshish Chavan 	case SND_SOC_DAIFMT_DSP_A:
11975e82aaa7SAshish Chavan 		aif_ctrl = DA9055_AIF_FORMAT_DSP;
11985e82aaa7SAshish Chavan 		break;
11999911f7f7SAshish Chavan 	default:
12009911f7f7SAshish Chavan 		return -EINVAL;
12019911f7f7SAshish Chavan 	}
12029911f7f7SAshish Chavan 
12039911f7f7SAshish Chavan 	/* By default only 32 BCLK per WCLK is supported */
12049911f7f7SAshish Chavan 	aif_clk_mode |= DA9055_AIF_BCLKS_PER_WCLK_32;
12059911f7f7SAshish Chavan 
120635fc975bSKuninori Morimoto 	snd_soc_component_update_bits(component, DA9055_AIF_CLK_MODE,
12079911f7f7SAshish Chavan 			    (DA9055_AIF_CLK_MODE_MASK | DA9055_AIF_BCLK_MASK),
12089911f7f7SAshish Chavan 			    aif_clk_mode);
120935fc975bSKuninori Morimoto 	snd_soc_component_update_bits(component, DA9055_AIF_CTRL, DA9055_AIF_FORMAT_MASK,
12109911f7f7SAshish Chavan 			    aif_ctrl);
12119911f7f7SAshish Chavan 	return 0;
12129911f7f7SAshish Chavan }
12139911f7f7SAshish Chavan 
da9055_mute(struct snd_soc_dai * dai,int mute,int direction)1214f39c0540SKuninori Morimoto static int da9055_mute(struct snd_soc_dai *dai, int mute, int direction)
12159911f7f7SAshish Chavan {
121635fc975bSKuninori Morimoto 	struct snd_soc_component *component = dai->component;
12179911f7f7SAshish Chavan 
12189911f7f7SAshish Chavan 	if (mute) {
121935fc975bSKuninori Morimoto 		snd_soc_component_update_bits(component, DA9055_DAC_L_CTRL,
12209911f7f7SAshish Chavan 				    DA9055_DAC_L_MUTE_EN, DA9055_DAC_L_MUTE_EN);
122135fc975bSKuninori Morimoto 		snd_soc_component_update_bits(component, DA9055_DAC_R_CTRL,
12229911f7f7SAshish Chavan 				    DA9055_DAC_R_MUTE_EN, DA9055_DAC_R_MUTE_EN);
12239911f7f7SAshish Chavan 	} else {
122435fc975bSKuninori Morimoto 		snd_soc_component_update_bits(component, DA9055_DAC_L_CTRL,
12259911f7f7SAshish Chavan 				    DA9055_DAC_L_MUTE_EN, 0);
122635fc975bSKuninori Morimoto 		snd_soc_component_update_bits(component, DA9055_DAC_R_CTRL,
12279911f7f7SAshish Chavan 				    DA9055_DAC_R_MUTE_EN, 0);
12289911f7f7SAshish Chavan 	}
12299911f7f7SAshish Chavan 
12309911f7f7SAshish Chavan 	return 0;
12319911f7f7SAshish Chavan }
12329911f7f7SAshish Chavan 
12339911f7f7SAshish Chavan #define DA9055_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
12349911f7f7SAshish Chavan 			SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
12359911f7f7SAshish Chavan 
da9055_set_dai_sysclk(struct snd_soc_dai * codec_dai,int clk_id,unsigned int freq,int dir)12369911f7f7SAshish Chavan static int da9055_set_dai_sysclk(struct snd_soc_dai *codec_dai,
12379911f7f7SAshish Chavan 				 int clk_id, unsigned int freq, int dir)
12389911f7f7SAshish Chavan {
123935fc975bSKuninori Morimoto 	struct snd_soc_component *component = codec_dai->component;
124035fc975bSKuninori Morimoto 	struct da9055_priv *da9055 = snd_soc_component_get_drvdata(component);
12419911f7f7SAshish Chavan 
12429911f7f7SAshish Chavan 	switch (clk_id) {
12439911f7f7SAshish Chavan 	case DA9055_CLKSRC_MCLK:
12449911f7f7SAshish Chavan 		switch (freq) {
12459911f7f7SAshish Chavan 		case 11289600:
12469911f7f7SAshish Chavan 		case 12000000:
12479911f7f7SAshish Chavan 		case 12288000:
12489911f7f7SAshish Chavan 		case 13000000:
12499911f7f7SAshish Chavan 		case 13500000:
12509911f7f7SAshish Chavan 		case 14400000:
12519911f7f7SAshish Chavan 		case 19200000:
12529911f7f7SAshish Chavan 		case 19680000:
12539911f7f7SAshish Chavan 		case 19800000:
12549911f7f7SAshish Chavan 			da9055->mclk_rate = freq;
12559911f7f7SAshish Chavan 			return 0;
12569911f7f7SAshish Chavan 		default:
12579911f7f7SAshish Chavan 			dev_err(codec_dai->dev, "Unsupported MCLK value %d\n",
12589911f7f7SAshish Chavan 				freq);
12599911f7f7SAshish Chavan 			return -EINVAL;
12609911f7f7SAshish Chavan 		}
12619911f7f7SAshish Chavan 		break;
12629911f7f7SAshish Chavan 	default:
12639911f7f7SAshish Chavan 		dev_err(codec_dai->dev, "Unknown clock source %d\n", clk_id);
12649911f7f7SAshish Chavan 		return -EINVAL;
12659911f7f7SAshish Chavan 	}
12669911f7f7SAshish Chavan }
12679911f7f7SAshish Chavan 
12689911f7f7SAshish Chavan /*
12699911f7f7SAshish Chavan  * da9055_set_dai_pll	: Configure the codec PLL
12709911f7f7SAshish Chavan  * @param codec_dai	: Pointer to codec DAI
12719911f7f7SAshish Chavan  * @param pll_id	: da9055 has only one pll, so pll_id is always zero
12729911f7f7SAshish Chavan  * @param fref		: Input MCLK frequency
12739911f7f7SAshish Chavan  * @param fout		: FsDM value
12749911f7f7SAshish Chavan  * @return int		: Zero for success, negative error code for error
12759911f7f7SAshish Chavan  *
12769911f7f7SAshish Chavan  * Note: Supported PLL input frequencies are 11.2896MHz, 12MHz, 12.288MHz,
12779911f7f7SAshish Chavan  *	 13MHz, 13.5MHz, 14.4MHz, 19.2MHz, 19.6MHz and 19.8MHz
12789911f7f7SAshish Chavan  */
da9055_set_dai_pll(struct snd_soc_dai * codec_dai,int pll_id,int source,unsigned int fref,unsigned int fout)12799911f7f7SAshish Chavan static int da9055_set_dai_pll(struct snd_soc_dai *codec_dai, int pll_id,
12809911f7f7SAshish Chavan 			      int source, unsigned int fref, unsigned int fout)
12819911f7f7SAshish Chavan {
128235fc975bSKuninori Morimoto 	struct snd_soc_component *component = codec_dai->component;
128335fc975bSKuninori Morimoto 	struct da9055_priv *da9055 = snd_soc_component_get_drvdata(component);
12849911f7f7SAshish Chavan 
12859911f7f7SAshish Chavan 	u8 pll_frac_top, pll_frac_bot, pll_integer, cnt;
12869911f7f7SAshish Chavan 
12879911f7f7SAshish Chavan 	/* Disable PLL before setting the divisors */
128835fc975bSKuninori Morimoto 	snd_soc_component_update_bits(component, DA9055_PLL_CTRL, DA9055_PLL_EN, 0);
12899911f7f7SAshish Chavan 
12909911f7f7SAshish Chavan 	/* In slave mode, there is only one set of divisors */
12919911f7f7SAshish Chavan 	if (!da9055->master && (fout != 2822400))
12929911f7f7SAshish Chavan 		goto pll_err;
12939911f7f7SAshish Chavan 
12949911f7f7SAshish Chavan 	/* Search pll div array for correct divisors */
12959911f7f7SAshish Chavan 	for (cnt = 0; cnt < ARRAY_SIZE(da9055_pll_div); cnt++) {
12969911f7f7SAshish Chavan 		/* Check fref, mode  and fout */
12979911f7f7SAshish Chavan 		if ((fref == da9055_pll_div[cnt].fref) &&
12989911f7f7SAshish Chavan 		    (da9055->master ==  da9055_pll_div[cnt].mode) &&
12999911f7f7SAshish Chavan 		    (fout == da9055_pll_div[cnt].fout)) {
13009911f7f7SAshish Chavan 			/* All match, pick up divisors */
13019911f7f7SAshish Chavan 			pll_frac_top = da9055_pll_div[cnt].frac_top;
13029911f7f7SAshish Chavan 			pll_frac_bot = da9055_pll_div[cnt].frac_bot;
13039911f7f7SAshish Chavan 			pll_integer = da9055_pll_div[cnt].integer;
13049911f7f7SAshish Chavan 			break;
13059911f7f7SAshish Chavan 		}
13069911f7f7SAshish Chavan 	}
13079911f7f7SAshish Chavan 	if (cnt >= ARRAY_SIZE(da9055_pll_div))
13089911f7f7SAshish Chavan 		goto pll_err;
13099911f7f7SAshish Chavan 
13109911f7f7SAshish Chavan 	/* Write PLL dividers */
131135fc975bSKuninori Morimoto 	snd_soc_component_write(component, DA9055_PLL_FRAC_TOP, pll_frac_top);
131235fc975bSKuninori Morimoto 	snd_soc_component_write(component, DA9055_PLL_FRAC_BOT, pll_frac_bot);
131335fc975bSKuninori Morimoto 	snd_soc_component_write(component, DA9055_PLL_INTEGER, pll_integer);
13149911f7f7SAshish Chavan 
13159911f7f7SAshish Chavan 	return 0;
13169911f7f7SAshish Chavan pll_err:
13179911f7f7SAshish Chavan 	dev_err(codec_dai->dev, "Error in setting up PLL\n");
13189911f7f7SAshish Chavan 	return -EINVAL;
13199911f7f7SAshish Chavan }
13209911f7f7SAshish Chavan 
13219911f7f7SAshish Chavan /* DAI operations */
13229911f7f7SAshish Chavan static const struct snd_soc_dai_ops da9055_dai_ops = {
13239911f7f7SAshish Chavan 	.hw_params	= da9055_hw_params,
13249911f7f7SAshish Chavan 	.set_fmt	= da9055_set_dai_fmt,
13259911f7f7SAshish Chavan 	.set_sysclk	= da9055_set_dai_sysclk,
13269911f7f7SAshish Chavan 	.set_pll	= da9055_set_dai_pll,
1327f39c0540SKuninori Morimoto 	.mute_stream	= da9055_mute,
1328f39c0540SKuninori Morimoto 	.no_capture_mute = 1,
13299911f7f7SAshish Chavan };
13309911f7f7SAshish Chavan 
13319911f7f7SAshish Chavan static struct snd_soc_dai_driver da9055_dai = {
13329911f7f7SAshish Chavan 	.name = "da9055-hifi",
13339911f7f7SAshish Chavan 	/* Playback Capabilities */
13349911f7f7SAshish Chavan 	.playback = {
13359911f7f7SAshish Chavan 		.stream_name = "Playback",
13369911f7f7SAshish Chavan 		.channels_min = 1,
13379911f7f7SAshish Chavan 		.channels_max = 2,
13389911f7f7SAshish Chavan 		.rates = SNDRV_PCM_RATE_8000_96000,
13399911f7f7SAshish Chavan 		.formats = DA9055_FORMATS,
13409911f7f7SAshish Chavan 	},
13419911f7f7SAshish Chavan 	/* Capture Capabilities */
13429911f7f7SAshish Chavan 	.capture = {
13439911f7f7SAshish Chavan 		.stream_name = "Capture",
13449911f7f7SAshish Chavan 		.channels_min = 1,
13459911f7f7SAshish Chavan 		.channels_max = 2,
13469911f7f7SAshish Chavan 		.rates = SNDRV_PCM_RATE_8000_96000,
13479911f7f7SAshish Chavan 		.formats = DA9055_FORMATS,
13489911f7f7SAshish Chavan 	},
13499911f7f7SAshish Chavan 	.ops = &da9055_dai_ops,
13501c6d1c4fSKuninori Morimoto 	.symmetric_rate = 1,
13519911f7f7SAshish Chavan };
13529911f7f7SAshish Chavan 
da9055_set_bias_level(struct snd_soc_component * component,enum snd_soc_bias_level level)135335fc975bSKuninori Morimoto static int da9055_set_bias_level(struct snd_soc_component *component,
13549911f7f7SAshish Chavan 				 enum snd_soc_bias_level level)
13559911f7f7SAshish Chavan {
13569911f7f7SAshish Chavan 	switch (level) {
13579911f7f7SAshish Chavan 	case SND_SOC_BIAS_ON:
13589911f7f7SAshish Chavan 	case SND_SOC_BIAS_PREPARE:
13599911f7f7SAshish Chavan 		break;
13609911f7f7SAshish Chavan 	case SND_SOC_BIAS_STANDBY:
136135fc975bSKuninori Morimoto 		if (snd_soc_component_get_bias_level(component) == SND_SOC_BIAS_OFF) {
13629911f7f7SAshish Chavan 			/* Enable VMID reference & master bias */
136335fc975bSKuninori Morimoto 			snd_soc_component_update_bits(component, DA9055_REFERENCES,
13649911f7f7SAshish Chavan 					    DA9055_VMID_EN | DA9055_BIAS_EN,
13659911f7f7SAshish Chavan 					    DA9055_VMID_EN | DA9055_BIAS_EN);
13669911f7f7SAshish Chavan 		}
13679911f7f7SAshish Chavan 		break;
13689911f7f7SAshish Chavan 	case SND_SOC_BIAS_OFF:
13699911f7f7SAshish Chavan 		/* Disable VMID reference & master bias */
137035fc975bSKuninori Morimoto 		snd_soc_component_update_bits(component, DA9055_REFERENCES,
13719911f7f7SAshish Chavan 				    DA9055_VMID_EN | DA9055_BIAS_EN, 0);
13729911f7f7SAshish Chavan 		break;
13739911f7f7SAshish Chavan 	}
13749911f7f7SAshish Chavan 	return 0;
13759911f7f7SAshish Chavan }
13769911f7f7SAshish Chavan 
da9055_probe(struct snd_soc_component * component)137735fc975bSKuninori Morimoto static int da9055_probe(struct snd_soc_component *component)
13789911f7f7SAshish Chavan {
137935fc975bSKuninori Morimoto 	struct da9055_priv *da9055 = snd_soc_component_get_drvdata(component);
13809911f7f7SAshish Chavan 
13819911f7f7SAshish Chavan 	/* Enable all Gain Ramps */
138235fc975bSKuninori Morimoto 	snd_soc_component_update_bits(component, DA9055_AUX_L_CTRL,
13839911f7f7SAshish Chavan 			    DA9055_GAIN_RAMPING_EN, DA9055_GAIN_RAMPING_EN);
138435fc975bSKuninori Morimoto 	snd_soc_component_update_bits(component, DA9055_AUX_R_CTRL,
13859911f7f7SAshish Chavan 			    DA9055_GAIN_RAMPING_EN, DA9055_GAIN_RAMPING_EN);
138635fc975bSKuninori Morimoto 	snd_soc_component_update_bits(component, DA9055_MIXIN_L_CTRL,
13879911f7f7SAshish Chavan 			    DA9055_GAIN_RAMPING_EN, DA9055_GAIN_RAMPING_EN);
138835fc975bSKuninori Morimoto 	snd_soc_component_update_bits(component, DA9055_MIXIN_R_CTRL,
13899911f7f7SAshish Chavan 			    DA9055_GAIN_RAMPING_EN, DA9055_GAIN_RAMPING_EN);
139035fc975bSKuninori Morimoto 	snd_soc_component_update_bits(component, DA9055_ADC_L_CTRL,
13919911f7f7SAshish Chavan 			    DA9055_GAIN_RAMPING_EN, DA9055_GAIN_RAMPING_EN);
139235fc975bSKuninori Morimoto 	snd_soc_component_update_bits(component, DA9055_ADC_R_CTRL,
13939911f7f7SAshish Chavan 			    DA9055_GAIN_RAMPING_EN, DA9055_GAIN_RAMPING_EN);
139435fc975bSKuninori Morimoto 	snd_soc_component_update_bits(component, DA9055_DAC_L_CTRL,
13959911f7f7SAshish Chavan 			    DA9055_GAIN_RAMPING_EN, DA9055_GAIN_RAMPING_EN);
139635fc975bSKuninori Morimoto 	snd_soc_component_update_bits(component, DA9055_DAC_R_CTRL,
13979911f7f7SAshish Chavan 			    DA9055_GAIN_RAMPING_EN, DA9055_GAIN_RAMPING_EN);
139835fc975bSKuninori Morimoto 	snd_soc_component_update_bits(component, DA9055_HP_L_CTRL,
13999911f7f7SAshish Chavan 			    DA9055_GAIN_RAMPING_EN, DA9055_GAIN_RAMPING_EN);
140035fc975bSKuninori Morimoto 	snd_soc_component_update_bits(component, DA9055_HP_R_CTRL,
14019911f7f7SAshish Chavan 			    DA9055_GAIN_RAMPING_EN, DA9055_GAIN_RAMPING_EN);
140235fc975bSKuninori Morimoto 	snd_soc_component_update_bits(component, DA9055_LINE_CTRL,
14039911f7f7SAshish Chavan 			    DA9055_GAIN_RAMPING_EN, DA9055_GAIN_RAMPING_EN);
14049911f7f7SAshish Chavan 
14059911f7f7SAshish Chavan 	/*
14065619d76dSAshish Chavan 	 * There are two separate control bits for input and output mixers.
14079911f7f7SAshish Chavan 	 * One to enable corresponding amplifier and other to enable its
14089911f7f7SAshish Chavan 	 * output. As amplifier bits are related to power control, they are
14099911f7f7SAshish Chavan 	 * being managed by DAPM while other (non power related) bits are
14109911f7f7SAshish Chavan 	 * enabled here
14119911f7f7SAshish Chavan 	 */
141235fc975bSKuninori Morimoto 	snd_soc_component_update_bits(component, DA9055_MIXIN_L_CTRL,
14139911f7f7SAshish Chavan 			    DA9055_MIXIN_L_MIX_EN, DA9055_MIXIN_L_MIX_EN);
141435fc975bSKuninori Morimoto 	snd_soc_component_update_bits(component, DA9055_MIXIN_R_CTRL,
14159911f7f7SAshish Chavan 			    DA9055_MIXIN_R_MIX_EN, DA9055_MIXIN_R_MIX_EN);
14169911f7f7SAshish Chavan 
141735fc975bSKuninori Morimoto 	snd_soc_component_update_bits(component, DA9055_MIXOUT_L_CTRL,
14189911f7f7SAshish Chavan 			    DA9055_MIXOUT_L_MIX_EN, DA9055_MIXOUT_L_MIX_EN);
141935fc975bSKuninori Morimoto 	snd_soc_component_update_bits(component, DA9055_MIXOUT_R_CTRL,
14209911f7f7SAshish Chavan 			    DA9055_MIXOUT_R_MIX_EN, DA9055_MIXOUT_R_MIX_EN);
14219911f7f7SAshish Chavan 
14229911f7f7SAshish Chavan 	/* Set this as per your system configuration */
142335fc975bSKuninori Morimoto 	snd_soc_component_write(component, DA9055_PLL_CTRL, DA9055_PLL_INDIV_10_20_MHZ);
14249911f7f7SAshish Chavan 
14259911f7f7SAshish Chavan 	/* Set platform data values */
14269911f7f7SAshish Chavan 	if (da9055->pdata) {
14279911f7f7SAshish Chavan 		/* set mic bias source */
14289911f7f7SAshish Chavan 		if (da9055->pdata->micbias_source) {
142935fc975bSKuninori Morimoto 			snd_soc_component_update_bits(component, DA9055_MIXIN_R_SELECT,
14309911f7f7SAshish Chavan 					    DA9055_MICBIAS2_EN,
14319911f7f7SAshish Chavan 					    DA9055_MICBIAS2_EN);
14329911f7f7SAshish Chavan 		} else {
143335fc975bSKuninori Morimoto 			snd_soc_component_update_bits(component, DA9055_MIXIN_R_SELECT,
14349911f7f7SAshish Chavan 					    DA9055_MICBIAS2_EN, 0);
14359911f7f7SAshish Chavan 		}
14369911f7f7SAshish Chavan 		/* set mic bias voltage */
14379911f7f7SAshish Chavan 		switch (da9055->pdata->micbias) {
14389911f7f7SAshish Chavan 		case DA9055_MICBIAS_2_2V:
14399911f7f7SAshish Chavan 		case DA9055_MICBIAS_2_1V:
14409911f7f7SAshish Chavan 		case DA9055_MICBIAS_1_8V:
14419911f7f7SAshish Chavan 		case DA9055_MICBIAS_1_6V:
144235fc975bSKuninori Morimoto 			snd_soc_component_update_bits(component, DA9055_MIC_CONFIG,
14439911f7f7SAshish Chavan 					    DA9055_MICBIAS_LEVEL_MASK,
14449911f7f7SAshish Chavan 					    (da9055->pdata->micbias) << 4);
14459911f7f7SAshish Chavan 			break;
14469911f7f7SAshish Chavan 		}
14479911f7f7SAshish Chavan 	}
14489911f7f7SAshish Chavan 	return 0;
14499911f7f7SAshish Chavan }
14509911f7f7SAshish Chavan 
145135fc975bSKuninori Morimoto static const struct snd_soc_component_driver soc_component_dev_da9055 = {
14529911f7f7SAshish Chavan 	.probe			= da9055_probe,
14539911f7f7SAshish Chavan 	.set_bias_level		= da9055_set_bias_level,
14549911f7f7SAshish Chavan 	.controls		= da9055_snd_controls,
14559911f7f7SAshish Chavan 	.num_controls		= ARRAY_SIZE(da9055_snd_controls),
14569911f7f7SAshish Chavan 	.dapm_widgets		= da9055_dapm_widgets,
14579911f7f7SAshish Chavan 	.num_dapm_widgets	= ARRAY_SIZE(da9055_dapm_widgets),
14589911f7f7SAshish Chavan 	.dapm_routes		= da9055_audio_map,
14599911f7f7SAshish Chavan 	.num_dapm_routes	= ARRAY_SIZE(da9055_audio_map),
146035fc975bSKuninori Morimoto 	.idle_bias_on		= 1,
146135fc975bSKuninori Morimoto 	.use_pmdown_time	= 1,
146235fc975bSKuninori Morimoto 	.endianness		= 1,
14639911f7f7SAshish Chavan };
14649911f7f7SAshish Chavan 
14659911f7f7SAshish Chavan static const struct regmap_config da9055_regmap_config = {
14669911f7f7SAshish Chavan 	.reg_bits = 8,
14679911f7f7SAshish Chavan 	.val_bits = 8,
14689911f7f7SAshish Chavan 
14699911f7f7SAshish Chavan 	.reg_defaults = da9055_reg_defaults,
14709911f7f7SAshish Chavan 	.num_reg_defaults = ARRAY_SIZE(da9055_reg_defaults),
14719911f7f7SAshish Chavan 	.volatile_reg = da9055_volatile_register,
14729911f7f7SAshish Chavan 	.cache_type = REGCACHE_RBTREE,
14739911f7f7SAshish Chavan };
14749911f7f7SAshish Chavan 
da9055_i2c_probe(struct i2c_client * i2c)147589be5dc6SStephen Kitt static int da9055_i2c_probe(struct i2c_client *i2c)
14769911f7f7SAshish Chavan {
14779911f7f7SAshish Chavan 	struct da9055_priv *da9055;
14789911f7f7SAshish Chavan 	struct da9055_platform_data *pdata = dev_get_platdata(&i2c->dev);
14799911f7f7SAshish Chavan 	int ret;
14809911f7f7SAshish Chavan 
14819911f7f7SAshish Chavan 	da9055 = devm_kzalloc(&i2c->dev, sizeof(struct da9055_priv),
14829911f7f7SAshish Chavan 			      GFP_KERNEL);
14839911f7f7SAshish Chavan 	if (!da9055)
14849911f7f7SAshish Chavan 		return -ENOMEM;
14859911f7f7SAshish Chavan 
14869911f7f7SAshish Chavan 	if (pdata)
14879911f7f7SAshish Chavan 		da9055->pdata = pdata;
14889911f7f7SAshish Chavan 
14899911f7f7SAshish Chavan 	i2c_set_clientdata(i2c, da9055);
14909911f7f7SAshish Chavan 
14919911f7f7SAshish Chavan 	da9055->regmap = devm_regmap_init_i2c(i2c, &da9055_regmap_config);
14929911f7f7SAshish Chavan 	if (IS_ERR(da9055->regmap)) {
14939911f7f7SAshish Chavan 		ret = PTR_ERR(da9055->regmap);
14949911f7f7SAshish Chavan 		dev_err(&i2c->dev, "regmap_init() failed: %d\n", ret);
14959911f7f7SAshish Chavan 		return ret;
14969911f7f7SAshish Chavan 	}
14979911f7f7SAshish Chavan 
149835fc975bSKuninori Morimoto 	ret = devm_snd_soc_register_component(&i2c->dev,
149935fc975bSKuninori Morimoto 			&soc_component_dev_da9055, &da9055_dai, 1);
15009911f7f7SAshish Chavan 	if (ret < 0) {
150135fc975bSKuninori Morimoto 		dev_err(&i2c->dev, "Failed to register da9055 component: %d\n",
15029911f7f7SAshish Chavan 			ret);
15039911f7f7SAshish Chavan 	}
15049911f7f7SAshish Chavan 	return ret;
15059911f7f7SAshish Chavan }
15069911f7f7SAshish Chavan 
150707b0e5b1SAdam Thomson /*
150807b0e5b1SAdam Thomson  * DO NOT change the device Ids. The naming is intentionally specific as both
150907b0e5b1SAdam Thomson  * the CODEC and PMIC parts of this chip are instantiated separately as I2C
151007b0e5b1SAdam Thomson  * devices (both have configurable I2C addresses, and are to all intents and
151107b0e5b1SAdam Thomson  * purposes separate). As a result there are specific DA9055 Ids for CODEC
151207b0e5b1SAdam Thomson  * and PMIC, which must be different to operate together.
151307b0e5b1SAdam Thomson  */
15149911f7f7SAshish Chavan static const struct i2c_device_id da9055_i2c_id[] = {
151507b0e5b1SAdam Thomson 	{ "da9055-codec", 0 },
15169911f7f7SAshish Chavan 	{ }
15179911f7f7SAshish Chavan };
15189911f7f7SAshish Chavan MODULE_DEVICE_TABLE(i2c, da9055_i2c_id);
15199911f7f7SAshish Chavan 
1520a25b45dcSKrzysztof Kozlowski #ifdef CONFIG_OF
15219f10b36fSAdam Thomson static const struct of_device_id da9055_of_match[] = {
15229f10b36fSAdam Thomson 	{ .compatible = "dlg,da9055-codec", },
15239f10b36fSAdam Thomson 	{ }
15249f10b36fSAdam Thomson };
1525bf08f39eSJavier Martinez Canillas MODULE_DEVICE_TABLE(of, da9055_of_match);
1526a25b45dcSKrzysztof Kozlowski #endif
15279f10b36fSAdam Thomson 
15289911f7f7SAshish Chavan /* I2C codec control layer */
15299911f7f7SAshish Chavan static struct i2c_driver da9055_i2c_driver = {
15309911f7f7SAshish Chavan 	.driver = {
153107b0e5b1SAdam Thomson 		.name = "da9055-codec",
15329f10b36fSAdam Thomson 		.of_match_table = of_match_ptr(da9055_of_match),
15339911f7f7SAshish Chavan 	},
1534*9abcd240SUwe Kleine-König 	.probe		= da9055_i2c_probe,
15359911f7f7SAshish Chavan 	.id_table	= da9055_i2c_id,
15369911f7f7SAshish Chavan };
15379911f7f7SAshish Chavan 
15389911f7f7SAshish Chavan module_i2c_driver(da9055_i2c_driver);
15399911f7f7SAshish Chavan 
15409911f7f7SAshish Chavan MODULE_DESCRIPTION("ASoC DA9055 Codec driver");
15419911f7f7SAshish Chavan MODULE_AUTHOR("David Chen, Ashish Chavan");
15429911f7f7SAshish Chavan MODULE_LICENSE("GPL");
1543