1*de9b1214SNicolin Chen /* 2*de9b1214SNicolin Chen * ALSA SoC CS53L30 codec driver 3*de9b1214SNicolin Chen * 4*de9b1214SNicolin Chen * Copyright 2015 Cirrus Logic, Inc. 5*de9b1214SNicolin Chen * 6*de9b1214SNicolin Chen * Author: Paul Handrigan <Paul.Handrigan@cirrus.com>, 7*de9b1214SNicolin Chen * Tim Howe <Tim.Howe@cirrus.com> 8*de9b1214SNicolin Chen * 9*de9b1214SNicolin Chen * This program is free software; you can redistribute it and/or modify 10*de9b1214SNicolin Chen * it under the terms of the GNU General Public License version 2 as 11*de9b1214SNicolin Chen * published by the Free Software Foundation. 12*de9b1214SNicolin Chen * 13*de9b1214SNicolin Chen */ 14*de9b1214SNicolin Chen 15*de9b1214SNicolin Chen #ifndef __CS53L30_H__ 16*de9b1214SNicolin Chen #define __CS53L30_H__ 17*de9b1214SNicolin Chen 18*de9b1214SNicolin Chen /* I2C Registers */ 19*de9b1214SNicolin Chen #define CS53L30_DEVID_AB 0x01 /* Device ID A & B [RO]. */ 20*de9b1214SNicolin Chen #define CS53L30_DEVID_CD 0x02 /* Device ID C & D [RO]. */ 21*de9b1214SNicolin Chen #define CS53L30_DEVID_E 0x03 /* Device ID E [RO]. */ 22*de9b1214SNicolin Chen #define CS53L30_REVID 0x05 /* Revision ID [RO]. */ 23*de9b1214SNicolin Chen #define CS53L30_PWRCTL 0x06 /* Power Control. */ 24*de9b1214SNicolin Chen #define CS53L30_MCLKCTL 0x07 /* MCLK Control. */ 25*de9b1214SNicolin Chen #define CS53L30_INT_SR_CTL 0x08 /* Internal Sample Rate Control. */ 26*de9b1214SNicolin Chen #define CS53L30_MICBIAS_CTL 0x0A /* Mic Bias Control. */ 27*de9b1214SNicolin Chen #define CS53L30_ASPCFG_CTL 0x0C /* ASP Config Control. */ 28*de9b1214SNicolin Chen #define CS53L30_ASP_CTL1 0x0D /* ASP1 Control. */ 29*de9b1214SNicolin Chen #define CS53L30_ASP_TDMTX_CTL1 0x0E /* ASP1 TDM TX Control 1 */ 30*de9b1214SNicolin Chen #define CS53L30_ASP_TDMTX_CTL2 0x0F /* ASP1 TDM TX Control 2 */ 31*de9b1214SNicolin Chen #define CS53L30_ASP_TDMTX_CTL3 0x10 /* ASP1 TDM TX Control 3 */ 32*de9b1214SNicolin Chen #define CS53L30_ASP_TDMTX_CTL4 0x11 /* ASP1 TDM TX Control 4 */ 33*de9b1214SNicolin Chen #define CS53L30_ASP_TDMTX_EN1 0x12 /* ASP1 TDM TX Enable 1 */ 34*de9b1214SNicolin Chen #define CS53L30_ASP_TDMTX_EN2 0x13 /* ASP1 TDM TX Enable 2 */ 35*de9b1214SNicolin Chen #define CS53L30_ASP_TDMTX_EN3 0x14 /* ASP1 TDM TX Enable 3 */ 36*de9b1214SNicolin Chen #define CS53L30_ASP_TDMTX_EN4 0x15 /* ASP1 TDM TX Enable 4 */ 37*de9b1214SNicolin Chen #define CS53L30_ASP_TDMTX_EN5 0x16 /* ASP1 TDM TX Enable 5 */ 38*de9b1214SNicolin Chen #define CS53L30_ASP_TDMTX_EN6 0x17 /* ASP1 TDM TX Enable 6 */ 39*de9b1214SNicolin Chen #define CS53L30_ASP_CTL2 0x18 /* ASP2 Control. */ 40*de9b1214SNicolin Chen #define CS53L30_SFT_RAMP 0x1A /* Soft Ramp Control. */ 41*de9b1214SNicolin Chen #define CS53L30_LRCK_CTL1 0x1B /* LRCK Control 1. */ 42*de9b1214SNicolin Chen #define CS53L30_LRCK_CTL2 0x1C /* LRCK Control 2. */ 43*de9b1214SNicolin Chen #define CS53L30_MUTEP_CTL1 0x1F /* Mute Pin Control 1. */ 44*de9b1214SNicolin Chen #define CS53L30_MUTEP_CTL2 0x20 /* Mute Pin Control 2. */ 45*de9b1214SNicolin Chen #define CS53L30_INBIAS_CTL1 0x21 /* Input Bias Control 1. */ 46*de9b1214SNicolin Chen #define CS53L30_INBIAS_CTL2 0x22 /* Input Bias Control 2. */ 47*de9b1214SNicolin Chen #define CS53L30_DMIC1_STR_CTL 0x23 /* DMIC1 Stereo Control. */ 48*de9b1214SNicolin Chen #define CS53L30_DMIC2_STR_CTL 0x24 /* DMIC2 Stereo Control. */ 49*de9b1214SNicolin Chen #define CS53L30_ADCDMIC1_CTL1 0x25 /* ADC1/DMIC1 Control 1. */ 50*de9b1214SNicolin Chen #define CS53L30_ADCDMIC1_CTL2 0x26 /* ADC1/DMIC1 Control 2. */ 51*de9b1214SNicolin Chen #define CS53L30_ADC1_CTL3 0x27 /* ADC1 Control 3. */ 52*de9b1214SNicolin Chen #define CS53L30_ADC1_NG_CTL 0x28 /* ADC1 Noise Gate Control. */ 53*de9b1214SNicolin Chen #define CS53L30_ADC1A_AFE_CTL 0x29 /* ADC1A AFE Control. */ 54*de9b1214SNicolin Chen #define CS53L30_ADC1B_AFE_CTL 0x2A /* ADC1B AFE Control. */ 55*de9b1214SNicolin Chen #define CS53L30_ADC1A_DIG_VOL 0x2B /* ADC1A Digital Volume. */ 56*de9b1214SNicolin Chen #define CS53L30_ADC1B_DIG_VOL 0x2C /* ADC1B Digital Volume. */ 57*de9b1214SNicolin Chen #define CS53L30_ADCDMIC2_CTL1 0x2D /* ADC2/DMIC2 Control 1. */ 58*de9b1214SNicolin Chen #define CS53L30_ADCDMIC2_CTL2 0x2E /* ADC2/DMIC2 Control 2. */ 59*de9b1214SNicolin Chen #define CS53L30_ADC2_CTL3 0x2F /* ADC2 Control 3. */ 60*de9b1214SNicolin Chen #define CS53L30_ADC2_NG_CTL 0x30 /* ADC2 Noise Gate Control. */ 61*de9b1214SNicolin Chen #define CS53L30_ADC2A_AFE_CTL 0x31 /* ADC2A AFE Control. */ 62*de9b1214SNicolin Chen #define CS53L30_ADC2B_AFE_CTL 0x32 /* ADC2B AFE Control. */ 63*de9b1214SNicolin Chen #define CS53L30_ADC2A_DIG_VOL 0x33 /* ADC2A Digital Volume. */ 64*de9b1214SNicolin Chen #define CS53L30_ADC2B_DIG_VOL 0x34 /* ADC2B Digital Volume. */ 65*de9b1214SNicolin Chen #define CS53L30_INT_MASK 0x35 /* Interrupt Mask. */ 66*de9b1214SNicolin Chen #define CS53L30_IS 0x36 /* Interrupt Status. */ 67*de9b1214SNicolin Chen #define CS53L30_MAX_REGISTER 0x36 68*de9b1214SNicolin Chen 69*de9b1214SNicolin Chen #define CS53L30_TDM_SLOT_MAX 4 70*de9b1214SNicolin Chen #define CS53L30_ASP_TDMTX_CTL(x) (CS53L30_ASP_TDMTX_CTL1 + (x)) 71*de9b1214SNicolin Chen /* x : index for registers; n : index for slot; 8 slots per register */ 72*de9b1214SNicolin Chen #define CS53L30_ASP_TDMTX_ENx(x) (CS53L30_ASP_TDMTX_EN6 - (x)) 73*de9b1214SNicolin Chen #define CS53L30_ASP_TDMTX_ENn(n) CS53L30_ASP_TDMTX_ENx((n) >> 3) 74*de9b1214SNicolin Chen #define CS53L30_ASP_TDMTX_ENx_MAX 6 75*de9b1214SNicolin Chen 76*de9b1214SNicolin Chen /* Device ID */ 77*de9b1214SNicolin Chen #define CS53L30_DEVID 0x53A30 78*de9b1214SNicolin Chen 79*de9b1214SNicolin Chen /* PDN_DONE Poll Maximum 80*de9b1214SNicolin Chen * If soft ramp is set it will take much longer to power down 81*de9b1214SNicolin Chen * the system. 82*de9b1214SNicolin Chen */ 83*de9b1214SNicolin Chen #define CS53L30_PDN_POLL_MAX 90 84*de9b1214SNicolin Chen 85*de9b1214SNicolin Chen /* Bitfield Definitions */ 86*de9b1214SNicolin Chen 87*de9b1214SNicolin Chen /* R6 (0x06) CS53L30_PWRCTL - Power Control */ 88*de9b1214SNicolin Chen #define CS53L30_PDN_ULP_SHIFT 7 89*de9b1214SNicolin Chen #define CS53L30_PDN_ULP_MASK (1 << CS53L30_PDN_ULP_SHIFT) 90*de9b1214SNicolin Chen #define CS53L30_PDN_ULP (1 << CS53L30_PDN_ULP_SHIFT) 91*de9b1214SNicolin Chen #define CS53L30_PDN_LP_SHIFT 6 92*de9b1214SNicolin Chen #define CS53L30_PDN_LP_MASK (1 << CS53L30_PDN_LP_SHIFT) 93*de9b1214SNicolin Chen #define CS53L30_PDN_LP (1 << CS53L30_PDN_LP_SHIFT) 94*de9b1214SNicolin Chen #define CS53L30_DISCHARGE_FILT_SHIFT 5 95*de9b1214SNicolin Chen #define CS53L30_DISCHARGE_FILT_MASK (1 << CS53L30_DISCHARGE_FILT_SHIFT) 96*de9b1214SNicolin Chen #define CS53L30_DISCHARGE_FILT (1 << CS53L30_DISCHARGE_FILT_SHIFT) 97*de9b1214SNicolin Chen #define CS53L30_THMS_PDN_SHIFT 4 98*de9b1214SNicolin Chen #define CS53L30_THMS_PDN_MASK (1 << CS53L30_THMS_PDN_SHIFT) 99*de9b1214SNicolin Chen #define CS53L30_THMS_PDN (1 << CS53L30_THMS_PDN_SHIFT) 100*de9b1214SNicolin Chen 101*de9b1214SNicolin Chen #define CS53L30_PWRCTL_DEFAULT (CS53L30_THMS_PDN) 102*de9b1214SNicolin Chen 103*de9b1214SNicolin Chen /* R7 (0x07) CS53L30_MCLKCTL - MCLK Control */ 104*de9b1214SNicolin Chen #define CS53L30_MCLK_DIS_SHIFT 7 105*de9b1214SNicolin Chen #define CS53L30_MCLK_DIS_MASK (1 << CS53L30_MCLK_DIS_SHIFT) 106*de9b1214SNicolin Chen #define CS53L30_MCLK_DIS (1 << CS53L30_MCLK_DIS_SHIFT) 107*de9b1214SNicolin Chen #define CS53L30_MCLK_INT_SCALE_SHIFT 6 108*de9b1214SNicolin Chen #define CS53L30_MCLK_INT_SCALE_MASK (1 << CS53L30_MCLK_INT_SCALE_SHIFT) 109*de9b1214SNicolin Chen #define CS53L30_MCLK_INT_SCALE (1 << CS53L30_MCLK_INT_SCALE_SHIFT) 110*de9b1214SNicolin Chen #define CS53L30_DMIC_DRIVE_SHIFT 5 111*de9b1214SNicolin Chen #define CS53L30_DMIC_DRIVE_MASK (1 << CS53L30_DMIC_DRIVE_SHIFT) 112*de9b1214SNicolin Chen #define CS53L30_DMIC_DRIVE (1 << CS53L30_DMIC_DRIVE_SHIFT) 113*de9b1214SNicolin Chen #define CS53L30_MCLK_DIV_SHIFT 2 114*de9b1214SNicolin Chen #define CS53L30_MCLK_DIV_WIDTH 2 115*de9b1214SNicolin Chen #define CS53L30_MCLK_DIV_MASK (((1 << CS53L30_MCLK_DIV_WIDTH) - 1) << CS53L30_MCLK_DIV_SHIFT) 116*de9b1214SNicolin Chen #define CS53L30_MCLK_DIV_BY_1 (0x0 << CS53L30_MCLK_DIV_SHIFT) 117*de9b1214SNicolin Chen #define CS53L30_MCLK_DIV_BY_2 (0x1 << CS53L30_MCLK_DIV_SHIFT) 118*de9b1214SNicolin Chen #define CS53L30_MCLK_DIV_BY_3 (0x2 << CS53L30_MCLK_DIV_SHIFT) 119*de9b1214SNicolin Chen #define CS53L30_SYNC_EN_SHIFT 1 120*de9b1214SNicolin Chen #define CS53L30_SYNC_EN_MASK (1 << CS53L30_SYNC_EN_SHIFT) 121*de9b1214SNicolin Chen #define CS53L30_SYNC_EN (1 << CS53L30_SYNC_EN_SHIFT) 122*de9b1214SNicolin Chen 123*de9b1214SNicolin Chen #define CS53L30_MCLKCTL_DEFAULT (CS53L30_MCLK_DIV_BY_2) 124*de9b1214SNicolin Chen 125*de9b1214SNicolin Chen /* R8 (0x08) CS53L30_INT_SR_CTL - Internal Sample Rate Control */ 126*de9b1214SNicolin Chen #define CS53L30_INTRNL_FS_RATIO_SHIFT 4 127*de9b1214SNicolin Chen #define CS53L30_INTRNL_FS_RATIO_MASK (1 << CS53L30_INTRNL_FS_RATIO_SHIFT) 128*de9b1214SNicolin Chen #define CS53L30_INTRNL_FS_RATIO (1 << CS53L30_INTRNL_FS_RATIO_SHIFT) 129*de9b1214SNicolin Chen #define CS53L30_MCLK_19MHZ_EN_SHIFT 0 130*de9b1214SNicolin Chen #define CS53L30_MCLK_19MHZ_EN_MASK (1 << CS53L30_MCLK_19MHZ_EN_SHIFT) 131*de9b1214SNicolin Chen #define CS53L30_MCLK_19MHZ_EN (1 << CS53L30_MCLK_19MHZ_EN_SHIFT) 132*de9b1214SNicolin Chen 133*de9b1214SNicolin Chen /* 0x6 << 1 is reserved bits */ 134*de9b1214SNicolin Chen #define CS53L30_INT_SR_CTL_DEFAULT (CS53L30_INTRNL_FS_RATIO | 0x6 << 1) 135*de9b1214SNicolin Chen 136*de9b1214SNicolin Chen /* R10 (0x0A) CS53L30_MICBIAS_CTL - Mic Bias Control */ 137*de9b1214SNicolin Chen #define CS53L30_MIC4_BIAS_PDN_SHIFT 7 138*de9b1214SNicolin Chen #define CS53L30_MIC4_BIAS_PDN_MASK (1 << CS53L30_MIC4_BIAS_PDN_SHIFT) 139*de9b1214SNicolin Chen #define CS53L30_MIC4_BIAS_PDN (1 << CS53L30_MIC4_BIAS_PDN_SHIFT) 140*de9b1214SNicolin Chen #define CS53L30_MIC3_BIAS_PDN_SHIFT 6 141*de9b1214SNicolin Chen #define CS53L30_MIC3_BIAS_PDN_MASK (1 << CS53L30_MIC3_BIAS_PDN_SHIFT) 142*de9b1214SNicolin Chen #define CS53L30_MIC3_BIAS_PDN (1 << CS53L30_MIC3_BIAS_PDN_SHIFT) 143*de9b1214SNicolin Chen #define CS53L30_MIC2_BIAS_PDN_SHIFT 5 144*de9b1214SNicolin Chen #define CS53L30_MIC2_BIAS_PDN_MASK (1 << CS53L30_MIC2_BIAS_PDN_SHIFT) 145*de9b1214SNicolin Chen #define CS53L30_MIC2_BIAS_PDN (1 << CS53L30_MIC2_BIAS_PDN_SHIFT) 146*de9b1214SNicolin Chen #define CS53L30_MIC1_BIAS_PDN_SHIFT 4 147*de9b1214SNicolin Chen #define CS53L30_MIC1_BIAS_PDN_MASK (1 << CS53L30_MIC1_BIAS_PDN_SHIFT) 148*de9b1214SNicolin Chen #define CS53L30_MIC1_BIAS_PDN (1 << CS53L30_MIC1_BIAS_PDN_SHIFT) 149*de9b1214SNicolin Chen #define CS53L30_MICx_BIAS_PDN (0xf << CS53L30_MIC1_BIAS_PDN_SHIFT) 150*de9b1214SNicolin Chen #define CS53L30_VP_MIN_SHIFT 2 151*de9b1214SNicolin Chen #define CS53L30_VP_MIN_MASK (1 << CS53L30_VP_MIN_SHIFT) 152*de9b1214SNicolin Chen #define CS53L30_VP_MIN (1 << CS53L30_VP_MIN_SHIFT) 153*de9b1214SNicolin Chen #define CS53L30_MIC_BIAS_CTRL_SHIFT 0 154*de9b1214SNicolin Chen #define CS53L30_MIC_BIAS_CTRL_WIDTH 2 155*de9b1214SNicolin Chen #define CS53L30_MIC_BIAS_CTRL_MASK (((1 << CS53L30_MIC_BIAS_CTRL_WIDTH) - 1) << CS53L30_MIC_BIAS_CTRL_SHIFT) 156*de9b1214SNicolin Chen #define CS53L30_MIC_BIAS_CTRL_HIZ (0 << CS53L30_MIC_BIAS_CTRL_SHIFT) 157*de9b1214SNicolin Chen #define CS53L30_MIC_BIAS_CTRL_1V8 (1 << CS53L30_MIC_BIAS_CTRL_SHIFT) 158*de9b1214SNicolin Chen #define CS53L30_MIC_BIAS_CTRL_2V75 (2 << CS53L30_MIC_BIAS_CTRL_SHIFT) 159*de9b1214SNicolin Chen 160*de9b1214SNicolin Chen #define CS53L30_MICBIAS_CTL_DEFAULT (CS53L30_MICx_BIAS_PDN | CS53L30_VP_MIN) 161*de9b1214SNicolin Chen 162*de9b1214SNicolin Chen /* R12 (0x0C) CS53L30_ASPCFG_CTL - ASP Configuration Control */ 163*de9b1214SNicolin Chen #define CS53L30_ASP_MS_SHIFT 7 164*de9b1214SNicolin Chen #define CS53L30_ASP_MS_MASK (1 << CS53L30_ASP_MS_SHIFT) 165*de9b1214SNicolin Chen #define CS53L30_ASP_MS (1 << CS53L30_ASP_MS_SHIFT) 166*de9b1214SNicolin Chen #define CS53L30_ASP_SCLK_INV_SHIFT 4 167*de9b1214SNicolin Chen #define CS53L30_ASP_SCLK_INV_MASK (1 << CS53L30_ASP_SCLK_INV_SHIFT) 168*de9b1214SNicolin Chen #define CS53L30_ASP_SCLK_INV (1 << CS53L30_ASP_SCLK_INV_SHIFT) 169*de9b1214SNicolin Chen #define CS53L30_ASP_RATE_SHIFT 0 170*de9b1214SNicolin Chen #define CS53L30_ASP_RATE_WIDTH 4 171*de9b1214SNicolin Chen #define CS53L30_ASP_RATE_MASK (((1 << CS53L30_ASP_RATE_WIDTH) - 1) << CS53L30_ASP_RATE_SHIFT) 172*de9b1214SNicolin Chen #define CS53L30_ASP_RATE_48K (0xc << CS53L30_ASP_RATE_SHIFT) 173*de9b1214SNicolin Chen 174*de9b1214SNicolin Chen #define CS53L30_ASPCFG_CTL_DEFAULT (CS53L30_ASP_RATE_48K) 175*de9b1214SNicolin Chen 176*de9b1214SNicolin Chen /* R13/R24 (0x0D/0x18) CS53L30_ASP_CTL1 & CS53L30_ASP_CTL2 - ASP Control 1~2 */ 177*de9b1214SNicolin Chen #define CS53L30_ASP_TDM_PDN_SHIFT 7 178*de9b1214SNicolin Chen #define CS53L30_ASP_TDM_PDN_MASK (1 << CS53L30_ASP_TDM_PDN_SHIFT) 179*de9b1214SNicolin Chen #define CS53L30_ASP_TDM_PDN (1 << CS53L30_ASP_TDM_PDN_SHIFT) 180*de9b1214SNicolin Chen #define CS53L30_ASP_SDOUTx_PDN_SHIFT 6 181*de9b1214SNicolin Chen #define CS53L30_ASP_SDOUTx_PDN_MASK (1 << CS53L30_ASP_SDOUTx_PDN_SHIFT) 182*de9b1214SNicolin Chen #define CS53L30_ASP_SDOUTx_PDN (1 << CS53L30_ASP_SDOUTx_PDN_SHIFT) 183*de9b1214SNicolin Chen #define CS53L30_ASP_3ST_SHIFT 5 184*de9b1214SNicolin Chen #define CS53L30_ASP_3ST_MASK (1 << CS53L30_ASP_3ST_SHIFT) 185*de9b1214SNicolin Chen #define CS53L30_ASP_3ST (1 << CS53L30_ASP_3ST_SHIFT) 186*de9b1214SNicolin Chen #define CS53L30_SHIFT_LEFT_SHIFT 4 187*de9b1214SNicolin Chen #define CS53L30_SHIFT_LEFT_MASK (1 << CS53L30_SHIFT_LEFT_SHIFT) 188*de9b1214SNicolin Chen #define CS53L30_SHIFT_LEFT (1 << CS53L30_SHIFT_LEFT_SHIFT) 189*de9b1214SNicolin Chen #define CS53L30_ASP_SDOUTx_DRIVE_SHIFT 0 190*de9b1214SNicolin Chen #define CS53L30_ASP_SDOUTx_DRIVE_MASK (1 << CS53L30_ASP_SDOUTx_DRIVE_SHIFT) 191*de9b1214SNicolin Chen #define CS53L30_ASP_SDOUTx_DRIVE (1 << CS53L30_ASP_SDOUTx_DRIVE_SHIFT) 192*de9b1214SNicolin Chen 193*de9b1214SNicolin Chen #define CS53L30_ASP_CTL1_DEFAULT (CS53L30_ASP_TDM_PDN) 194*de9b1214SNicolin Chen #define CS53L30_ASP_CTL2_DEFAULT (0) 195*de9b1214SNicolin Chen 196*de9b1214SNicolin Chen /* R14 (0x0E) ~ R17 (0x11) CS53L30_ASP_TDMTX_CTLx - ASP TDM TX Control 1~4 */ 197*de9b1214SNicolin Chen #define CS53L30_ASP_CHx_TX_STATE_SHIFT 7 198*de9b1214SNicolin Chen #define CS53L30_ASP_CHx_TX_STATE_MASK (1 << CS53L30_ASP_CHx_TX_STATE_SHIFT) 199*de9b1214SNicolin Chen #define CS53L30_ASP_CHx_TX_STATE (1 << CS53L30_ASP_CHx_TX_STATE_SHIFT) 200*de9b1214SNicolin Chen #define CS53L30_ASP_CHx_TX_LOC_SHIFT 0 201*de9b1214SNicolin Chen #define CS53L30_ASP_CHx_TX_LOC_WIDTH 6 202*de9b1214SNicolin Chen #define CS53L30_ASP_CHx_TX_LOC_MASK (((1 << CS53L30_ASP_CHx_TX_LOC_WIDTH) - 1) << CS53L30_ASP_CHx_TX_LOC_SHIFT) 203*de9b1214SNicolin Chen #define CS53L30_ASP_CHx_TX_LOC_MAX (47 << CS53L30_ASP_CHx_TX_LOC_SHIFT) 204*de9b1214SNicolin Chen #define CS53L30_ASP_CHx_TX_LOC(x) ((x) << CS53L30_ASP_CHx_TX_LOC_SHIFT) 205*de9b1214SNicolin Chen 206*de9b1214SNicolin Chen #define CS53L30_ASP_TDMTX_CTLx_DEFAULT (CS53L30_ASP_CHx_TX_LOC_MAX) 207*de9b1214SNicolin Chen 208*de9b1214SNicolin Chen /* R18 (0x12) ~ R23 (0x17) CS53L30_ASP_TDMTX_ENx - ASP TDM TX Enable 1~6 */ 209*de9b1214SNicolin Chen #define CS53L30_ASP_TDMTX_ENx_DEFAULT (0) 210*de9b1214SNicolin Chen 211*de9b1214SNicolin Chen /* R26 (0x1A) CS53L30_SFT_RAMP - Soft Ramp Control */ 212*de9b1214SNicolin Chen #define CS53L30_DIGSFT_SHIFT 5 213*de9b1214SNicolin Chen #define CS53L30_DIGSFT_MASK (1 << CS53L30_DIGSFT_SHIFT) 214*de9b1214SNicolin Chen #define CS53L30_DIGSFT (1 << CS53L30_DIGSFT_SHIFT) 215*de9b1214SNicolin Chen 216*de9b1214SNicolin Chen #define CS53L30_SFT_RMP_DEFAULT (0) 217*de9b1214SNicolin Chen 218*de9b1214SNicolin Chen /* R28 (0x1C) CS53L30_LRCK_CTL2 - LRCK Control 2 */ 219*de9b1214SNicolin Chen #define CS53L30_LRCK_50_NPW_SHIFT 3 220*de9b1214SNicolin Chen #define CS53L30_LRCK_50_NPW_MASK (1 << CS53L30_LRCK_50_NPW_SHIFT) 221*de9b1214SNicolin Chen #define CS53L30_LRCK_50_NPW (1 << CS53L30_LRCK_50_NPW_SHIFT) 222*de9b1214SNicolin Chen #define CS53L30_LRCK_TPWH_SHIFT 0 223*de9b1214SNicolin Chen #define CS53L30_LRCK_TPWH_WIDTH 3 224*de9b1214SNicolin Chen #define CS53L30_LRCK_TPWH_MASK (((1 << CS53L30_LRCK_TPWH_WIDTH) - 1) << CS53L30_LRCK_TPWH_SHIFT) 225*de9b1214SNicolin Chen #define CS53L30_LRCK_TPWH(x) (((x) << CS53L30_LRCK_TPWH_SHIFT) & CS53L30_LRCK_TPWH_MASK) 226*de9b1214SNicolin Chen 227*de9b1214SNicolin Chen #define CS53L30_LRCK_CTLx_DEFAULT (0) 228*de9b1214SNicolin Chen 229*de9b1214SNicolin Chen /* R31 (0x1F) CS53L30_MUTEP_CTL1 - MUTE Pin Control 1 */ 230*de9b1214SNicolin Chen #define CS53L30_MUTE_PDN_ULP_SHIFT 7 231*de9b1214SNicolin Chen #define CS53L30_MUTE_PDN_ULP_MASK (1 << CS53L30_MUTE_PDN_ULP_SHIFT) 232*de9b1214SNicolin Chen #define CS53L30_MUTE_PDN_ULP (1 << CS53L30_MUTE_PDN_ULP_SHIFT) 233*de9b1214SNicolin Chen #define CS53L30_MUTE_PDN_LP_SHIFT 6 234*de9b1214SNicolin Chen #define CS53L30_MUTE_PDN_LP_MASK (1 << CS53L30_MUTE_PDN_LP_SHIFT) 235*de9b1214SNicolin Chen #define CS53L30_MUTE_PDN_LP (1 << CS53L30_MUTE_PDN_LP_SHIFT) 236*de9b1214SNicolin Chen #define CS53L30_MUTE_M4B_PDN_SHIFT 4 237*de9b1214SNicolin Chen #define CS53L30_MUTE_M4B_PDN_MASK (1 << CS53L30_MUTE_M4B_PDN_SHIFT) 238*de9b1214SNicolin Chen #define CS53L30_MUTE_M4B_PDN (1 << CS53L30_MUTE_M4B_PDN_SHIFT) 239*de9b1214SNicolin Chen #define CS53L30_MUTE_M3B_PDN_SHIFT 3 240*de9b1214SNicolin Chen #define CS53L30_MUTE_M3B_PDN_MASK (1 << CS53L30_MUTE_M3B_PDN_SHIFT) 241*de9b1214SNicolin Chen #define CS53L30_MUTE_M3B_PDN (1 << CS53L30_MUTE_M3B_PDN_SHIFT) 242*de9b1214SNicolin Chen #define CS53L30_MUTE_M2B_PDN_SHIFT 2 243*de9b1214SNicolin Chen #define CS53L30_MUTE_M2B_PDN_MASK (1 << CS53L30_MUTE_M2B_PDN_SHIFT) 244*de9b1214SNicolin Chen #define CS53L30_MUTE_M2B_PDN (1 << CS53L30_MUTE_M2B_PDN_SHIFT) 245*de9b1214SNicolin Chen #define CS53L30_MUTE_M1B_PDN_SHIFT 1 246*de9b1214SNicolin Chen #define CS53L30_MUTE_M1B_PDN_MASK (1 << CS53L30_MUTE_M1B_PDN_SHIFT) 247*de9b1214SNicolin Chen #define CS53L30_MUTE_M1B_PDN (1 << CS53L30_MUTE_M1B_PDN_SHIFT) 248*de9b1214SNicolin Chen /* Note: be careful - x starts from 0 */ 249*de9b1214SNicolin Chen #define CS53L30_MUTE_MxB_PDN_SHIFT(x) (CS53L30_MUTE_M1B_PDN_SHIFT + (x)) 250*de9b1214SNicolin Chen #define CS53L30_MUTE_MxB_PDN_MASK(x) (1 << CS53L30_MUTE_MxB_PDN_SHIFT(x)) 251*de9b1214SNicolin Chen #define CS53L30_MUTE_MxB_PDN(x) (1 << CS53L30_MUTE_MxB_PDN_SHIFT(x)) 252*de9b1214SNicolin Chen #define CS53L30_MUTE_MB_ALL_PDN_SHIFT 0 253*de9b1214SNicolin Chen #define CS53L30_MUTE_MB_ALL_PDN_MASK (1 << CS53L30_MUTE_MB_ALL_PDN_SHIFT) 254*de9b1214SNicolin Chen #define CS53L30_MUTE_MB_ALL_PDN (1 << CS53L30_MUTE_MB_ALL_PDN_SHIFT) 255*de9b1214SNicolin Chen 256*de9b1214SNicolin Chen #define CS53L30_MUTEP_CTL1_DEFAULT (0) 257*de9b1214SNicolin Chen 258*de9b1214SNicolin Chen /* R32 (0x20) CS53L30_MUTEP_CTL2 - MUTE Pin Control 2 */ 259*de9b1214SNicolin Chen #define CS53L30_MUTE_PIN_POLARITY_SHIFT 7 260*de9b1214SNicolin Chen #define CS53L30_MUTE_PIN_POLARITY_MASK (1 << CS53L30_MUTE_PIN_POLARITY_SHIFT) 261*de9b1214SNicolin Chen #define CS53L30_MUTE_PIN_POLARITY (1 << CS53L30_MUTE_PIN_POLARITY_SHIFT) 262*de9b1214SNicolin Chen #define CS53L30_MUTE_ASP_TDM_PDN_SHIFT 6 263*de9b1214SNicolin Chen #define CS53L30_MUTE_ASP_TDM_PDN_MASK (1 << CS53L30_MUTE_ASP_TDM_PDN_SHIFT) 264*de9b1214SNicolin Chen #define CS53L30_MUTE_ASP_TDM_PDN (1 << CS53L30_MUTE_ASP_TDM_PDN_SHIFT) 265*de9b1214SNicolin Chen #define CS53L30_MUTE_ASP_SDOUT2_PDN_SHIFT 5 266*de9b1214SNicolin Chen #define CS53L30_MUTE_ASP_SDOUT2_PDN_MASK (1 << CS53L30_MUTE_ASP_SDOUT2_PDN_SHIFT) 267*de9b1214SNicolin Chen #define CS53L30_MUTE_ASP_SDOUT2_PDN (1 << CS53L30_MUTE_ASP_SDOUT2_PDN_SHIFT) 268*de9b1214SNicolin Chen #define CS53L30_MUTE_ASP_SDOUT1_PDN_SHIFT 4 269*de9b1214SNicolin Chen #define CS53L30_MUTE_ASP_SDOUT1_PDN_MASK (1 << CS53L30_MUTE_ASP_SDOUT1_PDN_SHIFT) 270*de9b1214SNicolin Chen #define CS53L30_MUTE_ASP_SDOUT1_PDN (1 << CS53L30_MUTE_ASP_SDOUT1_PDN_SHIFT) 271*de9b1214SNicolin Chen /* Note: be careful - x starts from 0 */ 272*de9b1214SNicolin Chen #define CS53L30_MUTE_ASP_SDOUTx_PDN_SHIFT(x) ((x) + CS53L30_MUTE_ASP_SDOUT1_PDN_SHIFT) 273*de9b1214SNicolin Chen #define CS53L30_MUTE_ASP_SDOUTx_PDN_MASK(x) (1 << CS53L30_MUTE_ASP_SDOUTx_PDN_SHIFT(x)) 274*de9b1214SNicolin Chen #define CS53L30_MUTE_ASP_SDOUTx_PDN (1 << CS53L30_MUTE_ASP_SDOUTx_PDN_SHIFT(x)) 275*de9b1214SNicolin Chen #define CS53L30_MUTE_ADC2B_PDN_SHIFT 3 276*de9b1214SNicolin Chen #define CS53L30_MUTE_ADC2B_PDN_MASK (1 << CS53L30_MUTE_ADC2B_PDN_SHIFT) 277*de9b1214SNicolin Chen #define CS53L30_MUTE_ADC2B_PDN (1 << CS53L30_MUTE_ADC2B_PDN_SHIFT) 278*de9b1214SNicolin Chen #define CS53L30_MUTE_ADC2A_PDN_SHIFT 2 279*de9b1214SNicolin Chen #define CS53L30_MUTE_ADC2A_PDN_MASK (1 << CS53L30_MUTE_ADC2A_PDN_SHIFT) 280*de9b1214SNicolin Chen #define CS53L30_MUTE_ADC2A_PDN (1 << CS53L30_MUTE_ADC2A_PDN_SHIFT) 281*de9b1214SNicolin Chen #define CS53L30_MUTE_ADC1B_PDN_SHIFT 1 282*de9b1214SNicolin Chen #define CS53L30_MUTE_ADC1B_PDN_MASK (1 << CS53L30_MUTE_ADC1B_PDN_SHIFT) 283*de9b1214SNicolin Chen #define CS53L30_MUTE_ADC1B_PDN (1 << CS53L30_MUTE_ADC1B_PDN_SHIFT) 284*de9b1214SNicolin Chen #define CS53L30_MUTE_ADC1A_PDN_SHIFT 0 285*de9b1214SNicolin Chen #define CS53L30_MUTE_ADC1A_PDN_MASK (1 << CS53L30_MUTE_ADC1A_PDN_SHIFT) 286*de9b1214SNicolin Chen #define CS53L30_MUTE_ADC1A_PDN (1 << CS53L30_MUTE_ADC1A_PDN_SHIFT) 287*de9b1214SNicolin Chen 288*de9b1214SNicolin Chen #define CS53L30_MUTEP_CTL2_DEFAULT (CS53L30_MUTE_PIN_POLARITY) 289*de9b1214SNicolin Chen 290*de9b1214SNicolin Chen /* R33 (0x21) CS53L30_INBIAS_CTL1 - Input Bias Control 1 */ 291*de9b1214SNicolin Chen #define CS53L30_IN4M_BIAS_SHIFT 6 292*de9b1214SNicolin Chen #define CS53L30_IN4M_BIAS_WIDTH 2 293*de9b1214SNicolin Chen #define CS53L30_IN4M_BIAS_MASK (((1 << CS53L30_IN4M_BIAS_WIDTH) - 1) << CS53L30_IN4M_BIAS_SHIFT) 294*de9b1214SNicolin Chen #define CS53L30_IN4M_BIAS_OPEN (0 << CS53L30_IN4M_BIAS_SHIFT) 295*de9b1214SNicolin Chen #define CS53L30_IN4M_BIAS_PULL_DOWN (1 << CS53L30_IN4M_BIAS_SHIFT) 296*de9b1214SNicolin Chen #define CS53L30_IN4M_BIAS_VCM (2 << CS53L30_IN4M_BIAS_SHIFT) 297*de9b1214SNicolin Chen #define CS53L30_IN4P_BIAS_SHIFT 4 298*de9b1214SNicolin Chen #define CS53L30_IN4P_BIAS_WIDTH 2 299*de9b1214SNicolin Chen #define CS53L30_IN4P_BIAS_MASK (((1 << CS53L30_IN4P_BIAS_WIDTH) - 1) << CS53L30_IN4P_BIAS_SHIFT) 300*de9b1214SNicolin Chen #define CS53L30_IN4P_BIAS_OPEN (0 << CS53L30_IN4P_BIAS_SHIFT) 301*de9b1214SNicolin Chen #define CS53L30_IN4P_BIAS_PULL_DOWN (1 << CS53L30_IN4P_BIAS_SHIFT) 302*de9b1214SNicolin Chen #define CS53L30_IN4P_BIAS_VCM (2 << CS53L30_IN4P_BIAS_SHIFT) 303*de9b1214SNicolin Chen #define CS53L30_IN3M_BIAS_SHIFT 2 304*de9b1214SNicolin Chen #define CS53L30_IN3M_BIAS_WIDTH 2 305*de9b1214SNicolin Chen #define CS53L30_IN3M_BIAS_MASK (((1 << CS53L30_IN3M_BIAS_WIDTH) - 1) << CS53L30_IN4M_BIAS_SHIFT) 306*de9b1214SNicolin Chen #define CS53L30_IN3M_BIAS_OPEN (0 << CS53L30_IN3M_BIAS_SHIFT) 307*de9b1214SNicolin Chen #define CS53L30_IN3M_BIAS_PULL_DOWN (1 << CS53L30_IN3M_BIAS_SHIFT) 308*de9b1214SNicolin Chen #define CS53L30_IN3M_BIAS_VCM (2 << CS53L30_IN3M_BIAS_SHIFT) 309*de9b1214SNicolin Chen #define CS53L30_IN3P_BIAS_SHIFT 0 310*de9b1214SNicolin Chen #define CS53L30_IN3P_BIAS_WIDTH 2 311*de9b1214SNicolin Chen #define CS53L30_IN3P_BIAS_MASK (((1 << CS53L30_IN3P_BIAS_WIDTH) - 1) << CS53L30_IN3P_BIAS_SHIFT) 312*de9b1214SNicolin Chen #define CS53L30_IN3P_BIAS_OPEN (0 << CS53L30_IN3P_BIAS_SHIFT) 313*de9b1214SNicolin Chen #define CS53L30_IN3P_BIAS_PULL_DOWN (1 << CS53L30_IN3P_BIAS_SHIFT) 314*de9b1214SNicolin Chen #define CS53L30_IN3P_BIAS_VCM (2 << CS53L30_IN3P_BIAS_SHIFT) 315*de9b1214SNicolin Chen 316*de9b1214SNicolin Chen #define CS53L30_INBIAS_CTL1_DEFAULT (CS53L30_IN4M_BIAS_VCM | CS53L30_IN4P_BIAS_VCM |\ 317*de9b1214SNicolin Chen CS53L30_IN3M_BIAS_VCM | CS53L30_IN3P_BIAS_VCM) 318*de9b1214SNicolin Chen 319*de9b1214SNicolin Chen /* R34 (0x22) CS53L30_INBIAS_CTL2 - Input Bias Control 2 */ 320*de9b1214SNicolin Chen #define CS53L30_IN2M_BIAS_SHIFT 6 321*de9b1214SNicolin Chen #define CS53L30_IN2M_BIAS_WIDTH 2 322*de9b1214SNicolin Chen #define CS53L30_IN2M_BIAS_MASK (((1 << CS53L30_IN2M_BIAS_WIDTH) - 1) << CS53L30_IN2M_BIAS_SHIFT) 323*de9b1214SNicolin Chen #define CS53L30_IN2M_BIAS_OPEN (0 << CS53L30_IN2M_BIAS_SHIFT) 324*de9b1214SNicolin Chen #define CS53L30_IN2M_BIAS_PULL_DOWN (1 << CS53L30_IN2M_BIAS_SHIFT) 325*de9b1214SNicolin Chen #define CS53L30_IN2M_BIAS_VCM (2 << CS53L30_IN2M_BIAS_SHIFT) 326*de9b1214SNicolin Chen #define CS53L30_IN2P_BIAS_SHIFT 4 327*de9b1214SNicolin Chen #define CS53L30_IN2P_BIAS_WIDTH 2 328*de9b1214SNicolin Chen #define CS53L30_IN2P_BIAS_MASK (((1 << CS53L30_IN2P_BIAS_WIDTH) - 1) << CS53L30_IN2P_BIAS_SHIFT) 329*de9b1214SNicolin Chen #define CS53L30_IN2P_BIAS_OPEN (0 << CS53L30_IN2P_BIAS_SHIFT) 330*de9b1214SNicolin Chen #define CS53L30_IN2P_BIAS_PULL_DOWN (1 << CS53L30_IN2P_BIAS_SHIFT) 331*de9b1214SNicolin Chen #define CS53L30_IN2P_BIAS_VCM (2 << CS53L30_IN2P_BIAS_SHIFT) 332*de9b1214SNicolin Chen #define CS53L30_IN1M_BIAS_SHIFT 2 333*de9b1214SNicolin Chen #define CS53L30_IN1M_BIAS_WIDTH 2 334*de9b1214SNicolin Chen #define CS53L30_IN1M_BIAS_MASK (((1 << CS53L30_IN1M_BIAS_WIDTH) - 1) << CS53L30_IN1M_BIAS_SHIFT) 335*de9b1214SNicolin Chen #define CS53L30_IN1M_BIAS_OPEN (0 << CS53L30_IN1M_BIAS_SHIFT) 336*de9b1214SNicolin Chen #define CS53L30_IN1M_BIAS_PULL_DOWN (1 << CS53L30_IN1M_BIAS_SHIFT) 337*de9b1214SNicolin Chen #define CS53L30_IN1M_BIAS_VCM (2 << CS53L30_IN1M_BIAS_SHIFT) 338*de9b1214SNicolin Chen #define CS53L30_IN1P_BIAS_SHIFT 0 339*de9b1214SNicolin Chen #define CS53L30_IN1P_BIAS_WIDTH 2 340*de9b1214SNicolin Chen #define CS53L30_IN1P_BIAS_MASK (((1 << CS53L30_IN1P_BIAS_WIDTH) - 1) << CS53L30_IN1P_BIAS_SHIFT) 341*de9b1214SNicolin Chen #define CS53L30_IN1P_BIAS_OPEN (0 << CS53L30_IN1P_BIAS_SHIFT) 342*de9b1214SNicolin Chen #define CS53L30_IN1P_BIAS_PULL_DOWN (1 << CS53L30_IN1P_BIAS_SHIFT) 343*de9b1214SNicolin Chen #define CS53L30_IN1P_BIAS_VCM (2 << CS53L30_IN1P_BIAS_SHIFT) 344*de9b1214SNicolin Chen 345*de9b1214SNicolin Chen #define CS53L30_INBIAS_CTL2_DEFAULT (CS53L30_IN2M_BIAS_VCM | CS53L30_IN2P_BIAS_VCM |\ 346*de9b1214SNicolin Chen CS53L30_IN1M_BIAS_VCM | CS53L30_IN1P_BIAS_VCM) 347*de9b1214SNicolin Chen 348*de9b1214SNicolin Chen /* R35 (0x23) & R36 (0x24) CS53L30_DMICx_STR_CTL - DMIC1 & DMIC2 Stereo Control */ 349*de9b1214SNicolin Chen #define CS53L30_DMICx_STEREO_ENB_SHIFT 5 350*de9b1214SNicolin Chen #define CS53L30_DMICx_STEREO_ENB_MASK (1 << CS53L30_DMICx_STEREO_ENB_SHIFT) 351*de9b1214SNicolin Chen #define CS53L30_DMICx_STEREO_ENB (1 << CS53L30_DMICx_STEREO_ENB_SHIFT) 352*de9b1214SNicolin Chen 353*de9b1214SNicolin Chen /* 0x88 and 0xCC are reserved bits */ 354*de9b1214SNicolin Chen #define CS53L30_DMIC1_STR_CTL_DEFAULT (CS53L30_DMICx_STEREO_ENB | 0x88) 355*de9b1214SNicolin Chen #define CS53L30_DMIC2_STR_CTL_DEFAULT (CS53L30_DMICx_STEREO_ENB | 0xCC) 356*de9b1214SNicolin Chen 357*de9b1214SNicolin Chen /* R37/R45 (0x25/0x2D) CS53L30_ADCDMICx_CTL1 - ADC1/DMIC1 & ADC2/DMIC2 Control 1 */ 358*de9b1214SNicolin Chen #define CS53L30_ADCxB_PDN_SHIFT 7 359*de9b1214SNicolin Chen #define CS53L30_ADCxB_PDN_MASK (1 << CS53L30_ADCxB_PDN_SHIFT) 360*de9b1214SNicolin Chen #define CS53L30_ADCxB_PDN (1 << CS53L30_ADCxB_PDN_SHIFT) 361*de9b1214SNicolin Chen #define CS53L30_ADCxA_PDN_SHIFT 6 362*de9b1214SNicolin Chen #define CS53L30_ADCxA_PDN_MASK (1 << CS53L30_ADCxA_PDN_SHIFT) 363*de9b1214SNicolin Chen #define CS53L30_ADCxA_PDN (1 << CS53L30_ADCxA_PDN_SHIFT) 364*de9b1214SNicolin Chen #define CS53L30_DMICx_PDN_SHIFT 2 365*de9b1214SNicolin Chen #define CS53L30_DMICx_PDN_MASK (1 << CS53L30_DMICx_PDN_SHIFT) 366*de9b1214SNicolin Chen #define CS53L30_DMICx_PDN (1 << CS53L30_DMICx_PDN_SHIFT) 367*de9b1214SNicolin Chen #define CS53L30_DMICx_SCLK_DIV_SHIFT 1 368*de9b1214SNicolin Chen #define CS53L30_DMICx_SCLK_DIV_MASK (1 << CS53L30_DMICx_SCLK_DIV_SHIFT) 369*de9b1214SNicolin Chen #define CS53L30_DMICx_SCLK_DIV (1 << CS53L30_DMICx_SCLK_DIV_SHIFT) 370*de9b1214SNicolin Chen #define CS53L30_CH_TYPE_SHIFT 0 371*de9b1214SNicolin Chen #define CS53L30_CH_TYPE_MASK (1 << CS53L30_CH_TYPE_SHIFT) 372*de9b1214SNicolin Chen #define CS53L30_CH_TYPE (1 << CS53L30_CH_TYPE_SHIFT) 373*de9b1214SNicolin Chen 374*de9b1214SNicolin Chen #define CS53L30_ADCDMICx_PDN_MASK 0xFF 375*de9b1214SNicolin Chen #define CS53L30_ADCDMICx_CTL1_DEFAULT (CS53L30_DMICx_PDN) 376*de9b1214SNicolin Chen 377*de9b1214SNicolin Chen /* R38/R46 (0x26/0x2E) CS53L30_ADCDMICx_CTL2 - ADC1/DMIC1 & ADC2/DMIC2 Control 2 */ 378*de9b1214SNicolin Chen #define CS53L30_ADCx_NOTCH_DIS_SHIFT 7 379*de9b1214SNicolin Chen #define CS53L30_ADCx_NOTCH_DIS_MASK (1 << CS53L30_ADCx_NOTCH_DIS_SHIFT) 380*de9b1214SNicolin Chen #define CS53L30_ADCx_NOTCH_DIS (1 << CS53L30_ADCx_NOTCH_DIS_SHIFT) 381*de9b1214SNicolin Chen #define CS53L30_ADCxB_INV_SHIFT 5 382*de9b1214SNicolin Chen #define CS53L30_ADCxB_INV_MASK (1 << CS53L30_ADCxB_INV_SHIFT) 383*de9b1214SNicolin Chen #define CS53L30_ADCxB_INV (1 << CS53L30_ADCxB_INV_SHIFT) 384*de9b1214SNicolin Chen #define CS53L30_ADCxA_INV_SHIFT 4 385*de9b1214SNicolin Chen #define CS53L30_ADCxA_INV_MASK (1 << CS53L30_ADCxA_INV_SHIFT) 386*de9b1214SNicolin Chen #define CS53L30_ADCxA_INV (1 << CS53L30_ADCxA_INV_SHIFT) 387*de9b1214SNicolin Chen #define CS53L30_ADCxB_DIG_BOOST_SHIFT 1 388*de9b1214SNicolin Chen #define CS53L30_ADCxB_DIG_BOOST_MASK (1 << CS53L30_ADCxB_DIG_BOOST_SHIFT) 389*de9b1214SNicolin Chen #define CS53L30_ADCxB_DIG_BOOST (1 << CS53L30_ADCxB_DIG_BOOST_SHIFT) 390*de9b1214SNicolin Chen #define CS53L30_ADCxA_DIG_BOOST_SHIFT 0 391*de9b1214SNicolin Chen #define CS53L30_ADCxA_DIG_BOOST_MASK (1 << CS53L30_ADCxA_DIG_BOOST_SHIFT) 392*de9b1214SNicolin Chen #define CS53L30_ADCxA_DIG_BOOST (1 << CS53L30_ADCxA_DIG_BOOST_SHIFT) 393*de9b1214SNicolin Chen 394*de9b1214SNicolin Chen #define CS53L30_ADCDMIC1_CTL2_DEFAULT (0) 395*de9b1214SNicolin Chen 396*de9b1214SNicolin Chen /* R39/R47 (0x27/0x2F) CS53L30_ADCx_CTL3 - ADC1/ADC2 Control 3 */ 397*de9b1214SNicolin Chen #define CS53L30_ADCx_HPF_EN_SHIFT 3 398*de9b1214SNicolin Chen #define CS53L30_ADCx_HPF_EN_MASK (1 << CS53L30_ADCx_HPF_EN_SHIFT) 399*de9b1214SNicolin Chen #define CS53L30_ADCx_HPF_EN (1 << CS53L30_ADCx_HPF_EN_SHIFT) 400*de9b1214SNicolin Chen #define CS53L30_ADCx_HPF_CF_SHIFT 1 401*de9b1214SNicolin Chen #define CS53L30_ADCx_HPF_CF_WIDTH 2 402*de9b1214SNicolin Chen #define CS53L30_ADCx_HPF_CF_MASK (((1 << CS53L30_ADCx_HPF_CF_WIDTH) - 1) << CS53L30_ADCx_HPF_CF_SHIFT) 403*de9b1214SNicolin Chen #define CS53L30_ADCx_HPF_CF_1HZ86 (0 << CS53L30_ADCx_HPF_CF_SHIFT) 404*de9b1214SNicolin Chen #define CS53L30_ADCx_HPF_CF_120HZ (1 << CS53L30_ADCx_HPF_CF_SHIFT) 405*de9b1214SNicolin Chen #define CS53L30_ADCx_HPF_CF_235HZ (2 << CS53L30_ADCx_HPF_CF_SHIFT) 406*de9b1214SNicolin Chen #define CS53L30_ADCx_HPF_CF_466HZ (3 << CS53L30_ADCx_HPF_CF_SHIFT) 407*de9b1214SNicolin Chen #define CS53L30_ADCx_NG_ALL_SHIFT 0 408*de9b1214SNicolin Chen #define CS53L30_ADCx_NG_ALL_MASK (1 << CS53L30_ADCx_NG_ALL_SHIFT) 409*de9b1214SNicolin Chen #define CS53L30_ADCx_NG_ALL (1 << CS53L30_ADCx_NG_ALL_SHIFT) 410*de9b1214SNicolin Chen 411*de9b1214SNicolin Chen #define CS53L30_ADCx_CTL3_DEFAULT (CS53L30_ADCx_HPF_EN) 412*de9b1214SNicolin Chen 413*de9b1214SNicolin Chen /* R40/R48 (0x28/0x30) CS53L30_ADCx_NG_CTL - ADC1/ADC2 Noise Gate Control */ 414*de9b1214SNicolin Chen #define CS53L30_ADCxB_NG_SHIFT 7 415*de9b1214SNicolin Chen #define CS53L30_ADCxB_NG_MASK (1 << CS53L30_ADCxB_NG_SHIFT) 416*de9b1214SNicolin Chen #define CS53L30_ADCxB_NG (1 << CS53L30_ADCxB_NG_SHIFT) 417*de9b1214SNicolin Chen #define CS53L30_ADCxA_NG_SHIFT 6 418*de9b1214SNicolin Chen #define CS53L30_ADCxA_NG_MASK (1 << CS53L30_ADCxA_NG_SHIFT) 419*de9b1214SNicolin Chen #define CS53L30_ADCxA_NG (1 << CS53L30_ADCxA_NG_SHIFT) 420*de9b1214SNicolin Chen #define CS53L30_ADCx_NG_BOOST_SHIFT 5 421*de9b1214SNicolin Chen #define CS53L30_ADCx_NG_BOOST_MASK (1 << CS53L30_ADCx_NG_BOOST_SHIFT) 422*de9b1214SNicolin Chen #define CS53L30_ADCx_NG_BOOST (1 << CS53L30_ADCx_NG_BOOST_SHIFT) 423*de9b1214SNicolin Chen #define CS53L30_ADCx_NG_THRESH_SHIFT 2 424*de9b1214SNicolin Chen #define CS53L30_ADCx_NG_THRESH_WIDTH 3 425*de9b1214SNicolin Chen #define CS53L30_ADCx_NG_THRESH_MASK (((1 << CS53L30_ADCx_NG_THRESH_WIDTH) - 1) << CS53L30_ADCx_NG_THRESH_SHIFT) 426*de9b1214SNicolin Chen #define CS53L30_ADCx_NG_DELAY_SHIFT 0 427*de9b1214SNicolin Chen #define CS53L30_ADCx_NG_DELAY_WIDTH 2 428*de9b1214SNicolin Chen #define CS53L30_ADCx_NG_DELAY_MASK (((1 << CS53L30_ADCx_NG_DELAY_WIDTH) - 1) << CS53L30_ADCx_NG_DELAY_SHIFT) 429*de9b1214SNicolin Chen 430*de9b1214SNicolin Chen #define CS53L30_ADCx_NG_CTL_DEFAULT (0) 431*de9b1214SNicolin Chen 432*de9b1214SNicolin Chen /* R41/R42/R49/R50 (0x29/0x2A/0x31/0x32) CS53L30_ADCxy_AFE_CTL - ADC1A/1B/2A/2B AFE Control */ 433*de9b1214SNicolin Chen #define CS53L30_ADCxy_PREAMP_SHIFT 6 434*de9b1214SNicolin Chen #define CS53L30_ADCxy_PREAMP_WIDTH 2 435*de9b1214SNicolin Chen #define CS53L30_ADCxy_PREAMP_MASK (((1 << CS53L30_ADCxy_PREAMP_WIDTH) - 1) << CS53L30_ADCxy_PREAMP_SHIFT) 436*de9b1214SNicolin Chen #define CS53L30_ADCxy_PGA_VOL_SHIFT 0 437*de9b1214SNicolin Chen #define CS53L30_ADCxy_PGA_VOL_WIDTH 6 438*de9b1214SNicolin Chen #define CS53L30_ADCxy_PGA_VOL_MASK (((1 << CS53L30_ADCxy_PGA_VOL_WIDTH) - 1) << CS53L30_ADCxy_PGA_VOL_SHIFT) 439*de9b1214SNicolin Chen 440*de9b1214SNicolin Chen #define CS53L30_ADCxy_AFE_CTL_DEFAULT (0) 441*de9b1214SNicolin Chen 442*de9b1214SNicolin Chen /* R43/R44/R51/R52 (0x2B/0x2C/0x33/0x34) CS53L30_ADCxy_DIG_VOL - ADC1A/1B/2A/2B Digital Volume */ 443*de9b1214SNicolin Chen #define CS53L30_ADCxy_VOL_MUTE (0x80) 444*de9b1214SNicolin Chen 445*de9b1214SNicolin Chen #define CS53L30_ADCxy_DIG_VOL_DEFAULT (0x0) 446*de9b1214SNicolin Chen 447*de9b1214SNicolin Chen /* CS53L30_INT */ 448*de9b1214SNicolin Chen #define CS53L30_PDN_DONE (1 << 7) 449*de9b1214SNicolin Chen #define CS53L30_THMS_TRIP (1 << 6) 450*de9b1214SNicolin Chen #define CS53L30_SYNC_DONE (1 << 5) 451*de9b1214SNicolin Chen #define CS53L30_ADC2B_OVFL (1 << 4) 452*de9b1214SNicolin Chen #define CS53L30_ADC2A_OVFL (1 << 3) 453*de9b1214SNicolin Chen #define CS53L30_ADC1B_OVFL (1 << 2) 454*de9b1214SNicolin Chen #define CS53L30_ADC1A_OVFL (1 << 1) 455*de9b1214SNicolin Chen #define CS53L30_MUTE_PIN (1 << 0) 456*de9b1214SNicolin Chen #define CS53L30_DEVICE_INT_MASK 0xFF 457*de9b1214SNicolin Chen 458*de9b1214SNicolin Chen #endif /* __CS53L30_H__ */ 459