1de9b1214SNicolin Chen /* 2de9b1214SNicolin Chen * ALSA SoC CS53L30 codec driver 3de9b1214SNicolin Chen * 4de9b1214SNicolin Chen * Copyright 2015 Cirrus Logic, Inc. 5de9b1214SNicolin Chen * 6de9b1214SNicolin Chen * Author: Paul Handrigan <Paul.Handrigan@cirrus.com>, 7de9b1214SNicolin Chen * Tim Howe <Tim.Howe@cirrus.com> 8de9b1214SNicolin Chen * 9de9b1214SNicolin Chen * This program is free software; you can redistribute it and/or modify 10de9b1214SNicolin Chen * it under the terms of the GNU General Public License version 2 as 11de9b1214SNicolin Chen * published by the Free Software Foundation. 12de9b1214SNicolin Chen * 13de9b1214SNicolin Chen */ 14de9b1214SNicolin Chen 15de9b1214SNicolin Chen #ifndef __CS53L30_H__ 16de9b1214SNicolin Chen #define __CS53L30_H__ 17de9b1214SNicolin Chen 18de9b1214SNicolin Chen /* I2C Registers */ 19de9b1214SNicolin Chen #define CS53L30_DEVID_AB 0x01 /* Device ID A & B [RO]. */ 20de9b1214SNicolin Chen #define CS53L30_DEVID_CD 0x02 /* Device ID C & D [RO]. */ 21de9b1214SNicolin Chen #define CS53L30_DEVID_E 0x03 /* Device ID E [RO]. */ 22de9b1214SNicolin Chen #define CS53L30_REVID 0x05 /* Revision ID [RO]. */ 23de9b1214SNicolin Chen #define CS53L30_PWRCTL 0x06 /* Power Control. */ 24de9b1214SNicolin Chen #define CS53L30_MCLKCTL 0x07 /* MCLK Control. */ 25de9b1214SNicolin Chen #define CS53L30_INT_SR_CTL 0x08 /* Internal Sample Rate Control. */ 26de9b1214SNicolin Chen #define CS53L30_MICBIAS_CTL 0x0A /* Mic Bias Control. */ 27de9b1214SNicolin Chen #define CS53L30_ASPCFG_CTL 0x0C /* ASP Config Control. */ 28de9b1214SNicolin Chen #define CS53L30_ASP_CTL1 0x0D /* ASP1 Control. */ 29de9b1214SNicolin Chen #define CS53L30_ASP_TDMTX_CTL1 0x0E /* ASP1 TDM TX Control 1 */ 30de9b1214SNicolin Chen #define CS53L30_ASP_TDMTX_CTL2 0x0F /* ASP1 TDM TX Control 2 */ 31de9b1214SNicolin Chen #define CS53L30_ASP_TDMTX_CTL3 0x10 /* ASP1 TDM TX Control 3 */ 32de9b1214SNicolin Chen #define CS53L30_ASP_TDMTX_CTL4 0x11 /* ASP1 TDM TX Control 4 */ 33de9b1214SNicolin Chen #define CS53L30_ASP_TDMTX_EN1 0x12 /* ASP1 TDM TX Enable 1 */ 34de9b1214SNicolin Chen #define CS53L30_ASP_TDMTX_EN2 0x13 /* ASP1 TDM TX Enable 2 */ 35de9b1214SNicolin Chen #define CS53L30_ASP_TDMTX_EN3 0x14 /* ASP1 TDM TX Enable 3 */ 36de9b1214SNicolin Chen #define CS53L30_ASP_TDMTX_EN4 0x15 /* ASP1 TDM TX Enable 4 */ 37de9b1214SNicolin Chen #define CS53L30_ASP_TDMTX_EN5 0x16 /* ASP1 TDM TX Enable 5 */ 38de9b1214SNicolin Chen #define CS53L30_ASP_TDMTX_EN6 0x17 /* ASP1 TDM TX Enable 6 */ 39de9b1214SNicolin Chen #define CS53L30_ASP_CTL2 0x18 /* ASP2 Control. */ 40de9b1214SNicolin Chen #define CS53L30_SFT_RAMP 0x1A /* Soft Ramp Control. */ 41de9b1214SNicolin Chen #define CS53L30_LRCK_CTL1 0x1B /* LRCK Control 1. */ 42de9b1214SNicolin Chen #define CS53L30_LRCK_CTL2 0x1C /* LRCK Control 2. */ 43de9b1214SNicolin Chen #define CS53L30_MUTEP_CTL1 0x1F /* Mute Pin Control 1. */ 44de9b1214SNicolin Chen #define CS53L30_MUTEP_CTL2 0x20 /* Mute Pin Control 2. */ 45de9b1214SNicolin Chen #define CS53L30_INBIAS_CTL1 0x21 /* Input Bias Control 1. */ 46de9b1214SNicolin Chen #define CS53L30_INBIAS_CTL2 0x22 /* Input Bias Control 2. */ 47de9b1214SNicolin Chen #define CS53L30_DMIC1_STR_CTL 0x23 /* DMIC1 Stereo Control. */ 48de9b1214SNicolin Chen #define CS53L30_DMIC2_STR_CTL 0x24 /* DMIC2 Stereo Control. */ 49de9b1214SNicolin Chen #define CS53L30_ADCDMIC1_CTL1 0x25 /* ADC1/DMIC1 Control 1. */ 50de9b1214SNicolin Chen #define CS53L30_ADCDMIC1_CTL2 0x26 /* ADC1/DMIC1 Control 2. */ 51de9b1214SNicolin Chen #define CS53L30_ADC1_CTL3 0x27 /* ADC1 Control 3. */ 52de9b1214SNicolin Chen #define CS53L30_ADC1_NG_CTL 0x28 /* ADC1 Noise Gate Control. */ 53de9b1214SNicolin Chen #define CS53L30_ADC1A_AFE_CTL 0x29 /* ADC1A AFE Control. */ 54de9b1214SNicolin Chen #define CS53L30_ADC1B_AFE_CTL 0x2A /* ADC1B AFE Control. */ 55de9b1214SNicolin Chen #define CS53L30_ADC1A_DIG_VOL 0x2B /* ADC1A Digital Volume. */ 56de9b1214SNicolin Chen #define CS53L30_ADC1B_DIG_VOL 0x2C /* ADC1B Digital Volume. */ 57de9b1214SNicolin Chen #define CS53L30_ADCDMIC2_CTL1 0x2D /* ADC2/DMIC2 Control 1. */ 58de9b1214SNicolin Chen #define CS53L30_ADCDMIC2_CTL2 0x2E /* ADC2/DMIC2 Control 2. */ 59de9b1214SNicolin Chen #define CS53L30_ADC2_CTL3 0x2F /* ADC2 Control 3. */ 60de9b1214SNicolin Chen #define CS53L30_ADC2_NG_CTL 0x30 /* ADC2 Noise Gate Control. */ 61de9b1214SNicolin Chen #define CS53L30_ADC2A_AFE_CTL 0x31 /* ADC2A AFE Control. */ 62de9b1214SNicolin Chen #define CS53L30_ADC2B_AFE_CTL 0x32 /* ADC2B AFE Control. */ 63de9b1214SNicolin Chen #define CS53L30_ADC2A_DIG_VOL 0x33 /* ADC2A Digital Volume. */ 64de9b1214SNicolin Chen #define CS53L30_ADC2B_DIG_VOL 0x34 /* ADC2B Digital Volume. */ 65de9b1214SNicolin Chen #define CS53L30_INT_MASK 0x35 /* Interrupt Mask. */ 66de9b1214SNicolin Chen #define CS53L30_IS 0x36 /* Interrupt Status. */ 67de9b1214SNicolin Chen #define CS53L30_MAX_REGISTER 0x36 68de9b1214SNicolin Chen 69de9b1214SNicolin Chen #define CS53L30_TDM_SLOT_MAX 4 70de9b1214SNicolin Chen #define CS53L30_ASP_TDMTX_CTL(x) (CS53L30_ASP_TDMTX_CTL1 + (x)) 71de9b1214SNicolin Chen /* x : index for registers; n : index for slot; 8 slots per register */ 72de9b1214SNicolin Chen #define CS53L30_ASP_TDMTX_ENx(x) (CS53L30_ASP_TDMTX_EN6 - (x)) 73de9b1214SNicolin Chen #define CS53L30_ASP_TDMTX_ENn(n) CS53L30_ASP_TDMTX_ENx((n) >> 3) 74de9b1214SNicolin Chen #define CS53L30_ASP_TDMTX_ENx_MAX 6 75de9b1214SNicolin Chen 76de9b1214SNicolin Chen /* Device ID */ 77de9b1214SNicolin Chen #define CS53L30_DEVID 0x53A30 78de9b1214SNicolin Chen 79de9b1214SNicolin Chen /* PDN_DONE Poll Maximum 80de9b1214SNicolin Chen * If soft ramp is set it will take much longer to power down 81de9b1214SNicolin Chen * the system. 82de9b1214SNicolin Chen */ 83de9b1214SNicolin Chen #define CS53L30_PDN_POLL_MAX 90 84de9b1214SNicolin Chen 85de9b1214SNicolin Chen /* Bitfield Definitions */ 86de9b1214SNicolin Chen 87de9b1214SNicolin Chen /* R6 (0x06) CS53L30_PWRCTL - Power Control */ 88de9b1214SNicolin Chen #define CS53L30_PDN_ULP_SHIFT 7 89de9b1214SNicolin Chen #define CS53L30_PDN_ULP_MASK (1 << CS53L30_PDN_ULP_SHIFT) 90de9b1214SNicolin Chen #define CS53L30_PDN_ULP (1 << CS53L30_PDN_ULP_SHIFT) 91de9b1214SNicolin Chen #define CS53L30_PDN_LP_SHIFT 6 92de9b1214SNicolin Chen #define CS53L30_PDN_LP_MASK (1 << CS53L30_PDN_LP_SHIFT) 93de9b1214SNicolin Chen #define CS53L30_PDN_LP (1 << CS53L30_PDN_LP_SHIFT) 94de9b1214SNicolin Chen #define CS53L30_DISCHARGE_FILT_SHIFT 5 95de9b1214SNicolin Chen #define CS53L30_DISCHARGE_FILT_MASK (1 << CS53L30_DISCHARGE_FILT_SHIFT) 96de9b1214SNicolin Chen #define CS53L30_DISCHARGE_FILT (1 << CS53L30_DISCHARGE_FILT_SHIFT) 97de9b1214SNicolin Chen #define CS53L30_THMS_PDN_SHIFT 4 98de9b1214SNicolin Chen #define CS53L30_THMS_PDN_MASK (1 << CS53L30_THMS_PDN_SHIFT) 99de9b1214SNicolin Chen #define CS53L30_THMS_PDN (1 << CS53L30_THMS_PDN_SHIFT) 100de9b1214SNicolin Chen 101de9b1214SNicolin Chen #define CS53L30_PWRCTL_DEFAULT (CS53L30_THMS_PDN) 102de9b1214SNicolin Chen 103de9b1214SNicolin Chen /* R7 (0x07) CS53L30_MCLKCTL - MCLK Control */ 104de9b1214SNicolin Chen #define CS53L30_MCLK_DIS_SHIFT 7 105de9b1214SNicolin Chen #define CS53L30_MCLK_DIS_MASK (1 << CS53L30_MCLK_DIS_SHIFT) 106de9b1214SNicolin Chen #define CS53L30_MCLK_DIS (1 << CS53L30_MCLK_DIS_SHIFT) 107de9b1214SNicolin Chen #define CS53L30_MCLK_INT_SCALE_SHIFT 6 108de9b1214SNicolin Chen #define CS53L30_MCLK_INT_SCALE_MASK (1 << CS53L30_MCLK_INT_SCALE_SHIFT) 109de9b1214SNicolin Chen #define CS53L30_MCLK_INT_SCALE (1 << CS53L30_MCLK_INT_SCALE_SHIFT) 110de9b1214SNicolin Chen #define CS53L30_DMIC_DRIVE_SHIFT 5 111de9b1214SNicolin Chen #define CS53L30_DMIC_DRIVE_MASK (1 << CS53L30_DMIC_DRIVE_SHIFT) 112de9b1214SNicolin Chen #define CS53L30_DMIC_DRIVE (1 << CS53L30_DMIC_DRIVE_SHIFT) 113de9b1214SNicolin Chen #define CS53L30_MCLK_DIV_SHIFT 2 114de9b1214SNicolin Chen #define CS53L30_MCLK_DIV_WIDTH 2 115de9b1214SNicolin Chen #define CS53L30_MCLK_DIV_MASK (((1 << CS53L30_MCLK_DIV_WIDTH) - 1) << CS53L30_MCLK_DIV_SHIFT) 116de9b1214SNicolin Chen #define CS53L30_MCLK_DIV_BY_1 (0x0 << CS53L30_MCLK_DIV_SHIFT) 117de9b1214SNicolin Chen #define CS53L30_MCLK_DIV_BY_2 (0x1 << CS53L30_MCLK_DIV_SHIFT) 118de9b1214SNicolin Chen #define CS53L30_MCLK_DIV_BY_3 (0x2 << CS53L30_MCLK_DIV_SHIFT) 119de9b1214SNicolin Chen #define CS53L30_SYNC_EN_SHIFT 1 120de9b1214SNicolin Chen #define CS53L30_SYNC_EN_MASK (1 << CS53L30_SYNC_EN_SHIFT) 121de9b1214SNicolin Chen #define CS53L30_SYNC_EN (1 << CS53L30_SYNC_EN_SHIFT) 122de9b1214SNicolin Chen 123de9b1214SNicolin Chen #define CS53L30_MCLKCTL_DEFAULT (CS53L30_MCLK_DIV_BY_2) 124de9b1214SNicolin Chen 125de9b1214SNicolin Chen /* R8 (0x08) CS53L30_INT_SR_CTL - Internal Sample Rate Control */ 126de9b1214SNicolin Chen #define CS53L30_INTRNL_FS_RATIO_SHIFT 4 127de9b1214SNicolin Chen #define CS53L30_INTRNL_FS_RATIO_MASK (1 << CS53L30_INTRNL_FS_RATIO_SHIFT) 128de9b1214SNicolin Chen #define CS53L30_INTRNL_FS_RATIO (1 << CS53L30_INTRNL_FS_RATIO_SHIFT) 129de9b1214SNicolin Chen #define CS53L30_MCLK_19MHZ_EN_SHIFT 0 130de9b1214SNicolin Chen #define CS53L30_MCLK_19MHZ_EN_MASK (1 << CS53L30_MCLK_19MHZ_EN_SHIFT) 131de9b1214SNicolin Chen #define CS53L30_MCLK_19MHZ_EN (1 << CS53L30_MCLK_19MHZ_EN_SHIFT) 132de9b1214SNicolin Chen 133de9b1214SNicolin Chen /* 0x6 << 1 is reserved bits */ 134de9b1214SNicolin Chen #define CS53L30_INT_SR_CTL_DEFAULT (CS53L30_INTRNL_FS_RATIO | 0x6 << 1) 135de9b1214SNicolin Chen 136de9b1214SNicolin Chen /* R10 (0x0A) CS53L30_MICBIAS_CTL - Mic Bias Control */ 137de9b1214SNicolin Chen #define CS53L30_MIC4_BIAS_PDN_SHIFT 7 138de9b1214SNicolin Chen #define CS53L30_MIC4_BIAS_PDN_MASK (1 << CS53L30_MIC4_BIAS_PDN_SHIFT) 139de9b1214SNicolin Chen #define CS53L30_MIC4_BIAS_PDN (1 << CS53L30_MIC4_BIAS_PDN_SHIFT) 140de9b1214SNicolin Chen #define CS53L30_MIC3_BIAS_PDN_SHIFT 6 141de9b1214SNicolin Chen #define CS53L30_MIC3_BIAS_PDN_MASK (1 << CS53L30_MIC3_BIAS_PDN_SHIFT) 142de9b1214SNicolin Chen #define CS53L30_MIC3_BIAS_PDN (1 << CS53L30_MIC3_BIAS_PDN_SHIFT) 143de9b1214SNicolin Chen #define CS53L30_MIC2_BIAS_PDN_SHIFT 5 144de9b1214SNicolin Chen #define CS53L30_MIC2_BIAS_PDN_MASK (1 << CS53L30_MIC2_BIAS_PDN_SHIFT) 145de9b1214SNicolin Chen #define CS53L30_MIC2_BIAS_PDN (1 << CS53L30_MIC2_BIAS_PDN_SHIFT) 146de9b1214SNicolin Chen #define CS53L30_MIC1_BIAS_PDN_SHIFT 4 147de9b1214SNicolin Chen #define CS53L30_MIC1_BIAS_PDN_MASK (1 << CS53L30_MIC1_BIAS_PDN_SHIFT) 148de9b1214SNicolin Chen #define CS53L30_MIC1_BIAS_PDN (1 << CS53L30_MIC1_BIAS_PDN_SHIFT) 149de9b1214SNicolin Chen #define CS53L30_MICx_BIAS_PDN (0xf << CS53L30_MIC1_BIAS_PDN_SHIFT) 150de9b1214SNicolin Chen #define CS53L30_VP_MIN_SHIFT 2 151de9b1214SNicolin Chen #define CS53L30_VP_MIN_MASK (1 << CS53L30_VP_MIN_SHIFT) 152de9b1214SNicolin Chen #define CS53L30_VP_MIN (1 << CS53L30_VP_MIN_SHIFT) 153de9b1214SNicolin Chen #define CS53L30_MIC_BIAS_CTRL_SHIFT 0 154de9b1214SNicolin Chen #define CS53L30_MIC_BIAS_CTRL_WIDTH 2 155de9b1214SNicolin Chen #define CS53L30_MIC_BIAS_CTRL_MASK (((1 << CS53L30_MIC_BIAS_CTRL_WIDTH) - 1) << CS53L30_MIC_BIAS_CTRL_SHIFT) 156de9b1214SNicolin Chen #define CS53L30_MIC_BIAS_CTRL_HIZ (0 << CS53L30_MIC_BIAS_CTRL_SHIFT) 157de9b1214SNicolin Chen #define CS53L30_MIC_BIAS_CTRL_1V8 (1 << CS53L30_MIC_BIAS_CTRL_SHIFT) 158de9b1214SNicolin Chen #define CS53L30_MIC_BIAS_CTRL_2V75 (2 << CS53L30_MIC_BIAS_CTRL_SHIFT) 159de9b1214SNicolin Chen 160de9b1214SNicolin Chen #define CS53L30_MICBIAS_CTL_DEFAULT (CS53L30_MICx_BIAS_PDN | CS53L30_VP_MIN) 161de9b1214SNicolin Chen 162de9b1214SNicolin Chen /* R12 (0x0C) CS53L30_ASPCFG_CTL - ASP Configuration Control */ 163de9b1214SNicolin Chen #define CS53L30_ASP_MS_SHIFT 7 164de9b1214SNicolin Chen #define CS53L30_ASP_MS_MASK (1 << CS53L30_ASP_MS_SHIFT) 165de9b1214SNicolin Chen #define CS53L30_ASP_MS (1 << CS53L30_ASP_MS_SHIFT) 166de9b1214SNicolin Chen #define CS53L30_ASP_SCLK_INV_SHIFT 4 167de9b1214SNicolin Chen #define CS53L30_ASP_SCLK_INV_MASK (1 << CS53L30_ASP_SCLK_INV_SHIFT) 168de9b1214SNicolin Chen #define CS53L30_ASP_SCLK_INV (1 << CS53L30_ASP_SCLK_INV_SHIFT) 169de9b1214SNicolin Chen #define CS53L30_ASP_RATE_SHIFT 0 170de9b1214SNicolin Chen #define CS53L30_ASP_RATE_WIDTH 4 171de9b1214SNicolin Chen #define CS53L30_ASP_RATE_MASK (((1 << CS53L30_ASP_RATE_WIDTH) - 1) << CS53L30_ASP_RATE_SHIFT) 172de9b1214SNicolin Chen #define CS53L30_ASP_RATE_48K (0xc << CS53L30_ASP_RATE_SHIFT) 173de9b1214SNicolin Chen 174de9b1214SNicolin Chen #define CS53L30_ASPCFG_CTL_DEFAULT (CS53L30_ASP_RATE_48K) 175de9b1214SNicolin Chen 176de9b1214SNicolin Chen /* R13/R24 (0x0D/0x18) CS53L30_ASP_CTL1 & CS53L30_ASP_CTL2 - ASP Control 1~2 */ 177de9b1214SNicolin Chen #define CS53L30_ASP_TDM_PDN_SHIFT 7 178de9b1214SNicolin Chen #define CS53L30_ASP_TDM_PDN_MASK (1 << CS53L30_ASP_TDM_PDN_SHIFT) 179de9b1214SNicolin Chen #define CS53L30_ASP_TDM_PDN (1 << CS53L30_ASP_TDM_PDN_SHIFT) 180de9b1214SNicolin Chen #define CS53L30_ASP_SDOUTx_PDN_SHIFT 6 181de9b1214SNicolin Chen #define CS53L30_ASP_SDOUTx_PDN_MASK (1 << CS53L30_ASP_SDOUTx_PDN_SHIFT) 182de9b1214SNicolin Chen #define CS53L30_ASP_SDOUTx_PDN (1 << CS53L30_ASP_SDOUTx_PDN_SHIFT) 183de9b1214SNicolin Chen #define CS53L30_ASP_3ST_SHIFT 5 184de9b1214SNicolin Chen #define CS53L30_ASP_3ST_MASK (1 << CS53L30_ASP_3ST_SHIFT) 185de9b1214SNicolin Chen #define CS53L30_ASP_3ST (1 << CS53L30_ASP_3ST_SHIFT) 186de9b1214SNicolin Chen #define CS53L30_SHIFT_LEFT_SHIFT 4 187de9b1214SNicolin Chen #define CS53L30_SHIFT_LEFT_MASK (1 << CS53L30_SHIFT_LEFT_SHIFT) 188de9b1214SNicolin Chen #define CS53L30_SHIFT_LEFT (1 << CS53L30_SHIFT_LEFT_SHIFT) 189de9b1214SNicolin Chen #define CS53L30_ASP_SDOUTx_DRIVE_SHIFT 0 190de9b1214SNicolin Chen #define CS53L30_ASP_SDOUTx_DRIVE_MASK (1 << CS53L30_ASP_SDOUTx_DRIVE_SHIFT) 191de9b1214SNicolin Chen #define CS53L30_ASP_SDOUTx_DRIVE (1 << CS53L30_ASP_SDOUTx_DRIVE_SHIFT) 192de9b1214SNicolin Chen 193de9b1214SNicolin Chen #define CS53L30_ASP_CTL1_DEFAULT (CS53L30_ASP_TDM_PDN) 194de9b1214SNicolin Chen #define CS53L30_ASP_CTL2_DEFAULT (0) 195de9b1214SNicolin Chen 196de9b1214SNicolin Chen /* R14 (0x0E) ~ R17 (0x11) CS53L30_ASP_TDMTX_CTLx - ASP TDM TX Control 1~4 */ 197de9b1214SNicolin Chen #define CS53L30_ASP_CHx_TX_STATE_SHIFT 7 198de9b1214SNicolin Chen #define CS53L30_ASP_CHx_TX_STATE_MASK (1 << CS53L30_ASP_CHx_TX_STATE_SHIFT) 199de9b1214SNicolin Chen #define CS53L30_ASP_CHx_TX_STATE (1 << CS53L30_ASP_CHx_TX_STATE_SHIFT) 200de9b1214SNicolin Chen #define CS53L30_ASP_CHx_TX_LOC_SHIFT 0 201de9b1214SNicolin Chen #define CS53L30_ASP_CHx_TX_LOC_WIDTH 6 202de9b1214SNicolin Chen #define CS53L30_ASP_CHx_TX_LOC_MASK (((1 << CS53L30_ASP_CHx_TX_LOC_WIDTH) - 1) << CS53L30_ASP_CHx_TX_LOC_SHIFT) 203de9b1214SNicolin Chen #define CS53L30_ASP_CHx_TX_LOC_MAX (47 << CS53L30_ASP_CHx_TX_LOC_SHIFT) 204de9b1214SNicolin Chen #define CS53L30_ASP_CHx_TX_LOC(x) ((x) << CS53L30_ASP_CHx_TX_LOC_SHIFT) 205de9b1214SNicolin Chen 206de9b1214SNicolin Chen #define CS53L30_ASP_TDMTX_CTLx_DEFAULT (CS53L30_ASP_CHx_TX_LOC_MAX) 207de9b1214SNicolin Chen 208de9b1214SNicolin Chen /* R18 (0x12) ~ R23 (0x17) CS53L30_ASP_TDMTX_ENx - ASP TDM TX Enable 1~6 */ 209de9b1214SNicolin Chen #define CS53L30_ASP_TDMTX_ENx_DEFAULT (0) 210de9b1214SNicolin Chen 211de9b1214SNicolin Chen /* R26 (0x1A) CS53L30_SFT_RAMP - Soft Ramp Control */ 212de9b1214SNicolin Chen #define CS53L30_DIGSFT_SHIFT 5 213de9b1214SNicolin Chen #define CS53L30_DIGSFT_MASK (1 << CS53L30_DIGSFT_SHIFT) 214de9b1214SNicolin Chen #define CS53L30_DIGSFT (1 << CS53L30_DIGSFT_SHIFT) 215de9b1214SNicolin Chen 216de9b1214SNicolin Chen #define CS53L30_SFT_RMP_DEFAULT (0) 217de9b1214SNicolin Chen 218de9b1214SNicolin Chen /* R28 (0x1C) CS53L30_LRCK_CTL2 - LRCK Control 2 */ 219de9b1214SNicolin Chen #define CS53L30_LRCK_50_NPW_SHIFT 3 220de9b1214SNicolin Chen #define CS53L30_LRCK_50_NPW_MASK (1 << CS53L30_LRCK_50_NPW_SHIFT) 221de9b1214SNicolin Chen #define CS53L30_LRCK_50_NPW (1 << CS53L30_LRCK_50_NPW_SHIFT) 222de9b1214SNicolin Chen #define CS53L30_LRCK_TPWH_SHIFT 0 223de9b1214SNicolin Chen #define CS53L30_LRCK_TPWH_WIDTH 3 224de9b1214SNicolin Chen #define CS53L30_LRCK_TPWH_MASK (((1 << CS53L30_LRCK_TPWH_WIDTH) - 1) << CS53L30_LRCK_TPWH_SHIFT) 225de9b1214SNicolin Chen #define CS53L30_LRCK_TPWH(x) (((x) << CS53L30_LRCK_TPWH_SHIFT) & CS53L30_LRCK_TPWH_MASK) 226de9b1214SNicolin Chen 227de9b1214SNicolin Chen #define CS53L30_LRCK_CTLx_DEFAULT (0) 228de9b1214SNicolin Chen 229de9b1214SNicolin Chen /* R31 (0x1F) CS53L30_MUTEP_CTL1 - MUTE Pin Control 1 */ 230de9b1214SNicolin Chen #define CS53L30_MUTE_PDN_ULP_SHIFT 7 231de9b1214SNicolin Chen #define CS53L30_MUTE_PDN_ULP_MASK (1 << CS53L30_MUTE_PDN_ULP_SHIFT) 232de9b1214SNicolin Chen #define CS53L30_MUTE_PDN_ULP (1 << CS53L30_MUTE_PDN_ULP_SHIFT) 233de9b1214SNicolin Chen #define CS53L30_MUTE_PDN_LP_SHIFT 6 234de9b1214SNicolin Chen #define CS53L30_MUTE_PDN_LP_MASK (1 << CS53L30_MUTE_PDN_LP_SHIFT) 235de9b1214SNicolin Chen #define CS53L30_MUTE_PDN_LP (1 << CS53L30_MUTE_PDN_LP_SHIFT) 236de9b1214SNicolin Chen #define CS53L30_MUTE_M4B_PDN_SHIFT 4 237de9b1214SNicolin Chen #define CS53L30_MUTE_M4B_PDN_MASK (1 << CS53L30_MUTE_M4B_PDN_SHIFT) 238de9b1214SNicolin Chen #define CS53L30_MUTE_M4B_PDN (1 << CS53L30_MUTE_M4B_PDN_SHIFT) 239de9b1214SNicolin Chen #define CS53L30_MUTE_M3B_PDN_SHIFT 3 240de9b1214SNicolin Chen #define CS53L30_MUTE_M3B_PDN_MASK (1 << CS53L30_MUTE_M3B_PDN_SHIFT) 241de9b1214SNicolin Chen #define CS53L30_MUTE_M3B_PDN (1 << CS53L30_MUTE_M3B_PDN_SHIFT) 242de9b1214SNicolin Chen #define CS53L30_MUTE_M2B_PDN_SHIFT 2 243de9b1214SNicolin Chen #define CS53L30_MUTE_M2B_PDN_MASK (1 << CS53L30_MUTE_M2B_PDN_SHIFT) 244de9b1214SNicolin Chen #define CS53L30_MUTE_M2B_PDN (1 << CS53L30_MUTE_M2B_PDN_SHIFT) 245de9b1214SNicolin Chen #define CS53L30_MUTE_M1B_PDN_SHIFT 1 246de9b1214SNicolin Chen #define CS53L30_MUTE_M1B_PDN_MASK (1 << CS53L30_MUTE_M1B_PDN_SHIFT) 247de9b1214SNicolin Chen #define CS53L30_MUTE_M1B_PDN (1 << CS53L30_MUTE_M1B_PDN_SHIFT) 248de9b1214SNicolin Chen /* Note: be careful - x starts from 0 */ 249de9b1214SNicolin Chen #define CS53L30_MUTE_MxB_PDN_SHIFT(x) (CS53L30_MUTE_M1B_PDN_SHIFT + (x)) 250de9b1214SNicolin Chen #define CS53L30_MUTE_MxB_PDN_MASK(x) (1 << CS53L30_MUTE_MxB_PDN_SHIFT(x)) 251de9b1214SNicolin Chen #define CS53L30_MUTE_MxB_PDN(x) (1 << CS53L30_MUTE_MxB_PDN_SHIFT(x)) 252de9b1214SNicolin Chen #define CS53L30_MUTE_MB_ALL_PDN_SHIFT 0 253de9b1214SNicolin Chen #define CS53L30_MUTE_MB_ALL_PDN_MASK (1 << CS53L30_MUTE_MB_ALL_PDN_SHIFT) 254de9b1214SNicolin Chen #define CS53L30_MUTE_MB_ALL_PDN (1 << CS53L30_MUTE_MB_ALL_PDN_SHIFT) 255de9b1214SNicolin Chen 256*05f33bc5SNicolin Chen #define CS53L30_MUTEP_CTL1_MUTEALL (0xdf) 257de9b1214SNicolin Chen #define CS53L30_MUTEP_CTL1_DEFAULT (0) 258de9b1214SNicolin Chen 259de9b1214SNicolin Chen /* R32 (0x20) CS53L30_MUTEP_CTL2 - MUTE Pin Control 2 */ 260de9b1214SNicolin Chen #define CS53L30_MUTE_PIN_POLARITY_SHIFT 7 261de9b1214SNicolin Chen #define CS53L30_MUTE_PIN_POLARITY_MASK (1 << CS53L30_MUTE_PIN_POLARITY_SHIFT) 262de9b1214SNicolin Chen #define CS53L30_MUTE_PIN_POLARITY (1 << CS53L30_MUTE_PIN_POLARITY_SHIFT) 263de9b1214SNicolin Chen #define CS53L30_MUTE_ASP_TDM_PDN_SHIFT 6 264de9b1214SNicolin Chen #define CS53L30_MUTE_ASP_TDM_PDN_MASK (1 << CS53L30_MUTE_ASP_TDM_PDN_SHIFT) 265de9b1214SNicolin Chen #define CS53L30_MUTE_ASP_TDM_PDN (1 << CS53L30_MUTE_ASP_TDM_PDN_SHIFT) 266de9b1214SNicolin Chen #define CS53L30_MUTE_ASP_SDOUT2_PDN_SHIFT 5 267de9b1214SNicolin Chen #define CS53L30_MUTE_ASP_SDOUT2_PDN_MASK (1 << CS53L30_MUTE_ASP_SDOUT2_PDN_SHIFT) 268de9b1214SNicolin Chen #define CS53L30_MUTE_ASP_SDOUT2_PDN (1 << CS53L30_MUTE_ASP_SDOUT2_PDN_SHIFT) 269de9b1214SNicolin Chen #define CS53L30_MUTE_ASP_SDOUT1_PDN_SHIFT 4 270de9b1214SNicolin Chen #define CS53L30_MUTE_ASP_SDOUT1_PDN_MASK (1 << CS53L30_MUTE_ASP_SDOUT1_PDN_SHIFT) 271de9b1214SNicolin Chen #define CS53L30_MUTE_ASP_SDOUT1_PDN (1 << CS53L30_MUTE_ASP_SDOUT1_PDN_SHIFT) 272de9b1214SNicolin Chen /* Note: be careful - x starts from 0 */ 273de9b1214SNicolin Chen #define CS53L30_MUTE_ASP_SDOUTx_PDN_SHIFT(x) ((x) + CS53L30_MUTE_ASP_SDOUT1_PDN_SHIFT) 274de9b1214SNicolin Chen #define CS53L30_MUTE_ASP_SDOUTx_PDN_MASK(x) (1 << CS53L30_MUTE_ASP_SDOUTx_PDN_SHIFT(x)) 275de9b1214SNicolin Chen #define CS53L30_MUTE_ASP_SDOUTx_PDN (1 << CS53L30_MUTE_ASP_SDOUTx_PDN_SHIFT(x)) 276de9b1214SNicolin Chen #define CS53L30_MUTE_ADC2B_PDN_SHIFT 3 277de9b1214SNicolin Chen #define CS53L30_MUTE_ADC2B_PDN_MASK (1 << CS53L30_MUTE_ADC2B_PDN_SHIFT) 278de9b1214SNicolin Chen #define CS53L30_MUTE_ADC2B_PDN (1 << CS53L30_MUTE_ADC2B_PDN_SHIFT) 279de9b1214SNicolin Chen #define CS53L30_MUTE_ADC2A_PDN_SHIFT 2 280de9b1214SNicolin Chen #define CS53L30_MUTE_ADC2A_PDN_MASK (1 << CS53L30_MUTE_ADC2A_PDN_SHIFT) 281de9b1214SNicolin Chen #define CS53L30_MUTE_ADC2A_PDN (1 << CS53L30_MUTE_ADC2A_PDN_SHIFT) 282de9b1214SNicolin Chen #define CS53L30_MUTE_ADC1B_PDN_SHIFT 1 283de9b1214SNicolin Chen #define CS53L30_MUTE_ADC1B_PDN_MASK (1 << CS53L30_MUTE_ADC1B_PDN_SHIFT) 284de9b1214SNicolin Chen #define CS53L30_MUTE_ADC1B_PDN (1 << CS53L30_MUTE_ADC1B_PDN_SHIFT) 285de9b1214SNicolin Chen #define CS53L30_MUTE_ADC1A_PDN_SHIFT 0 286de9b1214SNicolin Chen #define CS53L30_MUTE_ADC1A_PDN_MASK (1 << CS53L30_MUTE_ADC1A_PDN_SHIFT) 287de9b1214SNicolin Chen #define CS53L30_MUTE_ADC1A_PDN (1 << CS53L30_MUTE_ADC1A_PDN_SHIFT) 288de9b1214SNicolin Chen 289de9b1214SNicolin Chen #define CS53L30_MUTEP_CTL2_DEFAULT (CS53L30_MUTE_PIN_POLARITY) 290de9b1214SNicolin Chen 291de9b1214SNicolin Chen /* R33 (0x21) CS53L30_INBIAS_CTL1 - Input Bias Control 1 */ 292de9b1214SNicolin Chen #define CS53L30_IN4M_BIAS_SHIFT 6 293de9b1214SNicolin Chen #define CS53L30_IN4M_BIAS_WIDTH 2 294de9b1214SNicolin Chen #define CS53L30_IN4M_BIAS_MASK (((1 << CS53L30_IN4M_BIAS_WIDTH) - 1) << CS53L30_IN4M_BIAS_SHIFT) 295de9b1214SNicolin Chen #define CS53L30_IN4M_BIAS_OPEN (0 << CS53L30_IN4M_BIAS_SHIFT) 296de9b1214SNicolin Chen #define CS53L30_IN4M_BIAS_PULL_DOWN (1 << CS53L30_IN4M_BIAS_SHIFT) 297de9b1214SNicolin Chen #define CS53L30_IN4M_BIAS_VCM (2 << CS53L30_IN4M_BIAS_SHIFT) 298de9b1214SNicolin Chen #define CS53L30_IN4P_BIAS_SHIFT 4 299de9b1214SNicolin Chen #define CS53L30_IN4P_BIAS_WIDTH 2 300de9b1214SNicolin Chen #define CS53L30_IN4P_BIAS_MASK (((1 << CS53L30_IN4P_BIAS_WIDTH) - 1) << CS53L30_IN4P_BIAS_SHIFT) 301de9b1214SNicolin Chen #define CS53L30_IN4P_BIAS_OPEN (0 << CS53L30_IN4P_BIAS_SHIFT) 302de9b1214SNicolin Chen #define CS53L30_IN4P_BIAS_PULL_DOWN (1 << CS53L30_IN4P_BIAS_SHIFT) 303de9b1214SNicolin Chen #define CS53L30_IN4P_BIAS_VCM (2 << CS53L30_IN4P_BIAS_SHIFT) 304de9b1214SNicolin Chen #define CS53L30_IN3M_BIAS_SHIFT 2 305de9b1214SNicolin Chen #define CS53L30_IN3M_BIAS_WIDTH 2 306de9b1214SNicolin Chen #define CS53L30_IN3M_BIAS_MASK (((1 << CS53L30_IN3M_BIAS_WIDTH) - 1) << CS53L30_IN4M_BIAS_SHIFT) 307de9b1214SNicolin Chen #define CS53L30_IN3M_BIAS_OPEN (0 << CS53L30_IN3M_BIAS_SHIFT) 308de9b1214SNicolin Chen #define CS53L30_IN3M_BIAS_PULL_DOWN (1 << CS53L30_IN3M_BIAS_SHIFT) 309de9b1214SNicolin Chen #define CS53L30_IN3M_BIAS_VCM (2 << CS53L30_IN3M_BIAS_SHIFT) 310de9b1214SNicolin Chen #define CS53L30_IN3P_BIAS_SHIFT 0 311de9b1214SNicolin Chen #define CS53L30_IN3P_BIAS_WIDTH 2 312de9b1214SNicolin Chen #define CS53L30_IN3P_BIAS_MASK (((1 << CS53L30_IN3P_BIAS_WIDTH) - 1) << CS53L30_IN3P_BIAS_SHIFT) 313de9b1214SNicolin Chen #define CS53L30_IN3P_BIAS_OPEN (0 << CS53L30_IN3P_BIAS_SHIFT) 314de9b1214SNicolin Chen #define CS53L30_IN3P_BIAS_PULL_DOWN (1 << CS53L30_IN3P_BIAS_SHIFT) 315de9b1214SNicolin Chen #define CS53L30_IN3P_BIAS_VCM (2 << CS53L30_IN3P_BIAS_SHIFT) 316de9b1214SNicolin Chen 317de9b1214SNicolin Chen #define CS53L30_INBIAS_CTL1_DEFAULT (CS53L30_IN4M_BIAS_VCM | CS53L30_IN4P_BIAS_VCM |\ 318de9b1214SNicolin Chen CS53L30_IN3M_BIAS_VCM | CS53L30_IN3P_BIAS_VCM) 319de9b1214SNicolin Chen 320de9b1214SNicolin Chen /* R34 (0x22) CS53L30_INBIAS_CTL2 - Input Bias Control 2 */ 321de9b1214SNicolin Chen #define CS53L30_IN2M_BIAS_SHIFT 6 322de9b1214SNicolin Chen #define CS53L30_IN2M_BIAS_WIDTH 2 323de9b1214SNicolin Chen #define CS53L30_IN2M_BIAS_MASK (((1 << CS53L30_IN2M_BIAS_WIDTH) - 1) << CS53L30_IN2M_BIAS_SHIFT) 324de9b1214SNicolin Chen #define CS53L30_IN2M_BIAS_OPEN (0 << CS53L30_IN2M_BIAS_SHIFT) 325de9b1214SNicolin Chen #define CS53L30_IN2M_BIAS_PULL_DOWN (1 << CS53L30_IN2M_BIAS_SHIFT) 326de9b1214SNicolin Chen #define CS53L30_IN2M_BIAS_VCM (2 << CS53L30_IN2M_BIAS_SHIFT) 327de9b1214SNicolin Chen #define CS53L30_IN2P_BIAS_SHIFT 4 328de9b1214SNicolin Chen #define CS53L30_IN2P_BIAS_WIDTH 2 329de9b1214SNicolin Chen #define CS53L30_IN2P_BIAS_MASK (((1 << CS53L30_IN2P_BIAS_WIDTH) - 1) << CS53L30_IN2P_BIAS_SHIFT) 330de9b1214SNicolin Chen #define CS53L30_IN2P_BIAS_OPEN (0 << CS53L30_IN2P_BIAS_SHIFT) 331de9b1214SNicolin Chen #define CS53L30_IN2P_BIAS_PULL_DOWN (1 << CS53L30_IN2P_BIAS_SHIFT) 332de9b1214SNicolin Chen #define CS53L30_IN2P_BIAS_VCM (2 << CS53L30_IN2P_BIAS_SHIFT) 333de9b1214SNicolin Chen #define CS53L30_IN1M_BIAS_SHIFT 2 334de9b1214SNicolin Chen #define CS53L30_IN1M_BIAS_WIDTH 2 335de9b1214SNicolin Chen #define CS53L30_IN1M_BIAS_MASK (((1 << CS53L30_IN1M_BIAS_WIDTH) - 1) << CS53L30_IN1M_BIAS_SHIFT) 336de9b1214SNicolin Chen #define CS53L30_IN1M_BIAS_OPEN (0 << CS53L30_IN1M_BIAS_SHIFT) 337de9b1214SNicolin Chen #define CS53L30_IN1M_BIAS_PULL_DOWN (1 << CS53L30_IN1M_BIAS_SHIFT) 338de9b1214SNicolin Chen #define CS53L30_IN1M_BIAS_VCM (2 << CS53L30_IN1M_BIAS_SHIFT) 339de9b1214SNicolin Chen #define CS53L30_IN1P_BIAS_SHIFT 0 340de9b1214SNicolin Chen #define CS53L30_IN1P_BIAS_WIDTH 2 341de9b1214SNicolin Chen #define CS53L30_IN1P_BIAS_MASK (((1 << CS53L30_IN1P_BIAS_WIDTH) - 1) << CS53L30_IN1P_BIAS_SHIFT) 342de9b1214SNicolin Chen #define CS53L30_IN1P_BIAS_OPEN (0 << CS53L30_IN1P_BIAS_SHIFT) 343de9b1214SNicolin Chen #define CS53L30_IN1P_BIAS_PULL_DOWN (1 << CS53L30_IN1P_BIAS_SHIFT) 344de9b1214SNicolin Chen #define CS53L30_IN1P_BIAS_VCM (2 << CS53L30_IN1P_BIAS_SHIFT) 345de9b1214SNicolin Chen 346de9b1214SNicolin Chen #define CS53L30_INBIAS_CTL2_DEFAULT (CS53L30_IN2M_BIAS_VCM | CS53L30_IN2P_BIAS_VCM |\ 347de9b1214SNicolin Chen CS53L30_IN1M_BIAS_VCM | CS53L30_IN1P_BIAS_VCM) 348de9b1214SNicolin Chen 349de9b1214SNicolin Chen /* R35 (0x23) & R36 (0x24) CS53L30_DMICx_STR_CTL - DMIC1 & DMIC2 Stereo Control */ 350de9b1214SNicolin Chen #define CS53L30_DMICx_STEREO_ENB_SHIFT 5 351de9b1214SNicolin Chen #define CS53L30_DMICx_STEREO_ENB_MASK (1 << CS53L30_DMICx_STEREO_ENB_SHIFT) 352de9b1214SNicolin Chen #define CS53L30_DMICx_STEREO_ENB (1 << CS53L30_DMICx_STEREO_ENB_SHIFT) 353de9b1214SNicolin Chen 354de9b1214SNicolin Chen /* 0x88 and 0xCC are reserved bits */ 355de9b1214SNicolin Chen #define CS53L30_DMIC1_STR_CTL_DEFAULT (CS53L30_DMICx_STEREO_ENB | 0x88) 356de9b1214SNicolin Chen #define CS53L30_DMIC2_STR_CTL_DEFAULT (CS53L30_DMICx_STEREO_ENB | 0xCC) 357de9b1214SNicolin Chen 358de9b1214SNicolin Chen /* R37/R45 (0x25/0x2D) CS53L30_ADCDMICx_CTL1 - ADC1/DMIC1 & ADC2/DMIC2 Control 1 */ 359de9b1214SNicolin Chen #define CS53L30_ADCxB_PDN_SHIFT 7 360de9b1214SNicolin Chen #define CS53L30_ADCxB_PDN_MASK (1 << CS53L30_ADCxB_PDN_SHIFT) 361de9b1214SNicolin Chen #define CS53L30_ADCxB_PDN (1 << CS53L30_ADCxB_PDN_SHIFT) 362de9b1214SNicolin Chen #define CS53L30_ADCxA_PDN_SHIFT 6 363de9b1214SNicolin Chen #define CS53L30_ADCxA_PDN_MASK (1 << CS53L30_ADCxA_PDN_SHIFT) 364de9b1214SNicolin Chen #define CS53L30_ADCxA_PDN (1 << CS53L30_ADCxA_PDN_SHIFT) 365de9b1214SNicolin Chen #define CS53L30_DMICx_PDN_SHIFT 2 366de9b1214SNicolin Chen #define CS53L30_DMICx_PDN_MASK (1 << CS53L30_DMICx_PDN_SHIFT) 367de9b1214SNicolin Chen #define CS53L30_DMICx_PDN (1 << CS53L30_DMICx_PDN_SHIFT) 368de9b1214SNicolin Chen #define CS53L30_DMICx_SCLK_DIV_SHIFT 1 369de9b1214SNicolin Chen #define CS53L30_DMICx_SCLK_DIV_MASK (1 << CS53L30_DMICx_SCLK_DIV_SHIFT) 370de9b1214SNicolin Chen #define CS53L30_DMICx_SCLK_DIV (1 << CS53L30_DMICx_SCLK_DIV_SHIFT) 371de9b1214SNicolin Chen #define CS53L30_CH_TYPE_SHIFT 0 372de9b1214SNicolin Chen #define CS53L30_CH_TYPE_MASK (1 << CS53L30_CH_TYPE_SHIFT) 373de9b1214SNicolin Chen #define CS53L30_CH_TYPE (1 << CS53L30_CH_TYPE_SHIFT) 374de9b1214SNicolin Chen 375de9b1214SNicolin Chen #define CS53L30_ADCDMICx_PDN_MASK 0xFF 376de9b1214SNicolin Chen #define CS53L30_ADCDMICx_CTL1_DEFAULT (CS53L30_DMICx_PDN) 377de9b1214SNicolin Chen 378de9b1214SNicolin Chen /* R38/R46 (0x26/0x2E) CS53L30_ADCDMICx_CTL2 - ADC1/DMIC1 & ADC2/DMIC2 Control 2 */ 379de9b1214SNicolin Chen #define CS53L30_ADCx_NOTCH_DIS_SHIFT 7 380de9b1214SNicolin Chen #define CS53L30_ADCx_NOTCH_DIS_MASK (1 << CS53L30_ADCx_NOTCH_DIS_SHIFT) 381de9b1214SNicolin Chen #define CS53L30_ADCx_NOTCH_DIS (1 << CS53L30_ADCx_NOTCH_DIS_SHIFT) 382de9b1214SNicolin Chen #define CS53L30_ADCxB_INV_SHIFT 5 383de9b1214SNicolin Chen #define CS53L30_ADCxB_INV_MASK (1 << CS53L30_ADCxB_INV_SHIFT) 384de9b1214SNicolin Chen #define CS53L30_ADCxB_INV (1 << CS53L30_ADCxB_INV_SHIFT) 385de9b1214SNicolin Chen #define CS53L30_ADCxA_INV_SHIFT 4 386de9b1214SNicolin Chen #define CS53L30_ADCxA_INV_MASK (1 << CS53L30_ADCxA_INV_SHIFT) 387de9b1214SNicolin Chen #define CS53L30_ADCxA_INV (1 << CS53L30_ADCxA_INV_SHIFT) 388de9b1214SNicolin Chen #define CS53L30_ADCxB_DIG_BOOST_SHIFT 1 389de9b1214SNicolin Chen #define CS53L30_ADCxB_DIG_BOOST_MASK (1 << CS53L30_ADCxB_DIG_BOOST_SHIFT) 390de9b1214SNicolin Chen #define CS53L30_ADCxB_DIG_BOOST (1 << CS53L30_ADCxB_DIG_BOOST_SHIFT) 391de9b1214SNicolin Chen #define CS53L30_ADCxA_DIG_BOOST_SHIFT 0 392de9b1214SNicolin Chen #define CS53L30_ADCxA_DIG_BOOST_MASK (1 << CS53L30_ADCxA_DIG_BOOST_SHIFT) 393de9b1214SNicolin Chen #define CS53L30_ADCxA_DIG_BOOST (1 << CS53L30_ADCxA_DIG_BOOST_SHIFT) 394de9b1214SNicolin Chen 395de9b1214SNicolin Chen #define CS53L30_ADCDMIC1_CTL2_DEFAULT (0) 396de9b1214SNicolin Chen 397de9b1214SNicolin Chen /* R39/R47 (0x27/0x2F) CS53L30_ADCx_CTL3 - ADC1/ADC2 Control 3 */ 398de9b1214SNicolin Chen #define CS53L30_ADCx_HPF_EN_SHIFT 3 399de9b1214SNicolin Chen #define CS53L30_ADCx_HPF_EN_MASK (1 << CS53L30_ADCx_HPF_EN_SHIFT) 400de9b1214SNicolin Chen #define CS53L30_ADCx_HPF_EN (1 << CS53L30_ADCx_HPF_EN_SHIFT) 401de9b1214SNicolin Chen #define CS53L30_ADCx_HPF_CF_SHIFT 1 402de9b1214SNicolin Chen #define CS53L30_ADCx_HPF_CF_WIDTH 2 403de9b1214SNicolin Chen #define CS53L30_ADCx_HPF_CF_MASK (((1 << CS53L30_ADCx_HPF_CF_WIDTH) - 1) << CS53L30_ADCx_HPF_CF_SHIFT) 404de9b1214SNicolin Chen #define CS53L30_ADCx_HPF_CF_1HZ86 (0 << CS53L30_ADCx_HPF_CF_SHIFT) 405de9b1214SNicolin Chen #define CS53L30_ADCx_HPF_CF_120HZ (1 << CS53L30_ADCx_HPF_CF_SHIFT) 406de9b1214SNicolin Chen #define CS53L30_ADCx_HPF_CF_235HZ (2 << CS53L30_ADCx_HPF_CF_SHIFT) 407de9b1214SNicolin Chen #define CS53L30_ADCx_HPF_CF_466HZ (3 << CS53L30_ADCx_HPF_CF_SHIFT) 408de9b1214SNicolin Chen #define CS53L30_ADCx_NG_ALL_SHIFT 0 409de9b1214SNicolin Chen #define CS53L30_ADCx_NG_ALL_MASK (1 << CS53L30_ADCx_NG_ALL_SHIFT) 410de9b1214SNicolin Chen #define CS53L30_ADCx_NG_ALL (1 << CS53L30_ADCx_NG_ALL_SHIFT) 411de9b1214SNicolin Chen 412de9b1214SNicolin Chen #define CS53L30_ADCx_CTL3_DEFAULT (CS53L30_ADCx_HPF_EN) 413de9b1214SNicolin Chen 414de9b1214SNicolin Chen /* R40/R48 (0x28/0x30) CS53L30_ADCx_NG_CTL - ADC1/ADC2 Noise Gate Control */ 415de9b1214SNicolin Chen #define CS53L30_ADCxB_NG_SHIFT 7 416de9b1214SNicolin Chen #define CS53L30_ADCxB_NG_MASK (1 << CS53L30_ADCxB_NG_SHIFT) 417de9b1214SNicolin Chen #define CS53L30_ADCxB_NG (1 << CS53L30_ADCxB_NG_SHIFT) 418de9b1214SNicolin Chen #define CS53L30_ADCxA_NG_SHIFT 6 419de9b1214SNicolin Chen #define CS53L30_ADCxA_NG_MASK (1 << CS53L30_ADCxA_NG_SHIFT) 420de9b1214SNicolin Chen #define CS53L30_ADCxA_NG (1 << CS53L30_ADCxA_NG_SHIFT) 421de9b1214SNicolin Chen #define CS53L30_ADCx_NG_BOOST_SHIFT 5 422de9b1214SNicolin Chen #define CS53L30_ADCx_NG_BOOST_MASK (1 << CS53L30_ADCx_NG_BOOST_SHIFT) 423de9b1214SNicolin Chen #define CS53L30_ADCx_NG_BOOST (1 << CS53L30_ADCx_NG_BOOST_SHIFT) 424de9b1214SNicolin Chen #define CS53L30_ADCx_NG_THRESH_SHIFT 2 425de9b1214SNicolin Chen #define CS53L30_ADCx_NG_THRESH_WIDTH 3 426de9b1214SNicolin Chen #define CS53L30_ADCx_NG_THRESH_MASK (((1 << CS53L30_ADCx_NG_THRESH_WIDTH) - 1) << CS53L30_ADCx_NG_THRESH_SHIFT) 427de9b1214SNicolin Chen #define CS53L30_ADCx_NG_DELAY_SHIFT 0 428de9b1214SNicolin Chen #define CS53L30_ADCx_NG_DELAY_WIDTH 2 429de9b1214SNicolin Chen #define CS53L30_ADCx_NG_DELAY_MASK (((1 << CS53L30_ADCx_NG_DELAY_WIDTH) - 1) << CS53L30_ADCx_NG_DELAY_SHIFT) 430de9b1214SNicolin Chen 431de9b1214SNicolin Chen #define CS53L30_ADCx_NG_CTL_DEFAULT (0) 432de9b1214SNicolin Chen 433de9b1214SNicolin Chen /* R41/R42/R49/R50 (0x29/0x2A/0x31/0x32) CS53L30_ADCxy_AFE_CTL - ADC1A/1B/2A/2B AFE Control */ 434de9b1214SNicolin Chen #define CS53L30_ADCxy_PREAMP_SHIFT 6 435de9b1214SNicolin Chen #define CS53L30_ADCxy_PREAMP_WIDTH 2 436de9b1214SNicolin Chen #define CS53L30_ADCxy_PREAMP_MASK (((1 << CS53L30_ADCxy_PREAMP_WIDTH) - 1) << CS53L30_ADCxy_PREAMP_SHIFT) 437de9b1214SNicolin Chen #define CS53L30_ADCxy_PGA_VOL_SHIFT 0 438de9b1214SNicolin Chen #define CS53L30_ADCxy_PGA_VOL_WIDTH 6 439de9b1214SNicolin Chen #define CS53L30_ADCxy_PGA_VOL_MASK (((1 << CS53L30_ADCxy_PGA_VOL_WIDTH) - 1) << CS53L30_ADCxy_PGA_VOL_SHIFT) 440de9b1214SNicolin Chen 441de9b1214SNicolin Chen #define CS53L30_ADCxy_AFE_CTL_DEFAULT (0) 442de9b1214SNicolin Chen 443de9b1214SNicolin Chen /* R43/R44/R51/R52 (0x2B/0x2C/0x33/0x34) CS53L30_ADCxy_DIG_VOL - ADC1A/1B/2A/2B Digital Volume */ 444de9b1214SNicolin Chen #define CS53L30_ADCxy_VOL_MUTE (0x80) 445de9b1214SNicolin Chen 446de9b1214SNicolin Chen #define CS53L30_ADCxy_DIG_VOL_DEFAULT (0x0) 447de9b1214SNicolin Chen 448de9b1214SNicolin Chen /* CS53L30_INT */ 449de9b1214SNicolin Chen #define CS53L30_PDN_DONE (1 << 7) 450de9b1214SNicolin Chen #define CS53L30_THMS_TRIP (1 << 6) 451de9b1214SNicolin Chen #define CS53L30_SYNC_DONE (1 << 5) 452de9b1214SNicolin Chen #define CS53L30_ADC2B_OVFL (1 << 4) 453de9b1214SNicolin Chen #define CS53L30_ADC2A_OVFL (1 << 3) 454de9b1214SNicolin Chen #define CS53L30_ADC1B_OVFL (1 << 2) 455de9b1214SNicolin Chen #define CS53L30_ADC1A_OVFL (1 << 1) 456de9b1214SNicolin Chen #define CS53L30_MUTE_PIN (1 << 0) 457de9b1214SNicolin Chen #define CS53L30_DEVICE_INT_MASK 0xFF 458de9b1214SNicolin Chen 459de9b1214SNicolin Chen #endif /* __CS53L30_H__ */ 460