1*2c394ca7SJames Schulman /* 2*2c394ca7SJames Schulman * cs42l42.h -- CS42L42 ALSA SoC audio driver header 3*2c394ca7SJames Schulman * 4*2c394ca7SJames Schulman * Copyright 2016 Cirrus Logic, Inc. 5*2c394ca7SJames Schulman * 6*2c394ca7SJames Schulman * Author: James Schulman <james.schulman@cirrus.com> 7*2c394ca7SJames Schulman * Author: Brian Austin <brian.austin@cirrus.com> 8*2c394ca7SJames Schulman * Author: Michael White <michael.white@cirrus.com> 9*2c394ca7SJames Schulman * 10*2c394ca7SJames Schulman * This program is free software; you can redistribute it and/or modify 11*2c394ca7SJames Schulman * it under the terms of the GNU General Public License version 2 as 12*2c394ca7SJames Schulman * published by the Free Software Foundation. 13*2c394ca7SJames Schulman * 14*2c394ca7SJames Schulman */ 15*2c394ca7SJames Schulman 16*2c394ca7SJames Schulman #ifndef __CS42L42_H__ 17*2c394ca7SJames Schulman #define __CS42L42_H__ 18*2c394ca7SJames Schulman 19*2c394ca7SJames Schulman #define CS42L42_PAGE_REGISTER 0x00 /* Page Select Register */ 20*2c394ca7SJames Schulman #define CS42L42_WIN_START 0x00 21*2c394ca7SJames Schulman #define CS42L42_WIN_LEN 0x100 22*2c394ca7SJames Schulman #define CS42L42_RANGE_MIN 0x00 23*2c394ca7SJames Schulman #define CS42L42_RANGE_MAX 0x7F 24*2c394ca7SJames Schulman 25*2c394ca7SJames Schulman #define CS42L42_PAGE_10 0x1000 26*2c394ca7SJames Schulman #define CS42L42_PAGE_11 0x1100 27*2c394ca7SJames Schulman #define CS42L42_PAGE_12 0x1200 28*2c394ca7SJames Schulman #define CS42L42_PAGE_13 0x1300 29*2c394ca7SJames Schulman #define CS42L42_PAGE_15 0x1500 30*2c394ca7SJames Schulman #define CS42L42_PAGE_19 0x1900 31*2c394ca7SJames Schulman #define CS42L42_PAGE_1B 0x1B00 32*2c394ca7SJames Schulman #define CS42L42_PAGE_1C 0x1C00 33*2c394ca7SJames Schulman #define CS42L42_PAGE_1D 0x1D00 34*2c394ca7SJames Schulman #define CS42L42_PAGE_1F 0x1F00 35*2c394ca7SJames Schulman #define CS42L42_PAGE_20 0x2000 36*2c394ca7SJames Schulman #define CS42L42_PAGE_21 0x2100 37*2c394ca7SJames Schulman #define CS42L42_PAGE_23 0x2300 38*2c394ca7SJames Schulman #define CS42L42_PAGE_24 0x2400 39*2c394ca7SJames Schulman #define CS42L42_PAGE_25 0x2500 40*2c394ca7SJames Schulman #define CS42L42_PAGE_26 0x2600 41*2c394ca7SJames Schulman #define CS42L42_PAGE_28 0x2800 42*2c394ca7SJames Schulman #define CS42L42_PAGE_29 0x2900 43*2c394ca7SJames Schulman #define CS42L42_PAGE_2A 0x2A00 44*2c394ca7SJames Schulman #define CS42L42_PAGE_30 0x3000 45*2c394ca7SJames Schulman 46*2c394ca7SJames Schulman #define CS42L42_CHIP_ID 0x42A42 47*2c394ca7SJames Schulman 48*2c394ca7SJames Schulman /* Page 0x10 Global Registers */ 49*2c394ca7SJames Schulman #define CS42L42_DEVID_AB (CS42L42_PAGE_10 + 0x01) 50*2c394ca7SJames Schulman #define CS42L42_DEVID_CD (CS42L42_PAGE_10 + 0x02) 51*2c394ca7SJames Schulman #define CS42L42_DEVID_E (CS42L42_PAGE_10 + 0x03) 52*2c394ca7SJames Schulman #define CS42L42_FABID (CS42L42_PAGE_10 + 0x04) 53*2c394ca7SJames Schulman #define CS42L42_REVID (CS42L42_PAGE_10 + 0x05) 54*2c394ca7SJames Schulman #define CS42L42_FRZ_CTL (CS42L42_PAGE_10 + 0x06) 55*2c394ca7SJames Schulman 56*2c394ca7SJames Schulman #define CS42L42_SRC_CTL (CS42L42_PAGE_10 + 0x07) 57*2c394ca7SJames Schulman #define CS42L42_SRC_BYPASS_DAC_SHIFT 1 58*2c394ca7SJames Schulman #define CS42L42_SRC_BYPASS_DAC_MASK (1 << CS42L42_SRC_BYPASS_DAC_SHIFT) 59*2c394ca7SJames Schulman 60*2c394ca7SJames Schulman #define CS42L42_MCLK_STATUS (CS42L42_PAGE_10 + 0x08) 61*2c394ca7SJames Schulman 62*2c394ca7SJames Schulman #define CS42L42_MCLK_CTL (CS42L42_PAGE_10 + 0x09) 63*2c394ca7SJames Schulman #define CS42L42_INTERNAL_FS_SHIFT 1 64*2c394ca7SJames Schulman #define CS42L42_INTERNAL_FS_MASK (1 << CS42L42_INTERNAL_FS_SHIFT) 65*2c394ca7SJames Schulman 66*2c394ca7SJames Schulman #define CS42L42_SFTRAMP_RATE (CS42L42_PAGE_10 + 0x0A) 67*2c394ca7SJames Schulman #define CS42L42_I2C_DEBOUNCE (CS42L42_PAGE_10 + 0x0E) 68*2c394ca7SJames Schulman #define CS42L42_I2C_STRETCH (CS42L42_PAGE_10 + 0x0F) 69*2c394ca7SJames Schulman #define CS42L42_I2C_TIMEOUT (CS42L42_PAGE_10 + 0x10) 70*2c394ca7SJames Schulman 71*2c394ca7SJames Schulman /* Page 0x11 Power and Headset Detect Registers */ 72*2c394ca7SJames Schulman #define CS42L42_PWR_CTL1 (CS42L42_PAGE_11 + 0x01) 73*2c394ca7SJames Schulman #define CS42L42_ASP_DAO_PDN_SHIFT 7 74*2c394ca7SJames Schulman #define CS42L42_ASP_DAO_PDN_MASK (1 << CS42L42_ASP_DAO_PDN_SHIFT) 75*2c394ca7SJames Schulman #define CS42L42_ASP_DAI_PDN_SHIFT 6 76*2c394ca7SJames Schulman #define CS42L42_ASP_DAI_PDN_MASK (1 << CS42L42_ASP_DAI_PDN_SHIFT) 77*2c394ca7SJames Schulman #define CS42L42_MIXER_PDN_SHIFT 5 78*2c394ca7SJames Schulman #define CS42L42_MIXER_PDN_MASK (1 << CS42L42_MIXER_PDN_SHIFT) 79*2c394ca7SJames Schulman #define CS42L42_EQ_PDN_SHIFT 4 80*2c394ca7SJames Schulman #define CS42L42_EQ_PDN_MASK (1 << CS42L42_EQ_PDN_SHIFT) 81*2c394ca7SJames Schulman #define CS42L42_HP_PDN_SHIFT 3 82*2c394ca7SJames Schulman #define CS42L42_HP_PDN_MASK (1 << CS42L42_HP_PDN_SHIFT) 83*2c394ca7SJames Schulman #define CS42L42_ADC_PDN_SHIFT 2 84*2c394ca7SJames Schulman #define CS42L42_ADC_PDN_MASK (1 << CS42L42_HP_PDN_SHIFT) 85*2c394ca7SJames Schulman #define CS42L42_PDN_ALL_SHIFT 0 86*2c394ca7SJames Schulman #define CS42L42_PDN_ALL_MASK (1 << CS42L42_PDN_ALL_SHIFT) 87*2c394ca7SJames Schulman 88*2c394ca7SJames Schulman #define CS42L42_PWR_CTL2 (CS42L42_PAGE_11 + 0x02) 89*2c394ca7SJames Schulman #define CS42L42_ADC_SRC_PDNB_SHIFT 0 90*2c394ca7SJames Schulman #define CS42L42_ADC_SRC_PDNB_MASK (1 << CS42L42_ADC_SRC_PDNB_SHIFT) 91*2c394ca7SJames Schulman #define CS42L42_DAC_SRC_PDNB_SHIFT 1 92*2c394ca7SJames Schulman #define CS42L42_DAC_SRC_PDNB_MASK (1 << CS42L42_DAC_SRC_PDNB_SHIFT) 93*2c394ca7SJames Schulman #define CS42L42_ASP_DAI1_PDN_SHIFT 2 94*2c394ca7SJames Schulman #define CS42L42_ASP_DAI1_PDN_MASK (1 << CS42L42_ASP_DAI1_PDN_SHIFT) 95*2c394ca7SJames Schulman #define CS42L42_SRC_PDN_OVERRIDE_SHIFT 3 96*2c394ca7SJames Schulman #define CS42L42_SRC_PDN_OVERRIDE_MASK (1 << CS42L42_SRC_PDN_OVERRIDE_SHIFT) 97*2c394ca7SJames Schulman #define CS42L42_DISCHARGE_FILT_SHIFT 4 98*2c394ca7SJames Schulman #define CS42L42_DISCHARGE_FILT_MASK (1 << CS42L42_DISCHARGE_FILT_SHIFT) 99*2c394ca7SJames Schulman 100*2c394ca7SJames Schulman #define CS42L42_PWR_CTL3 (CS42L42_PAGE_11 + 0x03) 101*2c394ca7SJames Schulman #define CS42L42_RING_SENSE_PDNB_SHIFT 1 102*2c394ca7SJames Schulman #define CS42L42_RING_SENSE_PDNB_MASK (1 << \ 103*2c394ca7SJames Schulman CS42L42_RING_SENSE_PDNB_SHIFT) 104*2c394ca7SJames Schulman #define CS42L42_VPMON_PDNB_SHIFT 2 105*2c394ca7SJames Schulman #define CS42L42_VPMON_PDNB_MASK (1 << \ 106*2c394ca7SJames Schulman CS42L42_VPMON_PDNB_SHIFT) 107*2c394ca7SJames Schulman #define CS42L42_SW_CLK_STP_STAT_SEL_SHIFT 5 108*2c394ca7SJames Schulman #define CS42L42_SW_CLK_STP_STAT_SEL_MASK (3 << \ 109*2c394ca7SJames Schulman CS42L42_SW_CLK_STP_STAT_SEL_SHIFT) 110*2c394ca7SJames Schulman 111*2c394ca7SJames Schulman #define CS42L42_RSENSE_CTL1 (CS42L42_PAGE_11 + 0x04) 112*2c394ca7SJames Schulman #define CS42L42_RS_TRIM_R_SHIFT 0 113*2c394ca7SJames Schulman #define CS42L42_RS_TRIM_R_MASK (1 << \ 114*2c394ca7SJames Schulman CS42L42_RS_TRIM_R_SHIFT) 115*2c394ca7SJames Schulman #define CS42L42_RS_TRIM_T_SHIFT 1 116*2c394ca7SJames Schulman #define CS42L42_RS_TRIM_T_MASK (1 << \ 117*2c394ca7SJames Schulman CS42L42_RS_TRIM_T_SHIFT) 118*2c394ca7SJames Schulman #define CS42L42_HPREF_RS_SHIFT 2 119*2c394ca7SJames Schulman #define CS42L42_HPREF_RS_MASK (1 << \ 120*2c394ca7SJames Schulman CS42L42_HPREF_RS_SHIFT) 121*2c394ca7SJames Schulman #define CS42L42_HSBIAS_FILT_REF_RS_SHIFT 3 122*2c394ca7SJames Schulman #define CS42L42_HSBIAS_FILT_REF_RS_MASK (1 << \ 123*2c394ca7SJames Schulman CS42L42_HSBIAS_FILT_REF_RS_SHIFT) 124*2c394ca7SJames Schulman #define CS42L42_RING_SENSE_PU_HIZ_SHIFT 6 125*2c394ca7SJames Schulman #define CS42L42_RING_SENSE_PU_HIZ_MASK (1 << \ 126*2c394ca7SJames Schulman CS42L42_RING_SENSE_PU_HIZ_SHIFT) 127*2c394ca7SJames Schulman 128*2c394ca7SJames Schulman #define CS42L42_RSENSE_CTL2 (CS42L42_PAGE_11 + 0x05) 129*2c394ca7SJames Schulman #define CS42L42_TS_RS_GATE_SHIFT 7 130*2c394ca7SJames Schulman #define CS42L42_TS_RS_GATE_MAS (1 << CS42L42_TS_RS_GATE_SHIFT) 131*2c394ca7SJames Schulman 132*2c394ca7SJames Schulman #define CS42L42_OSC_SWITCH (CS42L42_PAGE_11 + 0x07) 133*2c394ca7SJames Schulman #define CS42L42_SCLK_PRESENT_SHIFT 0 134*2c394ca7SJames Schulman #define CS42L42_SCLK_PRESENT_MASK (1 << CS42L42_SCLK_PRESENT_SHIFT) 135*2c394ca7SJames Schulman 136*2c394ca7SJames Schulman #define CS42L42_OSC_SWITCH_STATUS (CS42L42_PAGE_11 + 0x09) 137*2c394ca7SJames Schulman #define CS42L42_OSC_SW_SEL_STAT_SHIFT 0 138*2c394ca7SJames Schulman #define CS42L42_OSC_SW_SEL_STAT_MASK (3 << CS42L42_OSC_SW_SEL_STAT_SHIFT) 139*2c394ca7SJames Schulman #define CS42L42_OSC_PDNB_STAT_SHIFT 2 140*2c394ca7SJames Schulman #define CS42L42_OSC_PDNB_STAT_MASK (1 << CS42L42_OSC_SW_SEL_STAT_SHIFT) 141*2c394ca7SJames Schulman 142*2c394ca7SJames Schulman #define CS42L42_RSENSE_CTL3 (CS42L42_PAGE_11 + 0x12) 143*2c394ca7SJames Schulman #define CS42L42_RS_RISE_DBNCE_TIME_SHIFT 0 144*2c394ca7SJames Schulman #define CS42L42_RS_RISE_DBNCE_TIME_MASK (7 << \ 145*2c394ca7SJames Schulman CS42L42_RS_RISE_DBNCE_TIME_SHIFT) 146*2c394ca7SJames Schulman #define CS42L42_RS_FALL_DBNCE_TIME_SHIFT 3 147*2c394ca7SJames Schulman #define CS42L42_RS_FALL_DBNCE_TIME_MASK (7 << \ 148*2c394ca7SJames Schulman CS42L42_RS_FALL_DBNCE_TIME_SHIFT) 149*2c394ca7SJames Schulman #define CS42L42_RS_PU_EN_SHIFT 6 150*2c394ca7SJames Schulman #define CS42L42_RS_PU_EN_MASK (1 << \ 151*2c394ca7SJames Schulman CS42L42_RS_PU_EN_SHIFT) 152*2c394ca7SJames Schulman #define CS42L42_RS_INV_SHIFT 7 153*2c394ca7SJames Schulman #define CS42L42_RS_INV_MASK (1 << \ 154*2c394ca7SJames Schulman CS42L42_RS_INV_SHIFT) 155*2c394ca7SJames Schulman 156*2c394ca7SJames Schulman #define CS42L42_TSENSE_CTL (CS42L42_PAGE_11 + 0x13) 157*2c394ca7SJames Schulman #define CS42L42_TS_RISE_DBNCE_TIME_SHIFT 0 158*2c394ca7SJames Schulman #define CS42L42_TS_RISE_DBNCE_TIME_MASK (7 << \ 159*2c394ca7SJames Schulman CS42L42_TS_RISE_DBNCE_TIME_SHIFT) 160*2c394ca7SJames Schulman #define CS42L42_TS_FALL_DBNCE_TIME_SHIFT 3 161*2c394ca7SJames Schulman #define CS42L42_TS_FALL_DBNCE_TIME_MASK (7 << \ 162*2c394ca7SJames Schulman CS42L42_TS_FALL_DBNCE_TIME_SHIFT) 163*2c394ca7SJames Schulman #define CS42L42_TS_INV_SHIFT 7 164*2c394ca7SJames Schulman #define CS42L42_TS_INV_MASK (1 << \ 165*2c394ca7SJames Schulman CS42L42_TS_INV_SHIFT) 166*2c394ca7SJames Schulman 167*2c394ca7SJames Schulman #define CS42L42_TSRS_INT_DISABLE (CS42L42_PAGE_11 + 0x14) 168*2c394ca7SJames Schulman #define CS42L42_D_RS_PLUG_DBNC_SHIFT 0 169*2c394ca7SJames Schulman #define CS42L42_D_RS_PLUG_DBNC_MASK (1 << CS42L42_D_RS_PLUG_DBNC_SHIFT) 170*2c394ca7SJames Schulman #define CS42L42_D_RS_UNPLUG_DBNC_SHIFT 1 171*2c394ca7SJames Schulman #define CS42L42_D_RS_UNPLUG_DBNC_MASK (1 << CS42L42_D_RS_UNPLUG_DBNC_SHIFT) 172*2c394ca7SJames Schulman #define CS42L42_D_TS_PLUG_DBNC_SHIFT 2 173*2c394ca7SJames Schulman #define CS42L42_D_TS_PLUG_DBNC_MASK (1 << CS42L42_D_TS_PLUG_DBNC_SHIFT) 174*2c394ca7SJames Schulman #define CS42L42_D_TS_UNPLUG_DBNC_SHIFT 3 175*2c394ca7SJames Schulman #define CS42L42_D_TS_UNPLUG_DBNC_MASK (1 << CS42L42_D_TS_UNPLUG_DBNC_SHIFT) 176*2c394ca7SJames Schulman 177*2c394ca7SJames Schulman #define CS42L42_TRSENSE_STATUS (CS42L42_PAGE_11 + 0x15) 178*2c394ca7SJames Schulman #define CS42L42_RS_PLUG_DBNC_SHIFT 0 179*2c394ca7SJames Schulman #define CS42L42_RS_PLUG_DBNC_MASK (1 << CS42L42_RS_PLUG_DBNC_SHIFT) 180*2c394ca7SJames Schulman #define CS42L42_RS_UNPLUG_DBNC_SHIFT 1 181*2c394ca7SJames Schulman #define CS42L42_RS_UNPLUG_DBNC_MASK (1 << CS42L42_RS_UNPLUG_DBNC_SHIFT) 182*2c394ca7SJames Schulman #define CS42L42_TS_PLUG_DBNC_SHIFT 2 183*2c394ca7SJames Schulman #define CS42L42_TS_PLUG_DBNC_MASK (1 << CS42L42_TS_PLUG_DBNC_SHIFT) 184*2c394ca7SJames Schulman #define CS42L42_TS_UNPLUG_DBNC_SHIFT 3 185*2c394ca7SJames Schulman #define CS42L42_TS_UNPLUG_DBNC_MASK (1 << CS42L42_TS_UNPLUG_DBNC_SHIFT) 186*2c394ca7SJames Schulman 187*2c394ca7SJames Schulman #define CS42L42_HSDET_CTL1 (CS42L42_PAGE_11 + 0x1F) 188*2c394ca7SJames Schulman #define CS42L42_HSDET_COMP1_LVL_SHIFT 0 189*2c394ca7SJames Schulman #define CS42L42_HSDET_COMP1_LVL_MASK (15 << CS42L42_HSDET_COMP1_LVL_SHIFT) 190*2c394ca7SJames Schulman #define CS42L42_HSDET_COMP2_LVL_SHIFT 4 191*2c394ca7SJames Schulman #define CS42L42_HSDET_COMP2_LVL_MASK (15 << CS42L42_HSDET_COMP2_LVL_SHIFT) 192*2c394ca7SJames Schulman 193*2c394ca7SJames Schulman #define CS42L42_HSDET_CTL2 (CS42L42_PAGE_11 + 0x20) 194*2c394ca7SJames Schulman #define CS42L42_HSDET_AUTO_TIME_SHIFT 0 195*2c394ca7SJames Schulman #define CS42L42_HSDET_AUTO_TIME_MASK (3 << CS42L42_HSDET_AUTO_TIME_SHIFT) 196*2c394ca7SJames Schulman #define CS42L42_HSBIAS_REF_SHIFT 3 197*2c394ca7SJames Schulman #define CS42L42_HSBIAS_REF_MASK (1 << CS42L42_HSBIAS_REF_SHIFT) 198*2c394ca7SJames Schulman #define CS42L42_HSDET_SET_SHIFT 4 199*2c394ca7SJames Schulman #define CS42L42_HSDET_SET_MASK (3 << CS42L42_HSDET_SET_SHIFT) 200*2c394ca7SJames Schulman #define CS42L42_HSDET_CTRL_SHIFT 6 201*2c394ca7SJames Schulman #define CS42L42_HSDET_CTRL_MASK (3 << CS42L42_HSDET_CTRL_SHIFT) 202*2c394ca7SJames Schulman 203*2c394ca7SJames Schulman #define CS42L42_HS_SWITCH_CTL (CS42L42_PAGE_11 + 0x21) 204*2c394ca7SJames Schulman #define CS42L42_SW_GNDHS_HS4_SHIFT 0 205*2c394ca7SJames Schulman #define CS42L42_SW_GNDHS_HS4_MASK (1 << CS42L42_SW_GNDHS_HS4_SHIFT) 206*2c394ca7SJames Schulman #define CS42L42_SW_GNDHS_HS3_SHIFT 1 207*2c394ca7SJames Schulman #define CS42L42_SW_GNDHS_HS3_MASK (1 << CS42L42_SW_GNDHS_HS3_SHIFT) 208*2c394ca7SJames Schulman #define CS42L42_SW_HSB_HS4_SHIFT 2 209*2c394ca7SJames Schulman #define CS42L42_SW_HSB_HS4_MASK (1 << CS42L42_SW_HSB_HS4_SHIFT) 210*2c394ca7SJames Schulman #define CS42L42_SW_HSB_HS3_SHIFT 3 211*2c394ca7SJames Schulman #define CS42L42_SW_HSB_HS3_MASK (1 << CS42L42_SW_HSB_HS3_SHIFT) 212*2c394ca7SJames Schulman #define CS42L42_SW_HSB_FILT_HS4_SHIFT 4 213*2c394ca7SJames Schulman #define CS42L42_SW_HSB_FILT_HS4_MASK (1 << CS42L42_SW_HSB_FILT_HS4_SHIFT) 214*2c394ca7SJames Schulman #define CS42L42_SW_HSB_FILT_HS3_SHIFT 5 215*2c394ca7SJames Schulman #define CS42L42_SW_HSB_FILT_HS3_MASK (1 << CS42L42_SW_HSB_FILT_HS3_SHIFT) 216*2c394ca7SJames Schulman #define CS42L42_SW_REF_HS4_SHIFT 6 217*2c394ca7SJames Schulman #define CS42L42_SW_REF_HS4_MASK (1 << CS42L42_SW_REF_HS4_SHIFT) 218*2c394ca7SJames Schulman #define CS42L42_SW_REF_HS3_SHIFT 7 219*2c394ca7SJames Schulman #define CS42L42_SW_REF_HS3_MASK (1 << CS42L42_SW_REF_HS3_SHIFT) 220*2c394ca7SJames Schulman 221*2c394ca7SJames Schulman #define CS42L42_HS_DET_STATUS (CS42L42_PAGE_11 + 0x24) 222*2c394ca7SJames Schulman #define CS42L42_HSDET_TYPE_SHIFT 0 223*2c394ca7SJames Schulman #define CS42L42_HSDET_TYPE_MASK (3 << CS42L42_HSDET_TYPE_SHIFT) 224*2c394ca7SJames Schulman #define CS42L42_HSDET_COMP1_OUT_SHIFT 6 225*2c394ca7SJames Schulman #define CS42L42_HSDET_COMP1_OUT_MASK (1 << CS42L42_HSDET_COMP1_OUT_SHIFT) 226*2c394ca7SJames Schulman #define CS42L42_HSDET_COMP2_OUT_SHIFT 7 227*2c394ca7SJames Schulman #define CS42L42_HSDET_COMP2_OUT_MASK (1 << CS42L42_HSDET_COMP2_OUT_SHIFT) 228*2c394ca7SJames Schulman #define CS42L42_PLUG_CTIA 0 229*2c394ca7SJames Schulman #define CS42L42_PLUG_OMTP 1 230*2c394ca7SJames Schulman #define CS42L42_PLUG_HEADPHONE 2 231*2c394ca7SJames Schulman #define CS42L42_PLUG_INVALID 3 232*2c394ca7SJames Schulman 233*2c394ca7SJames Schulman #define CS42L42_HS_CLAMP_DISABLE (CS42L42_PAGE_11 + 0x29) 234*2c394ca7SJames Schulman #define CS42L42_HS_CLAMP_DISABLE_SHIFT 0 235*2c394ca7SJames Schulman #define CS42L42_HS_CLAMP_DISABLE_MASK (1 << CS42L42_HS_CLAMP_DISABLE_SHIFT) 236*2c394ca7SJames Schulman 237*2c394ca7SJames Schulman /* Page 0x12 Clocking Registers */ 238*2c394ca7SJames Schulman #define CS42L42_MCLK_SRC_SEL (CS42L42_PAGE_12 + 0x01) 239*2c394ca7SJames Schulman #define CS42L42_MCLKDIV_SHIFT 1 240*2c394ca7SJames Schulman #define CS42L42_MCLKDIV_MASK (1 << CS42L42_MCLKDIV_SHIFT) 241*2c394ca7SJames Schulman #define CS42L42_MCLK_SRC_SEL_SHIFT 0 242*2c394ca7SJames Schulman #define CS42L42_MCLK_SRC_SEL_MASK (1 << CS42L42_MCLK_SRC_SEL_SHIFT) 243*2c394ca7SJames Schulman 244*2c394ca7SJames Schulman #define CS42L42_SPDIF_CLK_CFG (CS42L42_PAGE_12 + 0x02) 245*2c394ca7SJames Schulman #define CS42L42_FSYNC_PW_LOWER (CS42L42_PAGE_12 + 0x03) 246*2c394ca7SJames Schulman 247*2c394ca7SJames Schulman #define CS42L42_FSYNC_PW_UPPER (CS42L42_PAGE_12 + 0x04) 248*2c394ca7SJames Schulman #define CS42L42_FSYNC_PULSE_WIDTH_SHIFT 0 249*2c394ca7SJames Schulman #define CS42L42_FSYNC_PULSE_WIDTH_MASK (0xff << \ 250*2c394ca7SJames Schulman CS42L42_FSYNC_PULSE_WIDTH_SHIFT) 251*2c394ca7SJames Schulman 252*2c394ca7SJames Schulman #define CS42L42_FSYNC_P_LOWER (CS42L42_PAGE_12 + 0x05) 253*2c394ca7SJames Schulman 254*2c394ca7SJames Schulman #define CS42L42_FSYNC_P_UPPER (CS42L42_PAGE_12 + 0x06) 255*2c394ca7SJames Schulman #define CS42L42_FSYNC_PERIOD_SHIFT 0 256*2c394ca7SJames Schulman #define CS42L42_FSYNC_PERIOD_MASK (0xff << CS42L42_FSYNC_PERIOD_SHIFT) 257*2c394ca7SJames Schulman 258*2c394ca7SJames Schulman #define CS42L42_ASP_CLK_CFG (CS42L42_PAGE_12 + 0x07) 259*2c394ca7SJames Schulman #define CS42L42_ASP_SCLK_EN_SHIFT 5 260*2c394ca7SJames Schulman #define CS42L42_ASP_SCLK_EN_MASK (1 << CS42L42_ASP_SCLK_EN_SHIFT) 261*2c394ca7SJames Schulman #define CS42L42_ASP_MASTER_MODE 0x01 262*2c394ca7SJames Schulman #define CS42L42_ASP_SLAVE_MODE 0x00 263*2c394ca7SJames Schulman #define CS42L42_ASP_MODE_SHIFT 4 264*2c394ca7SJames Schulman #define CS42L42_ASP_MODE_MASK (1 << CS42L42_ASP_MODE_SHIFT) 265*2c394ca7SJames Schulman #define CS42L42_ASP_SCPOL_IN_DAC_SHIFT 2 266*2c394ca7SJames Schulman #define CS42L42_ASP_SCPOL_IN_DAC_MASK (1 << CS42L42_ASP_SCPOL_IN_DAC_SHIFT) 267*2c394ca7SJames Schulman #define CS42L42_ASP_LCPOL_IN_SHIFT 0 268*2c394ca7SJames Schulman #define CS42L42_ASP_LCPOL_IN_MASK (1 << CS42L42_ASP_LCPOL_IN_SHIFT) 269*2c394ca7SJames Schulman #define CS42L42_ASP_POL_INV 1 270*2c394ca7SJames Schulman 271*2c394ca7SJames Schulman #define CS42L42_ASP_FRM_CFG (CS42L42_PAGE_12 + 0x08) 272*2c394ca7SJames Schulman #define CS42L42_ASP_STP_SHIFT 4 273*2c394ca7SJames Schulman #define CS42L42_ASP_STP_MASK (1 << CS42L42_ASP_STP_SHIFT) 274*2c394ca7SJames Schulman #define CS42L42_ASP_5050_SHIFT 3 275*2c394ca7SJames Schulman #define CS42L42_ASP_5050_MASK (1 << CS42L42_ASP_5050_SHIFT) 276*2c394ca7SJames Schulman #define CS42L42_ASP_FSD_SHIFT 0 277*2c394ca7SJames Schulman #define CS42L42_ASP_FSD_MASK (7 << CS42L42_ASP_FSD_SHIFT) 278*2c394ca7SJames Schulman #define CS42L42_ASP_FSD_0_5 1 279*2c394ca7SJames Schulman #define CS42L42_ASP_FSD_1_0 2 280*2c394ca7SJames Schulman #define CS42L42_ASP_FSD_1_5 3 281*2c394ca7SJames Schulman #define CS42L42_ASP_FSD_2_0 4 282*2c394ca7SJames Schulman 283*2c394ca7SJames Schulman #define CS42L42_FS_RATE_EN (CS42L42_PAGE_12 + 0x09) 284*2c394ca7SJames Schulman #define CS42L42_FS_EN_SHIFT 0 285*2c394ca7SJames Schulman #define CS42L42_FS_EN_MASK (0xf << CS42L42_FS_EN_SHIFT) 286*2c394ca7SJames Schulman #define CS42L42_FS_EN_IASRC_96K 0x1 287*2c394ca7SJames Schulman #define CS42L42_FS_EN_OASRC_96K 0x2 288*2c394ca7SJames Schulman 289*2c394ca7SJames Schulman #define CS42L42_IN_ASRC_CLK (CS42L42_PAGE_12 + 0x0A) 290*2c394ca7SJames Schulman #define CS42L42_CLK_IASRC_SEL_SHIFT 0 291*2c394ca7SJames Schulman #define CS42L42_CLK_IASRC_SEL_MASK (1 << CS42L42_CLK_IASRC_SEL_SHIFT) 292*2c394ca7SJames Schulman #define CS42L42_CLK_IASRC_SEL_12 1 293*2c394ca7SJames Schulman 294*2c394ca7SJames Schulman #define CS42L42_OUT_ASRC_CLK (CS42L42_PAGE_12 + 0x0B) 295*2c394ca7SJames Schulman #define CS42L42_CLK_OASRC_SEL_SHIFT 0 296*2c394ca7SJames Schulman #define CS42L42_CLK_OASRC_SEL_MASK (1 << CS42L42_CLK_OASRC_SEL_SHIFT) 297*2c394ca7SJames Schulman #define CS42L42_CLK_OASRC_SEL_12 1 298*2c394ca7SJames Schulman 299*2c394ca7SJames Schulman #define CS42L42_PLL_DIV_CFG1 (CS42L42_PAGE_12 + 0x0C) 300*2c394ca7SJames Schulman #define CS42L42_SCLK_PREDIV_SHIFT 0 301*2c394ca7SJames Schulman #define CS42L42_SCLK_PREDIV_MASK (3 << CS42L42_SCLK_PREDIV_SHIFT) 302*2c394ca7SJames Schulman 303*2c394ca7SJames Schulman /* Page 0x13 Interrupt Registers */ 304*2c394ca7SJames Schulman /* Interrupts */ 305*2c394ca7SJames Schulman #define CS42L42_ADC_OVFL_STATUS (CS42L42_PAGE_13 + 0x01) 306*2c394ca7SJames Schulman #define CS42L42_MIXER_STATUS (CS42L42_PAGE_13 + 0x02) 307*2c394ca7SJames Schulman #define CS42L42_SRC_STATUS (CS42L42_PAGE_13 + 0x03) 308*2c394ca7SJames Schulman #define CS42L42_ASP_RX_STATUS (CS42L42_PAGE_13 + 0x04) 309*2c394ca7SJames Schulman #define CS42L42_ASP_TX_STATUS (CS42L42_PAGE_13 + 0x05) 310*2c394ca7SJames Schulman #define CS42L42_CODEC_STATUS (CS42L42_PAGE_13 + 0x08) 311*2c394ca7SJames Schulman #define CS42L42_DET_INT_STATUS1 (CS42L42_PAGE_13 + 0x09) 312*2c394ca7SJames Schulman #define CS42L42_DET_INT_STATUS2 (CS42L42_PAGE_13 + 0x0A) 313*2c394ca7SJames Schulman #define CS42L42_SRCPL_INT_STATUS (CS42L42_PAGE_13 + 0x0B) 314*2c394ca7SJames Schulman #define CS42L42_VPMON_STATUS (CS42L42_PAGE_13 + 0x0D) 315*2c394ca7SJames Schulman #define CS42L42_PLL_LOCK_STATUS (CS42L42_PAGE_13 + 0x0E) 316*2c394ca7SJames Schulman #define CS42L42_TSRS_PLUG_STATUS (CS42L42_PAGE_13 + 0x0F) 317*2c394ca7SJames Schulman /* Masks */ 318*2c394ca7SJames Schulman #define CS42L42_ADC_OVFL_INT_MASK (CS42L42_PAGE_13 + 0x16) 319*2c394ca7SJames Schulman #define CS42L42_ADC_OVFL_SHIFT 0 320*2c394ca7SJames Schulman #define CS42L42_ADC_OVFL_MASK (1 << CS42L42_ADC_OVFL_SHIFT) 321*2c394ca7SJames Schulman #define CS42L42_ADC_OVFL_VAL_MASK CS42L42_ADC_OVFL_MASK 322*2c394ca7SJames Schulman 323*2c394ca7SJames Schulman #define CS42L42_MIXER_INT_MASK (CS42L42_PAGE_13 + 0x17) 324*2c394ca7SJames Schulman #define CS42L42_MIX_CHB_OVFL_SHIFT 0 325*2c394ca7SJames Schulman #define CS42L42_MIX_CHB_OVFL_MASK (1 << CS42L42_MIX_CHB_OVFL_SHIFT) 326*2c394ca7SJames Schulman #define CS42L42_MIX_CHA_OVFL_SHIFT 1 327*2c394ca7SJames Schulman #define CS42L42_MIX_CHA_OVFL_MASK (1 << CS42L42_MIX_CHA_OVFL_SHIFT) 328*2c394ca7SJames Schulman #define CS42L42_EQ_OVFL_SHIFT 2 329*2c394ca7SJames Schulman #define CS42L42_EQ_OVFL_MASK (1 << CS42L42_EQ_OVFL_SHIFT) 330*2c394ca7SJames Schulman #define CS42L42_EQ_BIQUAD_OVFL_SHIFT 3 331*2c394ca7SJames Schulman #define CS42L42_EQ_BIQUAD_OVFL_MASK (1 << CS42L42_EQ_BIQUAD_OVFL_SHIFT) 332*2c394ca7SJames Schulman #define CS42L42_MIXER_VAL_MASK (CS42L42_MIX_CHB_OVFL_MASK | \ 333*2c394ca7SJames Schulman CS42L42_MIX_CHA_OVFL_MASK | \ 334*2c394ca7SJames Schulman CS42L42_EQ_OVFL_MASK | \ 335*2c394ca7SJames Schulman CS42L42_EQ_BIQUAD_OVFL_MASK) 336*2c394ca7SJames Schulman 337*2c394ca7SJames Schulman #define CS42L42_SRC_INT_MASK (CS42L42_PAGE_13 + 0x18) 338*2c394ca7SJames Schulman #define CS42L42_SRC_ILK_SHIFT 0 339*2c394ca7SJames Schulman #define CS42L42_SRC_ILK_MASK (1 << CS42L42_SRC_ILK_SHIFT) 340*2c394ca7SJames Schulman #define CS42L42_SRC_OLK_SHIFT 1 341*2c394ca7SJames Schulman #define CS42L42_SRC_OLK_MASK (1 << CS42L42_SRC_OLK_SHIFT) 342*2c394ca7SJames Schulman #define CS42L42_SRC_IUNLK_SHIFT 2 343*2c394ca7SJames Schulman #define CS42L42_SRC_IUNLK_MASK (1 << CS42L42_SRC_IUNLK_SHIFT) 344*2c394ca7SJames Schulman #define CS42L42_SRC_OUNLK_SHIFT 3 345*2c394ca7SJames Schulman #define CS42L42_SRC_OUNLK_MASK (1 << CS42L42_SRC_OUNLK_SHIFT) 346*2c394ca7SJames Schulman #define CS42L42_SRC_VAL_MASK (CS42L42_SRC_ILK_MASK | \ 347*2c394ca7SJames Schulman CS42L42_SRC_OLK_MASK | \ 348*2c394ca7SJames Schulman CS42L42_SRC_IUNLK_MASK | \ 349*2c394ca7SJames Schulman CS42L42_SRC_OUNLK_MASK) 350*2c394ca7SJames Schulman 351*2c394ca7SJames Schulman #define CS42L42_ASP_RX_INT_MASK (CS42L42_PAGE_13 + 0x19) 352*2c394ca7SJames Schulman #define CS42L42_ASPRX_NOLRCK_SHIFT 0 353*2c394ca7SJames Schulman #define CS42L42_ASPRX_NOLRCK_MASK (1 << CS42L42_ASPRX_NOLRCK_SHIFT) 354*2c394ca7SJames Schulman #define CS42L42_ASPRX_EARLY_SHIFT 1 355*2c394ca7SJames Schulman #define CS42L42_ASPRX_EARLY_MASK (1 << CS42L42_ASPRX_EARLY_SHIFT) 356*2c394ca7SJames Schulman #define CS42L42_ASPRX_LATE_SHIFT 2 357*2c394ca7SJames Schulman #define CS42L42_ASPRX_LATE_MASK (1 << CS42L42_ASPRX_LATE_SHIFT) 358*2c394ca7SJames Schulman #define CS42L42_ASPRX_ERROR_SHIFT 3 359*2c394ca7SJames Schulman #define CS42L42_ASPRX_ERROR_MASK (1 << CS42L42_ASPRX_ERROR_SHIFT) 360*2c394ca7SJames Schulman #define CS42L42_ASPRX_OVLD_SHIFT 4 361*2c394ca7SJames Schulman #define CS42L42_ASPRX_OVLD_MASK (1 << CS42L42_ASPRX_OVLD_SHIFT) 362*2c394ca7SJames Schulman #define CS42L42_ASP_RX_VAL_MASK (CS42L42_ASPRX_NOLRCK_MASK | \ 363*2c394ca7SJames Schulman CS42L42_ASPRX_EARLY_MASK | \ 364*2c394ca7SJames Schulman CS42L42_ASPRX_LATE_MASK | \ 365*2c394ca7SJames Schulman CS42L42_ASPRX_ERROR_MASK | \ 366*2c394ca7SJames Schulman CS42L42_ASPRX_OVLD_MASK) 367*2c394ca7SJames Schulman 368*2c394ca7SJames Schulman #define CS42L42_ASP_TX_INT_MASK (CS42L42_PAGE_13 + 0x1A) 369*2c394ca7SJames Schulman #define CS42L42_ASPTX_NOLRCK_SHIFT 0 370*2c394ca7SJames Schulman #define CS42L42_ASPTX_NOLRCK_MASK (1 << CS42L42_ASPTX_NOLRCK_SHIFT) 371*2c394ca7SJames Schulman #define CS42L42_ASPTX_EARLY_SHIFT 1 372*2c394ca7SJames Schulman #define CS42L42_ASPTX_EARLY_MASK (1 << CS42L42_ASPTX_EARLY_SHIFT) 373*2c394ca7SJames Schulman #define CS42L42_ASPTX_LATE_SHIFT 2 374*2c394ca7SJames Schulman #define CS42L42_ASPTX_LATE_MASK (1 << CS42L42_ASPTX_LATE_SHIFT) 375*2c394ca7SJames Schulman #define CS42L42_ASPTX_SMERROR_SHIFT 3 376*2c394ca7SJames Schulman #define CS42L42_ASPTX_SMERROR_MASK (1 << CS42L42_ASPTX_SMERROR_SHIFT) 377*2c394ca7SJames Schulman #define CS42L42_ASP_TX_VAL_MASK (CS42L42_ASPTX_NOLRCK_MASK | \ 378*2c394ca7SJames Schulman CS42L42_ASPTX_EARLY_MASK | \ 379*2c394ca7SJames Schulman CS42L42_ASPTX_LATE_MASK | \ 380*2c394ca7SJames Schulman CS42L42_ASPTX_SMERROR_MASK) 381*2c394ca7SJames Schulman 382*2c394ca7SJames Schulman #define CS42L42_CODEC_INT_MASK (CS42L42_PAGE_13 + 0x1B) 383*2c394ca7SJames Schulman #define CS42L42_PDN_DONE_SHIFT 0 384*2c394ca7SJames Schulman #define CS42L42_PDN_DONE_MASK (1 << CS42L42_PDN_DONE_SHIFT) 385*2c394ca7SJames Schulman #define CS42L42_HSDET_AUTO_DONE_SHIFT 1 386*2c394ca7SJames Schulman #define CS42L42_HSDET_AUTO_DONE_MASK (1 << CS42L42_HSDET_AUTO_DONE_SHIFT) 387*2c394ca7SJames Schulman #define CS42L42_CODEC_VAL_MASK (CS42L42_PDN_DONE_MASK | \ 388*2c394ca7SJames Schulman CS42L42_HSDET_AUTO_DONE_MASK) 389*2c394ca7SJames Schulman 390*2c394ca7SJames Schulman #define CS42L42_SRCPL_INT_MASK (CS42L42_PAGE_13 + 0x1C) 391*2c394ca7SJames Schulman #define CS42L42_SRCPL_ADC_LK_SHIFT 0 392*2c394ca7SJames Schulman #define CS42L42_SRCPL_ADC_LK_MASK (1 << CS42L42_SRCPL_ADC_LK_SHIFT) 393*2c394ca7SJames Schulman #define CS42L42_SRCPL_DAC_LK_SHIFT 2 394*2c394ca7SJames Schulman #define CS42L42_SRCPL_DAC_LK_MASK (1 << CS42L42_SRCPL_DAC_LK_SHIFT) 395*2c394ca7SJames Schulman #define CS42L42_SRCPL_ADC_UNLK_SHIFT 5 396*2c394ca7SJames Schulman #define CS42L42_SRCPL_ADC_UNLK_MASK (1 << CS42L42_SRCPL_ADC_UNLK_SHIFT) 397*2c394ca7SJames Schulman #define CS42L42_SRCPL_DAC_UNLK_SHIFT 6 398*2c394ca7SJames Schulman #define CS42L42_SRCPL_DAC_UNLK_MASK (1 << CS42L42_SRCPL_DAC_UNLK_SHIFT) 399*2c394ca7SJames Schulman #define CS42L42_SRCPL_VAL_MASK (CS42L42_SRCPL_ADC_LK_MASK | \ 400*2c394ca7SJames Schulman CS42L42_SRCPL_DAC_LK_MASK | \ 401*2c394ca7SJames Schulman CS42L42_SRCPL_ADC_UNLK_MASK | \ 402*2c394ca7SJames Schulman CS42L42_SRCPL_DAC_UNLK_MASK) 403*2c394ca7SJames Schulman 404*2c394ca7SJames Schulman #define CS42L42_VPMON_INT_MASK (CS42L42_PAGE_13 + 0x1E) 405*2c394ca7SJames Schulman #define CS42L42_VPMON_SHIFT 0 406*2c394ca7SJames Schulman #define CS42L42_VPMON_MASK (1 << CS42L42_VPMON_SHIFT) 407*2c394ca7SJames Schulman #define CS42L42_VPMON_VAL_MASK CS42L42_VPMON_MASK 408*2c394ca7SJames Schulman 409*2c394ca7SJames Schulman #define CS42L42_PLL_LOCK_INT_MASK (CS42L42_PAGE_13 + 0x1F) 410*2c394ca7SJames Schulman #define CS42L42_PLL_LOCK_SHIFT 0 411*2c394ca7SJames Schulman #define CS42L42_PLL_LOCK_MASK (1 << CS42L42_PLL_LOCK_SHIFT) 412*2c394ca7SJames Schulman #define CS42L42_PLL_LOCK_VAL_MASK CS42L42_PLL_LOCK_MASK 413*2c394ca7SJames Schulman 414*2c394ca7SJames Schulman #define CS42L42_TSRS_PLUG_INT_MASK (CS42L42_PAGE_13 + 0x20) 415*2c394ca7SJames Schulman #define CS42L42_RS_PLUG_SHIFT 0 416*2c394ca7SJames Schulman #define CS42L42_RS_PLUG_MASK (1 << CS42L42_RS_PLUG_SHIFT) 417*2c394ca7SJames Schulman #define CS42L42_RS_UNPLUG_SHIFT 1 418*2c394ca7SJames Schulman #define CS42L42_RS_UNPLUG_MASK (1 << CS42L42_RS_UNPLUG_SHIFT) 419*2c394ca7SJames Schulman #define CS42L42_TS_PLUG_SHIFT 2 420*2c394ca7SJames Schulman #define CS42L42_TS_PLUG_MASK (1 << CS42L42_TS_PLUG_SHIFT) 421*2c394ca7SJames Schulman #define CS42L42_TS_UNPLUG_SHIFT 3 422*2c394ca7SJames Schulman #define CS42L42_TS_UNPLUG_MASK (1 << CS42L42_TS_UNPLUG_SHIFT) 423*2c394ca7SJames Schulman #define CS42L42_TSRS_PLUG_VAL_MASK (CS42L42_RS_PLUG_MASK | \ 424*2c394ca7SJames Schulman CS42L42_RS_UNPLUG_MASK | \ 425*2c394ca7SJames Schulman CS42L42_TS_PLUG_MASK | \ 426*2c394ca7SJames Schulman CS42L42_TS_UNPLUG_MASK) 427*2c394ca7SJames Schulman #define CS42L42_TS_PLUG 3 428*2c394ca7SJames Schulman #define CS42L42_TS_UNPLUG 0 429*2c394ca7SJames Schulman #define CS42L42_TS_TRANS 1 430*2c394ca7SJames Schulman 431*2c394ca7SJames Schulman /* Page 0x15 Fractional-N PLL Registers */ 432*2c394ca7SJames Schulman #define CS42L42_PLL_CTL1 (CS42L42_PAGE_15 + 0x01) 433*2c394ca7SJames Schulman #define CS42L42_PLL_START_SHIFT 0 434*2c394ca7SJames Schulman #define CS42L42_PLL_START_MASK (1 << CS42L42_PLL_START_SHIFT) 435*2c394ca7SJames Schulman 436*2c394ca7SJames Schulman #define CS42L42_PLL_DIV_FRAC0 (CS42L42_PAGE_15 + 0x02) 437*2c394ca7SJames Schulman #define CS42L42_PLL_DIV_FRAC_SHIFT 0 438*2c394ca7SJames Schulman #define CS42L42_PLL_DIV_FRAC_MASK (0xff << CS42L42_PLL_DIV_FRAC_SHIFT) 439*2c394ca7SJames Schulman 440*2c394ca7SJames Schulman #define CS42L42_PLL_DIV_FRAC1 (CS42L42_PAGE_15 + 0x03) 441*2c394ca7SJames Schulman #define CS42L42_PLL_DIV_FRAC2 (CS42L42_PAGE_15 + 0x04) 442*2c394ca7SJames Schulman 443*2c394ca7SJames Schulman #define CS42L42_PLL_DIV_INT (CS42L42_PAGE_15 + 0x05) 444*2c394ca7SJames Schulman #define CS42L42_PLL_DIV_INT_SHIFT 0 445*2c394ca7SJames Schulman #define CS42L42_PLL_DIV_INT_MASK (0xff << CS42L42_PLL_DIV_INT_SHIFT) 446*2c394ca7SJames Schulman 447*2c394ca7SJames Schulman #define CS42L42_PLL_CTL3 (CS42L42_PAGE_15 + 0x08) 448*2c394ca7SJames Schulman #define CS42L42_PLL_DIVOUT_SHIFT 0 449*2c394ca7SJames Schulman #define CS42L42_PLL_DIVOUT_MASK (0xff << CS42L42_PLL_DIVOUT_SHIFT) 450*2c394ca7SJames Schulman 451*2c394ca7SJames Schulman #define CS42L42_PLL_CAL_RATIO (CS42L42_PAGE_15 + 0x0A) 452*2c394ca7SJames Schulman #define CS42L42_PLL_CAL_RATIO_SHIFT 0 453*2c394ca7SJames Schulman #define CS42L42_PLL_CAL_RATIO_MASK (0xff << CS42L42_PLL_CAL_RATIO_SHIFT) 454*2c394ca7SJames Schulman 455*2c394ca7SJames Schulman #define CS42L42_PLL_CTL4 (CS42L42_PAGE_15 + 0x1B) 456*2c394ca7SJames Schulman #define CS42L42_PLL_MODE_SHIFT 0 457*2c394ca7SJames Schulman #define CS42L42_PLL_MODE_MASK (3 << CS42L42_PLL_MODE_SHIFT) 458*2c394ca7SJames Schulman 459*2c394ca7SJames Schulman /* Page 0x19 HP Load Detect Registers */ 460*2c394ca7SJames Schulman #define CS42L42_LOAD_DET_RCSTAT (CS42L42_PAGE_19 + 0x25) 461*2c394ca7SJames Schulman #define CS42L42_RLA_STAT_SHIFT 0 462*2c394ca7SJames Schulman #define CS42L42_RLA_STAT_MASK (3 << CS42L42_RLA_STAT_SHIFT) 463*2c394ca7SJames Schulman #define CS42L42_RLA_STAT_15_OHM 0 464*2c394ca7SJames Schulman 465*2c394ca7SJames Schulman #define CS42L42_LOAD_DET_DONE (CS42L42_PAGE_19 + 0x26) 466*2c394ca7SJames Schulman #define CS42L42_HPLOAD_DET_DONE_SHIFT 0 467*2c394ca7SJames Schulman #define CS42L42_HPLOAD_DET_DONE_MASK (1 << CS42L42_HPLOAD_DET_DONE_SHIFT) 468*2c394ca7SJames Schulman 469*2c394ca7SJames Schulman #define CS42L42_LOAD_DET_EN (CS42L42_PAGE_19 + 0x27) 470*2c394ca7SJames Schulman #define CS42L42_HP_LD_EN_SHIFT 0 471*2c394ca7SJames Schulman #define CS42L42_HP_LD_EN_MASK (1 << CS42L42_HP_LD_EN_SHIFT) 472*2c394ca7SJames Schulman 473*2c394ca7SJames Schulman /* Page 0x1B Headset Interface Registers */ 474*2c394ca7SJames Schulman #define CS42L42_HSBIAS_SC_AUTOCTL (CS42L42_PAGE_1B + 0x70) 475*2c394ca7SJames Schulman #define CS42L42_HSBIAS_SENSE_TRIP_SHIFT 0 476*2c394ca7SJames Schulman #define CS42L42_HSBIAS_SENSE_TRIP_MASK (7 << \ 477*2c394ca7SJames Schulman CS42L42_HSBIAS_SENSE_TRIP_SHIFT) 478*2c394ca7SJames Schulman #define CS42L42_TIP_SENSE_EN_SHIFT 5 479*2c394ca7SJames Schulman #define CS42L42_TIP_SENSE_EN_MASK (1 << \ 480*2c394ca7SJames Schulman CS42L42_TIP_SENSE_EN_SHIFT) 481*2c394ca7SJames Schulman #define CS42L42_AUTO_HSBIAS_HIZ_SHIFT 6 482*2c394ca7SJames Schulman #define CS42L42_AUTO_HSBIAS_HIZ_MASK (1 << \ 483*2c394ca7SJames Schulman CS42L42_AUTO_HSBIAS_HIZ_SHIFT) 484*2c394ca7SJames Schulman #define CS42L42_HSBIAS_SENSE_EN_SHIFT 7 485*2c394ca7SJames Schulman #define CS42L42_HSBIAS_SENSE_EN_MASK (1 << \ 486*2c394ca7SJames Schulman CS42L42_HSBIAS_SENSE_EN_SHIFT) 487*2c394ca7SJames Schulman 488*2c394ca7SJames Schulman #define CS42L42_WAKE_CTL (CS42L42_PAGE_1B + 0x71) 489*2c394ca7SJames Schulman #define CS42L42_WAKEB_CLEAR_SHIFT 0 490*2c394ca7SJames Schulman #define CS42L42_WAKEB_CLEAR_MASK (1 << CS42L42_WAKEB_CLEAR_SHIFT) 491*2c394ca7SJames Schulman #define CS42L42_WAKEB_MODE_SHIFT 5 492*2c394ca7SJames Schulman #define CS42L42_WAKEB_MODE_MASK (1 << CS42L42_WAKEB_MODE_SHIFT) 493*2c394ca7SJames Schulman #define CS42L42_M_HP_WAKE_SHIFT 6 494*2c394ca7SJames Schulman #define CS42L42_M_HP_WAKE_MASK (1 << CS42L42_M_HP_WAKE_SHIFT) 495*2c394ca7SJames Schulman #define CS42L42_M_MIC_WAKE_SHIFT 7 496*2c394ca7SJames Schulman #define CS42L42_M_MIC_WAKE_MASK (1 << CS42L42_M_MIC_WAKE_SHIFT) 497*2c394ca7SJames Schulman 498*2c394ca7SJames Schulman #define CS42L42_ADC_DISABLE_MUTE (CS42L42_PAGE_1B + 0x72) 499*2c394ca7SJames Schulman #define CS42L42_ADC_DISABLE_S0_MUTE_SHIFT 7 500*2c394ca7SJames Schulman #define CS42L42_ADC_DISABLE_S0_MUTE_MASK (1 << \ 501*2c394ca7SJames Schulman CS42L42_ADC_DISABLE_S0_MUTE_SHIFT) 502*2c394ca7SJames Schulman 503*2c394ca7SJames Schulman #define CS42L42_TIPSENSE_CTL (CS42L42_PAGE_1B + 0x73) 504*2c394ca7SJames Schulman #define CS42L42_TIP_SENSE_DEBOUNCE_SHIFT 0 505*2c394ca7SJames Schulman #define CS42L42_TIP_SENSE_DEBOUNCE_MASK (3 << \ 506*2c394ca7SJames Schulman CS42L42_TIP_SENSE_DEBOUNCE_SHIFT) 507*2c394ca7SJames Schulman #define CS42L42_TIP_SENSE_INV_SHIFT 5 508*2c394ca7SJames Schulman #define CS42L42_TIP_SENSE_INV_MASK (1 << \ 509*2c394ca7SJames Schulman CS42L42_TIP_SENSE_INV_SHIFT) 510*2c394ca7SJames Schulman #define CS42L42_TIP_SENSE_CTRL_SHIFT 6 511*2c394ca7SJames Schulman #define CS42L42_TIP_SENSE_CTRL_MASK (3 << \ 512*2c394ca7SJames Schulman CS42L42_TIP_SENSE_CTRL_SHIFT) 513*2c394ca7SJames Schulman 514*2c394ca7SJames Schulman #define CS42L42_MISC_DET_CTL (CS42L42_PAGE_1B + 0x74) 515*2c394ca7SJames Schulman #define CS42L42_PDN_MIC_LVL_DET_SHIFT 0 516*2c394ca7SJames Schulman #define CS42L42_PDN_MIC_LVL_DET_MASK (1 << CS42L42_PDN_MIC_LVL_DET_SHIFT) 517*2c394ca7SJames Schulman #define CS42L42_HSBIAS_CTL_SHIFT 1 518*2c394ca7SJames Schulman #define CS42L42_HSBIAS_CTL_MASK (3 << CS42L42_HSBIAS_CTL_SHIFT) 519*2c394ca7SJames Schulman #define CS42L42_DETECT_MODE_SHIFT 3 520*2c394ca7SJames Schulman #define CS42L42_DETECT_MODE_MASK (3 << CS42L42_DETECT_MODE_SHIFT) 521*2c394ca7SJames Schulman 522*2c394ca7SJames Schulman #define CS42L42_MIC_DET_CTL1 (CS42L42_PAGE_1B + 0x75) 523*2c394ca7SJames Schulman #define CS42L42_HS_DET_LEVEL_SHIFT 0 524*2c394ca7SJames Schulman #define CS42L42_HS_DET_LEVEL_MASK (0x3F << CS42L42_HS_DET_LEVEL_SHIFT) 525*2c394ca7SJames Schulman #define CS42L42_EVENT_STAT_SEL_SHIFT 6 526*2c394ca7SJames Schulman #define CS42L42_EVENT_STAT_SEL_MASK (1 << CS42L42_EVENT_STAT_SEL_SHIFT) 527*2c394ca7SJames Schulman #define CS42L42_LATCH_TO_VP_SHIFT 7 528*2c394ca7SJames Schulman #define CS42L42_LATCH_TO_VP_MASK (1 << CS42L42_LATCH_TO_VP_SHIFT) 529*2c394ca7SJames Schulman 530*2c394ca7SJames Schulman #define CS42L42_MIC_DET_CTL2 (CS42L42_PAGE_1B + 0x76) 531*2c394ca7SJames Schulman #define CS42L42_DEBOUNCE_TIME_SHIFT 5 532*2c394ca7SJames Schulman #define CS42L42_DEBOUNCE_TIME_MASK (0x07 << CS42L42_DEBOUNCE_TIME_SHIFT) 533*2c394ca7SJames Schulman 534*2c394ca7SJames Schulman #define CS42L42_DET_STATUS1 (CS42L42_PAGE_1B + 0x77) 535*2c394ca7SJames Schulman #define CS42L42_HSBIAS_HIZ_MODE_SHIFT 6 536*2c394ca7SJames Schulman #define CS42L42_HSBIAS_HIZ_MODE_MASK (1 << CS42L42_HSBIAS_HIZ_MODE_SHIFT) 537*2c394ca7SJames Schulman #define CS42L42_TIP_SENSE_SHIFT 7 538*2c394ca7SJames Schulman #define CS42L42_TIP_SENSE_MASK (1 << CS42L42_TIP_SENSE_SHIFT) 539*2c394ca7SJames Schulman 540*2c394ca7SJames Schulman #define CS42L42_DET_STATUS2 (CS42L42_PAGE_1B + 0x78) 541*2c394ca7SJames Schulman #define CS42L42_SHORT_TRUE_SHIFT 0 542*2c394ca7SJames Schulman #define CS42L42_SHORT_TRUE_MASK (1 << CS42L42_SHORT_TRUE_SHIFT) 543*2c394ca7SJames Schulman #define CS42L42_HS_TRUE_SHIFT 1 544*2c394ca7SJames Schulman #define CS42L42_HS_TRUE_MASK (1 << CS42L42_HS_TRUE_SHIFT) 545*2c394ca7SJames Schulman 546*2c394ca7SJames Schulman #define CS42L42_DET_INT1_MASK (CS42L42_PAGE_1B + 0x79) 547*2c394ca7SJames Schulman #define CS42L42_TIP_SENSE_UNPLUG_SHIFT 5 548*2c394ca7SJames Schulman #define CS42L42_TIP_SENSE_UNPLUG_MASK (1 << CS42L42_TIP_SENSE_UNPLUG_SHIFT) 549*2c394ca7SJames Schulman #define CS42L42_TIP_SENSE_PLUG_SHIFT 6 550*2c394ca7SJames Schulman #define CS42L42_TIP_SENSE_PLUG_MASK (1 << CS42L42_TIP_SENSE_PLUG_SHIFT) 551*2c394ca7SJames Schulman #define CS42L42_HSBIAS_SENSE_SHIFT 7 552*2c394ca7SJames Schulman #define CS42L42_HSBIAS_SENSE_MASK (1 << CS42L42_HSBIAS_SENSE_SHIFT) 553*2c394ca7SJames Schulman #define CS42L42_DET_INT_VAL1_MASK (CS42L42_TIP_SENSE_UNPLUG_MASK | \ 554*2c394ca7SJames Schulman CS42L42_TIP_SENSE_PLUG_MASK | \ 555*2c394ca7SJames Schulman CS42L42_HSBIAS_SENSE_MASK) 556*2c394ca7SJames Schulman 557*2c394ca7SJames Schulman #define CS42L42_DET_INT2_MASK (CS42L42_PAGE_1B + 0x7A) 558*2c394ca7SJames Schulman #define CS42L42_M_SHORT_DET_SHIFT 0 559*2c394ca7SJames Schulman #define CS42L42_M_SHORT_DET_MASK (1 << \ 560*2c394ca7SJames Schulman CS42L42_M_SHORT_DET_SHIFT) 561*2c394ca7SJames Schulman #define CS42L42_M_SHORT_RLS_SHIFT 1 562*2c394ca7SJames Schulman #define CS42L42_M_SHORT_RLS_MASK (1 << \ 563*2c394ca7SJames Schulman CS42L42_M_SHORT_RLS_SHIFT) 564*2c394ca7SJames Schulman #define CS42L42_M_HSBIAS_HIZ_SHIFT 2 565*2c394ca7SJames Schulman #define CS42L42_M_HSBIAS_HIZ_MASK (1 << \ 566*2c394ca7SJames Schulman CS42L42_M_HSBIAS_HIZ_SHIFT) 567*2c394ca7SJames Schulman #define CS42L42_M_DETECT_FT_SHIFT 6 568*2c394ca7SJames Schulman #define CS42L42_M_DETECT_FT_MASK (1 << \ 569*2c394ca7SJames Schulman CS42L42_M_DETECT_FT_SHIFT) 570*2c394ca7SJames Schulman #define CS42L42_M_DETECT_TF_SHIFT 7 571*2c394ca7SJames Schulman #define CS42L42_M_DETECT_TF_MASK (1 << \ 572*2c394ca7SJames Schulman CS42L42_M_DETECT_TF_SHIFT) 573*2c394ca7SJames Schulman #define CS42L42_DET_INT_VAL2_MASK (CS42L42_M_SHORT_DET_MASK | \ 574*2c394ca7SJames Schulman CS42L42_M_SHORT_RLS_MASK | \ 575*2c394ca7SJames Schulman CS42L42_M_HSBIAS_HIZ_MASK | \ 576*2c394ca7SJames Schulman CS42L42_M_DETECT_FT_MASK | \ 577*2c394ca7SJames Schulman CS42L42_M_DETECT_TF_MASK) 578*2c394ca7SJames Schulman 579*2c394ca7SJames Schulman /* Page 0x1C Headset Bias Registers */ 580*2c394ca7SJames Schulman #define CS42L42_HS_BIAS_CTL (CS42L42_PAGE_1C + 0x03) 581*2c394ca7SJames Schulman #define CS42L42_HSBIAS_RAMP_SHIFT 0 582*2c394ca7SJames Schulman #define CS42L42_HSBIAS_RAMP_MASK (3 << CS42L42_HSBIAS_RAMP_SHIFT) 583*2c394ca7SJames Schulman #define CS42L42_HSBIAS_PD_SHIFT 4 584*2c394ca7SJames Schulman #define CS42L42_HSBIAS_PD_MASK (1 << CS42L42_HSBIAS_PD_SHIFT) 585*2c394ca7SJames Schulman #define CS42L42_HSBIAS_CAPLESS_SHIFT 7 586*2c394ca7SJames Schulman #define CS42L42_HSBIAS_CAPLESS_MASK (1 << CS42L42_HSBIAS_CAPLESS_SHIFT) 587*2c394ca7SJames Schulman 588*2c394ca7SJames Schulman /* Page 0x1D ADC Registers */ 589*2c394ca7SJames Schulman #define CS42L42_ADC_CTL (CS42L42_PAGE_1D + 0x01) 590*2c394ca7SJames Schulman #define CS42L42_ADC_NOTCH_DIS_SHIFT 5 591*2c394ca7SJames Schulman #define CS42L42_ADC_FORCE_WEAK_VCM_SHIFT 4 592*2c394ca7SJames Schulman #define CS42L42_ADC_INV_SHIFT 2 593*2c394ca7SJames Schulman #define CS42L42_ADC_DIG_BOOST_SHIFT 0 594*2c394ca7SJames Schulman 595*2c394ca7SJames Schulman #define CS42L42_ADC_VOLUME (CS42L42_PAGE_1D + 0x03) 596*2c394ca7SJames Schulman #define CS42L42_ADC_VOL_SHIFT 0 597*2c394ca7SJames Schulman 598*2c394ca7SJames Schulman #define CS42L42_ADC_WNF_HPF_CTL (CS42L42_PAGE_1D + 0x04) 599*2c394ca7SJames Schulman #define CS42L42_ADC_WNF_CF_SHIFT 4 600*2c394ca7SJames Schulman #define CS42L42_ADC_WNF_EN_SHIFT 3 601*2c394ca7SJames Schulman #define CS42L42_ADC_HPF_CF_SHIFT 1 602*2c394ca7SJames Schulman #define CS42L42_ADC_HPF_EN_SHIFT 0 603*2c394ca7SJames Schulman 604*2c394ca7SJames Schulman /* Page 0x1F DAC Registers */ 605*2c394ca7SJames Schulman #define CS42L42_DAC_CTL1 (CS42L42_PAGE_1F + 0x01) 606*2c394ca7SJames Schulman #define CS42L42_DACB_INV_SHIFT 1 607*2c394ca7SJames Schulman #define CS42L42_DACA_INV_SHIFT 0 608*2c394ca7SJames Schulman 609*2c394ca7SJames Schulman #define CS42L42_DAC_CTL2 (CS42L42_PAGE_1F + 0x06) 610*2c394ca7SJames Schulman #define CS42L42_HPOUT_PULLDOWN_SHIFT 4 611*2c394ca7SJames Schulman #define CS42L42_HPOUT_PULLDOWN_MASK (15 << CS42L42_HPOUT_PULLDOWN_SHIFT) 612*2c394ca7SJames Schulman #define CS42L42_HPOUT_LOAD_SHIFT 3 613*2c394ca7SJames Schulman #define CS42L42_HPOUT_LOAD_MASK (1 << CS42L42_HPOUT_LOAD_SHIFT) 614*2c394ca7SJames Schulman #define CS42L42_HPOUT_CLAMP_SHIFT 2 615*2c394ca7SJames Schulman #define CS42L42_HPOUT_CLAMP_MASK (1 << CS42L42_HPOUT_CLAMP_SHIFT) 616*2c394ca7SJames Schulman #define CS42L42_DAC_HPF_EN_SHIFT 1 617*2c394ca7SJames Schulman #define CS42L42_DAC_HPF_EN_MASK (1 << CS42L42_DAC_HPF_EN_SHIFT) 618*2c394ca7SJames Schulman #define CS42L42_DAC_MON_EN_SHIFT 0 619*2c394ca7SJames Schulman #define CS42L42_DAC_MON_EN_MASK (1 << CS42L42_DAC_MON_EN_SHIFT) 620*2c394ca7SJames Schulman 621*2c394ca7SJames Schulman /* Page 0x20 HP CTL Registers */ 622*2c394ca7SJames Schulman #define CS42L42_HP_CTL (CS42L42_PAGE_20 + 0x01) 623*2c394ca7SJames Schulman #define CS42L42_HP_ANA_BMUTE_SHIFT 3 624*2c394ca7SJames Schulman #define CS42L42_HP_ANA_BMUTE_MASK (1 << CS42L42_HP_ANA_BMUTE_SHIFT) 625*2c394ca7SJames Schulman #define CS42L42_HP_ANA_AMUTE_SHIFT 2 626*2c394ca7SJames Schulman #define CS42L42_HP_ANA_AMUTE_MASK (1 << CS42L42_HP_ANA_AMUTE_SHIFT) 627*2c394ca7SJames Schulman #define CS42L42_HP_FULL_SCALE_VOL_SHIFT 1 628*2c394ca7SJames Schulman #define CS42L42_HP_FULL_SCALE_VOL_MASK (1 << CS42L42_HP_FULL_SCALE_VOL_SHIFT) 629*2c394ca7SJames Schulman 630*2c394ca7SJames Schulman /* Page 0x21 Class H Registers */ 631*2c394ca7SJames Schulman #define CS42L42_CLASSH_CTL (CS42L42_PAGE_21 + 0x01) 632*2c394ca7SJames Schulman 633*2c394ca7SJames Schulman /* Page 0x23 Mixer Volume Registers */ 634*2c394ca7SJames Schulman #define CS42L42_MIXER_CHA_VOL (CS42L42_PAGE_23 + 0x01) 635*2c394ca7SJames Schulman #define CS42L42_MIXER_ADC_VOL (CS42L42_PAGE_23 + 0x02) 636*2c394ca7SJames Schulman 637*2c394ca7SJames Schulman #define CS42L42_MIXER_CHB_VOL (CS42L42_PAGE_23 + 0x03) 638*2c394ca7SJames Schulman #define CS42L42_MIXER_CH_VOL_SHIFT 0 639*2c394ca7SJames Schulman #define CS42L42_MIXER_CH_VOL_MASK (0x3f << CS42L42_MIXER_CH_VOL_SHIFT) 640*2c394ca7SJames Schulman 641*2c394ca7SJames Schulman /* Page 0x24 EQ Registers */ 642*2c394ca7SJames Schulman #define CS42L42_EQ_COEF_IN0 (CS42L42_PAGE_24 + 0x01) 643*2c394ca7SJames Schulman #define CS42L42_EQ_COEF_IN1 (CS42L42_PAGE_24 + 0x02) 644*2c394ca7SJames Schulman #define CS42L42_EQ_COEF_IN2 (CS42L42_PAGE_24 + 0x03) 645*2c394ca7SJames Schulman #define CS42L42_EQ_COEF_IN3 (CS42L42_PAGE_24 + 0x04) 646*2c394ca7SJames Schulman #define CS42L42_EQ_COEF_RW (CS42L42_PAGE_24 + 0x06) 647*2c394ca7SJames Schulman #define CS42L42_EQ_COEF_OUT0 (CS42L42_PAGE_24 + 0x07) 648*2c394ca7SJames Schulman #define CS42L42_EQ_COEF_OUT1 (CS42L42_PAGE_24 + 0x08) 649*2c394ca7SJames Schulman #define CS42L42_EQ_COEF_OUT2 (CS42L42_PAGE_24 + 0x09) 650*2c394ca7SJames Schulman #define CS42L42_EQ_COEF_OUT3 (CS42L42_PAGE_24 + 0x0A) 651*2c394ca7SJames Schulman #define CS42L42_EQ_INIT_STAT (CS42L42_PAGE_24 + 0x0B) 652*2c394ca7SJames Schulman #define CS42L42_EQ_START_FILT (CS42L42_PAGE_24 + 0x0C) 653*2c394ca7SJames Schulman #define CS42L42_EQ_MUTE_CTL (CS42L42_PAGE_24 + 0x0E) 654*2c394ca7SJames Schulman 655*2c394ca7SJames Schulman /* Page 0x25 Audio Port Registers */ 656*2c394ca7SJames Schulman #define CS42L42_SP_RX_CH_SEL (CS42L42_PAGE_25 + 0x01) 657*2c394ca7SJames Schulman 658*2c394ca7SJames Schulman #define CS42L42_SP_RX_ISOC_CTL (CS42L42_PAGE_25 + 0x02) 659*2c394ca7SJames Schulman #define CS42L42_SP_RX_RSYNC_SHIFT 6 660*2c394ca7SJames Schulman #define CS42L42_SP_RX_RSYNC_MASK (1 << CS42L42_SP_RX_RSYNC_SHIFT) 661*2c394ca7SJames Schulman #define CS42L42_SP_RX_NSB_POS_SHIFT 3 662*2c394ca7SJames Schulman #define CS42L42_SP_RX_NSB_POS_MASK (7 << CS42L42_SP_RX_NSB_POS_SHIFT) 663*2c394ca7SJames Schulman #define CS42L42_SP_RX_NFS_NSBB_SHIFT 2 664*2c394ca7SJames Schulman #define CS42L42_SP_RX_NFS_NSBB_MASK (1 << CS42L42_SP_RX_NFS_NSBB_SHIFT) 665*2c394ca7SJames Schulman #define CS42L42_SP_RX_ISOC_MODE_SHIFT 0 666*2c394ca7SJames Schulman #define CS42L42_SP_RX_ISOC_MODE_MASK (3 << CS42L42_SP_RX_ISOC_MODE_SHIFT) 667*2c394ca7SJames Schulman 668*2c394ca7SJames Schulman #define CS42L42_SP_RX_FS (CS42L42_PAGE_25 + 0x03) 669*2c394ca7SJames Schulman #define CS42l42_SPDIF_CH_SEL (CS42L42_PAGE_25 + 0x04) 670*2c394ca7SJames Schulman #define CS42L42_SP_TX_ISOC_CTL (CS42L42_PAGE_25 + 0x05) 671*2c394ca7SJames Schulman #define CS42L42_SP_TX_FS (CS42L42_PAGE_25 + 0x06) 672*2c394ca7SJames Schulman #define CS42L42_SPDIF_SW_CTL1 (CS42L42_PAGE_25 + 0x07) 673*2c394ca7SJames Schulman 674*2c394ca7SJames Schulman /* Page 0x26 SRC Registers */ 675*2c394ca7SJames Schulman #define CS42L42_SRC_SDIN_FS (CS42L42_PAGE_26 + 0x01) 676*2c394ca7SJames Schulman #define CS42L42_SRC_SDIN_FS_SHIFT 0 677*2c394ca7SJames Schulman #define CS42L42_SRC_SDIN_FS_MASK (0x1f << CS42L42_SRC_SDIN_FS_SHIFT) 678*2c394ca7SJames Schulman 679*2c394ca7SJames Schulman #define CS42L42_SRC_SDOUT_FS (CS42L42_PAGE_26 + 0x09) 680*2c394ca7SJames Schulman 681*2c394ca7SJames Schulman /* Page 0x28 S/PDIF Registers */ 682*2c394ca7SJames Schulman #define CS42L42_SPDIF_CTL1 (CS42L42_PAGE_28 + 0x01) 683*2c394ca7SJames Schulman #define CS42L42_SPDIF_CTL2 (CS42L42_PAGE_28 + 0x02) 684*2c394ca7SJames Schulman #define CS42L42_SPDIF_CTL3 (CS42L42_PAGE_28 + 0x03) 685*2c394ca7SJames Schulman #define CS42L42_SPDIF_CTL4 (CS42L42_PAGE_28 + 0x04) 686*2c394ca7SJames Schulman 687*2c394ca7SJames Schulman /* Page 0x29 Serial Port TX Registers */ 688*2c394ca7SJames Schulman #define CS42L42_ASP_TX_SZ_EN (CS42L42_PAGE_29 + 0x01) 689*2c394ca7SJames Schulman #define CS42L42_ASP_TX_CH_EN (CS42L42_PAGE_29 + 0x02) 690*2c394ca7SJames Schulman #define CS42L42_ASP_TX_CH_AP_RES (CS42L42_PAGE_29 + 0x03) 691*2c394ca7SJames Schulman #define CS42L42_ASP_TX_CH1_BIT_MSB (CS42L42_PAGE_29 + 0x04) 692*2c394ca7SJames Schulman #define CS42L42_ASP_TX_CH1_BIT_LSB (CS42L42_PAGE_29 + 0x05) 693*2c394ca7SJames Schulman #define CS42L42_ASP_TX_HIZ_DLY_CFG (CS42L42_PAGE_29 + 0x06) 694*2c394ca7SJames Schulman #define CS42L42_ASP_TX_CH2_BIT_MSB (CS42L42_PAGE_29 + 0x0A) 695*2c394ca7SJames Schulman #define CS42L42_ASP_TX_CH2_BIT_LSB (CS42L42_PAGE_29 + 0x0B) 696*2c394ca7SJames Schulman 697*2c394ca7SJames Schulman /* Page 0x2A Serial Port RX Registers */ 698*2c394ca7SJames Schulman #define CS42L42_ASP_RX_DAI0_EN (CS42L42_PAGE_2A + 0x01) 699*2c394ca7SJames Schulman #define CS42L42_ASP_RX0_CH_EN_SHIFT 2 700*2c394ca7SJames Schulman #define CS42L42_ASP_RX0_CH_EN_MASK (0xf << CS42L42_ASP_RX0_CH_EN_SHIFT) 701*2c394ca7SJames Schulman #define CS42L42_ASP_RX0_CH1_EN 1 702*2c394ca7SJames Schulman #define CS42L42_ASP_RX0_CH2_EN 2 703*2c394ca7SJames Schulman #define CS42L42_ASP_RX0_CH3_EN 4 704*2c394ca7SJames Schulman #define CS42L42_ASP_RX0_CH4_EN 8 705*2c394ca7SJames Schulman 706*2c394ca7SJames Schulman #define CS42L42_ASP_RX_DAI0_CH1_AP_RES (CS42L42_PAGE_2A + 0x02) 707*2c394ca7SJames Schulman #define CS42L42_ASP_RX_DAI0_CH1_BIT_MSB (CS42L42_PAGE_2A + 0x03) 708*2c394ca7SJames Schulman #define CS42L42_ASP_RX_DAI0_CH1_BIT_LSB (CS42L42_PAGE_2A + 0x04) 709*2c394ca7SJames Schulman #define CS42L42_ASP_RX_DAI0_CH2_AP_RES (CS42L42_PAGE_2A + 0x05) 710*2c394ca7SJames Schulman #define CS42L42_ASP_RX_DAI0_CH2_BIT_MSB (CS42L42_PAGE_2A + 0x06) 711*2c394ca7SJames Schulman #define CS42L42_ASP_RX_DAI0_CH2_BIT_LSB (CS42L42_PAGE_2A + 0x07) 712*2c394ca7SJames Schulman #define CS42L42_ASP_RX_DAI0_CH3_AP_RES (CS42L42_PAGE_2A + 0x08) 713*2c394ca7SJames Schulman #define CS42L42_ASP_RX_DAI0_CH3_BIT_MSB (CS42L42_PAGE_2A + 0x09) 714*2c394ca7SJames Schulman #define CS42L42_ASP_RX_DAI0_CH3_BIT_LSB (CS42L42_PAGE_2A + 0x0A) 715*2c394ca7SJames Schulman #define CS42L42_ASP_RX_DAI0_CH4_AP_RES (CS42L42_PAGE_2A + 0x0B) 716*2c394ca7SJames Schulman #define CS42L42_ASP_RX_DAI0_CH4_BIT_MSB (CS42L42_PAGE_2A + 0x0C) 717*2c394ca7SJames Schulman #define CS42L42_ASP_RX_DAI0_CH4_BIT_LSB (CS42L42_PAGE_2A + 0x0D) 718*2c394ca7SJames Schulman #define CS42L42_ASP_RX_DAI1_CH1_AP_RES (CS42L42_PAGE_2A + 0x0E) 719*2c394ca7SJames Schulman #define CS42L42_ASP_RX_DAI1_CH1_BIT_MSB (CS42L42_PAGE_2A + 0x0F) 720*2c394ca7SJames Schulman #define CS42L42_ASP_RX_DAI1_CH1_BIT_LSB (CS42L42_PAGE_2A + 0x10) 721*2c394ca7SJames Schulman #define CS42L42_ASP_RX_DAI1_CH2_AP_RES (CS42L42_PAGE_2A + 0x11) 722*2c394ca7SJames Schulman #define CS42L42_ASP_RX_DAI1_CH2_BIT_MSB (CS42L42_PAGE_2A + 0x12) 723*2c394ca7SJames Schulman #define CS42L42_ASP_RX_DAI1_CH2_BIT_LSB (CS42L42_PAGE_2A + 0x13) 724*2c394ca7SJames Schulman 725*2c394ca7SJames Schulman #define CS42L42_ASP_RX_CH_AP_SHIFT 6 726*2c394ca7SJames Schulman #define CS42L42_ASP_RX_CH_AP_MASK (1 << CS42L42_ASP_RX_CH_AP_SHIFT) 727*2c394ca7SJames Schulman #define CS42L42_ASP_RX_CH_AP_LOW 0 728*2c394ca7SJames Schulman #define CS42L42_ASP_RX_CH_AP_HI 1 729*2c394ca7SJames Schulman #define CS42L42_ASP_RX_CH_RES_SHIFT 0 730*2c394ca7SJames Schulman #define CS42L42_ASP_RX_CH_RES_MASK (3 << CS42L42_ASP_RX_CH_RES_SHIFT) 731*2c394ca7SJames Schulman #define CS42L42_ASP_RX_CH_RES_32 3 732*2c394ca7SJames Schulman #define CS42L42_ASP_RX_CH_RES_16 1 733*2c394ca7SJames Schulman #define CS42L42_ASP_RX_CH_BIT_ST_SHIFT 0 734*2c394ca7SJames Schulman #define CS42L42_ASP_RX_CH_BIT_ST_MASK (0xff << CS42L42_ASP_RX_CH_BIT_ST_SHIFT) 735*2c394ca7SJames Schulman 736*2c394ca7SJames Schulman /* Page 0x30 ID Registers */ 737*2c394ca7SJames Schulman #define CS42L42_SUB_REVID (CS42L42_PAGE_30 + 0x14) 738*2c394ca7SJames Schulman #define CS42L42_MAX_REGISTER (CS42L42_PAGE_30 + 0x14) 739*2c394ca7SJames Schulman 740*2c394ca7SJames Schulman /* Defines for fracturing values spread across multiple registers */ 741*2c394ca7SJames Schulman #define CS42L42_FRAC0_VAL(val) ((val) & 0x0000ff) 742*2c394ca7SJames Schulman #define CS42L42_FRAC1_VAL(val) (((val) & 0x00ff00) >> 8) 743*2c394ca7SJames Schulman #define CS42L42_FRAC2_VAL(val) (((val) & 0xff0000) >> 16) 744*2c394ca7SJames Schulman 745*2c394ca7SJames Schulman #define CS42L42_NUM_SUPPLIES 5 746*2c394ca7SJames Schulman 747*2c394ca7SJames Schulman static const char *const cs42l42_supply_names[CS42L42_NUM_SUPPLIES] = { 748*2c394ca7SJames Schulman "VA", 749*2c394ca7SJames Schulman "VP", 750*2c394ca7SJames Schulman "VCP", 751*2c394ca7SJames Schulman "VD_FILT", 752*2c394ca7SJames Schulman "VL", 753*2c394ca7SJames Schulman }; 754*2c394ca7SJames Schulman 755*2c394ca7SJames Schulman struct cs42l42_private { 756*2c394ca7SJames Schulman struct regmap *regmap; 757*2c394ca7SJames Schulman struct snd_soc_codec *codec; 758*2c394ca7SJames Schulman struct regulator_bulk_data supplies[CS42L42_NUM_SUPPLIES]; 759*2c394ca7SJames Schulman struct gpio_desc *reset_gpio; 760*2c394ca7SJames Schulman struct completion pdn_done; 761*2c394ca7SJames Schulman u32 sclk; 762*2c394ca7SJames Schulman u32 srate; 763*2c394ca7SJames Schulman u32 swidth; 764*2c394ca7SJames Schulman u8 plug_state; 765*2c394ca7SJames Schulman u8 hs_type; 766*2c394ca7SJames Schulman u8 ts_inv; 767*2c394ca7SJames Schulman u8 ts_dbnc_rise; 768*2c394ca7SJames Schulman u8 ts_dbnc_fall; 769*2c394ca7SJames Schulman u8 btn_det_init_dbnce; 770*2c394ca7SJames Schulman u8 btn_det_event_dbnce; 771*2c394ca7SJames Schulman u8 bias_thresholds[CS42L42_NUM_BIASES]; 772*2c394ca7SJames Schulman u8 hs_bias_ramp_rate; 773*2c394ca7SJames Schulman u8 hs_bias_ramp_time; 774*2c394ca7SJames Schulman }; 775*2c394ca7SJames Schulman 776*2c394ca7SJames Schulman #endif /* __CS42L42_H__ */ 777