xref: /openbmc/linux/sound/soc/codecs/cs42l42-sdw.c (revision 90f6a2a20bd2e88bd7ea4b4f99509b831c5c1c47)
1*90f6a2a2SRichard Fitzgerald // SPDX-License-Identifier: GPL-2.0-only
2*90f6a2a2SRichard Fitzgerald // cs42l42-sdw.c -- CS42L42 ALSA SoC audio driver SoundWire driver
3*90f6a2a2SRichard Fitzgerald //
4*90f6a2a2SRichard Fitzgerald // Copyright (C) 2022 Cirrus Logic, Inc. and
5*90f6a2a2SRichard Fitzgerald //                    Cirrus Logic International Semiconductor Ltd.
6*90f6a2a2SRichard Fitzgerald 
7*90f6a2a2SRichard Fitzgerald #include <linux/acpi.h>
8*90f6a2a2SRichard Fitzgerald #include <linux/device.h>
9*90f6a2a2SRichard Fitzgerald #include <linux/iopoll.h>
10*90f6a2a2SRichard Fitzgerald #include <linux/module.h>
11*90f6a2a2SRichard Fitzgerald #include <linux/mod_devicetable.h>
12*90f6a2a2SRichard Fitzgerald #include <linux/of_irq.h>
13*90f6a2a2SRichard Fitzgerald #include <linux/pm_runtime.h>
14*90f6a2a2SRichard Fitzgerald #include <linux/soundwire/sdw.h>
15*90f6a2a2SRichard Fitzgerald #include <linux/soundwire/sdw_registers.h>
16*90f6a2a2SRichard Fitzgerald #include <linux/soundwire/sdw_type.h>
17*90f6a2a2SRichard Fitzgerald #include <sound/pcm.h>
18*90f6a2a2SRichard Fitzgerald #include <sound/pcm_params.h>
19*90f6a2a2SRichard Fitzgerald #include <sound/sdw.h>
20*90f6a2a2SRichard Fitzgerald #include <sound/soc.h>
21*90f6a2a2SRichard Fitzgerald 
22*90f6a2a2SRichard Fitzgerald #include "cs42l42.h"
23*90f6a2a2SRichard Fitzgerald 
24*90f6a2a2SRichard Fitzgerald #define CS42L42_SDW_CAPTURE_PORT	1
25*90f6a2a2SRichard Fitzgerald #define CS42L42_SDW_PLAYBACK_PORT	2
26*90f6a2a2SRichard Fitzgerald 
27*90f6a2a2SRichard Fitzgerald /* Register addresses are offset when sent over SoundWire */
28*90f6a2a2SRichard Fitzgerald #define CS42L42_SDW_ADDR_OFFSET		0x8000
29*90f6a2a2SRichard Fitzgerald 
30*90f6a2a2SRichard Fitzgerald #define CS42L42_SDW_MEM_ACCESS_STATUS	0xd0
31*90f6a2a2SRichard Fitzgerald #define CS42L42_SDW_MEM_READ_DATA	0xd8
32*90f6a2a2SRichard Fitzgerald 
33*90f6a2a2SRichard Fitzgerald #define CS42L42_SDW_LAST_LATE		BIT(3)
34*90f6a2a2SRichard Fitzgerald #define CS42L42_SDW_CMD_IN_PROGRESS	BIT(2)
35*90f6a2a2SRichard Fitzgerald #define CS42L42_SDW_RDATA_RDY		BIT(0)
36*90f6a2a2SRichard Fitzgerald 
37*90f6a2a2SRichard Fitzgerald #define CS42L42_DELAYED_READ_POLL_US	1
38*90f6a2a2SRichard Fitzgerald #define CS42L42_DELAYED_READ_TIMEOUT_US	100
39*90f6a2a2SRichard Fitzgerald 
40*90f6a2a2SRichard Fitzgerald static const struct snd_soc_dapm_route cs42l42_sdw_audio_map[] = {
41*90f6a2a2SRichard Fitzgerald 	/* Playback Path */
42*90f6a2a2SRichard Fitzgerald 	{ "HP", NULL, "MIXER" },
43*90f6a2a2SRichard Fitzgerald 	{ "MIXER", NULL, "DACSRC" },
44*90f6a2a2SRichard Fitzgerald 	{ "DACSRC", NULL, "Playback" },
45*90f6a2a2SRichard Fitzgerald 
46*90f6a2a2SRichard Fitzgerald 	/* Capture Path */
47*90f6a2a2SRichard Fitzgerald 	{ "ADCSRC", NULL, "HS" },
48*90f6a2a2SRichard Fitzgerald 	{ "Capture", NULL, "ADCSRC" },
49*90f6a2a2SRichard Fitzgerald };
50*90f6a2a2SRichard Fitzgerald 
51*90f6a2a2SRichard Fitzgerald static int cs42l42_sdw_dai_startup(struct snd_pcm_substream *substream,
52*90f6a2a2SRichard Fitzgerald 				   struct snd_soc_dai *dai)
53*90f6a2a2SRichard Fitzgerald {
54*90f6a2a2SRichard Fitzgerald 	struct cs42l42_private *cs42l42 = snd_soc_component_get_drvdata(dai->component);
55*90f6a2a2SRichard Fitzgerald 
56*90f6a2a2SRichard Fitzgerald 	if (!cs42l42->init_done)
57*90f6a2a2SRichard Fitzgerald 		return -ENODEV;
58*90f6a2a2SRichard Fitzgerald 
59*90f6a2a2SRichard Fitzgerald 	return 0;
60*90f6a2a2SRichard Fitzgerald }
61*90f6a2a2SRichard Fitzgerald 
62*90f6a2a2SRichard Fitzgerald static int cs42l42_sdw_dai_hw_params(struct snd_pcm_substream *substream,
63*90f6a2a2SRichard Fitzgerald 				     struct snd_pcm_hw_params *params,
64*90f6a2a2SRichard Fitzgerald 				     struct snd_soc_dai *dai)
65*90f6a2a2SRichard Fitzgerald {
66*90f6a2a2SRichard Fitzgerald 	struct cs42l42_private *cs42l42 = snd_soc_component_get_drvdata(dai->component);
67*90f6a2a2SRichard Fitzgerald 	struct sdw_stream_runtime *sdw_stream = snd_soc_dai_get_dma_data(dai, substream);
68*90f6a2a2SRichard Fitzgerald 	struct sdw_stream_config stream_config = {0};
69*90f6a2a2SRichard Fitzgerald 	struct sdw_port_config port_config = {0};
70*90f6a2a2SRichard Fitzgerald 	int ret;
71*90f6a2a2SRichard Fitzgerald 
72*90f6a2a2SRichard Fitzgerald 	if (!sdw_stream)
73*90f6a2a2SRichard Fitzgerald 		return -EINVAL;
74*90f6a2a2SRichard Fitzgerald 
75*90f6a2a2SRichard Fitzgerald 	/* Needed for PLL configuration when we are notified of new bus config */
76*90f6a2a2SRichard Fitzgerald 	cs42l42->sample_rate = params_rate(params);
77*90f6a2a2SRichard Fitzgerald 
78*90f6a2a2SRichard Fitzgerald 	snd_sdw_params_to_config(substream, params, &stream_config, &port_config);
79*90f6a2a2SRichard Fitzgerald 
80*90f6a2a2SRichard Fitzgerald 	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
81*90f6a2a2SRichard Fitzgerald 		port_config.num = CS42L42_SDW_PLAYBACK_PORT;
82*90f6a2a2SRichard Fitzgerald 	else
83*90f6a2a2SRichard Fitzgerald 		port_config.num = CS42L42_SDW_CAPTURE_PORT;
84*90f6a2a2SRichard Fitzgerald 
85*90f6a2a2SRichard Fitzgerald 	ret = sdw_stream_add_slave(cs42l42->sdw_peripheral, &stream_config, &port_config, 1,
86*90f6a2a2SRichard Fitzgerald 				   sdw_stream);
87*90f6a2a2SRichard Fitzgerald 	if (ret) {
88*90f6a2a2SRichard Fitzgerald 		dev_err(dai->dev, "Failed to add sdw stream: %d\n", ret);
89*90f6a2a2SRichard Fitzgerald 		return ret;
90*90f6a2a2SRichard Fitzgerald 	}
91*90f6a2a2SRichard Fitzgerald 
92*90f6a2a2SRichard Fitzgerald 	cs42l42_src_config(dai->component, params_rate(params));
93*90f6a2a2SRichard Fitzgerald 
94*90f6a2a2SRichard Fitzgerald 	return 0;
95*90f6a2a2SRichard Fitzgerald }
96*90f6a2a2SRichard Fitzgerald 
97*90f6a2a2SRichard Fitzgerald static int cs42l42_sdw_dai_prepare(struct snd_pcm_substream *substream,
98*90f6a2a2SRichard Fitzgerald 				   struct snd_soc_dai *dai)
99*90f6a2a2SRichard Fitzgerald {
100*90f6a2a2SRichard Fitzgerald 	struct cs42l42_private *cs42l42 = snd_soc_component_get_drvdata(dai->component);
101*90f6a2a2SRichard Fitzgerald 
102*90f6a2a2SRichard Fitzgerald 	dev_dbg(dai->dev, "dai_prepare: sclk=%u rate=%u\n", cs42l42->sclk, cs42l42->sample_rate);
103*90f6a2a2SRichard Fitzgerald 
104*90f6a2a2SRichard Fitzgerald 	if (!cs42l42->sclk || !cs42l42->sample_rate)
105*90f6a2a2SRichard Fitzgerald 		return -EINVAL;
106*90f6a2a2SRichard Fitzgerald 
107*90f6a2a2SRichard Fitzgerald 	/*
108*90f6a2a2SRichard Fitzgerald 	 * At this point we know the sample rate from hw_params, and the SWIRE_CLK from bus_config()
109*90f6a2a2SRichard Fitzgerald 	 * callback. This could only fail if the ACPI or machine driver are misconfigured to allow
110*90f6a2a2SRichard Fitzgerald 	 * an unsupported SWIRE_CLK and sample_rate combination.
111*90f6a2a2SRichard Fitzgerald 	 */
112*90f6a2a2SRichard Fitzgerald 
113*90f6a2a2SRichard Fitzgerald 	return cs42l42_pll_config(dai->component, cs42l42->sclk, cs42l42->sample_rate);
114*90f6a2a2SRichard Fitzgerald }
115*90f6a2a2SRichard Fitzgerald 
116*90f6a2a2SRichard Fitzgerald static int cs42l42_sdw_dai_hw_free(struct snd_pcm_substream *substream,
117*90f6a2a2SRichard Fitzgerald 				   struct snd_soc_dai *dai)
118*90f6a2a2SRichard Fitzgerald {
119*90f6a2a2SRichard Fitzgerald 	struct cs42l42_private *cs42l42 = snd_soc_component_get_drvdata(dai->component);
120*90f6a2a2SRichard Fitzgerald 	struct sdw_stream_runtime *sdw_stream = snd_soc_dai_get_dma_data(dai, substream);
121*90f6a2a2SRichard Fitzgerald 
122*90f6a2a2SRichard Fitzgerald 	sdw_stream_remove_slave(cs42l42->sdw_peripheral, sdw_stream);
123*90f6a2a2SRichard Fitzgerald 	cs42l42->sample_rate = 0;
124*90f6a2a2SRichard Fitzgerald 
125*90f6a2a2SRichard Fitzgerald 	return 0;
126*90f6a2a2SRichard Fitzgerald }
127*90f6a2a2SRichard Fitzgerald 
128*90f6a2a2SRichard Fitzgerald static int cs42l42_sdw_port_prep(struct sdw_slave *slave,
129*90f6a2a2SRichard Fitzgerald 				 struct sdw_prepare_ch *prepare_ch,
130*90f6a2a2SRichard Fitzgerald 				 enum sdw_port_prep_ops state)
131*90f6a2a2SRichard Fitzgerald {
132*90f6a2a2SRichard Fitzgerald 	struct cs42l42_private *cs42l42 = dev_get_drvdata(&slave->dev);
133*90f6a2a2SRichard Fitzgerald 	unsigned int pdn_mask;
134*90f6a2a2SRichard Fitzgerald 
135*90f6a2a2SRichard Fitzgerald 	if (prepare_ch->num == CS42L42_SDW_PLAYBACK_PORT)
136*90f6a2a2SRichard Fitzgerald 		pdn_mask = CS42L42_HP_PDN_MASK;
137*90f6a2a2SRichard Fitzgerald 	else
138*90f6a2a2SRichard Fitzgerald 		pdn_mask = CS42L42_ADC_PDN_MASK;
139*90f6a2a2SRichard Fitzgerald 
140*90f6a2a2SRichard Fitzgerald 	if (state == SDW_OPS_PORT_PRE_PREP) {
141*90f6a2a2SRichard Fitzgerald 		dev_dbg(cs42l42->dev, "Prep Port pdn_mask:%x\n", pdn_mask);
142*90f6a2a2SRichard Fitzgerald 		regmap_clear_bits(cs42l42->regmap, CS42L42_PWR_CTL1, pdn_mask);
143*90f6a2a2SRichard Fitzgerald 		usleep_range(CS42L42_HP_ADC_EN_TIME_US, CS42L42_HP_ADC_EN_TIME_US + 1000);
144*90f6a2a2SRichard Fitzgerald 	} else if (state == SDW_OPS_PORT_POST_DEPREP) {
145*90f6a2a2SRichard Fitzgerald 		dev_dbg(cs42l42->dev, "Deprep Port pdn_mask:%x\n", pdn_mask);
146*90f6a2a2SRichard Fitzgerald 		regmap_set_bits(cs42l42->regmap, CS42L42_PWR_CTL1, pdn_mask);
147*90f6a2a2SRichard Fitzgerald 	}
148*90f6a2a2SRichard Fitzgerald 
149*90f6a2a2SRichard Fitzgerald 	return 0;
150*90f6a2a2SRichard Fitzgerald }
151*90f6a2a2SRichard Fitzgerald 
152*90f6a2a2SRichard Fitzgerald static int cs42l42_sdw_dai_set_sdw_stream(struct snd_soc_dai *dai, void *sdw_stream,
153*90f6a2a2SRichard Fitzgerald 					  int direction)
154*90f6a2a2SRichard Fitzgerald {
155*90f6a2a2SRichard Fitzgerald 	if (!sdw_stream)
156*90f6a2a2SRichard Fitzgerald 		return 0;
157*90f6a2a2SRichard Fitzgerald 
158*90f6a2a2SRichard Fitzgerald 	if (direction == SNDRV_PCM_STREAM_PLAYBACK)
159*90f6a2a2SRichard Fitzgerald 		dai->playback_dma_data = sdw_stream;
160*90f6a2a2SRichard Fitzgerald 	else
161*90f6a2a2SRichard Fitzgerald 		dai->capture_dma_data = sdw_stream;
162*90f6a2a2SRichard Fitzgerald 
163*90f6a2a2SRichard Fitzgerald 	return 0;
164*90f6a2a2SRichard Fitzgerald }
165*90f6a2a2SRichard Fitzgerald 
166*90f6a2a2SRichard Fitzgerald static void cs42l42_sdw_dai_shutdown(struct snd_pcm_substream *substream,
167*90f6a2a2SRichard Fitzgerald 				     struct snd_soc_dai *dai)
168*90f6a2a2SRichard Fitzgerald {
169*90f6a2a2SRichard Fitzgerald 	snd_soc_dai_set_dma_data(dai, substream, NULL);
170*90f6a2a2SRichard Fitzgerald }
171*90f6a2a2SRichard Fitzgerald 
172*90f6a2a2SRichard Fitzgerald static const struct snd_soc_dai_ops cs42l42_sdw_dai_ops = {
173*90f6a2a2SRichard Fitzgerald 	.startup	= cs42l42_sdw_dai_startup,
174*90f6a2a2SRichard Fitzgerald 	.shutdown	= cs42l42_sdw_dai_shutdown,
175*90f6a2a2SRichard Fitzgerald 	.hw_params	= cs42l42_sdw_dai_hw_params,
176*90f6a2a2SRichard Fitzgerald 	.prepare	= cs42l42_sdw_dai_prepare,
177*90f6a2a2SRichard Fitzgerald 	.hw_free	= cs42l42_sdw_dai_hw_free,
178*90f6a2a2SRichard Fitzgerald 	.mute_stream	= cs42l42_mute_stream,
179*90f6a2a2SRichard Fitzgerald 	.set_stream	= cs42l42_sdw_dai_set_sdw_stream,
180*90f6a2a2SRichard Fitzgerald };
181*90f6a2a2SRichard Fitzgerald 
182*90f6a2a2SRichard Fitzgerald static struct snd_soc_dai_driver cs42l42_sdw_dai = {
183*90f6a2a2SRichard Fitzgerald 	.name = "cs42l42-sdw",
184*90f6a2a2SRichard Fitzgerald 	.playback = {
185*90f6a2a2SRichard Fitzgerald 		.stream_name = "Playback",
186*90f6a2a2SRichard Fitzgerald 		.channels_min = 1,
187*90f6a2a2SRichard Fitzgerald 		.channels_max = 2,
188*90f6a2a2SRichard Fitzgerald 		/* Restrict which rates and formats are supported */
189*90f6a2a2SRichard Fitzgerald 		.rates = SNDRV_PCM_RATE_8000_96000,
190*90f6a2a2SRichard Fitzgerald 		.formats = SNDRV_PCM_FMTBIT_S16_LE |
191*90f6a2a2SRichard Fitzgerald 			   SNDRV_PCM_FMTBIT_S24_LE |
192*90f6a2a2SRichard Fitzgerald 			   SNDRV_PCM_FMTBIT_S32_LE,
193*90f6a2a2SRichard Fitzgerald 	},
194*90f6a2a2SRichard Fitzgerald 	.capture = {
195*90f6a2a2SRichard Fitzgerald 		.stream_name = "Capture",
196*90f6a2a2SRichard Fitzgerald 		.channels_min = 1,
197*90f6a2a2SRichard Fitzgerald 		.channels_max = 1,
198*90f6a2a2SRichard Fitzgerald 		/* Restrict which rates and formats are supported */
199*90f6a2a2SRichard Fitzgerald 		.rates = SNDRV_PCM_RATE_8000_96000,
200*90f6a2a2SRichard Fitzgerald 		.formats = SNDRV_PCM_FMTBIT_S16_LE |
201*90f6a2a2SRichard Fitzgerald 			   SNDRV_PCM_FMTBIT_S24_LE |
202*90f6a2a2SRichard Fitzgerald 			   SNDRV_PCM_FMTBIT_S32_LE,
203*90f6a2a2SRichard Fitzgerald 	},
204*90f6a2a2SRichard Fitzgerald 	.symmetric_rate = 1,
205*90f6a2a2SRichard Fitzgerald 	.ops = &cs42l42_sdw_dai_ops,
206*90f6a2a2SRichard Fitzgerald };
207*90f6a2a2SRichard Fitzgerald 
208*90f6a2a2SRichard Fitzgerald static int cs42l42_sdw_poll_status(struct sdw_slave *peripheral, u8 mask, u8 match)
209*90f6a2a2SRichard Fitzgerald {
210*90f6a2a2SRichard Fitzgerald 	int ret, sdwret;
211*90f6a2a2SRichard Fitzgerald 
212*90f6a2a2SRichard Fitzgerald 	ret = read_poll_timeout(sdw_read_no_pm, sdwret,
213*90f6a2a2SRichard Fitzgerald 				(sdwret < 0) || ((sdwret & mask) == match),
214*90f6a2a2SRichard Fitzgerald 				CS42L42_DELAYED_READ_POLL_US, CS42L42_DELAYED_READ_TIMEOUT_US,
215*90f6a2a2SRichard Fitzgerald 				false, peripheral, CS42L42_SDW_MEM_ACCESS_STATUS);
216*90f6a2a2SRichard Fitzgerald 	if (ret == 0)
217*90f6a2a2SRichard Fitzgerald 		ret = sdwret;
218*90f6a2a2SRichard Fitzgerald 
219*90f6a2a2SRichard Fitzgerald 	if (ret < 0)
220*90f6a2a2SRichard Fitzgerald 		dev_err(&peripheral->dev, "MEM_ACCESS_STATUS & %#x for %#x fail: %d\n",
221*90f6a2a2SRichard Fitzgerald 			mask, match, ret);
222*90f6a2a2SRichard Fitzgerald 
223*90f6a2a2SRichard Fitzgerald 	return ret;
224*90f6a2a2SRichard Fitzgerald }
225*90f6a2a2SRichard Fitzgerald 
226*90f6a2a2SRichard Fitzgerald static int cs42l42_sdw_read(void *context, unsigned int reg, unsigned int *val)
227*90f6a2a2SRichard Fitzgerald {
228*90f6a2a2SRichard Fitzgerald 	struct sdw_slave *peripheral = context;
229*90f6a2a2SRichard Fitzgerald 	u8 data;
230*90f6a2a2SRichard Fitzgerald 	int ret;
231*90f6a2a2SRichard Fitzgerald 
232*90f6a2a2SRichard Fitzgerald 	reg += CS42L42_SDW_ADDR_OFFSET;
233*90f6a2a2SRichard Fitzgerald 
234*90f6a2a2SRichard Fitzgerald 	ret = cs42l42_sdw_poll_status(peripheral, CS42L42_SDW_CMD_IN_PROGRESS, 0);
235*90f6a2a2SRichard Fitzgerald 	if (ret < 0)
236*90f6a2a2SRichard Fitzgerald 		return ret;
237*90f6a2a2SRichard Fitzgerald 
238*90f6a2a2SRichard Fitzgerald 	ret = sdw_read_no_pm(peripheral, reg);
239*90f6a2a2SRichard Fitzgerald 	if (ret < 0) {
240*90f6a2a2SRichard Fitzgerald 		dev_err(&peripheral->dev, "Failed to issue read @0x%x: %d\n", reg, ret);
241*90f6a2a2SRichard Fitzgerald 		return ret;
242*90f6a2a2SRichard Fitzgerald 	}
243*90f6a2a2SRichard Fitzgerald 
244*90f6a2a2SRichard Fitzgerald 	data = (u8)ret;	/* possible non-delayed read value */
245*90f6a2a2SRichard Fitzgerald 	ret = sdw_read_no_pm(peripheral, CS42L42_SDW_MEM_ACCESS_STATUS);
246*90f6a2a2SRichard Fitzgerald 	if (ret < 0) {
247*90f6a2a2SRichard Fitzgerald 		dev_err(&peripheral->dev, "Failed to read MEM_ACCESS_STATUS: %d\n", ret);
248*90f6a2a2SRichard Fitzgerald 		return ret;
249*90f6a2a2SRichard Fitzgerald 	}
250*90f6a2a2SRichard Fitzgerald 
251*90f6a2a2SRichard Fitzgerald 	/* If read was not delayed we already have the result */
252*90f6a2a2SRichard Fitzgerald 	if ((ret & CS42L42_SDW_LAST_LATE) == 0) {
253*90f6a2a2SRichard Fitzgerald 		*val = data;
254*90f6a2a2SRichard Fitzgerald 		return 0;
255*90f6a2a2SRichard Fitzgerald 	}
256*90f6a2a2SRichard Fitzgerald 
257*90f6a2a2SRichard Fitzgerald 	/* Poll for delayed read completion */
258*90f6a2a2SRichard Fitzgerald 	if ((ret & CS42L42_SDW_RDATA_RDY) == 0) {
259*90f6a2a2SRichard Fitzgerald 		ret = cs42l42_sdw_poll_status(peripheral,
260*90f6a2a2SRichard Fitzgerald 					      CS42L42_SDW_RDATA_RDY, CS42L42_SDW_RDATA_RDY);
261*90f6a2a2SRichard Fitzgerald 		if (ret < 0)
262*90f6a2a2SRichard Fitzgerald 			return ret;
263*90f6a2a2SRichard Fitzgerald 	}
264*90f6a2a2SRichard Fitzgerald 
265*90f6a2a2SRichard Fitzgerald 	ret = sdw_read_no_pm(peripheral, CS42L42_SDW_MEM_READ_DATA);
266*90f6a2a2SRichard Fitzgerald 	if (ret < 0) {
267*90f6a2a2SRichard Fitzgerald 		dev_err(&peripheral->dev, "Failed to read READ_DATA: %d\n", ret);
268*90f6a2a2SRichard Fitzgerald 		return ret;
269*90f6a2a2SRichard Fitzgerald 	}
270*90f6a2a2SRichard Fitzgerald 
271*90f6a2a2SRichard Fitzgerald 	*val = (u8)ret;
272*90f6a2a2SRichard Fitzgerald 
273*90f6a2a2SRichard Fitzgerald 	return 0;
274*90f6a2a2SRichard Fitzgerald }
275*90f6a2a2SRichard Fitzgerald 
276*90f6a2a2SRichard Fitzgerald static int cs42l42_sdw_write(void *context, unsigned int reg, unsigned int val)
277*90f6a2a2SRichard Fitzgerald {
278*90f6a2a2SRichard Fitzgerald 	struct sdw_slave *peripheral = context;
279*90f6a2a2SRichard Fitzgerald 	int ret;
280*90f6a2a2SRichard Fitzgerald 
281*90f6a2a2SRichard Fitzgerald 	ret = cs42l42_sdw_poll_status(peripheral, CS42L42_SDW_CMD_IN_PROGRESS, 0);
282*90f6a2a2SRichard Fitzgerald 	if (ret < 0)
283*90f6a2a2SRichard Fitzgerald 		return ret;
284*90f6a2a2SRichard Fitzgerald 
285*90f6a2a2SRichard Fitzgerald 	return sdw_write_no_pm(peripheral, reg + CS42L42_SDW_ADDR_OFFSET, (u8)val);
286*90f6a2a2SRichard Fitzgerald }
287*90f6a2a2SRichard Fitzgerald 
288*90f6a2a2SRichard Fitzgerald /* Initialise cs42l42 using SoundWire - this is only called once, during initialisation */
289*90f6a2a2SRichard Fitzgerald static void cs42l42_sdw_init(struct sdw_slave *peripheral)
290*90f6a2a2SRichard Fitzgerald {
291*90f6a2a2SRichard Fitzgerald 	struct cs42l42_private *cs42l42 = dev_get_drvdata(&peripheral->dev);
292*90f6a2a2SRichard Fitzgerald 	int ret;
293*90f6a2a2SRichard Fitzgerald 
294*90f6a2a2SRichard Fitzgerald 	regcache_cache_only(cs42l42->regmap, false);
295*90f6a2a2SRichard Fitzgerald 
296*90f6a2a2SRichard Fitzgerald 	ret = cs42l42_init(cs42l42);
297*90f6a2a2SRichard Fitzgerald 	if (ret < 0) {
298*90f6a2a2SRichard Fitzgerald 		regcache_cache_only(cs42l42->regmap, true);
299*90f6a2a2SRichard Fitzgerald 		goto err;
300*90f6a2a2SRichard Fitzgerald 	}
301*90f6a2a2SRichard Fitzgerald 
302*90f6a2a2SRichard Fitzgerald 	/* Write out any cached changes that happened between probe and attach */
303*90f6a2a2SRichard Fitzgerald 	ret = regcache_sync(cs42l42->regmap);
304*90f6a2a2SRichard Fitzgerald 	if (ret < 0)
305*90f6a2a2SRichard Fitzgerald 		dev_warn(cs42l42->dev, "Failed to sync cache: %d\n", ret);
306*90f6a2a2SRichard Fitzgerald 
307*90f6a2a2SRichard Fitzgerald 	/* Disable internal logic that makes clock-stop conditional */
308*90f6a2a2SRichard Fitzgerald 	regmap_clear_bits(cs42l42->regmap, CS42L42_PWR_CTL3, CS42L42_SW_CLK_STP_STAT_SEL_MASK);
309*90f6a2a2SRichard Fitzgerald 
310*90f6a2a2SRichard Fitzgerald err:
311*90f6a2a2SRichard Fitzgerald 	/* This cancels the pm_runtime_get_noresume() call from cs42l42_sdw_probe(). */
312*90f6a2a2SRichard Fitzgerald 	pm_runtime_put_autosuspend(cs42l42->dev);
313*90f6a2a2SRichard Fitzgerald }
314*90f6a2a2SRichard Fitzgerald 
315*90f6a2a2SRichard Fitzgerald static int cs42l42_sdw_read_prop(struct sdw_slave *peripheral)
316*90f6a2a2SRichard Fitzgerald {
317*90f6a2a2SRichard Fitzgerald 	struct cs42l42_private *cs42l42 = dev_get_drvdata(&peripheral->dev);
318*90f6a2a2SRichard Fitzgerald 	struct sdw_slave_prop *prop = &peripheral->prop;
319*90f6a2a2SRichard Fitzgerald 	struct sdw_dpn_prop *ports;
320*90f6a2a2SRichard Fitzgerald 
321*90f6a2a2SRichard Fitzgerald 	ports = devm_kcalloc(cs42l42->dev, 2, sizeof(*ports), GFP_KERNEL);
322*90f6a2a2SRichard Fitzgerald 	if (!ports)
323*90f6a2a2SRichard Fitzgerald 		return -ENOMEM;
324*90f6a2a2SRichard Fitzgerald 
325*90f6a2a2SRichard Fitzgerald 	prop->source_ports = BIT(CS42L42_SDW_CAPTURE_PORT);
326*90f6a2a2SRichard Fitzgerald 	prop->sink_ports = BIT(CS42L42_SDW_PLAYBACK_PORT);
327*90f6a2a2SRichard Fitzgerald 	prop->quirks = SDW_SLAVE_QUIRKS_INVALID_INITIAL_PARITY;
328*90f6a2a2SRichard Fitzgerald 	prop->scp_int1_mask = SDW_SCP_INT1_BUS_CLASH | SDW_SCP_INT1_PARITY;
329*90f6a2a2SRichard Fitzgerald 
330*90f6a2a2SRichard Fitzgerald 	/* DP1 - capture */
331*90f6a2a2SRichard Fitzgerald 	ports[0].num = CS42L42_SDW_CAPTURE_PORT,
332*90f6a2a2SRichard Fitzgerald 	ports[0].type = SDW_DPN_FULL,
333*90f6a2a2SRichard Fitzgerald 	ports[0].ch_prep_timeout = 10,
334*90f6a2a2SRichard Fitzgerald 	prop->src_dpn_prop = &ports[0];
335*90f6a2a2SRichard Fitzgerald 
336*90f6a2a2SRichard Fitzgerald 	/* DP2 - playback */
337*90f6a2a2SRichard Fitzgerald 	ports[1].num = CS42L42_SDW_PLAYBACK_PORT,
338*90f6a2a2SRichard Fitzgerald 	ports[1].type = SDW_DPN_FULL,
339*90f6a2a2SRichard Fitzgerald 	ports[1].ch_prep_timeout = 10,
340*90f6a2a2SRichard Fitzgerald 	prop->sink_dpn_prop = &ports[1];
341*90f6a2a2SRichard Fitzgerald 
342*90f6a2a2SRichard Fitzgerald 	return 0;
343*90f6a2a2SRichard Fitzgerald }
344*90f6a2a2SRichard Fitzgerald 
345*90f6a2a2SRichard Fitzgerald static int cs42l42_sdw_update_status(struct sdw_slave *peripheral,
346*90f6a2a2SRichard Fitzgerald 				     enum sdw_slave_status status)
347*90f6a2a2SRichard Fitzgerald {
348*90f6a2a2SRichard Fitzgerald 	struct cs42l42_private *cs42l42 = dev_get_drvdata(&peripheral->dev);
349*90f6a2a2SRichard Fitzgerald 
350*90f6a2a2SRichard Fitzgerald 	switch (status) {
351*90f6a2a2SRichard Fitzgerald 	case SDW_SLAVE_ATTACHED:
352*90f6a2a2SRichard Fitzgerald 		dev_dbg(cs42l42->dev, "ATTACHED\n");
353*90f6a2a2SRichard Fitzgerald 		/*
354*90f6a2a2SRichard Fitzgerald 		 * Initialise codec, this only needs to be done once.
355*90f6a2a2SRichard Fitzgerald 		 * When resuming from suspend, resume callback will handle re-init of codec,
356*90f6a2a2SRichard Fitzgerald 		 * using regcache_sync().
357*90f6a2a2SRichard Fitzgerald 		 */
358*90f6a2a2SRichard Fitzgerald 		if (!cs42l42->init_done)
359*90f6a2a2SRichard Fitzgerald 			cs42l42_sdw_init(peripheral);
360*90f6a2a2SRichard Fitzgerald 		break;
361*90f6a2a2SRichard Fitzgerald 	case SDW_SLAVE_UNATTACHED:
362*90f6a2a2SRichard Fitzgerald 		dev_dbg(cs42l42->dev, "UNATTACHED\n");
363*90f6a2a2SRichard Fitzgerald 		break;
364*90f6a2a2SRichard Fitzgerald 	default:
365*90f6a2a2SRichard Fitzgerald 		break;
366*90f6a2a2SRichard Fitzgerald 	}
367*90f6a2a2SRichard Fitzgerald 
368*90f6a2a2SRichard Fitzgerald 	return 0;
369*90f6a2a2SRichard Fitzgerald }
370*90f6a2a2SRichard Fitzgerald 
371*90f6a2a2SRichard Fitzgerald static int cs42l42_sdw_bus_config(struct sdw_slave *peripheral,
372*90f6a2a2SRichard Fitzgerald 				  struct sdw_bus_params *params)
373*90f6a2a2SRichard Fitzgerald {
374*90f6a2a2SRichard Fitzgerald 	struct cs42l42_private *cs42l42 = dev_get_drvdata(&peripheral->dev);
375*90f6a2a2SRichard Fitzgerald 	unsigned int new_sclk = params->curr_dr_freq / 2;
376*90f6a2a2SRichard Fitzgerald 
377*90f6a2a2SRichard Fitzgerald 	/* The cs42l42 cannot support a glitchless SWIRE_CLK change. */
378*90f6a2a2SRichard Fitzgerald 	if ((new_sclk != cs42l42->sclk) && cs42l42->stream_use) {
379*90f6a2a2SRichard Fitzgerald 		dev_warn(cs42l42->dev, "Rejected SCLK change while audio active\n");
380*90f6a2a2SRichard Fitzgerald 		return -EBUSY;
381*90f6a2a2SRichard Fitzgerald 	}
382*90f6a2a2SRichard Fitzgerald 
383*90f6a2a2SRichard Fitzgerald 	cs42l42->sclk = new_sclk;
384*90f6a2a2SRichard Fitzgerald 
385*90f6a2a2SRichard Fitzgerald 	dev_dbg(cs42l42->dev, "bus_config: sclk=%u c=%u r=%u\n",
386*90f6a2a2SRichard Fitzgerald 		cs42l42->sclk, params->col, params->row);
387*90f6a2a2SRichard Fitzgerald 
388*90f6a2a2SRichard Fitzgerald 	return 0;
389*90f6a2a2SRichard Fitzgerald }
390*90f6a2a2SRichard Fitzgerald 
391*90f6a2a2SRichard Fitzgerald static const struct sdw_slave_ops cs42l42_sdw_ops = {
392*90f6a2a2SRichard Fitzgerald /* No interrupt callback because only hardware INT is supported for Jack Detect in the CS42L42 */
393*90f6a2a2SRichard Fitzgerald 	.read_prop = cs42l42_sdw_read_prop,
394*90f6a2a2SRichard Fitzgerald 	.update_status = cs42l42_sdw_update_status,
395*90f6a2a2SRichard Fitzgerald 	.bus_config = cs42l42_sdw_bus_config,
396*90f6a2a2SRichard Fitzgerald 	.port_prep = cs42l42_sdw_port_prep,
397*90f6a2a2SRichard Fitzgerald };
398*90f6a2a2SRichard Fitzgerald 
399*90f6a2a2SRichard Fitzgerald static int __maybe_unused cs42l42_sdw_runtime_suspend(struct device *dev)
400*90f6a2a2SRichard Fitzgerald {
401*90f6a2a2SRichard Fitzgerald 	struct cs42l42_private *cs42l42 = dev_get_drvdata(dev);
402*90f6a2a2SRichard Fitzgerald 
403*90f6a2a2SRichard Fitzgerald 	dev_dbg(dev, "Runtime suspend\n");
404*90f6a2a2SRichard Fitzgerald 
405*90f6a2a2SRichard Fitzgerald 	if (!cs42l42->init_done)
406*90f6a2a2SRichard Fitzgerald 		return 0;
407*90f6a2a2SRichard Fitzgerald 
408*90f6a2a2SRichard Fitzgerald 	/* The host controller could suspend, which would mean no register access */
409*90f6a2a2SRichard Fitzgerald 	regcache_cache_only(cs42l42->regmap, true);
410*90f6a2a2SRichard Fitzgerald 
411*90f6a2a2SRichard Fitzgerald 	return 0;
412*90f6a2a2SRichard Fitzgerald }
413*90f6a2a2SRichard Fitzgerald 
414*90f6a2a2SRichard Fitzgerald static const struct reg_sequence __maybe_unused cs42l42_soft_reboot_seq[] = {
415*90f6a2a2SRichard Fitzgerald 	REG_SEQ0(CS42L42_SOFT_RESET_REBOOT, 0x1e),
416*90f6a2a2SRichard Fitzgerald };
417*90f6a2a2SRichard Fitzgerald 
418*90f6a2a2SRichard Fitzgerald static int __maybe_unused cs42l42_sdw_handle_unattach(struct cs42l42_private *cs42l42)
419*90f6a2a2SRichard Fitzgerald {
420*90f6a2a2SRichard Fitzgerald 	struct sdw_slave *peripheral = cs42l42->sdw_peripheral;
421*90f6a2a2SRichard Fitzgerald 
422*90f6a2a2SRichard Fitzgerald 	if (!peripheral->unattach_request)
423*90f6a2a2SRichard Fitzgerald 		return 0;
424*90f6a2a2SRichard Fitzgerald 
425*90f6a2a2SRichard Fitzgerald 	/* Cannot access registers until master re-attaches. */
426*90f6a2a2SRichard Fitzgerald 	dev_dbg(&peripheral->dev, "Wait for initialization_complete\n");
427*90f6a2a2SRichard Fitzgerald 	if (!wait_for_completion_timeout(&peripheral->initialization_complete,
428*90f6a2a2SRichard Fitzgerald 					 msecs_to_jiffies(5000))) {
429*90f6a2a2SRichard Fitzgerald 		dev_err(&peripheral->dev, "initialization_complete timed out\n");
430*90f6a2a2SRichard Fitzgerald 		return -ETIMEDOUT;
431*90f6a2a2SRichard Fitzgerald 	}
432*90f6a2a2SRichard Fitzgerald 
433*90f6a2a2SRichard Fitzgerald 	peripheral->unattach_request = 0;
434*90f6a2a2SRichard Fitzgerald 
435*90f6a2a2SRichard Fitzgerald 	/*
436*90f6a2a2SRichard Fitzgerald 	 * After a bus reset there must be a reconfiguration reset to
437*90f6a2a2SRichard Fitzgerald 	 * reinitialize the internal state of CS42L42.
438*90f6a2a2SRichard Fitzgerald 	 */
439*90f6a2a2SRichard Fitzgerald 	regmap_multi_reg_write_bypassed(cs42l42->regmap,
440*90f6a2a2SRichard Fitzgerald 					cs42l42_soft_reboot_seq,
441*90f6a2a2SRichard Fitzgerald 					ARRAY_SIZE(cs42l42_soft_reboot_seq));
442*90f6a2a2SRichard Fitzgerald 	usleep_range(CS42L42_BOOT_TIME_US, CS42L42_BOOT_TIME_US * 2);
443*90f6a2a2SRichard Fitzgerald 	regcache_mark_dirty(cs42l42->regmap);
444*90f6a2a2SRichard Fitzgerald 
445*90f6a2a2SRichard Fitzgerald 	return 0;
446*90f6a2a2SRichard Fitzgerald }
447*90f6a2a2SRichard Fitzgerald 
448*90f6a2a2SRichard Fitzgerald static int __maybe_unused cs42l42_sdw_runtime_resume(struct device *dev)
449*90f6a2a2SRichard Fitzgerald {
450*90f6a2a2SRichard Fitzgerald 	struct cs42l42_private *cs42l42 = dev_get_drvdata(dev);
451*90f6a2a2SRichard Fitzgerald 	int ret;
452*90f6a2a2SRichard Fitzgerald 
453*90f6a2a2SRichard Fitzgerald 	dev_dbg(dev, "Runtime resume\n");
454*90f6a2a2SRichard Fitzgerald 
455*90f6a2a2SRichard Fitzgerald 	if (!cs42l42->init_done)
456*90f6a2a2SRichard Fitzgerald 		return 0;
457*90f6a2a2SRichard Fitzgerald 
458*90f6a2a2SRichard Fitzgerald 	ret = cs42l42_sdw_handle_unattach(cs42l42);
459*90f6a2a2SRichard Fitzgerald 	if (ret < 0)
460*90f6a2a2SRichard Fitzgerald 		return ret;
461*90f6a2a2SRichard Fitzgerald 
462*90f6a2a2SRichard Fitzgerald 	regcache_cache_only(cs42l42->regmap, false);
463*90f6a2a2SRichard Fitzgerald 
464*90f6a2a2SRichard Fitzgerald 	/* Sync LATCH_TO_VP first so the VP domain registers sync correctly */
465*90f6a2a2SRichard Fitzgerald 	regcache_sync_region(cs42l42->regmap, CS42L42_MIC_DET_CTL1, CS42L42_MIC_DET_CTL1);
466*90f6a2a2SRichard Fitzgerald 	regcache_sync(cs42l42->regmap);
467*90f6a2a2SRichard Fitzgerald 
468*90f6a2a2SRichard Fitzgerald 	return 0;
469*90f6a2a2SRichard Fitzgerald }
470*90f6a2a2SRichard Fitzgerald 
471*90f6a2a2SRichard Fitzgerald static int __maybe_unused cs42l42_sdw_resume(struct device *dev)
472*90f6a2a2SRichard Fitzgerald {
473*90f6a2a2SRichard Fitzgerald 	struct cs42l42_private *cs42l42 = dev_get_drvdata(dev);
474*90f6a2a2SRichard Fitzgerald 	int ret;
475*90f6a2a2SRichard Fitzgerald 
476*90f6a2a2SRichard Fitzgerald 	dev_dbg(dev, "System resume\n");
477*90f6a2a2SRichard Fitzgerald 
478*90f6a2a2SRichard Fitzgerald 	/* Power-up so it can re-enumerate */
479*90f6a2a2SRichard Fitzgerald 	ret = cs42l42_resume(dev);
480*90f6a2a2SRichard Fitzgerald 	if (ret)
481*90f6a2a2SRichard Fitzgerald 		return ret;
482*90f6a2a2SRichard Fitzgerald 
483*90f6a2a2SRichard Fitzgerald 	/* Wait for re-attach */
484*90f6a2a2SRichard Fitzgerald 	ret = cs42l42_sdw_handle_unattach(cs42l42);
485*90f6a2a2SRichard Fitzgerald 	if (ret < 0)
486*90f6a2a2SRichard Fitzgerald 		return ret;
487*90f6a2a2SRichard Fitzgerald 
488*90f6a2a2SRichard Fitzgerald 	cs42l42_resume_restore(dev);
489*90f6a2a2SRichard Fitzgerald 
490*90f6a2a2SRichard Fitzgerald 	return 0;
491*90f6a2a2SRichard Fitzgerald }
492*90f6a2a2SRichard Fitzgerald 
493*90f6a2a2SRichard Fitzgerald static int cs42l42_sdw_probe(struct sdw_slave *peripheral, const struct sdw_device_id *id)
494*90f6a2a2SRichard Fitzgerald {
495*90f6a2a2SRichard Fitzgerald 	struct snd_soc_component_driver *component_drv;
496*90f6a2a2SRichard Fitzgerald 	struct device *dev = &peripheral->dev;
497*90f6a2a2SRichard Fitzgerald 	struct cs42l42_private *cs42l42;
498*90f6a2a2SRichard Fitzgerald 	struct regmap_config *regmap_conf;
499*90f6a2a2SRichard Fitzgerald 	struct regmap *regmap;
500*90f6a2a2SRichard Fitzgerald 	int irq, ret;
501*90f6a2a2SRichard Fitzgerald 
502*90f6a2a2SRichard Fitzgerald 	cs42l42 = devm_kzalloc(dev, sizeof(*cs42l42), GFP_KERNEL);
503*90f6a2a2SRichard Fitzgerald 	if (!cs42l42)
504*90f6a2a2SRichard Fitzgerald 		return -ENOMEM;
505*90f6a2a2SRichard Fitzgerald 
506*90f6a2a2SRichard Fitzgerald 	if (has_acpi_companion(dev))
507*90f6a2a2SRichard Fitzgerald 		irq = acpi_dev_gpio_irq_get(ACPI_COMPANION(dev), 0);
508*90f6a2a2SRichard Fitzgerald 	else
509*90f6a2a2SRichard Fitzgerald 		irq = of_irq_get(dev->of_node, 0);
510*90f6a2a2SRichard Fitzgerald 
511*90f6a2a2SRichard Fitzgerald 	if (irq == -ENOENT)
512*90f6a2a2SRichard Fitzgerald 		irq = 0;
513*90f6a2a2SRichard Fitzgerald 	else if (irq < 0)
514*90f6a2a2SRichard Fitzgerald 		return dev_err_probe(dev, irq, "Failed to get IRQ\n");
515*90f6a2a2SRichard Fitzgerald 
516*90f6a2a2SRichard Fitzgerald 	regmap_conf = devm_kmemdup(dev, &cs42l42_regmap, sizeof(cs42l42_regmap), GFP_KERNEL);
517*90f6a2a2SRichard Fitzgerald 	if (!regmap_conf)
518*90f6a2a2SRichard Fitzgerald 		return -ENOMEM;
519*90f6a2a2SRichard Fitzgerald 	regmap_conf->reg_bits = 16;
520*90f6a2a2SRichard Fitzgerald 	regmap_conf->num_ranges = 0;
521*90f6a2a2SRichard Fitzgerald 	regmap_conf->reg_read = cs42l42_sdw_read;
522*90f6a2a2SRichard Fitzgerald 	regmap_conf->reg_write = cs42l42_sdw_write;
523*90f6a2a2SRichard Fitzgerald 
524*90f6a2a2SRichard Fitzgerald 	regmap = devm_regmap_init(dev, NULL, peripheral, regmap_conf);
525*90f6a2a2SRichard Fitzgerald 	if (IS_ERR(regmap))
526*90f6a2a2SRichard Fitzgerald 		return dev_err_probe(dev, PTR_ERR(regmap), "Failed to allocate register map\n");
527*90f6a2a2SRichard Fitzgerald 
528*90f6a2a2SRichard Fitzgerald 	/* Start in cache-only until device is enumerated */
529*90f6a2a2SRichard Fitzgerald 	regcache_cache_only(regmap, true);
530*90f6a2a2SRichard Fitzgerald 
531*90f6a2a2SRichard Fitzgerald 	component_drv = devm_kmemdup(dev,
532*90f6a2a2SRichard Fitzgerald 				     &cs42l42_soc_component,
533*90f6a2a2SRichard Fitzgerald 				     sizeof(cs42l42_soc_component),
534*90f6a2a2SRichard Fitzgerald 				     GFP_KERNEL);
535*90f6a2a2SRichard Fitzgerald 	if (!component_drv)
536*90f6a2a2SRichard Fitzgerald 		return -ENOMEM;
537*90f6a2a2SRichard Fitzgerald 
538*90f6a2a2SRichard Fitzgerald 	component_drv->dapm_routes = cs42l42_sdw_audio_map;
539*90f6a2a2SRichard Fitzgerald 	component_drv->num_dapm_routes = ARRAY_SIZE(cs42l42_sdw_audio_map);
540*90f6a2a2SRichard Fitzgerald 
541*90f6a2a2SRichard Fitzgerald 	cs42l42->dev = dev;
542*90f6a2a2SRichard Fitzgerald 	cs42l42->regmap = regmap;
543*90f6a2a2SRichard Fitzgerald 	cs42l42->sdw_peripheral = peripheral;
544*90f6a2a2SRichard Fitzgerald 	cs42l42->irq = irq;
545*90f6a2a2SRichard Fitzgerald 	cs42l42->devid = CS42L42_CHIP_ID;
546*90f6a2a2SRichard Fitzgerald 
547*90f6a2a2SRichard Fitzgerald 	/*
548*90f6a2a2SRichard Fitzgerald 	 * pm_runtime is needed to control bus manager suspend, and to
549*90f6a2a2SRichard Fitzgerald 	 * recover from an unattach_request when the manager suspends.
550*90f6a2a2SRichard Fitzgerald 	 */
551*90f6a2a2SRichard Fitzgerald 	pm_runtime_set_autosuspend_delay(cs42l42->dev, 3000);
552*90f6a2a2SRichard Fitzgerald 	pm_runtime_use_autosuspend(cs42l42->dev);
553*90f6a2a2SRichard Fitzgerald 	pm_runtime_mark_last_busy(cs42l42->dev);
554*90f6a2a2SRichard Fitzgerald 	pm_runtime_set_active(cs42l42->dev);
555*90f6a2a2SRichard Fitzgerald 	pm_runtime_get_noresume(cs42l42->dev);
556*90f6a2a2SRichard Fitzgerald 	pm_runtime_enable(cs42l42->dev);
557*90f6a2a2SRichard Fitzgerald 
558*90f6a2a2SRichard Fitzgerald 	ret = cs42l42_common_probe(cs42l42, component_drv, &cs42l42_sdw_dai);
559*90f6a2a2SRichard Fitzgerald 	if (ret < 0)
560*90f6a2a2SRichard Fitzgerald 		return ret;
561*90f6a2a2SRichard Fitzgerald 
562*90f6a2a2SRichard Fitzgerald 	return 0;
563*90f6a2a2SRichard Fitzgerald }
564*90f6a2a2SRichard Fitzgerald 
565*90f6a2a2SRichard Fitzgerald static int cs42l42_sdw_remove(struct sdw_slave *peripheral)
566*90f6a2a2SRichard Fitzgerald {
567*90f6a2a2SRichard Fitzgerald 	struct cs42l42_private *cs42l42 = dev_get_drvdata(&peripheral->dev);
568*90f6a2a2SRichard Fitzgerald 
569*90f6a2a2SRichard Fitzgerald 	cs42l42_common_remove(cs42l42);
570*90f6a2a2SRichard Fitzgerald 	pm_runtime_disable(cs42l42->dev);
571*90f6a2a2SRichard Fitzgerald 
572*90f6a2a2SRichard Fitzgerald 	return 0;
573*90f6a2a2SRichard Fitzgerald }
574*90f6a2a2SRichard Fitzgerald 
575*90f6a2a2SRichard Fitzgerald static const struct dev_pm_ops cs42l42_sdw_pm = {
576*90f6a2a2SRichard Fitzgerald 	SET_SYSTEM_SLEEP_PM_OPS(cs42l42_suspend, cs42l42_sdw_resume)
577*90f6a2a2SRichard Fitzgerald 	SET_RUNTIME_PM_OPS(cs42l42_sdw_runtime_suspend, cs42l42_sdw_runtime_resume, NULL)
578*90f6a2a2SRichard Fitzgerald };
579*90f6a2a2SRichard Fitzgerald 
580*90f6a2a2SRichard Fitzgerald static const struct sdw_device_id cs42l42_sdw_id[] = {
581*90f6a2a2SRichard Fitzgerald 	SDW_SLAVE_ENTRY(0x01FA, 0x4242, 0),
582*90f6a2a2SRichard Fitzgerald 	{},
583*90f6a2a2SRichard Fitzgerald };
584*90f6a2a2SRichard Fitzgerald MODULE_DEVICE_TABLE(sdw, cs42l42_sdw_id);
585*90f6a2a2SRichard Fitzgerald 
586*90f6a2a2SRichard Fitzgerald static struct sdw_driver cs42l42_sdw_driver = {
587*90f6a2a2SRichard Fitzgerald 	.driver = {
588*90f6a2a2SRichard Fitzgerald 		.name = "cs42l42-sdw",
589*90f6a2a2SRichard Fitzgerald 		.pm = &cs42l42_sdw_pm,
590*90f6a2a2SRichard Fitzgerald 	},
591*90f6a2a2SRichard Fitzgerald 	.probe = cs42l42_sdw_probe,
592*90f6a2a2SRichard Fitzgerald 	.remove = cs42l42_sdw_remove,
593*90f6a2a2SRichard Fitzgerald 	.ops = &cs42l42_sdw_ops,
594*90f6a2a2SRichard Fitzgerald 	.id_table = cs42l42_sdw_id,
595*90f6a2a2SRichard Fitzgerald };
596*90f6a2a2SRichard Fitzgerald 
597*90f6a2a2SRichard Fitzgerald module_sdw_driver(cs42l42_sdw_driver);
598*90f6a2a2SRichard Fitzgerald 
599*90f6a2a2SRichard Fitzgerald MODULE_DESCRIPTION("ASoC CS42L42 SoundWire driver");
600*90f6a2a2SRichard Fitzgerald MODULE_AUTHOR("Richard Fitzgerald <rf@opensource.cirrus.com>");
601*90f6a2a2SRichard Fitzgerald MODULE_LICENSE("GPL");
602*90f6a2a2SRichard Fitzgerald MODULE_IMPORT_NS(SND_SOC_CS42L42_CORE);
603