1*77f5075aSThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-or-later */ 202bec490STim Blechmann /* -*- linux-c -*- * 302bec490STim Blechmann * 402bec490STim Blechmann * ALSA driver for the digigram lx6464es interface 502bec490STim Blechmann * adapted upstream headers 602bec490STim Blechmann * 702bec490STim Blechmann * Copyright (c) 2009 Tim Blechmann <tim@klingt.org> 802bec490STim Blechmann */ 902bec490STim Blechmann 1002bec490STim Blechmann #ifndef LX_DEFS_H 1102bec490STim Blechmann #define LX_DEFS_H 1202bec490STim Blechmann 1302bec490STim Blechmann /* code adapted from ethersound.h */ 1402bec490STim Blechmann #define XES_FREQ_COUNT8_MASK 0x00001FFF /* compteur 25MHz entre 8 ech. */ 1502bec490STim Blechmann #define XES_FREQ_COUNT8_44_MIN 0x00001288 /* 25M / 1602bec490STim Blechmann * [ 44k - ( 44.1k + 48k ) / 2 ] 1702bec490STim Blechmann * * 8 */ 1802bec490STim Blechmann #define XES_FREQ_COUNT8_44_MAX 0x000010F0 /* 25M / [ ( 44.1k + 48k ) / 2 ] 1902bec490STim Blechmann * * 8 */ 2002bec490STim Blechmann #define XES_FREQ_COUNT8_48_MAX 0x00000F08 /* 25M / 2102bec490STim Blechmann * [ 48k + ( 44.1k + 48k ) / 2 ] 2202bec490STim Blechmann * * 8 */ 2302bec490STim Blechmann 2402bec490STim Blechmann /* code adapted from LXES_registers.h */ 2502bec490STim Blechmann 2602bec490STim Blechmann #define IOCR_OUTPUTS_OFFSET 0 /* (rw) offset for the number of OUTs in the 2702bec490STim Blechmann * ConfES register. */ 2802bec490STim Blechmann #define IOCR_INPUTS_OFFSET 8 /* (rw) offset for the number of INs in the 2902bec490STim Blechmann * ConfES register. */ 3002bec490STim Blechmann #define FREQ_RATIO_OFFSET 19 /* (rw) offset for frequency ratio in the 3102bec490STim Blechmann * ConfES register. */ 3202bec490STim Blechmann #define FREQ_RATIO_SINGLE_MODE 0x01 /* value for single mode frequency ratio: 3302bec490STim Blechmann * sample rate = frequency rate. */ 3402bec490STim Blechmann 3502bec490STim Blechmann #define CONFES_READ_PART_MASK 0x00070000 3602bec490STim Blechmann #define CONFES_WRITE_PART_MASK 0x00F80000 3702bec490STim Blechmann 3802bec490STim Blechmann /* code adapted from if_drv_mb.h */ 3902bec490STim Blechmann 4002bec490STim Blechmann #define MASK_SYS_STATUS_ERROR (1L << 31) /* events that lead to a PCI irq if 4102bec490STim Blechmann * not yet pending */ 4202bec490STim Blechmann #define MASK_SYS_STATUS_URUN (1L << 30) 4302bec490STim Blechmann #define MASK_SYS_STATUS_ORUN (1L << 29) 4402bec490STim Blechmann #define MASK_SYS_STATUS_EOBO (1L << 28) 4502bec490STim Blechmann #define MASK_SYS_STATUS_EOBI (1L << 27) 4602bec490STim Blechmann #define MASK_SYS_STATUS_FREQ (1L << 26) 4702bec490STim Blechmann #define MASK_SYS_STATUS_ESA (1L << 25) /* reserved, this is set by the 4802bec490STim Blechmann * XES */ 4902bec490STim Blechmann #define MASK_SYS_STATUS_TIMER (1L << 24) 5002bec490STim Blechmann 5102bec490STim Blechmann #define MASK_SYS_ASYNC_EVENTS (MASK_SYS_STATUS_ERROR | \ 5202bec490STim Blechmann MASK_SYS_STATUS_URUN | \ 5302bec490STim Blechmann MASK_SYS_STATUS_ORUN | \ 5402bec490STim Blechmann MASK_SYS_STATUS_EOBO | \ 5502bec490STim Blechmann MASK_SYS_STATUS_EOBI | \ 5602bec490STim Blechmann MASK_SYS_STATUS_FREQ | \ 5702bec490STim Blechmann MASK_SYS_STATUS_ESA) 5802bec490STim Blechmann 5902bec490STim Blechmann #define MASK_SYS_PCI_EVENTS (MASK_SYS_ASYNC_EVENTS | \ 6002bec490STim Blechmann MASK_SYS_STATUS_TIMER) 6102bec490STim Blechmann 6202bec490STim Blechmann #define MASK_SYS_TIMER_COUNT 0x0000FFFF 6302bec490STim Blechmann 6402bec490STim Blechmann #define MASK_SYS_STATUS_EOT_PLX (1L << 22) /* event that remains 6502bec490STim Blechmann * internal: reserved fo end 6602bec490STim Blechmann * of plx dma */ 6702bec490STim Blechmann #define MASK_SYS_STATUS_XES (1L << 21) /* event that remains 6802bec490STim Blechmann * internal: pending XES 6902bec490STim Blechmann * IRQ */ 7002bec490STim Blechmann #define MASK_SYS_STATUS_CMD_DONE (1L << 20) /* alternate command 7102bec490STim Blechmann * management: notify driver 7202bec490STim Blechmann * instead of polling */ 7302bec490STim Blechmann 7402bec490STim Blechmann 7502bec490STim Blechmann #define MAX_STREAM_BUFFER 5 /* max amount of stream buffers. */ 7602bec490STim Blechmann 7702bec490STim Blechmann #define MICROBLAZE_IBL_MIN 32 7802bec490STim Blechmann #define MICROBLAZE_IBL_DEFAULT 128 7902bec490STim Blechmann #define MICROBLAZE_IBL_MAX 512 8002bec490STim Blechmann /* #define MASK_GRANULARITY (2*MICROBLAZE_IBL_MAX-1) */ 8102bec490STim Blechmann 8202bec490STim Blechmann 8302bec490STim Blechmann 8402bec490STim Blechmann /* command opcodes, see reference for details */ 8502bec490STim Blechmann 8602bec490STim Blechmann /* 8702bec490STim Blechmann the capture bit position in the object_id field in driver commands 8802bec490STim Blechmann depends upon the number of managed channels. For now, 64 IN + 64 OUT are 8902bec490STim Blechmann supported. HOwever, the communication protocol forsees 1024 channels, hence 9002bec490STim Blechmann bit 10 indicates a capture (input) object). 9102bec490STim Blechmann */ 9202bec490STim Blechmann #define ID_IS_CAPTURE (1L << 10) 9302bec490STim Blechmann #define ID_OFFSET 13 /* object ID is at the 13th bit in the 9402bec490STim Blechmann * 1st command word.*/ 9502bec490STim Blechmann #define ID_CH_MASK 0x3F 9602bec490STim Blechmann #define OPCODE_OFFSET 24 /* offset of the command opcode in the first 9702bec490STim Blechmann * command word.*/ 9802bec490STim Blechmann 9902bec490STim Blechmann enum cmd_mb_opcodes { 10002bec490STim Blechmann CMD_00_INFO_DEBUG = 0x00, 10102bec490STim Blechmann CMD_01_GET_SYS_CFG = 0x01, 10202bec490STim Blechmann CMD_02_SET_GRANULARITY = 0x02, 10302bec490STim Blechmann CMD_03_SET_TIMER_IRQ = 0x03, 10402bec490STim Blechmann CMD_04_GET_EVENT = 0x04, 10502bec490STim Blechmann CMD_05_GET_PIPES = 0x05, 10602bec490STim Blechmann 10702bec490STim Blechmann CMD_06_ALLOCATE_PIPE = 0x06, 10802bec490STim Blechmann CMD_07_RELEASE_PIPE = 0x07, 10902bec490STim Blechmann CMD_08_ASK_BUFFERS = 0x08, 11002bec490STim Blechmann CMD_09_STOP_PIPE = 0x09, 11102bec490STim Blechmann CMD_0A_GET_PIPE_SPL_COUNT = 0x0a, 11202bec490STim Blechmann CMD_0B_TOGGLE_PIPE_STATE = 0x0b, 11302bec490STim Blechmann 11402bec490STim Blechmann CMD_0C_DEF_STREAM = 0x0c, 11502bec490STim Blechmann CMD_0D_SET_MUTE = 0x0d, 11602bec490STim Blechmann CMD_0E_GET_STREAM_SPL_COUNT = 0x0e, 11702bec490STim Blechmann CMD_0F_UPDATE_BUFFER = 0x0f, 11802bec490STim Blechmann CMD_10_GET_BUFFER = 0x10, 11902bec490STim Blechmann CMD_11_CANCEL_BUFFER = 0x11, 12002bec490STim Blechmann CMD_12_GET_PEAK = 0x12, 12102bec490STim Blechmann CMD_13_SET_STREAM_STATE = 0x13, 12202bec490STim Blechmann CMD_14_INVALID = 0x14, 12302bec490STim Blechmann }; 12402bec490STim Blechmann 12502bec490STim Blechmann /* pipe states */ 12602bec490STim Blechmann enum pipe_state_t { 12702bec490STim Blechmann PSTATE_IDLE = 0, /* the pipe is not processed in the XES_IRQ 12802bec490STim Blechmann * (free or stopped, or paused). */ 12902bec490STim Blechmann PSTATE_RUN = 1, /* sustained play/record state. */ 13002bec490STim Blechmann PSTATE_PURGE = 2, /* the ES channels are now off, render pipes do 13102bec490STim Blechmann * not DMA, record pipe do a last DMA. */ 13202bec490STim Blechmann PSTATE_ACQUIRE = 3, /* the ES channels are now on, render pipes do 13302bec490STim Blechmann * not yet increase their sample count, record 13402bec490STim Blechmann * pipes do not DMA. */ 13502bec490STim Blechmann PSTATE_CLOSING = 4, /* the pipe is releasing, and may not yet 13602bec490STim Blechmann * receive an "alloc" command. */ 13702bec490STim Blechmann }; 13802bec490STim Blechmann 13902bec490STim Blechmann /* stream states */ 14002bec490STim Blechmann enum stream_state_t { 14102bec490STim Blechmann SSTATE_STOP = 0x00, /* setting to stop resets the stream spl 14202bec490STim Blechmann * count.*/ 14302bec490STim Blechmann SSTATE_RUN = (0x01 << 0), /* start DMA and spl count handling. */ 14402bec490STim Blechmann SSTATE_PAUSE = (0x01 << 1), /* pause DMA and spl count handling. */ 14502bec490STim Blechmann }; 14602bec490STim Blechmann 14702bec490STim Blechmann /* buffer flags */ 14802bec490STim Blechmann enum buffer_flags { 14902bec490STim Blechmann BF_VALID = 0x80, /* set if the buffer is valid, clear if free.*/ 15002bec490STim Blechmann BF_CURRENT = 0x40, /* set if this is the current buffer (there is 15102bec490STim Blechmann * always a current buffer).*/ 15202bec490STim Blechmann BF_NOTIFY_EOB = 0x20, /* set if this buffer must cause a PCI event 15302bec490STim Blechmann * when finished.*/ 15402bec490STim Blechmann BF_CIRCULAR = 0x10, /* set if buffer[1] must be copied to buffer[0] 15502bec490STim Blechmann * by the end of this buffer.*/ 15602bec490STim Blechmann BF_64BITS_ADR = 0x08, /* set if the hi part of the address is valid.*/ 15702bec490STim Blechmann BF_xx = 0x04, /* future extension.*/ 15802bec490STim Blechmann BF_EOB = 0x02, /* set if finished, but not yet free.*/ 15902bec490STim Blechmann BF_PAUSE = 0x01, /* pause stream at buffer end.*/ 16002bec490STim Blechmann BF_ZERO = 0x00, /* no flags (init).*/ 16102bec490STim Blechmann }; 16202bec490STim Blechmann 163ddcecf6bSTakashi Iwai /* 16402bec490STim Blechmann * Stream Flags definitions 16502bec490STim Blechmann */ 16602bec490STim Blechmann enum stream_flags { 16702bec490STim Blechmann SF_ZERO = 0x00000000, /* no flags (stream invalid). */ 16802bec490STim Blechmann SF_VALID = 0x10000000, /* the stream has a valid DMA_conf 16902bec490STim Blechmann * info (setstreamformat). */ 17002bec490STim Blechmann SF_XRUN = 0x20000000, /* the stream is un x-run state. */ 17102bec490STim Blechmann SF_START = 0x40000000, /* the DMA is running.*/ 17202bec490STim Blechmann SF_ASIO = 0x80000000, /* ASIO.*/ 17302bec490STim Blechmann }; 17402bec490STim Blechmann 17502bec490STim Blechmann 17602bec490STim Blechmann #define MASK_SPL_COUNT_HI 0x00FFFFFF /* 4 MSBits are status bits */ 17702bec490STim Blechmann #define PSTATE_OFFSET 28 /* 4 MSBits are status bits */ 17802bec490STim Blechmann 17902bec490STim Blechmann 18002bec490STim Blechmann #define MASK_STREAM_HAS_MAPPING (1L << 12) 18102bec490STim Blechmann #define MASK_STREAM_IS_ASIO (1L << 9) 18202bec490STim Blechmann #define STREAM_FMT_OFFSET 10 /* the stream fmt bits start at the 10th 18302bec490STim Blechmann * bit in the command word. */ 18402bec490STim Blechmann 18502bec490STim Blechmann #define STREAM_FMT_16b 0x02 18602bec490STim Blechmann #define STREAM_FMT_intel 0x01 18702bec490STim Blechmann 18802bec490STim Blechmann #define FREQ_FIELD_OFFSET 15 /* offset of the freq field in the response 18902bec490STim Blechmann * word */ 19002bec490STim Blechmann 19102bec490STim Blechmann #define BUFF_FLAGS_OFFSET 24 /* offset of the buffer flags in the 19202bec490STim Blechmann * response word. */ 19302bec490STim Blechmann #define MASK_DATA_SIZE 0x00FFFFFF /* this must match the field size of 19402bec490STim Blechmann * datasize in the buffer_t structure. */ 19502bec490STim Blechmann 19602bec490STim Blechmann #define MASK_BUFFER_ID 0xFF /* the cancel command awaits a buffer ID, 19702bec490STim Blechmann * may be 0xFF for "current". */ 19802bec490STim Blechmann 19902bec490STim Blechmann 20002bec490STim Blechmann /* code adapted from PcxErr_e.h */ 20102bec490STim Blechmann 20202bec490STim Blechmann /* Bits masks */ 20302bec490STim Blechmann 20402bec490STim Blechmann #define ERROR_MASK 0x8000 20502bec490STim Blechmann 20602bec490STim Blechmann #define SOURCE_MASK 0x7800 20702bec490STim Blechmann 20802bec490STim Blechmann #define E_SOURCE_BOARD 0x4000 /* 8 >> 1 */ 20902bec490STim Blechmann #define E_SOURCE_DRV 0x2000 /* 4 >> 1 */ 21002bec490STim Blechmann #define E_SOURCE_API 0x1000 /* 2 >> 1 */ 21102bec490STim Blechmann /* Error tools */ 21202bec490STim Blechmann #define E_SOURCE_TOOLS 0x0800 /* 1 >> 1 */ 21302bec490STim Blechmann /* Error pcxaudio */ 21402bec490STim Blechmann #define E_SOURCE_AUDIO 0x1800 /* 3 >> 1 */ 21502bec490STim Blechmann /* Error virtual pcx */ 21602bec490STim Blechmann #define E_SOURCE_VPCX 0x2800 /* 5 >> 1 */ 21702bec490STim Blechmann /* Error dispatcher */ 21802bec490STim Blechmann #define E_SOURCE_DISPATCHER 0x3000 /* 6 >> 1 */ 21902bec490STim Blechmann /* Error from CobraNet firmware */ 22002bec490STim Blechmann #define E_SOURCE_COBRANET 0x3800 /* 7 >> 1 */ 22102bec490STim Blechmann 22202bec490STim Blechmann #define E_SOURCE_USER 0x7800 22302bec490STim Blechmann 22402bec490STim Blechmann #define CLASS_MASK 0x0700 22502bec490STim Blechmann 22602bec490STim Blechmann #define CODE_MASK 0x00FF 22702bec490STim Blechmann 22802bec490STim Blechmann /* Bits values */ 22902bec490STim Blechmann 23002bec490STim Blechmann /* Values for the error/warning bit */ 23102bec490STim Blechmann #define ERROR_VALUE 0x8000 23202bec490STim Blechmann #define WARNING_VALUE 0x0000 23302bec490STim Blechmann 23402bec490STim Blechmann /* Class values */ 23502bec490STim Blechmann #define E_CLASS_GENERAL 0x0000 23602bec490STim Blechmann #define E_CLASS_INVALID_CMD 0x0100 23702bec490STim Blechmann #define E_CLASS_INVALID_STD_OBJECT 0x0200 23802bec490STim Blechmann #define E_CLASS_RSRC_IMPOSSIBLE 0x0300 23902bec490STim Blechmann #define E_CLASS_WRONG_CONTEXT 0x0400 24002bec490STim Blechmann #define E_CLASS_BAD_SPECIFIC_PARAMETER 0x0500 24102bec490STim Blechmann #define E_CLASS_REAL_TIME_ERROR 0x0600 24202bec490STim Blechmann #define E_CLASS_DIRECTSHOW 0x0700 24302bec490STim Blechmann #define E_CLASS_FREE 0x0700 24402bec490STim Blechmann 24502bec490STim Blechmann 24602bec490STim Blechmann /* Complete DRV error code for the general class */ 24702bec490STim Blechmann #define ED_GN (ERROR_VALUE | E_SOURCE_DRV | E_CLASS_GENERAL) 24802bec490STim Blechmann #define ED_CONCURRENCY (ED_GN | 0x01) 24902bec490STim Blechmann #define ED_DSP_CRASHED (ED_GN | 0x02) 25002bec490STim Blechmann #define ED_UNKNOWN_BOARD (ED_GN | 0x03) 25102bec490STim Blechmann #define ED_NOT_INSTALLED (ED_GN | 0x04) 25202bec490STim Blechmann #define ED_CANNOT_OPEN_SVC_MANAGER (ED_GN | 0x05) 25302bec490STim Blechmann #define ED_CANNOT_READ_REGISTRY (ED_GN | 0x06) 25402bec490STim Blechmann #define ED_DSP_VERSION_MISMATCH (ED_GN | 0x07) 25502bec490STim Blechmann #define ED_UNAVAILABLE_FEATURE (ED_GN | 0x08) 25602bec490STim Blechmann #define ED_CANCELLED (ED_GN | 0x09) 25702bec490STim Blechmann #define ED_NO_RESPONSE_AT_IRQA (ED_GN | 0x10) 25802bec490STim Blechmann #define ED_INVALID_ADDRESS (ED_GN | 0x11) 25902bec490STim Blechmann #define ED_DSP_CORRUPTED (ED_GN | 0x12) 26002bec490STim Blechmann #define ED_PENDING_OPERATION (ED_GN | 0x13) 26102bec490STim Blechmann #define ED_NET_ALLOCATE_MEMORY_IMPOSSIBLE (ED_GN | 0x14) 26202bec490STim Blechmann #define ED_NET_REGISTER_ERROR (ED_GN | 0x15) 26302bec490STim Blechmann #define ED_NET_THREAD_ERROR (ED_GN | 0x16) 26402bec490STim Blechmann #define ED_NET_OPEN_ERROR (ED_GN | 0x17) 26502bec490STim Blechmann #define ED_NET_CLOSE_ERROR (ED_GN | 0x18) 26602bec490STim Blechmann #define ED_NET_NO_MORE_PACKET (ED_GN | 0x19) 26702bec490STim Blechmann #define ED_NET_NO_MORE_BUFFER (ED_GN | 0x1A) 26802bec490STim Blechmann #define ED_NET_SEND_ERROR (ED_GN | 0x1B) 26902bec490STim Blechmann #define ED_NET_RECEIVE_ERROR (ED_GN | 0x1C) 27002bec490STim Blechmann #define ED_NET_WRONG_MSG_SIZE (ED_GN | 0x1D) 27102bec490STim Blechmann #define ED_NET_WAIT_ERROR (ED_GN | 0x1E) 27202bec490STim Blechmann #define ED_NET_EEPROM_ERROR (ED_GN | 0x1F) 27302bec490STim Blechmann #define ED_INVALID_RS232_COM_NUMBER (ED_GN | 0x20) 27402bec490STim Blechmann #define ED_INVALID_RS232_INIT (ED_GN | 0x21) 27502bec490STim Blechmann #define ED_FILE_ERROR (ED_GN | 0x22) 27602bec490STim Blechmann #define ED_INVALID_GPIO_CMD (ED_GN | 0x23) 27702bec490STim Blechmann #define ED_RS232_ALREADY_OPENED (ED_GN | 0x24) 27802bec490STim Blechmann #define ED_RS232_NOT_OPENED (ED_GN | 0x25) 27902bec490STim Blechmann #define ED_GPIO_ALREADY_OPENED (ED_GN | 0x26) 28002bec490STim Blechmann #define ED_GPIO_NOT_OPENED (ED_GN | 0x27) 28102bec490STim Blechmann #define ED_REGISTRY_ERROR (ED_GN | 0x28) /* <- NCX */ 28202bec490STim Blechmann #define ED_INVALID_SERVICE (ED_GN | 0x29) /* <- NCX */ 28302bec490STim Blechmann 28402bec490STim Blechmann #define ED_READ_FILE_ALREADY_OPENED (ED_GN | 0x2a) /* <- Decalage 28502bec490STim Blechmann * pour RCX 28602bec490STim Blechmann * (old 0x28) 28702bec490STim Blechmann * */ 28802bec490STim Blechmann #define ED_READ_FILE_INVALID_COMMAND (ED_GN | 0x2b) /* ~ */ 28902bec490STim Blechmann #define ED_READ_FILE_INVALID_PARAMETER (ED_GN | 0x2c) /* ~ */ 29002bec490STim Blechmann #define ED_READ_FILE_ALREADY_CLOSED (ED_GN | 0x2d) /* ~ */ 29102bec490STim Blechmann #define ED_READ_FILE_NO_INFORMATION (ED_GN | 0x2e) /* ~ */ 29202bec490STim Blechmann #define ED_READ_FILE_INVALID_HANDLE (ED_GN | 0x2f) /* ~ */ 29302bec490STim Blechmann #define ED_READ_FILE_END_OF_FILE (ED_GN | 0x30) /* ~ */ 29402bec490STim Blechmann #define ED_READ_FILE_ERROR (ED_GN | 0x31) /* ~ */ 29502bec490STim Blechmann 29602bec490STim Blechmann #define ED_DSP_CRASHED_EXC_DSPSTACK_OVERFLOW (ED_GN | 0x32) /* <- Decalage pour 29702bec490STim Blechmann * PCX (old 0x14) */ 29802bec490STim Blechmann #define ED_DSP_CRASHED_EXC_SYSSTACK_OVERFLOW (ED_GN | 0x33) /* ~ */ 29902bec490STim Blechmann #define ED_DSP_CRASHED_EXC_ILLEGAL (ED_GN | 0x34) /* ~ */ 30002bec490STim Blechmann #define ED_DSP_CRASHED_EXC_TIMER_REENTRY (ED_GN | 0x35) /* ~ */ 30102bec490STim Blechmann #define ED_DSP_CRASHED_EXC_FATAL_ERROR (ED_GN | 0x36) /* ~ */ 30202bec490STim Blechmann 30302bec490STim Blechmann #define ED_FLASH_PCCARD_NOT_PRESENT (ED_GN | 0x37) 30402bec490STim Blechmann 30502bec490STim Blechmann #define ED_NO_CURRENT_CLOCK (ED_GN | 0x38) 30602bec490STim Blechmann 30702bec490STim Blechmann /* Complete DRV error code for real time class */ 30802bec490STim Blechmann #define ED_RT (ERROR_VALUE | E_SOURCE_DRV | E_CLASS_REAL_TIME_ERROR) 30902bec490STim Blechmann #define ED_DSP_TIMED_OUT (ED_RT | 0x01) 31002bec490STim Blechmann #define ED_DSP_CHK_TIMED_OUT (ED_RT | 0x02) 31102bec490STim Blechmann #define ED_STREAM_OVERRUN (ED_RT | 0x03) 31202bec490STim Blechmann #define ED_DSP_BUSY (ED_RT | 0x04) 31302bec490STim Blechmann #define ED_DSP_SEMAPHORE_TIME_OUT (ED_RT | 0x05) 31402bec490STim Blechmann #define ED_BOARD_TIME_OUT (ED_RT | 0x06) 31502bec490STim Blechmann #define ED_XILINX_ERROR (ED_RT | 0x07) 31602bec490STim Blechmann #define ED_COBRANET_ITF_NOT_RESPONDING (ED_RT | 0x08) 31702bec490STim Blechmann 31802bec490STim Blechmann /* Complete BOARD error code for the invaid standard object class */ 31902bec490STim Blechmann #define EB_ISO (ERROR_VALUE | E_SOURCE_BOARD | \ 32002bec490STim Blechmann E_CLASS_INVALID_STD_OBJECT) 32102bec490STim Blechmann #define EB_INVALID_EFFECT (EB_ISO | 0x00) 32202bec490STim Blechmann #define EB_INVALID_PIPE (EB_ISO | 0x40) 32302bec490STim Blechmann #define EB_INVALID_STREAM (EB_ISO | 0x80) 32402bec490STim Blechmann #define EB_INVALID_AUDIO (EB_ISO | 0xC0) 32502bec490STim Blechmann 32602bec490STim Blechmann /* Complete BOARD error code for impossible resource allocation class */ 32702bec490STim Blechmann #define EB_RI (ERROR_VALUE | E_SOURCE_BOARD | E_CLASS_RSRC_IMPOSSIBLE) 32802bec490STim Blechmann #define EB_ALLOCATE_ALL_STREAM_TRANSFERT_BUFFERS_IMPOSSIBLE (EB_RI | 0x01) 32902bec490STim Blechmann #define EB_ALLOCATE_PIPE_SAMPLE_BUFFER_IMPOSSIBLE (EB_RI | 0x02) 33002bec490STim Blechmann 33102bec490STim Blechmann #define EB_ALLOCATE_MEM_STREAM_IMPOSSIBLE \ 33202bec490STim Blechmann EB_ALLOCATE_ALL_STREAM_TRANSFERT_BUFFERS_IMPOSSIBLE 33302bec490STim Blechmann #define EB_ALLOCATE_MEM_PIPE_IMPOSSIBLE \ 33402bec490STim Blechmann EB_ALLOCATE_PIPE_SAMPLE_BUFFER_IMPOSSIBLE 33502bec490STim Blechmann 33602bec490STim Blechmann #define EB_ALLOCATE_DIFFERED_CMD_IMPOSSIBLE (EB_RI | 0x03) 33702bec490STim Blechmann #define EB_TOO_MANY_DIFFERED_CMD (EB_RI | 0x04) 33802bec490STim Blechmann #define EB_RBUFFERS_TABLE_OVERFLOW (EB_RI | 0x05) 33902bec490STim Blechmann #define EB_ALLOCATE_EFFECTS_IMPOSSIBLE (EB_RI | 0x08) 34002bec490STim Blechmann #define EB_ALLOCATE_EFFECT_POS_IMPOSSIBLE (EB_RI | 0x09) 34102bec490STim Blechmann #define EB_RBUFFER_NOT_AVAILABLE (EB_RI | 0x0A) 34202bec490STim Blechmann #define EB_ALLOCATE_CONTEXT_LIII_IMPOSSIBLE (EB_RI | 0x0B) 34302bec490STim Blechmann #define EB_STATUS_DIALOG_IMPOSSIBLE (EB_RI | 0x1D) 34402bec490STim Blechmann #define EB_CONTROL_CMD_IMPOSSIBLE (EB_RI | 0x1E) 34502bec490STim Blechmann #define EB_STATUS_SEND_IMPOSSIBLE (EB_RI | 0x1F) 34602bec490STim Blechmann #define EB_ALLOCATE_PIPE_IMPOSSIBLE (EB_RI | 0x40) 34702bec490STim Blechmann #define EB_ALLOCATE_STREAM_IMPOSSIBLE (EB_RI | 0x80) 34802bec490STim Blechmann #define EB_ALLOCATE_AUDIO_IMPOSSIBLE (EB_RI | 0xC0) 34902bec490STim Blechmann 35002bec490STim Blechmann /* Complete BOARD error code for wrong call context class */ 35102bec490STim Blechmann #define EB_WCC (ERROR_VALUE | E_SOURCE_BOARD | E_CLASS_WRONG_CONTEXT) 35202bec490STim Blechmann #define EB_CMD_REFUSED (EB_WCC | 0x00) 35302bec490STim Blechmann #define EB_START_STREAM_REFUSED (EB_WCC | 0xFC) 35402bec490STim Blechmann #define EB_SPC_REFUSED (EB_WCC | 0xFD) 35502bec490STim Blechmann #define EB_CSN_REFUSED (EB_WCC | 0xFE) 35602bec490STim Blechmann #define EB_CSE_REFUSED (EB_WCC | 0xFF) 35702bec490STim Blechmann 35802bec490STim Blechmann 35902bec490STim Blechmann 36002bec490STim Blechmann 36102bec490STim Blechmann #endif /* LX_DEFS_H */ 362