xref: /openbmc/linux/sound/pci/intel8x0m.c (revision 4f2c0a4acffbec01079c28f839422e64ddeff004)
11a59d1b8SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later
21da177e4SLinus Torvalds /*
31da177e4SLinus Torvalds  *   ALSA modem driver for Intel ICH (i8x0) chipsets
41da177e4SLinus Torvalds  *
5c1017a4cSJaroslav Kysela  *	Copyright (c) 2000 Jaroslav Kysela <perex@perex.cz>
61da177e4SLinus Torvalds  *
7f01cc521SSasha Khapyorsky  *   This is modified (by Sasha Khapyorsky <sashak@alsa-project.org>) version
81da177e4SLinus Torvalds  *   of ALSA ICH sound driver intel8x0.c .
91da177e4SLinus Torvalds  */
101da177e4SLinus Torvalds 
116cbbfe1cSTakashi Iwai #include <linux/io.h>
121da177e4SLinus Torvalds #include <linux/delay.h>
131da177e4SLinus Torvalds #include <linux/interrupt.h>
141da177e4SLinus Torvalds #include <linux/init.h>
151da177e4SLinus Torvalds #include <linux/pci.h>
161da177e4SLinus Torvalds #include <linux/slab.h>
1765a77217SPaul Gortmaker #include <linux/module.h>
181da177e4SLinus Torvalds #include <sound/core.h>
191da177e4SLinus Torvalds #include <sound/pcm.h>
201da177e4SLinus Torvalds #include <sound/ac97_codec.h>
211da177e4SLinus Torvalds #include <sound/info.h>
221da177e4SLinus Torvalds #include <sound/initval.h>
231da177e4SLinus Torvalds 
24c1017a4cSJaroslav Kysela MODULE_AUTHOR("Jaroslav Kysela <perex@perex.cz>");
256b75a9d8STakashi Iwai MODULE_DESCRIPTION("Intel 82801AA,82901AB,i810,i820,i830,i840,i845,MX440; "
266b75a9d8STakashi Iwai 		   "SiS 7013; NVidia MCP/2/2S/3 modems");
271da177e4SLinus Torvalds MODULE_LICENSE("GPL");
281da177e4SLinus Torvalds 
29b7fe4622SClemens Ladisch static int index = -2; /* Exclude the first card */
30b7fe4622SClemens Ladisch static char *id = SNDRV_DEFAULT_STR1;	/* ID for this card */
316581f4e7STakashi Iwai static int ac97_clock;
321da177e4SLinus Torvalds 
33b7fe4622SClemens Ladisch module_param(index, int, 0444);
341da177e4SLinus Torvalds MODULE_PARM_DESC(index, "Index value for Intel i8x0 modemcard.");
35b7fe4622SClemens Ladisch module_param(id, charp, 0444);
361da177e4SLinus Torvalds MODULE_PARM_DESC(id, "ID string for Intel i8x0 modemcard.");
37b7fe4622SClemens Ladisch module_param(ac97_clock, int, 0444);
381da177e4SLinus Torvalds MODULE_PARM_DESC(ac97_clock, "AC'97 codec clock (0 = auto-detect).");
391da177e4SLinus Torvalds 
402b3e584bSTakashi Iwai /* just for backward compatibility */
41a67ff6a5SRusty Russell static bool enable;
42698444f3STakashi Iwai module_param(enable, bool, 0444);
432b3e584bSTakashi Iwai 
441da177e4SLinus Torvalds /*
451da177e4SLinus Torvalds  *  Direct registers
461da177e4SLinus Torvalds  */
471da177e4SLinus Torvalds enum { DEVICE_INTEL, DEVICE_SIS, DEVICE_ALI, DEVICE_NFORCE };
481da177e4SLinus Torvalds 
491da177e4SLinus Torvalds #define ICHREG(x) ICH_REG_##x
501da177e4SLinus Torvalds 
511da177e4SLinus Torvalds #define DEFINE_REGSET(name,base) \
521da177e4SLinus Torvalds enum { \
531da177e4SLinus Torvalds 	ICH_REG_##name##_BDBAR	= base + 0x0,	/* dword - buffer descriptor list base address */ \
541da177e4SLinus Torvalds 	ICH_REG_##name##_CIV	= base + 0x04,	/* byte - current index value */ \
551da177e4SLinus Torvalds 	ICH_REG_##name##_LVI	= base + 0x05,	/* byte - last valid index */ \
561da177e4SLinus Torvalds 	ICH_REG_##name##_SR	= base + 0x06,	/* byte - status register */ \
571da177e4SLinus Torvalds 	ICH_REG_##name##_PICB	= base + 0x08,	/* word - position in current buffer */ \
581da177e4SLinus Torvalds 	ICH_REG_##name##_PIV	= base + 0x0a,	/* byte - prefetched index value */ \
591da177e4SLinus Torvalds 	ICH_REG_##name##_CR	= base + 0x0b,	/* byte - control register */ \
60d0f5137bSHuilong Deng }
611da177e4SLinus Torvalds 
621da177e4SLinus Torvalds /* busmaster blocks */
631da177e4SLinus Torvalds DEFINE_REGSET(OFF, 0);		/* offset */
641da177e4SLinus Torvalds 
651da177e4SLinus Torvalds /* values for each busmaster block */
661da177e4SLinus Torvalds 
671da177e4SLinus Torvalds /* LVI */
681da177e4SLinus Torvalds #define ICH_REG_LVI_MASK		0x1f
691da177e4SLinus Torvalds 
701da177e4SLinus Torvalds /* SR */
711da177e4SLinus Torvalds #define ICH_FIFOE			0x10	/* FIFO error */
721da177e4SLinus Torvalds #define ICH_BCIS			0x08	/* buffer completion interrupt status */
731da177e4SLinus Torvalds #define ICH_LVBCI			0x04	/* last valid buffer completion interrupt */
741da177e4SLinus Torvalds #define ICH_CELV			0x02	/* current equals last valid */
751da177e4SLinus Torvalds #define ICH_DCH				0x01	/* DMA controller halted */
761da177e4SLinus Torvalds 
771da177e4SLinus Torvalds /* PIV */
781da177e4SLinus Torvalds #define ICH_REG_PIV_MASK		0x1f	/* mask */
791da177e4SLinus Torvalds 
801da177e4SLinus Torvalds /* CR */
811da177e4SLinus Torvalds #define ICH_IOCE			0x10	/* interrupt on completion enable */
821da177e4SLinus Torvalds #define ICH_FEIE			0x08	/* fifo error interrupt enable */
831da177e4SLinus Torvalds #define ICH_LVBIE			0x04	/* last valid buffer interrupt enable */
841da177e4SLinus Torvalds #define ICH_RESETREGS			0x02	/* reset busmaster registers */
851da177e4SLinus Torvalds #define ICH_STARTBM			0x01	/* start busmaster operation */
861da177e4SLinus Torvalds 
871da177e4SLinus Torvalds 
881da177e4SLinus Torvalds /* global block */
891da177e4SLinus Torvalds #define ICH_REG_GLOB_CNT		0x3c	/* dword - global control */
901da177e4SLinus Torvalds #define   ICH_TRIE		0x00000040	/* tertiary resume interrupt enable */
911da177e4SLinus Torvalds #define   ICH_SRIE		0x00000020	/* secondary resume interrupt enable */
921da177e4SLinus Torvalds #define   ICH_PRIE		0x00000010	/* primary resume interrupt enable */
931da177e4SLinus Torvalds #define   ICH_ACLINK		0x00000008	/* AClink shut off */
941da177e4SLinus Torvalds #define   ICH_AC97WARM		0x00000004	/* AC'97 warm reset */
951da177e4SLinus Torvalds #define   ICH_AC97COLD		0x00000002	/* AC'97 cold reset */
961da177e4SLinus Torvalds #define   ICH_GIE		0x00000001	/* GPI interrupt enable */
971da177e4SLinus Torvalds #define ICH_REG_GLOB_STA		0x40	/* dword - global status */
981da177e4SLinus Torvalds #define   ICH_TRI		0x20000000	/* ICH4: tertiary (AC_SDIN2) resume interrupt */
991da177e4SLinus Torvalds #define   ICH_TCR		0x10000000	/* ICH4: tertiary (AC_SDIN2) codec ready */
1001da177e4SLinus Torvalds #define   ICH_BCS		0x08000000	/* ICH4: bit clock stopped */
1011da177e4SLinus Torvalds #define   ICH_SPINT		0x04000000	/* ICH4: S/PDIF interrupt */
1021da177e4SLinus Torvalds #define   ICH_P2INT		0x02000000	/* ICH4: PCM2-In interrupt */
1031da177e4SLinus Torvalds #define   ICH_M2INT		0x01000000	/* ICH4: Mic2-In interrupt */
1041da177e4SLinus Torvalds #define   ICH_SAMPLE_CAP	0x00c00000	/* ICH4: sample capability bits (RO) */
1051da177e4SLinus Torvalds #define   ICH_MULTICHAN_CAP	0x00300000	/* ICH4: multi-channel capability bits (RO) */
1061da177e4SLinus Torvalds #define   ICH_MD3		0x00020000	/* modem power down semaphore */
1071da177e4SLinus Torvalds #define   ICH_AD3		0x00010000	/* audio power down semaphore */
1081da177e4SLinus Torvalds #define   ICH_RCS		0x00008000	/* read completion status */
1091da177e4SLinus Torvalds #define   ICH_BIT3		0x00004000	/* bit 3 slot 12 */
1101da177e4SLinus Torvalds #define   ICH_BIT2		0x00002000	/* bit 2 slot 12 */
1111da177e4SLinus Torvalds #define   ICH_BIT1		0x00001000	/* bit 1 slot 12 */
1121da177e4SLinus Torvalds #define   ICH_SRI		0x00000800	/* secondary (AC_SDIN1) resume interrupt */
1131da177e4SLinus Torvalds #define   ICH_PRI		0x00000400	/* primary (AC_SDIN0) resume interrupt */
1141da177e4SLinus Torvalds #define   ICH_SCR		0x00000200	/* secondary (AC_SDIN1) codec ready */
1151da177e4SLinus Torvalds #define   ICH_PCR		0x00000100	/* primary (AC_SDIN0) codec ready */
1161da177e4SLinus Torvalds #define   ICH_MCINT		0x00000080	/* MIC capture interrupt */
1171da177e4SLinus Torvalds #define   ICH_POINT		0x00000040	/* playback interrupt */
1181da177e4SLinus Torvalds #define   ICH_PIINT		0x00000020	/* capture interrupt */
1191da177e4SLinus Torvalds #define   ICH_NVSPINT		0x00000010	/* nforce spdif interrupt */
1201da177e4SLinus Torvalds #define   ICH_MOINT		0x00000004	/* modem playback interrupt */
1211da177e4SLinus Torvalds #define   ICH_MIINT		0x00000002	/* modem capture interrupt */
1221da177e4SLinus Torvalds #define   ICH_GSCI		0x00000001	/* GPI status change interrupt */
1231da177e4SLinus Torvalds #define ICH_REG_ACC_SEMA		0x44	/* byte - codec write semaphore */
1241da177e4SLinus Torvalds #define   ICH_CAS		0x01		/* codec access semaphore */
1251da177e4SLinus Torvalds 
1261da177e4SLinus Torvalds #define ICH_MAX_FRAGS		32		/* max hw frags */
1271da177e4SLinus Torvalds 
1281da177e4SLinus Torvalds 
1291da177e4SLinus Torvalds /*
1301da177e4SLinus Torvalds  *
1311da177e4SLinus Torvalds  */
1321da177e4SLinus Torvalds 
1331da177e4SLinus Torvalds enum { ICHD_MDMIN, ICHD_MDMOUT, ICHD_MDMLAST = ICHD_MDMOUT };
1341da177e4SLinus Torvalds enum { ALID_MDMIN, ALID_MDMOUT, ALID_MDMLAST = ALID_MDMOUT };
1351da177e4SLinus Torvalds 
1366b75a9d8STakashi Iwai #define get_ichdev(substream) (substream->runtime->private_data)
1371da177e4SLinus Torvalds 
1386b75a9d8STakashi Iwai struct ichdev {
1391da177e4SLinus Torvalds 	unsigned int ichd;			/* ich device number */
1401da177e4SLinus Torvalds 	unsigned long reg_offset;		/* offset to bmaddr */
1417752a7deSTakashi Iwai 	__le32 *bdbar;				/* CPU address (32bit) */
1421da177e4SLinus Torvalds 	unsigned int bdbar_addr;		/* PCI bus address (32bit) */
1436b75a9d8STakashi Iwai 	struct snd_pcm_substream *substream;
1441da177e4SLinus Torvalds 	unsigned int physbuf;			/* physical address (32bit) */
1451da177e4SLinus Torvalds         unsigned int size;
1461da177e4SLinus Torvalds         unsigned int fragsize;
1471da177e4SLinus Torvalds         unsigned int fragsize1;
1481da177e4SLinus Torvalds         unsigned int position;
1491da177e4SLinus Torvalds         int frags;
1501da177e4SLinus Torvalds         int lvi;
1511da177e4SLinus Torvalds         int lvi_frag;
1521da177e4SLinus Torvalds 	int civ;
1531da177e4SLinus Torvalds 	int ack;
1541da177e4SLinus Torvalds 	int ack_reload;
1551da177e4SLinus Torvalds 	unsigned int ack_bit;
1561da177e4SLinus Torvalds 	unsigned int roff_sr;
1571da177e4SLinus Torvalds 	unsigned int roff_picb;
1581da177e4SLinus Torvalds 	unsigned int int_sta_mask;		/* interrupt status mask */
1591da177e4SLinus Torvalds 	unsigned int ali_slot;			/* ALI DMA slot */
1606b75a9d8STakashi Iwai 	struct snd_ac97 *ac97;
1616b75a9d8STakashi Iwai };
1621da177e4SLinus Torvalds 
1636b75a9d8STakashi Iwai struct intel8x0m {
1641da177e4SLinus Torvalds 	unsigned int device_type;
1651da177e4SLinus Torvalds 
1661da177e4SLinus Torvalds 	int irq;
1671da177e4SLinus Torvalds 
1683388c37eSTakashi Iwai 	void __iomem *addr;
1693388c37eSTakashi Iwai 	void __iomem *bmaddr;
1701da177e4SLinus Torvalds 
1711da177e4SLinus Torvalds 	struct pci_dev *pci;
1726b75a9d8STakashi Iwai 	struct snd_card *card;
1731da177e4SLinus Torvalds 
1741da177e4SLinus Torvalds 	int pcm_devs;
1756b75a9d8STakashi Iwai 	struct snd_pcm *pcm[2];
1766b75a9d8STakashi Iwai 	struct ichdev ichd[2];
1771da177e4SLinus Torvalds 
1781da177e4SLinus Torvalds 	unsigned int in_ac97_init: 1;
1791da177e4SLinus Torvalds 
1806b75a9d8STakashi Iwai 	struct snd_ac97_bus *ac97_bus;
1816b75a9d8STakashi Iwai 	struct snd_ac97 *ac97;
1821da177e4SLinus Torvalds 
1831da177e4SLinus Torvalds 	spinlock_t reg_lock;
1841da177e4SLinus Torvalds 
1857835e090STakashi Iwai 	struct snd_dma_buffer *bdbars;
1861da177e4SLinus Torvalds 	u32 bdbars_count;
1871da177e4SLinus Torvalds 	u32 int_sta_reg;		/* interrupt status register */
1881da177e4SLinus Torvalds 	u32 int_sta_mask;		/* interrupt status mask */
1891da177e4SLinus Torvalds 	unsigned int pcm_pos_shift;
1901da177e4SLinus Torvalds };
1911da177e4SLinus Torvalds 
1929baa3c34SBenoit Taine static const struct pci_device_id snd_intel8x0m_ids[] = {
19328d27aaeSJoe Perches 	{ PCI_VDEVICE(INTEL, 0x2416), DEVICE_INTEL },	/* 82801AA */
19428d27aaeSJoe Perches 	{ PCI_VDEVICE(INTEL, 0x2426), DEVICE_INTEL },	/* 82901AB */
19528d27aaeSJoe Perches 	{ PCI_VDEVICE(INTEL, 0x2446), DEVICE_INTEL },	/* 82801BA */
19628d27aaeSJoe Perches 	{ PCI_VDEVICE(INTEL, 0x2486), DEVICE_INTEL },	/* ICH3 */
19728d27aaeSJoe Perches 	{ PCI_VDEVICE(INTEL, 0x24c6), DEVICE_INTEL }, /* ICH4 */
19828d27aaeSJoe Perches 	{ PCI_VDEVICE(INTEL, 0x24d6), DEVICE_INTEL }, /* ICH5 */
19928d27aaeSJoe Perches 	{ PCI_VDEVICE(INTEL, 0x266d), DEVICE_INTEL },	/* ICH6 */
20028d27aaeSJoe Perches 	{ PCI_VDEVICE(INTEL, 0x27dd), DEVICE_INTEL },	/* ICH7 */
20128d27aaeSJoe Perches 	{ PCI_VDEVICE(INTEL, 0x7196), DEVICE_INTEL },	/* 440MX */
20228d27aaeSJoe Perches 	{ PCI_VDEVICE(AMD, 0x7446), DEVICE_INTEL },	/* AMD768 */
20328d27aaeSJoe Perches 	{ PCI_VDEVICE(SI, 0x7013), DEVICE_SIS },	/* SI7013 */
20428d27aaeSJoe Perches 	{ PCI_VDEVICE(NVIDIA, 0x01c1), DEVICE_NFORCE }, /* NFORCE */
20528d27aaeSJoe Perches 	{ PCI_VDEVICE(NVIDIA, 0x0069), DEVICE_NFORCE }, /* NFORCE2 */
20628d27aaeSJoe Perches 	{ PCI_VDEVICE(NVIDIA, 0x0089), DEVICE_NFORCE }, /* NFORCE2s */
20728d27aaeSJoe Perches 	{ PCI_VDEVICE(NVIDIA, 0x00d9), DEVICE_NFORCE }, /* NFORCE3 */
208df1fe132SDmitry Eremin-Solenikov 	{ PCI_VDEVICE(AMD, 0x746e), DEVICE_INTEL },	/* AMD8111 */
2091da177e4SLinus Torvalds #if 0
21028d27aaeSJoe Perches 	{ PCI_VDEVICE(AL, 0x5455), DEVICE_ALI },   /* Ali5455 */
2111da177e4SLinus Torvalds #endif
2121da177e4SLinus Torvalds 	{ 0, }
2131da177e4SLinus Torvalds };
2141da177e4SLinus Torvalds 
2151da177e4SLinus Torvalds MODULE_DEVICE_TABLE(pci, snd_intel8x0m_ids);
2161da177e4SLinus Torvalds 
2171da177e4SLinus Torvalds /*
2181da177e4SLinus Torvalds  *  Lowlevel I/O - busmaster
2191da177e4SLinus Torvalds  */
2201da177e4SLinus Torvalds 
igetbyte(struct intel8x0m * chip,u32 offset)2213388c37eSTakashi Iwai static inline u8 igetbyte(struct intel8x0m *chip, u32 offset)
2221da177e4SLinus Torvalds {
2233388c37eSTakashi Iwai 	return ioread8(chip->bmaddr + offset);
2241da177e4SLinus Torvalds }
2251da177e4SLinus Torvalds 
igetword(struct intel8x0m * chip,u32 offset)2263388c37eSTakashi Iwai static inline u16 igetword(struct intel8x0m *chip, u32 offset)
2271da177e4SLinus Torvalds {
2283388c37eSTakashi Iwai 	return ioread16(chip->bmaddr + offset);
2291da177e4SLinus Torvalds }
2301da177e4SLinus Torvalds 
igetdword(struct intel8x0m * chip,u32 offset)2313388c37eSTakashi Iwai static inline u32 igetdword(struct intel8x0m *chip, u32 offset)
2321da177e4SLinus Torvalds {
2333388c37eSTakashi Iwai 	return ioread32(chip->bmaddr + offset);
2341da177e4SLinus Torvalds }
2351da177e4SLinus Torvalds 
iputbyte(struct intel8x0m * chip,u32 offset,u8 val)2363388c37eSTakashi Iwai static inline void iputbyte(struct intel8x0m *chip, u32 offset, u8 val)
2371da177e4SLinus Torvalds {
2383388c37eSTakashi Iwai 	iowrite8(val, chip->bmaddr + offset);
2391da177e4SLinus Torvalds }
2401da177e4SLinus Torvalds 
iputword(struct intel8x0m * chip,u32 offset,u16 val)2413388c37eSTakashi Iwai static inline void iputword(struct intel8x0m *chip, u32 offset, u16 val)
2421da177e4SLinus Torvalds {
2433388c37eSTakashi Iwai 	iowrite16(val, chip->bmaddr + offset);
2441da177e4SLinus Torvalds }
2451da177e4SLinus Torvalds 
iputdword(struct intel8x0m * chip,u32 offset,u32 val)2463388c37eSTakashi Iwai static inline void iputdword(struct intel8x0m *chip, u32 offset, u32 val)
2471da177e4SLinus Torvalds {
2483388c37eSTakashi Iwai 	iowrite32(val, chip->bmaddr + offset);
2491da177e4SLinus Torvalds }
2501da177e4SLinus Torvalds 
2511da177e4SLinus Torvalds /*
2521da177e4SLinus Torvalds  *  Lowlevel I/O - AC'97 registers
2531da177e4SLinus Torvalds  */
2541da177e4SLinus Torvalds 
iagetword(struct intel8x0m * chip,u32 offset)2553388c37eSTakashi Iwai static inline u16 iagetword(struct intel8x0m *chip, u32 offset)
2561da177e4SLinus Torvalds {
2573388c37eSTakashi Iwai 	return ioread16(chip->addr + offset);
2581da177e4SLinus Torvalds }
2591da177e4SLinus Torvalds 
iaputword(struct intel8x0m * chip,u32 offset,u16 val)2603388c37eSTakashi Iwai static inline void iaputword(struct intel8x0m *chip, u32 offset, u16 val)
2611da177e4SLinus Torvalds {
2623388c37eSTakashi Iwai 	iowrite16(val, chip->addr + offset);
2631da177e4SLinus Torvalds }
2641da177e4SLinus Torvalds 
2651da177e4SLinus Torvalds /*
2661da177e4SLinus Torvalds  *  Basic I/O
2671da177e4SLinus Torvalds  */
2681da177e4SLinus Torvalds 
2691da177e4SLinus Torvalds /*
2701da177e4SLinus Torvalds  * access to AC97 codec via normal i/o (for ICH and SIS7013)
2711da177e4SLinus Torvalds  */
2721da177e4SLinus Torvalds 
2731da177e4SLinus Torvalds /* return the GLOB_STA bit for the corresponding codec */
get_ich_codec_bit(struct intel8x0m * chip,unsigned int codec)2746b75a9d8STakashi Iwai static unsigned int get_ich_codec_bit(struct intel8x0m *chip, unsigned int codec)
2751da177e4SLinus Torvalds {
276f729f88aSTakashi Iwai 	static const unsigned int codec_bit[3] = {
2771da177e4SLinus Torvalds 		ICH_PCR, ICH_SCR, ICH_TCR
2781da177e4SLinus Torvalds 	};
279da3cec35STakashi Iwai 	if (snd_BUG_ON(codec >= 3))
280da3cec35STakashi Iwai 		return ICH_PCR;
2811da177e4SLinus Torvalds 	return codec_bit[codec];
2821da177e4SLinus Torvalds }
2831da177e4SLinus Torvalds 
snd_intel8x0m_codec_semaphore(struct intel8x0m * chip,unsigned int codec)2846b75a9d8STakashi Iwai static int snd_intel8x0m_codec_semaphore(struct intel8x0m *chip, unsigned int codec)
2851da177e4SLinus Torvalds {
2861da177e4SLinus Torvalds 	int time;
2871da177e4SLinus Torvalds 
2881da177e4SLinus Torvalds 	if (codec > 1)
2891da177e4SLinus Torvalds 		return -EIO;
2901da177e4SLinus Torvalds 	codec = get_ich_codec_bit(chip, codec);
2911da177e4SLinus Torvalds 
2921da177e4SLinus Torvalds 	/* codec ready ? */
2931da177e4SLinus Torvalds 	if ((igetdword(chip, ICHREG(GLOB_STA)) & codec) == 0)
2941da177e4SLinus Torvalds 		return -EIO;
2951da177e4SLinus Torvalds 
2961da177e4SLinus Torvalds 	/* Anyone holding a semaphore for 1 msec should be shot... */
2971da177e4SLinus Torvalds 	time = 100;
2981da177e4SLinus Torvalds       	do {
2991da177e4SLinus Torvalds       		if (!(igetbyte(chip, ICHREG(ACC_SEMA)) & ICH_CAS))
3001da177e4SLinus Torvalds       			return 0;
3011da177e4SLinus Torvalds 		udelay(10);
3021da177e4SLinus Torvalds 	} while (time--);
3031da177e4SLinus Torvalds 
30425985edcSLucas De Marchi 	/* access to some forbidden (non existent) ac97 registers will not
3051da177e4SLinus Torvalds 	 * reset the semaphore. So even if you don't get the semaphore, still
3061da177e4SLinus Torvalds 	 * continue the access. We don't need the semaphore anyway. */
307813bdba3STakashi Iwai 	dev_err(chip->card->dev,
308813bdba3STakashi Iwai 		"codec_semaphore: semaphore is not ready [0x%x][0x%x]\n",
3091da177e4SLinus Torvalds 			igetbyte(chip, ICHREG(ACC_SEMA)), igetdword(chip, ICHREG(GLOB_STA)));
3101da177e4SLinus Torvalds 	iagetword(chip, 0);	/* clear semaphore flag */
3111da177e4SLinus Torvalds 	/* I don't care about the semaphore */
3121da177e4SLinus Torvalds 	return -EBUSY;
3131da177e4SLinus Torvalds }
3141da177e4SLinus Torvalds 
snd_intel8x0m_codec_write(struct snd_ac97 * ac97,unsigned short reg,unsigned short val)315a6e8509fSPaul Bolle static void snd_intel8x0m_codec_write(struct snd_ac97 *ac97,
3161da177e4SLinus Torvalds 				      unsigned short reg,
3171da177e4SLinus Torvalds 				      unsigned short val)
3181da177e4SLinus Torvalds {
3196b75a9d8STakashi Iwai 	struct intel8x0m *chip = ac97->private_data;
3201da177e4SLinus Torvalds 
3211da177e4SLinus Torvalds 	if (snd_intel8x0m_codec_semaphore(chip, ac97->num) < 0) {
3221da177e4SLinus Torvalds 		if (! chip->in_ac97_init)
323813bdba3STakashi Iwai 			dev_err(chip->card->dev,
324813bdba3STakashi Iwai 				"codec_write %d: semaphore is not ready for register 0x%x\n",
325813bdba3STakashi Iwai 				ac97->num, reg);
3261da177e4SLinus Torvalds 	}
3271da177e4SLinus Torvalds 	iaputword(chip, reg + ac97->num * 0x80, val);
3281da177e4SLinus Torvalds }
3291da177e4SLinus Torvalds 
snd_intel8x0m_codec_read(struct snd_ac97 * ac97,unsigned short reg)330a6e8509fSPaul Bolle static unsigned short snd_intel8x0m_codec_read(struct snd_ac97 *ac97,
3311da177e4SLinus Torvalds 					       unsigned short reg)
3321da177e4SLinus Torvalds {
3336b75a9d8STakashi Iwai 	struct intel8x0m *chip = ac97->private_data;
3341da177e4SLinus Torvalds 	unsigned short res;
3351da177e4SLinus Torvalds 	unsigned int tmp;
3361da177e4SLinus Torvalds 
3371da177e4SLinus Torvalds 	if (snd_intel8x0m_codec_semaphore(chip, ac97->num) < 0) {
3381da177e4SLinus Torvalds 		if (! chip->in_ac97_init)
339813bdba3STakashi Iwai 			dev_err(chip->card->dev,
340813bdba3STakashi Iwai 				"codec_read %d: semaphore is not ready for register 0x%x\n",
341813bdba3STakashi Iwai 				ac97->num, reg);
3421da177e4SLinus Torvalds 		res = 0xffff;
3431da177e4SLinus Torvalds 	} else {
3441da177e4SLinus Torvalds 		res = iagetword(chip, reg + ac97->num * 0x80);
3453a5f3dd3STakashi Iwai 		tmp = igetdword(chip, ICHREG(GLOB_STA));
3463a5f3dd3STakashi Iwai 		if (tmp & ICH_RCS) {
3471da177e4SLinus Torvalds 			/* reset RCS and preserve other R/WC bits */
3486b75a9d8STakashi Iwai 			iputdword(chip, ICHREG(GLOB_STA),
3496b75a9d8STakashi Iwai 				  tmp & ~(ICH_SRI|ICH_PRI|ICH_TRI|ICH_GSCI));
3501da177e4SLinus Torvalds 			if (! chip->in_ac97_init)
351813bdba3STakashi Iwai 				dev_err(chip->card->dev,
352813bdba3STakashi Iwai 					"codec_read %d: read timeout for register 0x%x\n",
353813bdba3STakashi Iwai 					ac97->num, reg);
3541da177e4SLinus Torvalds 			res = 0xffff;
3551da177e4SLinus Torvalds 		}
3561da177e4SLinus Torvalds 	}
3572c56c47fSSasha Khapyorsky 	if (reg == AC97_GPIO_STATUS)
3582c56c47fSSasha Khapyorsky 		iagetword(chip, 0); /* clear semaphore */
3591da177e4SLinus Torvalds 	return res;
3601da177e4SLinus Torvalds }
3611da177e4SLinus Torvalds 
3621da177e4SLinus Torvalds 
3631da177e4SLinus Torvalds /*
3641da177e4SLinus Torvalds  * DMA I/O
3651da177e4SLinus Torvalds  */
snd_intel8x0m_setup_periods(struct intel8x0m * chip,struct ichdev * ichdev)366a6e8509fSPaul Bolle static void snd_intel8x0m_setup_periods(struct intel8x0m *chip, struct ichdev *ichdev)
3671da177e4SLinus Torvalds {
3681da177e4SLinus Torvalds 	int idx;
3697752a7deSTakashi Iwai 	__le32 *bdbar = ichdev->bdbar;
3701da177e4SLinus Torvalds 	unsigned long port = ichdev->reg_offset;
3711da177e4SLinus Torvalds 
3721da177e4SLinus Torvalds 	iputdword(chip, port + ICH_REG_OFF_BDBAR, ichdev->bdbar_addr);
3731da177e4SLinus Torvalds 	if (ichdev->size == ichdev->fragsize) {
3741da177e4SLinus Torvalds 		ichdev->ack_reload = ichdev->ack = 2;
3751da177e4SLinus Torvalds 		ichdev->fragsize1 = ichdev->fragsize >> 1;
3761da177e4SLinus Torvalds 		for (idx = 0; idx < (ICH_REG_LVI_MASK + 1) * 2; idx += 4) {
3771da177e4SLinus Torvalds 			bdbar[idx + 0] = cpu_to_le32(ichdev->physbuf);
3781da177e4SLinus Torvalds 			bdbar[idx + 1] = cpu_to_le32(0x80000000 | /* interrupt on completion */
3791da177e4SLinus Torvalds 						     ichdev->fragsize1 >> chip->pcm_pos_shift);
3801da177e4SLinus Torvalds 			bdbar[idx + 2] = cpu_to_le32(ichdev->physbuf + (ichdev->size >> 1));
3811da177e4SLinus Torvalds 			bdbar[idx + 3] = cpu_to_le32(0x80000000 | /* interrupt on completion */
3821da177e4SLinus Torvalds 						     ichdev->fragsize1 >> chip->pcm_pos_shift);
3831da177e4SLinus Torvalds 		}
3841da177e4SLinus Torvalds 		ichdev->frags = 2;
3851da177e4SLinus Torvalds 	} else {
3861da177e4SLinus Torvalds 		ichdev->ack_reload = ichdev->ack = 1;
3871da177e4SLinus Torvalds 		ichdev->fragsize1 = ichdev->fragsize;
3881da177e4SLinus Torvalds 		for (idx = 0; idx < (ICH_REG_LVI_MASK + 1) * 2; idx += 2) {
3891da177e4SLinus Torvalds 			bdbar[idx + 0] = cpu_to_le32(ichdev->physbuf + (((idx >> 1) * ichdev->fragsize) % ichdev->size));
3901da177e4SLinus Torvalds 			bdbar[idx + 1] = cpu_to_le32(0x80000000 | /* interrupt on completion */
3911da177e4SLinus Torvalds 						     ichdev->fragsize >> chip->pcm_pos_shift);
39214ab0861STakashi Iwai 			/*
393813bdba3STakashi Iwai 			dev_dbg(chip->card->dev, "bdbar[%i] = 0x%x [0x%x]\n",
39414ab0861STakashi Iwai 			       idx + 0, bdbar[idx + 0], bdbar[idx + 1]);
39514ab0861STakashi Iwai 			*/
3961da177e4SLinus Torvalds 		}
3971da177e4SLinus Torvalds 		ichdev->frags = ichdev->size / ichdev->fragsize;
3981da177e4SLinus Torvalds 	}
3991da177e4SLinus Torvalds 	iputbyte(chip, port + ICH_REG_OFF_LVI, ichdev->lvi = ICH_REG_LVI_MASK);
4001da177e4SLinus Torvalds 	ichdev->civ = 0;
4011da177e4SLinus Torvalds 	iputbyte(chip, port + ICH_REG_OFF_CIV, 0);
4021da177e4SLinus Torvalds 	ichdev->lvi_frag = ICH_REG_LVI_MASK % ichdev->frags;
4031da177e4SLinus Torvalds 	ichdev->position = 0;
4041da177e4SLinus Torvalds #if 0
405813bdba3STakashi Iwai 	dev_dbg(chip->card->dev,
406813bdba3STakashi Iwai 		"lvi_frag = %i, frags = %i, period_size = 0x%x, period_size1 = 0x%x\n",
40714ab0861STakashi Iwai 	       ichdev->lvi_frag, ichdev->frags, ichdev->fragsize,
40814ab0861STakashi Iwai 	       ichdev->fragsize1);
4091da177e4SLinus Torvalds #endif
4101da177e4SLinus Torvalds 	/* clear interrupts */
4111da177e4SLinus Torvalds 	iputbyte(chip, port + ichdev->roff_sr, ICH_FIFOE | ICH_BCIS | ICH_LVBCI);
4121da177e4SLinus Torvalds }
4131da177e4SLinus Torvalds 
4141da177e4SLinus Torvalds /*
4151da177e4SLinus Torvalds  *  Interrupt handler
4161da177e4SLinus Torvalds  */
4171da177e4SLinus Torvalds 
snd_intel8x0m_update(struct intel8x0m * chip,struct ichdev * ichdev)418a6e8509fSPaul Bolle static inline void snd_intel8x0m_update(struct intel8x0m *chip, struct ichdev *ichdev)
4191da177e4SLinus Torvalds {
4201da177e4SLinus Torvalds 	unsigned long port = ichdev->reg_offset;
4211da177e4SLinus Torvalds 	int civ, i, step;
4221da177e4SLinus Torvalds 	int ack = 0;
4231da177e4SLinus Torvalds 
4241da177e4SLinus Torvalds 	civ = igetbyte(chip, port + ICH_REG_OFF_CIV);
4251da177e4SLinus Torvalds 	if (civ == ichdev->civ) {
4261da177e4SLinus Torvalds 		// snd_printd("civ same %d\n", civ);
4271da177e4SLinus Torvalds 		step = 1;
4281da177e4SLinus Torvalds 		ichdev->civ++;
4291da177e4SLinus Torvalds 		ichdev->civ &= ICH_REG_LVI_MASK;
4301da177e4SLinus Torvalds 	} else {
4311da177e4SLinus Torvalds 		step = civ - ichdev->civ;
4321da177e4SLinus Torvalds 		if (step < 0)
4331da177e4SLinus Torvalds 			step += ICH_REG_LVI_MASK + 1;
4341da177e4SLinus Torvalds 		// if (step != 1)
4351da177e4SLinus Torvalds 		//	snd_printd("step = %d, %d -> %d\n", step, ichdev->civ, civ);
4361da177e4SLinus Torvalds 		ichdev->civ = civ;
4371da177e4SLinus Torvalds 	}
4381da177e4SLinus Torvalds 
4391da177e4SLinus Torvalds 	ichdev->position += step * ichdev->fragsize1;
4401da177e4SLinus Torvalds 	ichdev->position %= ichdev->size;
4411da177e4SLinus Torvalds 	ichdev->lvi += step;
4421da177e4SLinus Torvalds 	ichdev->lvi &= ICH_REG_LVI_MASK;
4431da177e4SLinus Torvalds 	iputbyte(chip, port + ICH_REG_OFF_LVI, ichdev->lvi);
4441da177e4SLinus Torvalds 	for (i = 0; i < step; i++) {
4451da177e4SLinus Torvalds 		ichdev->lvi_frag++;
4461da177e4SLinus Torvalds 		ichdev->lvi_frag %= ichdev->frags;
4476b75a9d8STakashi Iwai 		ichdev->bdbar[ichdev->lvi * 2] = cpu_to_le32(ichdev->physbuf +
4486b75a9d8STakashi Iwai 							     ichdev->lvi_frag *
4496b75a9d8STakashi Iwai 							     ichdev->fragsize1);
4506b75a9d8STakashi Iwai #if 0
451813bdba3STakashi Iwai 		dev_dbg(chip->card->dev,
452813bdba3STakashi Iwai 			"new: bdbar[%i] = 0x%x [0x%x], prefetch = %i, all = 0x%x, 0x%x\n",
4536b75a9d8STakashi Iwai 		       ichdev->lvi * 2, ichdev->bdbar[ichdev->lvi * 2],
4546b75a9d8STakashi Iwai 		       ichdev->bdbar[ichdev->lvi * 2 + 1], inb(ICH_REG_OFF_PIV + port),
4556b75a9d8STakashi Iwai 		       inl(port + 4), inb(port + ICH_REG_OFF_CR));
4566b75a9d8STakashi Iwai #endif
4571da177e4SLinus Torvalds 		if (--ichdev->ack == 0) {
4581da177e4SLinus Torvalds 			ichdev->ack = ichdev->ack_reload;
4591da177e4SLinus Torvalds 			ack = 1;
4601da177e4SLinus Torvalds 		}
4611da177e4SLinus Torvalds 	}
4621da177e4SLinus Torvalds 	if (ack && ichdev->substream) {
4631da177e4SLinus Torvalds 		spin_unlock(&chip->reg_lock);
4641da177e4SLinus Torvalds 		snd_pcm_period_elapsed(ichdev->substream);
4651da177e4SLinus Torvalds 		spin_lock(&chip->reg_lock);
4661da177e4SLinus Torvalds 	}
4671da177e4SLinus Torvalds 	iputbyte(chip, port + ichdev->roff_sr, ICH_FIFOE | ICH_BCIS | ICH_LVBCI);
4681da177e4SLinus Torvalds }
4691da177e4SLinus Torvalds 
snd_intel8x0m_interrupt(int irq,void * dev_id)470a6e8509fSPaul Bolle static irqreturn_t snd_intel8x0m_interrupt(int irq, void *dev_id)
4711da177e4SLinus Torvalds {
4726b75a9d8STakashi Iwai 	struct intel8x0m *chip = dev_id;
4736b75a9d8STakashi Iwai 	struct ichdev *ichdev;
4741da177e4SLinus Torvalds 	unsigned int status;
4751da177e4SLinus Torvalds 	unsigned int i;
4761da177e4SLinus Torvalds 
4771da177e4SLinus Torvalds 	spin_lock(&chip->reg_lock);
4781da177e4SLinus Torvalds 	status = igetdword(chip, chip->int_sta_reg);
4791da177e4SLinus Torvalds 	if (status == 0xffffffff) { /* we are not yet resumed */
4801da177e4SLinus Torvalds 		spin_unlock(&chip->reg_lock);
4811da177e4SLinus Torvalds 		return IRQ_NONE;
4821da177e4SLinus Torvalds 	}
4831da177e4SLinus Torvalds 	if ((status & chip->int_sta_mask) == 0) {
4841da177e4SLinus Torvalds 		if (status)
4851da177e4SLinus Torvalds 			iputdword(chip, chip->int_sta_reg, status);
4861da177e4SLinus Torvalds 		spin_unlock(&chip->reg_lock);
4871da177e4SLinus Torvalds 		return IRQ_NONE;
4881da177e4SLinus Torvalds 	}
4891da177e4SLinus Torvalds 
4901da177e4SLinus Torvalds 	for (i = 0; i < chip->bdbars_count; i++) {
4911da177e4SLinus Torvalds 		ichdev = &chip->ichd[i];
4921da177e4SLinus Torvalds 		if (status & ichdev->int_sta_mask)
493a6e8509fSPaul Bolle 			snd_intel8x0m_update(chip, ichdev);
4941da177e4SLinus Torvalds 	}
4951da177e4SLinus Torvalds 
4961da177e4SLinus Torvalds 	/* ack them */
4971da177e4SLinus Torvalds 	iputdword(chip, chip->int_sta_reg, status & chip->int_sta_mask);
4981da177e4SLinus Torvalds 	spin_unlock(&chip->reg_lock);
4991da177e4SLinus Torvalds 
5001da177e4SLinus Torvalds 	return IRQ_HANDLED;
5011da177e4SLinus Torvalds }
5021da177e4SLinus Torvalds 
5031da177e4SLinus Torvalds /*
5041da177e4SLinus Torvalds  *  PCM part
5051da177e4SLinus Torvalds  */
5061da177e4SLinus Torvalds 
snd_intel8x0m_pcm_trigger(struct snd_pcm_substream * substream,int cmd)507a6e8509fSPaul Bolle static int snd_intel8x0m_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
5081da177e4SLinus Torvalds {
5096b75a9d8STakashi Iwai 	struct intel8x0m *chip = snd_pcm_substream_chip(substream);
5106b75a9d8STakashi Iwai 	struct ichdev *ichdev = get_ichdev(substream);
5111da177e4SLinus Torvalds 	unsigned char val = 0;
5121da177e4SLinus Torvalds 	unsigned long port = ichdev->reg_offset;
5131da177e4SLinus Torvalds 
5141da177e4SLinus Torvalds 	switch (cmd) {
5151da177e4SLinus Torvalds 	case SNDRV_PCM_TRIGGER_START:
5161da177e4SLinus Torvalds 	case SNDRV_PCM_TRIGGER_RESUME:
5171da177e4SLinus Torvalds 		val = ICH_IOCE | ICH_STARTBM;
5181da177e4SLinus Torvalds 		break;
5191da177e4SLinus Torvalds 	case SNDRV_PCM_TRIGGER_STOP:
5201da177e4SLinus Torvalds 	case SNDRV_PCM_TRIGGER_SUSPEND:
5211da177e4SLinus Torvalds 		val = 0;
5221da177e4SLinus Torvalds 		break;
5231da177e4SLinus Torvalds 	case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
5241da177e4SLinus Torvalds 		val = ICH_IOCE;
5251da177e4SLinus Torvalds 		break;
5261da177e4SLinus Torvalds 	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
5271da177e4SLinus Torvalds 		val = ICH_IOCE | ICH_STARTBM;
5281da177e4SLinus Torvalds 		break;
5291da177e4SLinus Torvalds 	default:
5301da177e4SLinus Torvalds 		return -EINVAL;
5311da177e4SLinus Torvalds 	}
5321da177e4SLinus Torvalds 	iputbyte(chip, port + ICH_REG_OFF_CR, val);
5331da177e4SLinus Torvalds 	if (cmd == SNDRV_PCM_TRIGGER_STOP) {
5341da177e4SLinus Torvalds 		/* wait until DMA stopped */
5351da177e4SLinus Torvalds 		while (!(igetbyte(chip, port + ichdev->roff_sr) & ICH_DCH)) ;
5361da177e4SLinus Torvalds 		/* reset whole DMA things */
5371da177e4SLinus Torvalds 		iputbyte(chip, port + ICH_REG_OFF_CR, ICH_RESETREGS);
5381da177e4SLinus Torvalds 	}
5391da177e4SLinus Torvalds 	return 0;
5401da177e4SLinus Torvalds }
5411da177e4SLinus Torvalds 
snd_intel8x0m_pcm_pointer(struct snd_pcm_substream * substream)542a6e8509fSPaul Bolle static snd_pcm_uframes_t snd_intel8x0m_pcm_pointer(struct snd_pcm_substream *substream)
5431da177e4SLinus Torvalds {
5446b75a9d8STakashi Iwai 	struct intel8x0m *chip = snd_pcm_substream_chip(substream);
5456b75a9d8STakashi Iwai 	struct ichdev *ichdev = get_ichdev(substream);
5461da177e4SLinus Torvalds 	size_t ptr1, ptr;
5471da177e4SLinus Torvalds 
5481da177e4SLinus Torvalds 	ptr1 = igetword(chip, ichdev->reg_offset + ichdev->roff_picb) << chip->pcm_pos_shift;
5491da177e4SLinus Torvalds 	if (ptr1 != 0)
5501da177e4SLinus Torvalds 		ptr = ichdev->fragsize1 - ptr1;
5511da177e4SLinus Torvalds 	else
5521da177e4SLinus Torvalds 		ptr = 0;
5531da177e4SLinus Torvalds 	ptr += ichdev->position;
5541da177e4SLinus Torvalds 	if (ptr >= ichdev->size)
5551da177e4SLinus Torvalds 		return 0;
5561da177e4SLinus Torvalds 	return bytes_to_frames(substream->runtime, ptr);
5571da177e4SLinus Torvalds }
5581da177e4SLinus Torvalds 
snd_intel8x0m_pcm_prepare(struct snd_pcm_substream * substream)5596b75a9d8STakashi Iwai static int snd_intel8x0m_pcm_prepare(struct snd_pcm_substream *substream)
5601da177e4SLinus Torvalds {
5616b75a9d8STakashi Iwai 	struct intel8x0m *chip = snd_pcm_substream_chip(substream);
5626b75a9d8STakashi Iwai 	struct snd_pcm_runtime *runtime = substream->runtime;
5636b75a9d8STakashi Iwai 	struct ichdev *ichdev = get_ichdev(substream);
5641da177e4SLinus Torvalds 
5651da177e4SLinus Torvalds 	ichdev->physbuf = runtime->dma_addr;
5661da177e4SLinus Torvalds 	ichdev->size = snd_pcm_lib_buffer_bytes(substream);
5671da177e4SLinus Torvalds 	ichdev->fragsize = snd_pcm_lib_period_bytes(substream);
5681da177e4SLinus Torvalds 	snd_ac97_write(ichdev->ac97, AC97_LINE1_RATE, runtime->rate);
5691da177e4SLinus Torvalds 	snd_ac97_write(ichdev->ac97, AC97_LINE1_LEVEL, 0);
570a6e8509fSPaul Bolle 	snd_intel8x0m_setup_periods(chip, ichdev);
5711da177e4SLinus Torvalds 	return 0;
5721da177e4SLinus Torvalds }
5731da177e4SLinus Torvalds 
574dee49895SBhumika Goyal static const struct snd_pcm_hardware snd_intel8x0m_stream =
5751da177e4SLinus Torvalds {
5761da177e4SLinus Torvalds 	.info =			(SNDRV_PCM_INFO_MMAP | SNDRV_PCM_INFO_INTERLEAVED |
5771da177e4SLinus Torvalds 				 SNDRV_PCM_INFO_BLOCK_TRANSFER |
5781da177e4SLinus Torvalds 				 SNDRV_PCM_INFO_MMAP_VALID |
5791da177e4SLinus Torvalds 				 SNDRV_PCM_INFO_PAUSE |
5801da177e4SLinus Torvalds 				 SNDRV_PCM_INFO_RESUME),
5811da177e4SLinus Torvalds 	.formats =		SNDRV_PCM_FMTBIT_S16_LE,
5821da177e4SLinus Torvalds 	.rates =		SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_KNOT,
5831da177e4SLinus Torvalds 	.rate_min =		8000,
5841da177e4SLinus Torvalds 	.rate_max =		16000,
5851da177e4SLinus Torvalds 	.channels_min =		1,
5861da177e4SLinus Torvalds 	.channels_max =		1,
5871da177e4SLinus Torvalds 	.buffer_bytes_max =	64 * 1024,
5881da177e4SLinus Torvalds 	.period_bytes_min =	32,
5891da177e4SLinus Torvalds 	.period_bytes_max =	64 * 1024,
5901da177e4SLinus Torvalds 	.periods_min =		1,
5911da177e4SLinus Torvalds 	.periods_max =		1024,
5921da177e4SLinus Torvalds 	.fifo_size =		0,
5931da177e4SLinus Torvalds };
5941da177e4SLinus Torvalds 
5951da177e4SLinus Torvalds 
snd_intel8x0m_pcm_open(struct snd_pcm_substream * substream,struct ichdev * ichdev)5966b75a9d8STakashi Iwai static int snd_intel8x0m_pcm_open(struct snd_pcm_substream *substream, struct ichdev *ichdev)
5971da177e4SLinus Torvalds {
5980f470ce6STakashi Iwai 	static const unsigned int rates[] = { 8000,  9600, 12000, 16000 };
5990f470ce6STakashi Iwai 	static const struct snd_pcm_hw_constraint_list hw_constraints_rates = {
6001da177e4SLinus Torvalds 		.count = ARRAY_SIZE(rates),
6011da177e4SLinus Torvalds 		.list = rates,
6021da177e4SLinus Torvalds 		.mask = 0,
6031da177e4SLinus Torvalds 	};
6046b75a9d8STakashi Iwai 	struct snd_pcm_runtime *runtime = substream->runtime;
6051da177e4SLinus Torvalds 	int err;
6061da177e4SLinus Torvalds 
6071da177e4SLinus Torvalds 	ichdev->substream = substream;
6081da177e4SLinus Torvalds 	runtime->hw = snd_intel8x0m_stream;
6096b75a9d8STakashi Iwai 	err = snd_pcm_hw_constraint_list(runtime, 0, SNDRV_PCM_HW_PARAM_RATE,
6106b75a9d8STakashi Iwai 					 &hw_constraints_rates);
6111da177e4SLinus Torvalds 	if ( err < 0 )
6121da177e4SLinus Torvalds 		return err;
6131da177e4SLinus Torvalds 	runtime->private_data = ichdev;
6141da177e4SLinus Torvalds 	return 0;
6151da177e4SLinus Torvalds }
6161da177e4SLinus Torvalds 
snd_intel8x0m_playback_open(struct snd_pcm_substream * substream)6176b75a9d8STakashi Iwai static int snd_intel8x0m_playback_open(struct snd_pcm_substream *substream)
6181da177e4SLinus Torvalds {
6196b75a9d8STakashi Iwai 	struct intel8x0m *chip = snd_pcm_substream_chip(substream);
6201da177e4SLinus Torvalds 
6211da177e4SLinus Torvalds 	return snd_intel8x0m_pcm_open(substream, &chip->ichd[ICHD_MDMOUT]);
6221da177e4SLinus Torvalds }
6231da177e4SLinus Torvalds 
snd_intel8x0m_playback_close(struct snd_pcm_substream * substream)6246b75a9d8STakashi Iwai static int snd_intel8x0m_playback_close(struct snd_pcm_substream *substream)
6251da177e4SLinus Torvalds {
6266b75a9d8STakashi Iwai 	struct intel8x0m *chip = snd_pcm_substream_chip(substream);
6271da177e4SLinus Torvalds 
6281da177e4SLinus Torvalds 	chip->ichd[ICHD_MDMOUT].substream = NULL;
6291da177e4SLinus Torvalds 	return 0;
6301da177e4SLinus Torvalds }
6311da177e4SLinus Torvalds 
snd_intel8x0m_capture_open(struct snd_pcm_substream * substream)6326b75a9d8STakashi Iwai static int snd_intel8x0m_capture_open(struct snd_pcm_substream *substream)
6331da177e4SLinus Torvalds {
6346b75a9d8STakashi Iwai 	struct intel8x0m *chip = snd_pcm_substream_chip(substream);
6351da177e4SLinus Torvalds 
6361da177e4SLinus Torvalds 	return snd_intel8x0m_pcm_open(substream, &chip->ichd[ICHD_MDMIN]);
6371da177e4SLinus Torvalds }
6381da177e4SLinus Torvalds 
snd_intel8x0m_capture_close(struct snd_pcm_substream * substream)6396b75a9d8STakashi Iwai static int snd_intel8x0m_capture_close(struct snd_pcm_substream *substream)
6401da177e4SLinus Torvalds {
6416b75a9d8STakashi Iwai 	struct intel8x0m *chip = snd_pcm_substream_chip(substream);
6421da177e4SLinus Torvalds 
6431da177e4SLinus Torvalds 	chip->ichd[ICHD_MDMIN].substream = NULL;
6441da177e4SLinus Torvalds 	return 0;
6451da177e4SLinus Torvalds }
6461da177e4SLinus Torvalds 
6471da177e4SLinus Torvalds 
648c06aab33SArvind Yadav static const struct snd_pcm_ops snd_intel8x0m_playback_ops = {
6491da177e4SLinus Torvalds 	.open =		snd_intel8x0m_playback_open,
6501da177e4SLinus Torvalds 	.close =	snd_intel8x0m_playback_close,
6511da177e4SLinus Torvalds 	.prepare =	snd_intel8x0m_pcm_prepare,
652a6e8509fSPaul Bolle 	.trigger =	snd_intel8x0m_pcm_trigger,
653a6e8509fSPaul Bolle 	.pointer =	snd_intel8x0m_pcm_pointer,
6541da177e4SLinus Torvalds };
6551da177e4SLinus Torvalds 
656c06aab33SArvind Yadav static const struct snd_pcm_ops snd_intel8x0m_capture_ops = {
6571da177e4SLinus Torvalds 	.open =		snd_intel8x0m_capture_open,
6581da177e4SLinus Torvalds 	.close =	snd_intel8x0m_capture_close,
6591da177e4SLinus Torvalds 	.prepare =	snd_intel8x0m_pcm_prepare,
660a6e8509fSPaul Bolle 	.trigger =	snd_intel8x0m_pcm_trigger,
661a6e8509fSPaul Bolle 	.pointer =	snd_intel8x0m_pcm_pointer,
6621da177e4SLinus Torvalds };
6631da177e4SLinus Torvalds 
6641da177e4SLinus Torvalds 
6651da177e4SLinus Torvalds struct ich_pcm_table {
6661da177e4SLinus Torvalds 	char *suffix;
667c06aab33SArvind Yadav 	const struct snd_pcm_ops *playback_ops;
668c06aab33SArvind Yadav 	const struct snd_pcm_ops *capture_ops;
6691da177e4SLinus Torvalds 	size_t prealloc_size;
6701da177e4SLinus Torvalds 	size_t prealloc_max_size;
6711da177e4SLinus Torvalds 	int ac97_idx;
6721da177e4SLinus Torvalds };
6731da177e4SLinus Torvalds 
snd_intel8x0m_pcm1(struct intel8x0m * chip,int device,const struct ich_pcm_table * rec)674e23e7a14SBill Pemberton static int snd_intel8x0m_pcm1(struct intel8x0m *chip, int device,
675f729f88aSTakashi Iwai 			      const struct ich_pcm_table *rec)
6761da177e4SLinus Torvalds {
6776b75a9d8STakashi Iwai 	struct snd_pcm *pcm;
6781da177e4SLinus Torvalds 	int err;
6791da177e4SLinus Torvalds 	char name[32];
6801da177e4SLinus Torvalds 
6811da177e4SLinus Torvalds 	if (rec->suffix)
6821da177e4SLinus Torvalds 		sprintf(name, "Intel ICH - %s", rec->suffix);
6831da177e4SLinus Torvalds 	else
6841da177e4SLinus Torvalds 		strcpy(name, "Intel ICH");
6851da177e4SLinus Torvalds 	err = snd_pcm_new(chip->card, name, device,
6861da177e4SLinus Torvalds 			  rec->playback_ops ? 1 : 0,
6871da177e4SLinus Torvalds 			  rec->capture_ops ? 1 : 0, &pcm);
6881da177e4SLinus Torvalds 	if (err < 0)
6891da177e4SLinus Torvalds 		return err;
6901da177e4SLinus Torvalds 
6911da177e4SLinus Torvalds 	if (rec->playback_ops)
6921da177e4SLinus Torvalds 		snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, rec->playback_ops);
6931da177e4SLinus Torvalds 	if (rec->capture_ops)
6941da177e4SLinus Torvalds 		snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, rec->capture_ops);
6951da177e4SLinus Torvalds 
6961da177e4SLinus Torvalds 	pcm->private_data = chip;
6971da177e4SLinus Torvalds 	pcm->info_flags = 0;
6986632d198SSasha Khapyorsky 	pcm->dev_class = SNDRV_PCM_CLASS_MODEM;
6991da177e4SLinus Torvalds 	if (rec->suffix)
7001da177e4SLinus Torvalds 		sprintf(pcm->name, "%s - %s", chip->card->shortname, rec->suffix);
7011da177e4SLinus Torvalds 	else
7021da177e4SLinus Torvalds 		strcpy(pcm->name, chip->card->shortname);
7031da177e4SLinus Torvalds 	chip->pcm[device] = pcm;
7041da177e4SLinus Torvalds 
70528d52aa5STakashi Iwai 	snd_pcm_set_managed_buffer_all(pcm, SNDRV_DMA_TYPE_DEV,
7066974f8adSTakashi Iwai 				       &chip->pci->dev,
7071da177e4SLinus Torvalds 				       rec->prealloc_size,
7081da177e4SLinus Torvalds 				       rec->prealloc_max_size);
7091da177e4SLinus Torvalds 
7101da177e4SLinus Torvalds 	return 0;
7111da177e4SLinus Torvalds }
7121da177e4SLinus Torvalds 
713f729f88aSTakashi Iwai static const struct ich_pcm_table intel_pcms[] = {
7141da177e4SLinus Torvalds 	{
7151da177e4SLinus Torvalds 		.suffix = "Modem",
7161da177e4SLinus Torvalds 		.playback_ops = &snd_intel8x0m_playback_ops,
7171da177e4SLinus Torvalds 		.capture_ops = &snd_intel8x0m_capture_ops,
7181da177e4SLinus Torvalds 		.prealloc_size = 32 * 1024,
7191da177e4SLinus Torvalds 		.prealloc_max_size = 64 * 1024,
7201da177e4SLinus Torvalds 	},
7211da177e4SLinus Torvalds };
7221da177e4SLinus Torvalds 
snd_intel8x0m_pcm(struct intel8x0m * chip)723e23e7a14SBill Pemberton static int snd_intel8x0m_pcm(struct intel8x0m *chip)
7241da177e4SLinus Torvalds {
7251da177e4SLinus Torvalds 	int i, tblsize, device, err;
726f729f88aSTakashi Iwai 	const struct ich_pcm_table *tbl, *rec;
7271da177e4SLinus Torvalds 
7281da177e4SLinus Torvalds #if 1
7291da177e4SLinus Torvalds 	tbl = intel_pcms;
7301da177e4SLinus Torvalds 	tblsize = 1;
7311da177e4SLinus Torvalds #else
7321da177e4SLinus Torvalds 	switch (chip->device_type) {
7331da177e4SLinus Torvalds 	case DEVICE_NFORCE:
7341da177e4SLinus Torvalds 		tbl = nforce_pcms;
7351da177e4SLinus Torvalds 		tblsize = ARRAY_SIZE(nforce_pcms);
7361da177e4SLinus Torvalds 		break;
7371da177e4SLinus Torvalds 	case DEVICE_ALI:
7381da177e4SLinus Torvalds 		tbl = ali_pcms;
7391da177e4SLinus Torvalds 		tblsize = ARRAY_SIZE(ali_pcms);
7401da177e4SLinus Torvalds 		break;
7411da177e4SLinus Torvalds 	default:
7421da177e4SLinus Torvalds 		tbl = intel_pcms;
7431da177e4SLinus Torvalds 		tblsize = 2;
7441da177e4SLinus Torvalds 		break;
7451da177e4SLinus Torvalds 	}
7461da177e4SLinus Torvalds #endif
7471da177e4SLinus Torvalds 	device = 0;
7481da177e4SLinus Torvalds 	for (i = 0; i < tblsize; i++) {
7491da177e4SLinus Torvalds 		rec = tbl + i;
7501da177e4SLinus Torvalds 		if (i > 0 && rec->ac97_idx) {
7511da177e4SLinus Torvalds 			/* activate PCM only when associated AC'97 codec */
7521da177e4SLinus Torvalds 			if (! chip->ichd[rec->ac97_idx].ac97)
7531da177e4SLinus Torvalds 				continue;
7541da177e4SLinus Torvalds 		}
755a6e8509fSPaul Bolle 		err = snd_intel8x0m_pcm1(chip, device, rec);
7561da177e4SLinus Torvalds 		if (err < 0)
7571da177e4SLinus Torvalds 			return err;
7581da177e4SLinus Torvalds 		device++;
7591da177e4SLinus Torvalds 	}
7601da177e4SLinus Torvalds 
7611da177e4SLinus Torvalds 	chip->pcm_devs = device;
7621da177e4SLinus Torvalds 	return 0;
7631da177e4SLinus Torvalds }
7641da177e4SLinus Torvalds 
7651da177e4SLinus Torvalds 
7661da177e4SLinus Torvalds /*
7671da177e4SLinus Torvalds  *  Mixer part
7681da177e4SLinus Torvalds  */
7691da177e4SLinus Torvalds 
snd_intel8x0m_mixer_free_ac97_bus(struct snd_ac97_bus * bus)770a6e8509fSPaul Bolle static void snd_intel8x0m_mixer_free_ac97_bus(struct snd_ac97_bus *bus)
7711da177e4SLinus Torvalds {
7726b75a9d8STakashi Iwai 	struct intel8x0m *chip = bus->private_data;
7731da177e4SLinus Torvalds 	chip->ac97_bus = NULL;
7741da177e4SLinus Torvalds }
7751da177e4SLinus Torvalds 
snd_intel8x0m_mixer_free_ac97(struct snd_ac97 * ac97)776a6e8509fSPaul Bolle static void snd_intel8x0m_mixer_free_ac97(struct snd_ac97 *ac97)
7771da177e4SLinus Torvalds {
7786b75a9d8STakashi Iwai 	struct intel8x0m *chip = ac97->private_data;
7791da177e4SLinus Torvalds 	chip->ac97 = NULL;
7801da177e4SLinus Torvalds }
7811da177e4SLinus Torvalds 
7821da177e4SLinus Torvalds 
snd_intel8x0m_mixer(struct intel8x0m * chip,int ac97_clock)783e23e7a14SBill Pemberton static int snd_intel8x0m_mixer(struct intel8x0m *chip, int ac97_clock)
7841da177e4SLinus Torvalds {
7856b75a9d8STakashi Iwai 	struct snd_ac97_bus *pbus;
7866b75a9d8STakashi Iwai 	struct snd_ac97_template ac97;
7876b75a9d8STakashi Iwai 	struct snd_ac97 *x97;
7881da177e4SLinus Torvalds 	int err;
7891da177e4SLinus Torvalds 	unsigned int glob_sta = 0;
79051055da5STakashi Iwai 	static const struct snd_ac97_bus_ops ops = {
791a6e8509fSPaul Bolle 		.write = snd_intel8x0m_codec_write,
792a6e8509fSPaul Bolle 		.read = snd_intel8x0m_codec_read,
7931da177e4SLinus Torvalds 	};
7941da177e4SLinus Torvalds 
7951da177e4SLinus Torvalds 	chip->in_ac97_init = 1;
7961da177e4SLinus Torvalds 
7971da177e4SLinus Torvalds 	memset(&ac97, 0, sizeof(ac97));
7981da177e4SLinus Torvalds 	ac97.private_data = chip;
799a6e8509fSPaul Bolle 	ac97.private_free = snd_intel8x0m_mixer_free_ac97;
800f1a63a38STakashi Iwai 	ac97.scaps = AC97_SCAP_SKIP_AUDIO | AC97_SCAP_POWER_SAVE;
8011da177e4SLinus Torvalds 
8021da177e4SLinus Torvalds 	glob_sta = igetdword(chip, ICHREG(GLOB_STA));
8031da177e4SLinus Torvalds 
8043a5f3dd3STakashi Iwai 	err = snd_ac97_bus(chip->card, 0, &ops, chip, &pbus);
8053a5f3dd3STakashi Iwai 	if (err < 0)
8061da177e4SLinus Torvalds 		goto __err;
807a6e8509fSPaul Bolle 	pbus->private_free = snd_intel8x0m_mixer_free_ac97_bus;
8081da177e4SLinus Torvalds 	if (ac97_clock >= 8000 && ac97_clock <= 48000)
8091da177e4SLinus Torvalds 		pbus->clock = ac97_clock;
8101da177e4SLinus Torvalds 	chip->ac97_bus = pbus;
8111da177e4SLinus Torvalds 
8121da177e4SLinus Torvalds 	ac97.pci = chip->pci;
8131da177e4SLinus Torvalds 	ac97.num = glob_sta & ICH_SCR ? 1 : 0;
8143a5f3dd3STakashi Iwai 	err = snd_ac97_mixer(pbus, &ac97, &x97);
8153a5f3dd3STakashi Iwai 	if (err < 0) {
816813bdba3STakashi Iwai 		dev_err(chip->card->dev,
817813bdba3STakashi Iwai 			"Unable to initialize codec #%d\n", ac97.num);
8181da177e4SLinus Torvalds 		if (ac97.num == 0)
8191da177e4SLinus Torvalds 			goto __err;
8201da177e4SLinus Torvalds 		return err;
8211da177e4SLinus Torvalds 	}
8221da177e4SLinus Torvalds 	chip->ac97 = x97;
8231da177e4SLinus Torvalds 	if(ac97_is_modem(x97) && !chip->ichd[ICHD_MDMIN].ac97) {
8241da177e4SLinus Torvalds 		chip->ichd[ICHD_MDMIN].ac97 = x97;
8251da177e4SLinus Torvalds 		chip->ichd[ICHD_MDMOUT].ac97 = x97;
8261da177e4SLinus Torvalds 	}
8271da177e4SLinus Torvalds 
8281da177e4SLinus Torvalds 	chip->in_ac97_init = 0;
8291da177e4SLinus Torvalds 	return 0;
8301da177e4SLinus Torvalds 
8311da177e4SLinus Torvalds  __err:
8321da177e4SLinus Torvalds 	/* clear the cold-reset bit for the next chance */
8331da177e4SLinus Torvalds 	if (chip->device_type != DEVICE_ALI)
8346b75a9d8STakashi Iwai 		iputdword(chip, ICHREG(GLOB_CNT),
8356b75a9d8STakashi Iwai 			  igetdword(chip, ICHREG(GLOB_CNT)) & ~ICH_AC97COLD);
8361da177e4SLinus Torvalds 	return err;
8371da177e4SLinus Torvalds }
8381da177e4SLinus Torvalds 
8391da177e4SLinus Torvalds 
8401da177e4SLinus Torvalds /*
8411da177e4SLinus Torvalds  *
8421da177e4SLinus Torvalds  */
8431da177e4SLinus Torvalds 
snd_intel8x0m_ich_chip_init(struct intel8x0m * chip,int probing)8446b75a9d8STakashi Iwai static int snd_intel8x0m_ich_chip_init(struct intel8x0m *chip, int probing)
8451da177e4SLinus Torvalds {
8461da177e4SLinus Torvalds 	unsigned long end_time;
8471da177e4SLinus Torvalds 	unsigned int cnt, status, nstatus;
8481da177e4SLinus Torvalds 
8491da177e4SLinus Torvalds 	/* put logic to right state */
8501da177e4SLinus Torvalds 	/* first clear status bits */
8511da177e4SLinus Torvalds 	status = ICH_RCS | ICH_MIINT | ICH_MOINT;
8521da177e4SLinus Torvalds 	cnt = igetdword(chip, ICHREG(GLOB_STA));
8531da177e4SLinus Torvalds 	iputdword(chip, ICHREG(GLOB_STA), cnt & status);
8541da177e4SLinus Torvalds 
8551da177e4SLinus Torvalds 	/* ACLink on, 2 channels */
8561da177e4SLinus Torvalds 	cnt = igetdword(chip, ICHREG(GLOB_CNT));
8571da177e4SLinus Torvalds 	cnt &= ~(ICH_ACLINK);
8581da177e4SLinus Torvalds 	/* finish cold or do warm reset */
8591da177e4SLinus Torvalds 	cnt |= (cnt & ICH_AC97COLD) == 0 ? ICH_AC97COLD : ICH_AC97WARM;
8601da177e4SLinus Torvalds 	iputdword(chip, ICHREG(GLOB_CNT), cnt);
8615cd2ad81SPaul Bolle 	usleep_range(500, 1000); /* give warm reset some time */
8625cd2ad81SPaul Bolle 	end_time = jiffies + HZ / 4;
8631da177e4SLinus Torvalds 	do {
8641da177e4SLinus Torvalds 		if ((igetdword(chip, ICHREG(GLOB_CNT)) & ICH_AC97WARM) == 0)
8651da177e4SLinus Torvalds 			goto __ok;
866954bea35STakashi Iwai 		schedule_timeout_uninterruptible(1);
8671da177e4SLinus Torvalds 	} while (time_after_eq(end_time, jiffies));
868813bdba3STakashi Iwai 	dev_err(chip->card->dev, "AC'97 warm reset still in progress? [0x%x]\n",
8696b75a9d8STakashi Iwai 		   igetdword(chip, ICHREG(GLOB_CNT)));
8701da177e4SLinus Torvalds 	return -EIO;
8711da177e4SLinus Torvalds 
8721da177e4SLinus Torvalds       __ok:
8731da177e4SLinus Torvalds 	if (probing) {
8741da177e4SLinus Torvalds 		/* wait for any codec ready status.
8751da177e4SLinus Torvalds 		 * Once it becomes ready it should remain ready
8761da177e4SLinus Torvalds 		 * as long as we do not disable the ac97 link.
8771da177e4SLinus Torvalds 		 */
8781da177e4SLinus Torvalds 		end_time = jiffies + HZ;
8791da177e4SLinus Torvalds 		do {
8806b75a9d8STakashi Iwai 			status = igetdword(chip, ICHREG(GLOB_STA)) &
8816b75a9d8STakashi Iwai 				(ICH_PCR | ICH_SCR | ICH_TCR);
8821da177e4SLinus Torvalds 			if (status)
8831da177e4SLinus Torvalds 				break;
884954bea35STakashi Iwai 			schedule_timeout_uninterruptible(1);
8851da177e4SLinus Torvalds 		} while (time_after_eq(end_time, jiffies));
8861da177e4SLinus Torvalds 		if (! status) {
8871da177e4SLinus Torvalds 			/* no codec is found */
888813bdba3STakashi Iwai 			dev_err(chip->card->dev,
889813bdba3STakashi Iwai 				"codec_ready: codec is not ready [0x%x]\n",
8906b75a9d8STakashi Iwai 				   igetdword(chip, ICHREG(GLOB_STA)));
8911da177e4SLinus Torvalds 			return -EIO;
8921da177e4SLinus Torvalds 		}
8931da177e4SLinus Torvalds 
8941da177e4SLinus Torvalds 		/* up to two codecs (modem cannot be tertiary with ICH4) */
8951da177e4SLinus Torvalds 		nstatus = ICH_PCR | ICH_SCR;
8961da177e4SLinus Torvalds 
8971da177e4SLinus Torvalds 		/* wait for other codecs ready status. */
8981da177e4SLinus Torvalds 		end_time = jiffies + HZ / 4;
8991da177e4SLinus Torvalds 		while (status != nstatus && time_after_eq(end_time, jiffies)) {
900954bea35STakashi Iwai 			schedule_timeout_uninterruptible(1);
9011da177e4SLinus Torvalds 			status |= igetdword(chip, ICHREG(GLOB_STA)) & nstatus;
9021da177e4SLinus Torvalds 		}
9031da177e4SLinus Torvalds 
9041da177e4SLinus Torvalds 	} else {
9051da177e4SLinus Torvalds 		/* resume phase */
9061da177e4SLinus Torvalds 		status = 0;
9071da177e4SLinus Torvalds 		if (chip->ac97)
9081da177e4SLinus Torvalds 			status |= get_ich_codec_bit(chip, chip->ac97->num);
9091da177e4SLinus Torvalds 		/* wait until all the probed codecs are ready */
9101da177e4SLinus Torvalds 		end_time = jiffies + HZ;
9111da177e4SLinus Torvalds 		do {
9126b75a9d8STakashi Iwai 			nstatus = igetdword(chip, ICHREG(GLOB_STA)) &
9136b75a9d8STakashi Iwai 				(ICH_PCR | ICH_SCR | ICH_TCR);
9141da177e4SLinus Torvalds 			if (status == nstatus)
9151da177e4SLinus Torvalds 				break;
916954bea35STakashi Iwai 			schedule_timeout_uninterruptible(1);
9171da177e4SLinus Torvalds 		} while (time_after_eq(end_time, jiffies));
9181da177e4SLinus Torvalds 	}
9191da177e4SLinus Torvalds 
9201da177e4SLinus Torvalds 	if (chip->device_type == DEVICE_SIS) {
9211da177e4SLinus Torvalds 		/* unmute the output on SIS7012 */
9221da177e4SLinus Torvalds 		iputword(chip, 0x4c, igetword(chip, 0x4c) | 1);
9231da177e4SLinus Torvalds 	}
9241da177e4SLinus Torvalds 
9251da177e4SLinus Torvalds       	return 0;
9261da177e4SLinus Torvalds }
9271da177e4SLinus Torvalds 
snd_intel8x0m_chip_init(struct intel8x0m * chip,int probing)928a6e8509fSPaul Bolle static int snd_intel8x0m_chip_init(struct intel8x0m *chip, int probing)
9291da177e4SLinus Torvalds {
9301da177e4SLinus Torvalds 	unsigned int i;
9311da177e4SLinus Torvalds 	int err;
9321da177e4SLinus Torvalds 
9333a5f3dd3STakashi Iwai 	err = snd_intel8x0m_ich_chip_init(chip, probing);
9343a5f3dd3STakashi Iwai 	if (err < 0)
9351da177e4SLinus Torvalds 		return err;
9361da177e4SLinus Torvalds 	iagetword(chip, 0);	/* clear semaphore flag */
9371da177e4SLinus Torvalds 
9381da177e4SLinus Torvalds 	/* disable interrupts */
9391da177e4SLinus Torvalds 	for (i = 0; i < chip->bdbars_count; i++)
9401da177e4SLinus Torvalds 		iputbyte(chip, ICH_REG_OFF_CR + chip->ichd[i].reg_offset, 0x00);
9411da177e4SLinus Torvalds 	/* reset channels */
9421da177e4SLinus Torvalds 	for (i = 0; i < chip->bdbars_count; i++)
9431da177e4SLinus Torvalds 		iputbyte(chip, ICH_REG_OFF_CR + chip->ichd[i].reg_offset, ICH_RESETREGS);
9441da177e4SLinus Torvalds 	/* initialize Buffer Descriptor Lists */
9451da177e4SLinus Torvalds 	for (i = 0; i < chip->bdbars_count; i++)
9461da177e4SLinus Torvalds 		iputdword(chip, ICH_REG_OFF_BDBAR + chip->ichd[i].reg_offset, chip->ichd[i].bdbar_addr);
9471da177e4SLinus Torvalds 	return 0;
9481da177e4SLinus Torvalds }
9491da177e4SLinus Torvalds 
snd_intel8x0m_free(struct snd_card * card)9507835e090STakashi Iwai static void snd_intel8x0m_free(struct snd_card *card)
9511da177e4SLinus Torvalds {
9527835e090STakashi Iwai 	struct intel8x0m *chip = card->private_data;
9531da177e4SLinus Torvalds 	unsigned int i;
9541da177e4SLinus Torvalds 
9551da177e4SLinus Torvalds 	if (chip->irq < 0)
9561da177e4SLinus Torvalds 		goto __hw_end;
9571da177e4SLinus Torvalds 	/* disable interrupts */
9581da177e4SLinus Torvalds 	for (i = 0; i < chip->bdbars_count; i++)
9591da177e4SLinus Torvalds 		iputbyte(chip, ICH_REG_OFF_CR + chip->ichd[i].reg_offset, 0x00);
9601da177e4SLinus Torvalds 	/* reset channels */
9611da177e4SLinus Torvalds 	for (i = 0; i < chip->bdbars_count; i++)
9621da177e4SLinus Torvalds 		iputbyte(chip, ICH_REG_OFF_CR + chip->ichd[i].reg_offset, ICH_RESETREGS);
9631da177e4SLinus Torvalds  __hw_end:
964ebf029daSTakashi Iwai 	if (chip->irq >= 0)
965ebf029daSTakashi Iwai 		free_irq(chip->irq, chip);
9661da177e4SLinus Torvalds }
9671da177e4SLinus Torvalds 
968c7561cd8STakashi Iwai #ifdef CONFIG_PM_SLEEP
9691da177e4SLinus Torvalds /*
9701da177e4SLinus Torvalds  * power management
9711da177e4SLinus Torvalds  */
intel8x0m_suspend(struct device * dev)97268cb2b55STakashi Iwai static int intel8x0m_suspend(struct device *dev)
9731da177e4SLinus Torvalds {
97468cb2b55STakashi Iwai 	struct snd_card *card = dev_get_drvdata(dev);
9755809c6c4STakashi Iwai 	struct intel8x0m *chip = card->private_data;
9761da177e4SLinus Torvalds 
9775809c6c4STakashi Iwai 	snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
9781da177e4SLinus Torvalds 	snd_ac97_suspend(chip->ac97);
97930b35399STakashi Iwai 	if (chip->irq >= 0) {
980f0063c44STakashi Iwai 		free_irq(chip->irq, chip);
98130b35399STakashi Iwai 		chip->irq = -1;
982be1391c7STakashi Iwai 		card->sync_irq = -1;
98330b35399STakashi Iwai 	}
9841da177e4SLinus Torvalds 	return 0;
9851da177e4SLinus Torvalds }
9861da177e4SLinus Torvalds 
intel8x0m_resume(struct device * dev)98768cb2b55STakashi Iwai static int intel8x0m_resume(struct device *dev)
9881da177e4SLinus Torvalds {
98968cb2b55STakashi Iwai 	struct pci_dev *pci = to_pci_dev(dev);
99068cb2b55STakashi Iwai 	struct snd_card *card = dev_get_drvdata(dev);
9915809c6c4STakashi Iwai 	struct intel8x0m *chip = card->private_data;
9925809c6c4STakashi Iwai 
993a6e8509fSPaul Bolle 	if (request_irq(pci->irq, snd_intel8x0m_interrupt,
994934c2b6dSTakashi Iwai 			IRQF_SHARED, KBUILD_MODNAME, chip)) {
995813bdba3STakashi Iwai 		dev_err(dev, "unable to grab IRQ %d, disabling device\n",
996813bdba3STakashi Iwai 			pci->irq);
99730b35399STakashi Iwai 		snd_card_disconnect(card);
99830b35399STakashi Iwai 		return -EIO;
99930b35399STakashi Iwai 	}
1000f0063c44STakashi Iwai 	chip->irq = pci->irq;
1001be1391c7STakashi Iwai 	card->sync_irq = chip->irq;
1002a6e8509fSPaul Bolle 	snd_intel8x0m_chip_init(chip, 0);
10031da177e4SLinus Torvalds 	snd_ac97_resume(chip->ac97);
10041da177e4SLinus Torvalds 
10055809c6c4STakashi Iwai 	snd_power_change_state(card, SNDRV_CTL_POWER_D0);
10061da177e4SLinus Torvalds 	return 0;
10071da177e4SLinus Torvalds }
100868cb2b55STakashi Iwai 
100968cb2b55STakashi Iwai static SIMPLE_DEV_PM_OPS(intel8x0m_pm, intel8x0m_suspend, intel8x0m_resume);
101068cb2b55STakashi Iwai #define INTEL8X0M_PM_OPS	&intel8x0m_pm
101168cb2b55STakashi Iwai #else
101268cb2b55STakashi Iwai #define INTEL8X0M_PM_OPS	NULL
1013c7561cd8STakashi Iwai #endif /* CONFIG_PM_SLEEP */
10141da177e4SLinus Torvalds 
snd_intel8x0m_proc_read(struct snd_info_entry * entry,struct snd_info_buffer * buffer)10156b75a9d8STakashi Iwai static void snd_intel8x0m_proc_read(struct snd_info_entry * entry,
10166b75a9d8STakashi Iwai 				   struct snd_info_buffer *buffer)
10171da177e4SLinus Torvalds {
10186b75a9d8STakashi Iwai 	struct intel8x0m *chip = entry->private_data;
10191da177e4SLinus Torvalds 	unsigned int tmp;
10201da177e4SLinus Torvalds 
10211da177e4SLinus Torvalds 	snd_iprintf(buffer, "Intel8x0m\n\n");
10221da177e4SLinus Torvalds 	if (chip->device_type == DEVICE_ALI)
10231da177e4SLinus Torvalds 		return;
10241da177e4SLinus Torvalds 	tmp = igetdword(chip, ICHREG(GLOB_STA));
10256b75a9d8STakashi Iwai 	snd_iprintf(buffer, "Global control        : 0x%08x\n",
10266b75a9d8STakashi Iwai 		    igetdword(chip, ICHREG(GLOB_CNT)));
10271da177e4SLinus Torvalds 	snd_iprintf(buffer, "Global status         : 0x%08x\n", tmp);
10281da177e4SLinus Torvalds 	snd_iprintf(buffer, "AC'97 codecs ready    :%s%s%s%s\n",
10291da177e4SLinus Torvalds 			tmp & ICH_PCR ? " primary" : "",
10301da177e4SLinus Torvalds 			tmp & ICH_SCR ? " secondary" : "",
10311da177e4SLinus Torvalds 			tmp & ICH_TCR ? " tertiary" : "",
10321da177e4SLinus Torvalds 			(tmp & (ICH_PCR | ICH_SCR | ICH_TCR)) == 0 ? " none" : "");
10331da177e4SLinus Torvalds }
10341da177e4SLinus Torvalds 
snd_intel8x0m_proc_init(struct intel8x0m * chip)1035e23e7a14SBill Pemberton static void snd_intel8x0m_proc_init(struct intel8x0m *chip)
10361da177e4SLinus Torvalds {
103747f2769bSTakashi Iwai 	snd_card_ro_proc_new(chip->card, "intel8x0m", chip,
103847f2769bSTakashi Iwai 			     snd_intel8x0m_proc_read);
10391da177e4SLinus Torvalds }
10401da177e4SLinus Torvalds 
10411da177e4SLinus Torvalds struct ich_reg_info {
10421da177e4SLinus Torvalds 	unsigned int int_sta_mask;
10431da177e4SLinus Torvalds 	unsigned int offset;
10441da177e4SLinus Torvalds };
10451da177e4SLinus Torvalds 
snd_intel8x0m_init(struct snd_card * card,struct pci_dev * pci,unsigned long device_type)10467835e090STakashi Iwai static int snd_intel8x0m_init(struct snd_card *card,
10471da177e4SLinus Torvalds 			      struct pci_dev *pci,
10487835e090STakashi Iwai 			      unsigned long device_type)
10491da177e4SLinus Torvalds {
10507835e090STakashi Iwai 	struct intel8x0m *chip = card->private_data;
10511da177e4SLinus Torvalds 	int err;
10521da177e4SLinus Torvalds 	unsigned int i;
10531da177e4SLinus Torvalds 	unsigned int int_sta_masks;
10546b75a9d8STakashi Iwai 	struct ichdev *ichdev;
1055f729f88aSTakashi Iwai 	static const struct ich_reg_info intel_regs[2] = {
10561da177e4SLinus Torvalds 		{ ICH_MIINT, 0 },
10571da177e4SLinus Torvalds 		{ ICH_MOINT, 0x10 },
10581da177e4SLinus Torvalds 	};
1059f729f88aSTakashi Iwai 	const struct ich_reg_info *tbl;
10601da177e4SLinus Torvalds 
10617835e090STakashi Iwai 	err = pcim_enable_device(pci);
10623a5f3dd3STakashi Iwai 	if (err < 0)
10631da177e4SLinus Torvalds 		return err;
10641da177e4SLinus Torvalds 
10651da177e4SLinus Torvalds 	spin_lock_init(&chip->reg_lock);
10661da177e4SLinus Torvalds 	chip->device_type = device_type;
10671da177e4SLinus Torvalds 	chip->card = card;
10681da177e4SLinus Torvalds 	chip->pci = pci;
10691da177e4SLinus Torvalds 	chip->irq = -1;
10701da177e4SLinus Torvalds 
10713a5f3dd3STakashi Iwai 	err = pci_request_regions(pci, card->shortname);
10727835e090STakashi Iwai 	if (err < 0)
10731da177e4SLinus Torvalds 		return err;
10741da177e4SLinus Torvalds 
10751da177e4SLinus Torvalds 	if (device_type == DEVICE_ALI) {
10761da177e4SLinus Torvalds 		/* ALI5455 has no ac97 region */
10777835e090STakashi Iwai 		chip->bmaddr = pcim_iomap(pci, 0, 0);
10787835e090STakashi Iwai 	} else {
10793388c37eSTakashi Iwai 		if (pci_resource_flags(pci, 2) & IORESOURCE_MEM) /* ICH4 and Nforce */
10807835e090STakashi Iwai 			chip->addr = pcim_iomap(pci, 2, 0);
10813388c37eSTakashi Iwai 		else
10827835e090STakashi Iwai 			chip->addr = pcim_iomap(pci, 0, 0);
10833388c37eSTakashi Iwai 		if (pci_resource_flags(pci, 3) & IORESOURCE_MEM) /* ICH4 */
10847835e090STakashi Iwai 			chip->bmaddr = pcim_iomap(pci, 3, 0);
10853388c37eSTakashi Iwai 		else
10867835e090STakashi Iwai 			chip->bmaddr = pcim_iomap(pci, 1, 0);
10871da177e4SLinus Torvalds 	}
10881da177e4SLinus Torvalds 
10891da177e4SLinus Torvalds 	/* initialize offsets */
10901da177e4SLinus Torvalds 	chip->bdbars_count = 2;
10911da177e4SLinus Torvalds 	tbl = intel_regs;
10921da177e4SLinus Torvalds 
10931da177e4SLinus Torvalds 	for (i = 0; i < chip->bdbars_count; i++) {
10941da177e4SLinus Torvalds 		ichdev = &chip->ichd[i];
10951da177e4SLinus Torvalds 		ichdev->ichd = i;
10961da177e4SLinus Torvalds 		ichdev->reg_offset = tbl[i].offset;
10971da177e4SLinus Torvalds 		ichdev->int_sta_mask = tbl[i].int_sta_mask;
10981da177e4SLinus Torvalds 		if (device_type == DEVICE_SIS) {
10991da177e4SLinus Torvalds 			/* SiS 7013 swaps the registers */
11001da177e4SLinus Torvalds 			ichdev->roff_sr = ICH_REG_OFF_PICB;
11011da177e4SLinus Torvalds 			ichdev->roff_picb = ICH_REG_OFF_SR;
11021da177e4SLinus Torvalds 		} else {
11031da177e4SLinus Torvalds 			ichdev->roff_sr = ICH_REG_OFF_SR;
11041da177e4SLinus Torvalds 			ichdev->roff_picb = ICH_REG_OFF_PICB;
11051da177e4SLinus Torvalds 		}
11061da177e4SLinus Torvalds 		if (device_type == DEVICE_ALI)
11071da177e4SLinus Torvalds 			ichdev->ali_slot = (ichdev->reg_offset - 0x40) / 0x10;
11081da177e4SLinus Torvalds 	}
11091da177e4SLinus Torvalds 	/* SIS7013 handles the pcm data in bytes, others are in words */
11101da177e4SLinus Torvalds 	chip->pcm_pos_shift = (device_type == DEVICE_SIS) ? 0 : 1;
11111da177e4SLinus Torvalds 
11121da177e4SLinus Torvalds 	/* allocate buffer descriptor lists */
11131da177e4SLinus Torvalds 	/* the start of each lists must be aligned to 8 bytes */
11147835e090STakashi Iwai 	chip->bdbars = snd_devm_alloc_pages(&pci->dev, SNDRV_DMA_TYPE_DEV,
11157835e090STakashi Iwai 					    chip->bdbars_count * sizeof(u32) *
11167835e090STakashi Iwai 					    ICH_MAX_FRAGS * 2);
11177835e090STakashi Iwai 	if (!chip->bdbars)
11181da177e4SLinus Torvalds 		return -ENOMEM;
11197835e090STakashi Iwai 
11201da177e4SLinus Torvalds 	/* tables must be aligned to 8 bytes here, but the kernel pages
11211da177e4SLinus Torvalds 	   are much bigger, so we don't care (on i386) */
11221da177e4SLinus Torvalds 	int_sta_masks = 0;
11231da177e4SLinus Torvalds 	for (i = 0; i < chip->bdbars_count; i++) {
11241da177e4SLinus Torvalds 		ichdev = &chip->ichd[i];
11257835e090STakashi Iwai 		ichdev->bdbar = ((__le32 *)chip->bdbars->area) + (i * ICH_MAX_FRAGS * 2);
11267835e090STakashi Iwai 		ichdev->bdbar_addr = chip->bdbars->addr + (i * sizeof(u32) * ICH_MAX_FRAGS * 2);
11271da177e4SLinus Torvalds 		int_sta_masks |= ichdev->int_sta_mask;
11281da177e4SLinus Torvalds 	}
11291da177e4SLinus Torvalds 	chip->int_sta_reg = ICH_REG_GLOB_STA;
11301da177e4SLinus Torvalds 	chip->int_sta_mask = int_sta_masks;
11311da177e4SLinus Torvalds 
11327064f376STakashi Iwai 	pci_set_master(pci);
11337064f376STakashi Iwai 
11343a5f3dd3STakashi Iwai 	err = snd_intel8x0m_chip_init(chip, 1);
11357835e090STakashi Iwai 	if (err < 0)
11361da177e4SLinus Torvalds 		return err;
11371da177e4SLinus Torvalds 
11387835e090STakashi Iwai 	/* NOTE: we don't use devm version here since it's released /
11397835e090STakashi Iwai 	 * re-acquired in PM callbacks.
11407835e090STakashi Iwai 	 * It's released explicitly in snd_intel8x0m_free(), too.
11417835e090STakashi Iwai 	 */
11427064f376STakashi Iwai 	if (request_irq(pci->irq, snd_intel8x0m_interrupt, IRQF_SHARED,
11437064f376STakashi Iwai 			KBUILD_MODNAME, chip)) {
11447064f376STakashi Iwai 		dev_err(card->dev, "unable to grab IRQ %d\n", pci->irq);
11457064f376STakashi Iwai 		return -EBUSY;
11467064f376STakashi Iwai 	}
11477064f376STakashi Iwai 	chip->irq = pci->irq;
1148be1391c7STakashi Iwai 	card->sync_irq = chip->irq;
11497064f376STakashi Iwai 
11507835e090STakashi Iwai 	card->private_free = snd_intel8x0m_free;
11511da177e4SLinus Torvalds 
11521da177e4SLinus Torvalds 	return 0;
11531da177e4SLinus Torvalds }
11541da177e4SLinus Torvalds 
11551da177e4SLinus Torvalds static struct shortname_table {
11561da177e4SLinus Torvalds 	unsigned int id;
11571da177e4SLinus Torvalds 	const char *s;
1158e23e7a14SBill Pemberton } shortnames[] = {
11598cdfd251STakashi Iwai 	{ PCI_DEVICE_ID_INTEL_82801AA_6, "Intel 82801AA-ICH" },
11608cdfd251STakashi Iwai 	{ PCI_DEVICE_ID_INTEL_82801AB_6, "Intel 82901AB-ICH0" },
11611da177e4SLinus Torvalds 	{ PCI_DEVICE_ID_INTEL_82801BA_6, "Intel 82801BA-ICH2" },
11621da177e4SLinus Torvalds 	{ PCI_DEVICE_ID_INTEL_440MX_6, "Intel 440MX" },
11638cdfd251STakashi Iwai 	{ PCI_DEVICE_ID_INTEL_82801CA_6, "Intel 82801CA-ICH3" },
11648cdfd251STakashi Iwai 	{ PCI_DEVICE_ID_INTEL_82801DB_6, "Intel 82801DB-ICH4" },
11658cdfd251STakashi Iwai 	{ PCI_DEVICE_ID_INTEL_82801EB_6, "Intel ICH5" },
11668cdfd251STakashi Iwai 	{ PCI_DEVICE_ID_INTEL_ICH6_17, "Intel ICH6" },
11678cdfd251STakashi Iwai 	{ PCI_DEVICE_ID_INTEL_ICH7_19, "Intel ICH7" },
11681da177e4SLinus Torvalds 	{ 0x7446, "AMD AMD768" },
11691da177e4SLinus Torvalds 	{ PCI_DEVICE_ID_SI_7013, "SiS SI7013" },
11708cdfd251STakashi Iwai 	{ PCI_DEVICE_ID_NVIDIA_MCP1_MODEM, "NVidia nForce" },
11711da177e4SLinus Torvalds 	{ PCI_DEVICE_ID_NVIDIA_MCP2_MODEM, "NVidia nForce2" },
11721da177e4SLinus Torvalds 	{ PCI_DEVICE_ID_NVIDIA_MCP2S_MODEM, "NVidia nForce2s" },
11731da177e4SLinus Torvalds 	{ PCI_DEVICE_ID_NVIDIA_MCP3_MODEM, "NVidia nForce3" },
1174df1fe132SDmitry Eremin-Solenikov 	{ 0x746e, "AMD AMD8111" },
11751da177e4SLinus Torvalds #if 0
11761da177e4SLinus Torvalds 	{ 0x5455, "ALi M5455" },
11771da177e4SLinus Torvalds #endif
11781da177e4SLinus Torvalds 	{ 0 },
11791da177e4SLinus Torvalds };
11801da177e4SLinus Torvalds 
__snd_intel8x0m_probe(struct pci_dev * pci,const struct pci_device_id * pci_id)1181*71b21f5fSTakashi Iwai static int __snd_intel8x0m_probe(struct pci_dev *pci,
11821da177e4SLinus Torvalds 				 const struct pci_device_id *pci_id)
11831da177e4SLinus Torvalds {
11846b75a9d8STakashi Iwai 	struct snd_card *card;
11856b75a9d8STakashi Iwai 	struct intel8x0m *chip;
11861da177e4SLinus Torvalds 	int err;
11871da177e4SLinus Torvalds 	struct shortname_table *name;
11881da177e4SLinus Torvalds 
11897835e090STakashi Iwai 	err = snd_devm_card_new(&pci->dev, index, id, THIS_MODULE,
11907835e090STakashi Iwai 				sizeof(*chip), &card);
1191e58de7baSTakashi Iwai 	if (err < 0)
1192e58de7baSTakashi Iwai 		return err;
11937835e090STakashi Iwai 	chip = card->private_data;
11941da177e4SLinus Torvalds 
11951da177e4SLinus Torvalds 	strcpy(card->driver, "ICH-MODEM");
11961da177e4SLinus Torvalds 	strcpy(card->shortname, "Intel ICH");
11971da177e4SLinus Torvalds 	for (name = shortnames; name->id; name++) {
11981da177e4SLinus Torvalds 		if (pci->device == name->id) {
11991da177e4SLinus Torvalds 			strcpy(card->shortname, name->s);
12001da177e4SLinus Torvalds 			break;
12011da177e4SLinus Torvalds 		}
12021da177e4SLinus Torvalds 	}
12031da177e4SLinus Torvalds 	strcat(card->shortname," Modem");
12041da177e4SLinus Torvalds 
12057835e090STakashi Iwai 	err = snd_intel8x0m_init(card, pci, pci_id->driver_data);
12067835e090STakashi Iwai 	if (err < 0)
12071da177e4SLinus Torvalds 		return err;
12081da177e4SLinus Torvalds 
12093a5f3dd3STakashi Iwai 	err = snd_intel8x0m_mixer(chip, ac97_clock);
12107835e090STakashi Iwai 	if (err < 0)
12111da177e4SLinus Torvalds 		return err;
12123a5f3dd3STakashi Iwai 	err = snd_intel8x0m_pcm(chip);
12137835e090STakashi Iwai 	if (err < 0)
12141da177e4SLinus Torvalds 		return err;
12151da177e4SLinus Torvalds 
12161da177e4SLinus Torvalds 	snd_intel8x0m_proc_init(chip);
12171da177e4SLinus Torvalds 
12183388c37eSTakashi Iwai 	sprintf(card->longname, "%s at irq %i",
12193388c37eSTakashi Iwai 		card->shortname, chip->irq);
12201da177e4SLinus Torvalds 
12213a5f3dd3STakashi Iwai 	err = snd_card_register(card);
12227835e090STakashi Iwai 	if (err < 0)
12231da177e4SLinus Torvalds 		return err;
12241da177e4SLinus Torvalds 	pci_set_drvdata(pci, card);
12251da177e4SLinus Torvalds 	return 0;
12261da177e4SLinus Torvalds }
12271da177e4SLinus Torvalds 
snd_intel8x0m_probe(struct pci_dev * pci,const struct pci_device_id * pci_id)1228*71b21f5fSTakashi Iwai static int snd_intel8x0m_probe(struct pci_dev *pci,
1229*71b21f5fSTakashi Iwai 			       const struct pci_device_id *pci_id)
1230*71b21f5fSTakashi Iwai {
1231*71b21f5fSTakashi Iwai 	return snd_card_free_on_error(&pci->dev, __snd_intel8x0m_probe(pci, pci_id));
1232*71b21f5fSTakashi Iwai }
1233*71b21f5fSTakashi Iwai 
1234e9f66d9bSTakashi Iwai static struct pci_driver intel8x0m_driver = {
12353733e424STakashi Iwai 	.name = KBUILD_MODNAME,
12361da177e4SLinus Torvalds 	.id_table = snd_intel8x0m_ids,
12371da177e4SLinus Torvalds 	.probe = snd_intel8x0m_probe,
123868cb2b55STakashi Iwai 	.driver = {
123968cb2b55STakashi Iwai 		.pm = INTEL8X0M_PM_OPS,
124068cb2b55STakashi Iwai 	},
12411da177e4SLinus Torvalds };
12421da177e4SLinus Torvalds 
1243e9f66d9bSTakashi Iwai module_pci_driver(intel8x0m_driver);
1244