xref: /openbmc/linux/sound/pci/ice1712/ice1712.h (revision 8dd06ef34b6e2f41b29fbf5fc1663780f2524285)
11a59d1b8SThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-or-later */
21da177e4SLinus Torvalds #ifndef __SOUND_ICE1712_H
31da177e4SLinus Torvalds #define __SOUND_ICE1712_H
41da177e4SLinus Torvalds 
51da177e4SLinus Torvalds /*
61da177e4SLinus Torvalds  *   ALSA driver for ICEnsemble ICE1712 (Envy24)
71da177e4SLinus Torvalds  *
8c1017a4cSJaroslav Kysela  *	Copyright (c) 2000 Jaroslav Kysela <perex@perex.cz>
91da177e4SLinus Torvalds  */
101da177e4SLinus Torvalds 
11de3ab850STakashi Iwai #include <linux/io.h>
121da177e4SLinus Torvalds #include <sound/control.h>
131da177e4SLinus Torvalds #include <sound/ac97_codec.h>
141da177e4SLinus Torvalds #include <sound/rawmidi.h>
151da177e4SLinus Torvalds #include <sound/i2c.h>
161da177e4SLinus Torvalds #include <sound/ak4xxx-adda.h>
171da177e4SLinus Torvalds #include <sound/ak4114.h>
18feaa6a74SJochen Voss #include <sound/pt2258.h>
191da177e4SLinus Torvalds #include <sound/pcm.h>
20cf78ee2cSAlan Horstmann #include <sound/mpu401.h>
211da177e4SLinus Torvalds 
221da177e4SLinus Torvalds 
231da177e4SLinus Torvalds /*
241da177e4SLinus Torvalds  *  Direct registers
251da177e4SLinus Torvalds  */
261da177e4SLinus Torvalds 
271da177e4SLinus Torvalds #define ICEREG(ice, x) ((ice)->port + ICE1712_REG_##x)
281da177e4SLinus Torvalds 
291da177e4SLinus Torvalds #define ICE1712_REG_CONTROL		0x00	/* byte */
302f6ba2b3SKonstantinos Tsimpoukas #define   ICE1712_RESET			0x80	/* soft reset whole chip */
312f6ba2b3SKonstantinos Tsimpoukas #define   ICE1712_SERR_ASSERT_DS_DMA	0x40    /* disabled SERR# assertion for the DS DMA Ch-C irq otherwise enabled */
322f6ba2b3SKonstantinos Tsimpoukas #define   ICE1712_DOS_VOL		0x10    /* DOS WT/FM volume control */
332f6ba2b3SKonstantinos Tsimpoukas #define   ICE1712_SERR_LEVEL		0x08	/* SERR# level otherwise edge */
342f6ba2b3SKonstantinos Tsimpoukas #define   ICE1712_SERR_ASSERT_SB	0x02	/* disabled SERR# assertion for SB irq otherwise enabled */
351da177e4SLinus Torvalds #define   ICE1712_NATIVE		0x01	/* native mode otherwise SB */
361da177e4SLinus Torvalds #define ICE1712_REG_IRQMASK		0x01	/* byte */
372f6ba2b3SKonstantinos Tsimpoukas #define   ICE1712_IRQ_MPU1		0x80	/* MIDI irq mask */
382f6ba2b3SKonstantinos Tsimpoukas #define   ICE1712_IRQ_TIMER		0x40	/* Timer mask */
392f6ba2b3SKonstantinos Tsimpoukas #define   ICE1712_IRQ_MPU2		0x20	/* Secondary MIDI irq mask */
402f6ba2b3SKonstantinos Tsimpoukas #define   ICE1712_IRQ_PROPCM		0x10	/* professional multi-track */
411da177e4SLinus Torvalds #define   ICE1712_IRQ_FM		0x08	/* FM/MIDI - legacy */
421da177e4SLinus Torvalds #define   ICE1712_IRQ_PBKDS		0x04	/* playback DS channels */
431da177e4SLinus Torvalds #define   ICE1712_IRQ_CONCAP		0x02	/* consumer capture */
441da177e4SLinus Torvalds #define   ICE1712_IRQ_CONPBK		0x01	/* consumer playback */
451da177e4SLinus Torvalds #define ICE1712_REG_IRQSTAT		0x02	/* byte */
461da177e4SLinus Torvalds /* look to ICE1712_IRQ_* */
471da177e4SLinus Torvalds #define ICE1712_REG_INDEX		0x03	/* byte - indirect CCIxx regs */
481da177e4SLinus Torvalds #define ICE1712_REG_DATA		0x04	/* byte - indirect CCIxx regs */
491da177e4SLinus Torvalds #define ICE1712_REG_NMI_STAT1		0x05	/* byte */
501da177e4SLinus Torvalds #define ICE1712_REG_NMI_DATA		0x06	/* byte */
511da177e4SLinus Torvalds #define ICE1712_REG_NMI_INDEX		0x07	/* byte */
521da177e4SLinus Torvalds #define ICE1712_REG_AC97_INDEX		0x08	/* byte */
531da177e4SLinus Torvalds #define ICE1712_REG_AC97_CMD		0x09	/* byte */
541da177e4SLinus Torvalds #define   ICE1712_AC97_COLD		0x80	/* cold reset */
551da177e4SLinus Torvalds #define   ICE1712_AC97_WARM		0x40	/* warm reset */
561da177e4SLinus Torvalds #define   ICE1712_AC97_WRITE		0x20	/* W: write, R: write in progress */
571da177e4SLinus Torvalds #define   ICE1712_AC97_READ		0x10	/* W: read, R: read in progress */
581da177e4SLinus Torvalds #define   ICE1712_AC97_READY		0x08	/* codec ready status bit */
591da177e4SLinus Torvalds #define   ICE1712_AC97_PBK_VSR		0x02	/* playback VSR */
601da177e4SLinus Torvalds #define   ICE1712_AC97_CAP_VSR		0x01	/* capture VSR */
611da177e4SLinus Torvalds #define ICE1712_REG_AC97_DATA		0x0a	/* word (little endian) */
621da177e4SLinus Torvalds #define ICE1712_REG_MPU1_CTRL		0x0c	/* byte */
631da177e4SLinus Torvalds #define ICE1712_REG_MPU1_DATA		0x0d	/* byte */
641da177e4SLinus Torvalds #define ICE1712_REG_I2C_DEV_ADDR	0x10	/* byte */
651da177e4SLinus Torvalds #define   ICE1712_I2C_WRITE		0x01	/* write direction */
661da177e4SLinus Torvalds #define ICE1712_REG_I2C_BYTE_ADDR	0x11	/* byte */
671da177e4SLinus Torvalds #define ICE1712_REG_I2C_DATA		0x12	/* byte */
681da177e4SLinus Torvalds #define ICE1712_REG_I2C_CTRL		0x13	/* byte */
691da177e4SLinus Torvalds #define   ICE1712_I2C_EEPROM		0x80	/* EEPROM exists */
701da177e4SLinus Torvalds #define   ICE1712_I2C_BUSY		0x01	/* busy bit */
711da177e4SLinus Torvalds #define ICE1712_REG_CONCAP_ADDR		0x14	/* dword - consumer capture */
721da177e4SLinus Torvalds #define ICE1712_REG_CONCAP_COUNT	0x18	/* word - current/base count */
731da177e4SLinus Torvalds #define ICE1712_REG_SERR_SHADOW		0x1b	/* byte */
741da177e4SLinus Torvalds #define ICE1712_REG_MPU2_CTRL		0x1c	/* byte */
751da177e4SLinus Torvalds #define ICE1712_REG_MPU2_DATA		0x1d	/* byte */
761da177e4SLinus Torvalds #define ICE1712_REG_TIMER		0x1e	/* word */
771da177e4SLinus Torvalds 
781da177e4SLinus Torvalds /*
791da177e4SLinus Torvalds  *  Indirect registers
801da177e4SLinus Torvalds  */
811da177e4SLinus Torvalds 
821da177e4SLinus Torvalds #define ICE1712_IREG_PBK_COUNT_LO	0x00
831da177e4SLinus Torvalds #define ICE1712_IREG_PBK_COUNT_HI	0x01
841da177e4SLinus Torvalds #define ICE1712_IREG_PBK_CTRL		0x02
851da177e4SLinus Torvalds #define ICE1712_IREG_PBK_LEFT		0x03	/* left volume */
861da177e4SLinus Torvalds #define ICE1712_IREG_PBK_RIGHT		0x04	/* right volume */
871da177e4SLinus Torvalds #define ICE1712_IREG_PBK_SOFT		0x05	/* soft volume */
881da177e4SLinus Torvalds #define ICE1712_IREG_PBK_RATE_LO	0x06
891da177e4SLinus Torvalds #define ICE1712_IREG_PBK_RATE_MID	0x07
901da177e4SLinus Torvalds #define ICE1712_IREG_PBK_RATE_HI	0x08
911da177e4SLinus Torvalds #define ICE1712_IREG_CAP_COUNT_LO	0x10
921da177e4SLinus Torvalds #define ICE1712_IREG_CAP_COUNT_HI	0x11
931da177e4SLinus Torvalds #define ICE1712_IREG_CAP_CTRL		0x12
941da177e4SLinus Torvalds #define ICE1712_IREG_GPIO_DATA		0x20
951da177e4SLinus Torvalds #define ICE1712_IREG_GPIO_WRITE_MASK	0x21
961da177e4SLinus Torvalds #define ICE1712_IREG_GPIO_DIRECTION	0x22
971da177e4SLinus Torvalds #define ICE1712_IREG_CONSUMER_POWERDOWN	0x30
981da177e4SLinus Torvalds #define ICE1712_IREG_PRO_POWERDOWN	0x31
991da177e4SLinus Torvalds 
1001da177e4SLinus Torvalds /*
1011da177e4SLinus Torvalds  *  Consumer section direct DMA registers
1021da177e4SLinus Torvalds  */
1031da177e4SLinus Torvalds 
1041da177e4SLinus Torvalds #define ICEDS(ice, x) ((ice)->dmapath_port + ICE1712_DS_##x)
1051da177e4SLinus Torvalds 
1061da177e4SLinus Torvalds #define ICE1712_DS_INTMASK		0x00	/* word - interrupt mask */
1071da177e4SLinus Torvalds #define ICE1712_DS_INTSTAT		0x02	/* word - interrupt status */
1081da177e4SLinus Torvalds #define ICE1712_DS_DATA			0x04	/* dword - channel data */
1091da177e4SLinus Torvalds #define ICE1712_DS_INDEX		0x08	/* dword - channel index */
1101da177e4SLinus Torvalds 
1111da177e4SLinus Torvalds /*
1121da177e4SLinus Torvalds  *  Consumer section channel registers
1131da177e4SLinus Torvalds  */
1141da177e4SLinus Torvalds 
1151da177e4SLinus Torvalds #define ICE1712_DSC_ADDR0		0x00	/* dword - base address 0 */
1161da177e4SLinus Torvalds #define ICE1712_DSC_COUNT0		0x01	/* word - count 0 */
1171da177e4SLinus Torvalds #define ICE1712_DSC_ADDR1		0x02	/* dword - base address 1 */
1181da177e4SLinus Torvalds #define ICE1712_DSC_COUNT1		0x03	/* word - count 1 */
1191da177e4SLinus Torvalds #define ICE1712_DSC_CONTROL		0x04	/* byte - control & status */
1201da177e4SLinus Torvalds #define   ICE1712_BUFFER1		0x80	/* buffer1 is active */
1211da177e4SLinus Torvalds #define   ICE1712_BUFFER1_AUTO		0x40	/* buffer1 auto init */
1221da177e4SLinus Torvalds #define   ICE1712_BUFFER0_AUTO		0x20	/* buffer0 auto init */
1231da177e4SLinus Torvalds #define   ICE1712_FLUSH			0x10	/* flush FIFO */
1241da177e4SLinus Torvalds #define   ICE1712_STEREO		0x08	/* stereo */
1251da177e4SLinus Torvalds #define   ICE1712_16BIT			0x04	/* 16-bit data */
1261da177e4SLinus Torvalds #define   ICE1712_PAUSE			0x02	/* pause */
1271da177e4SLinus Torvalds #define   ICE1712_START			0x01	/* start */
1281da177e4SLinus Torvalds #define ICE1712_DSC_RATE		0x05	/* dword - rate */
1291da177e4SLinus Torvalds #define ICE1712_DSC_VOLUME		0x06	/* word - volume control */
1301da177e4SLinus Torvalds 
1311da177e4SLinus Torvalds /*
1321da177e4SLinus Torvalds  *  Professional multi-track direct control registers
1331da177e4SLinus Torvalds  */
1341da177e4SLinus Torvalds 
1351da177e4SLinus Torvalds #define ICEMT(ice, x) ((ice)->profi_port + ICE1712_MT_##x)
1361da177e4SLinus Torvalds 
1371da177e4SLinus Torvalds #define ICE1712_MT_IRQ			0x00	/* byte - interrupt mask */
1381da177e4SLinus Torvalds #define   ICE1712_MULTI_CAPTURE		0x80	/* capture IRQ */
1391da177e4SLinus Torvalds #define   ICE1712_MULTI_PLAYBACK	0x40	/* playback IRQ */
1401da177e4SLinus Torvalds #define   ICE1712_MULTI_CAPSTATUS	0x02	/* capture IRQ status */
1411da177e4SLinus Torvalds #define   ICE1712_MULTI_PBKSTATUS	0x01	/* playback IRQ status */
1421da177e4SLinus Torvalds #define ICE1712_MT_RATE			0x01	/* byte - sampling rate select */
1431da177e4SLinus Torvalds #define   ICE1712_SPDIF_MASTER		0x10	/* S/PDIF input is master clock */
1441da177e4SLinus Torvalds #define ICE1712_MT_I2S_FORMAT		0x02	/* byte - I2S data format */
1451da177e4SLinus Torvalds #define ICE1712_MT_AC97_INDEX		0x04	/* byte - AC'97 index */
1461da177e4SLinus Torvalds #define ICE1712_MT_AC97_CMD		0x05	/* byte - AC'97 command & status */
1471da177e4SLinus Torvalds /* look to ICE1712_AC97_* */
1481da177e4SLinus Torvalds #define ICE1712_MT_AC97_DATA		0x06	/* word - AC'97 data */
1491da177e4SLinus Torvalds #define ICE1712_MT_PLAYBACK_ADDR	0x10	/* dword - playback address */
1501da177e4SLinus Torvalds #define ICE1712_MT_PLAYBACK_SIZE	0x14	/* word - playback size */
1511da177e4SLinus Torvalds #define ICE1712_MT_PLAYBACK_COUNT	0x16	/* word - playback count */
1521da177e4SLinus Torvalds #define ICE1712_MT_PLAYBACK_CONTROL	0x18	/* byte - control */
1531da177e4SLinus Torvalds #define   ICE1712_CAPTURE_START_SHADOW	0x04	/* capture start */
1541da177e4SLinus Torvalds #define   ICE1712_PLAYBACK_PAUSE	0x02	/* playback pause */
1551da177e4SLinus Torvalds #define   ICE1712_PLAYBACK_START	0x01	/* playback start */
1561da177e4SLinus Torvalds #define ICE1712_MT_CAPTURE_ADDR		0x20	/* dword - capture address */
1571da177e4SLinus Torvalds #define ICE1712_MT_CAPTURE_SIZE		0x24	/* word - capture size */
1581da177e4SLinus Torvalds #define ICE1712_MT_CAPTURE_COUNT	0x26	/* word - capture count */
1591da177e4SLinus Torvalds #define ICE1712_MT_CAPTURE_CONTROL	0x28	/* byte - control */
1601da177e4SLinus Torvalds #define   ICE1712_CAPTURE_START		0x01	/* capture start */
1611da177e4SLinus Torvalds #define ICE1712_MT_ROUTE_PSDOUT03	0x30	/* word */
1621da177e4SLinus Torvalds #define ICE1712_MT_ROUTE_SPDOUT		0x32	/* word */
1631da177e4SLinus Torvalds #define ICE1712_MT_ROUTE_CAPTURE	0x34	/* dword */
1641da177e4SLinus Torvalds #define ICE1712_MT_MONITOR_VOLUME	0x38	/* word */
1651da177e4SLinus Torvalds #define ICE1712_MT_MONITOR_INDEX	0x3a	/* byte */
1661da177e4SLinus Torvalds #define ICE1712_MT_MONITOR_RATE		0x3b	/* byte */
1671da177e4SLinus Torvalds #define ICE1712_MT_MONITOR_ROUTECTRL	0x3c	/* byte */
1681da177e4SLinus Torvalds #define   ICE1712_ROUTE_AC97		0x01	/* route digital mixer output to AC'97 */
1691da177e4SLinus Torvalds #define ICE1712_MT_MONITOR_PEAKINDEX	0x3e	/* byte */
1701da177e4SLinus Torvalds #define ICE1712_MT_MONITOR_PEAKDATA	0x3f	/* byte */
1711da177e4SLinus Torvalds 
1721da177e4SLinus Torvalds /*
1731da177e4SLinus Torvalds  *  Codec configuration bits
1741da177e4SLinus Torvalds  */
1751da177e4SLinus Torvalds 
1761da177e4SLinus Torvalds /* PCI[60] System Configuration */
1771da177e4SLinus Torvalds #define ICE1712_CFG_CLOCK	0xc0
1781da177e4SLinus Torvalds #define   ICE1712_CFG_CLOCK512	0x00	/* 22.5692Mhz, 44.1kHz*512 */
1791da177e4SLinus Torvalds #define   ICE1712_CFG_CLOCK384  0x40	/* 16.9344Mhz, 44.1kHz*384 */
1801da177e4SLinus Torvalds #define   ICE1712_CFG_EXT	0x80	/* external clock */
1811da177e4SLinus Torvalds #define ICE1712_CFG_2xMPU401	0x20	/* two MPU401 UARTs */
1821da177e4SLinus Torvalds #define ICE1712_CFG_NO_CON_AC97 0x10	/* consumer AC'97 codec is not present */
1831da177e4SLinus Torvalds #define ICE1712_CFG_ADC_MASK	0x0c	/* one, two, three, four stereo ADCs */
1841da177e4SLinus Torvalds #define ICE1712_CFG_DAC_MASK	0x03	/* one, two, three, four stereo DACs */
1851da177e4SLinus Torvalds /* PCI[61] AC-Link Configuration */
1861da177e4SLinus Torvalds #define ICE1712_CFG_PRO_I2S	0x80	/* multitrack converter: I2S or AC'97 */
1871da177e4SLinus Torvalds #define ICE1712_CFG_AC97_PACKED	0x01	/* split or packed mode - AC'97 */
1881da177e4SLinus Torvalds /* PCI[62] I2S Features */
1891da177e4SLinus Torvalds #define ICE1712_CFG_I2S_VOLUME	0x80	/* volume/mute capability */
1901da177e4SLinus Torvalds #define ICE1712_CFG_I2S_96KHZ	0x40	/* supports 96kHz sampling */
1911da177e4SLinus Torvalds #define ICE1712_CFG_I2S_RESMASK	0x30	/* resolution mask, 16,18,20,24-bit */
1921da177e4SLinus Torvalds #define ICE1712_CFG_I2S_OTHER	0x0f	/* other I2S IDs */
1931da177e4SLinus Torvalds /* PCI[63] S/PDIF Configuration */
1941da177e4SLinus Torvalds #define ICE1712_CFG_I2S_CHIPID	0xfc	/* I2S chip ID */
1951da177e4SLinus Torvalds #define ICE1712_CFG_SPDIF_IN	0x02	/* S/PDIF input is present */
1961da177e4SLinus Torvalds #define ICE1712_CFG_SPDIF_OUT	0x01	/* S/PDIF output is present */
1971da177e4SLinus Torvalds 
1981da177e4SLinus Torvalds /*
1991da177e4SLinus Torvalds  * DMA mode values
2001da177e4SLinus Torvalds  * identical with DMA_XXX on i386 architecture.
2011da177e4SLinus Torvalds  */
2021da177e4SLinus Torvalds #define ICE1712_DMA_MODE_WRITE		0x48
2031da177e4SLinus Torvalds #define ICE1712_DMA_AUTOINIT		0x10
2041da177e4SLinus Torvalds 
2051da177e4SLinus Torvalds 
2061da177e4SLinus Torvalds /*
2079718a29dSKonstantinos Tsimpoukas  * I2C EEPROM Address
2081da177e4SLinus Torvalds  */
2099718a29dSKonstantinos Tsimpoukas #define ICE_I2C_EEPROM_ADDR		0xA0
2101da177e4SLinus Torvalds 
2116ca308d4STakashi Iwai struct snd_ice1712;
2121da177e4SLinus Torvalds 
2136ca308d4STakashi Iwai struct snd_ice1712_eeprom {
2141da177e4SLinus Torvalds 	unsigned int subvendor;	/* PCI[2c-2f] */
2151da177e4SLinus Torvalds 	unsigned char size;	/* size of EEPROM image in bytes */
2161da177e4SLinus Torvalds 	unsigned char version;	/* must be 1 (or 2 for vt1724) */
2171da177e4SLinus Torvalds 	unsigned char data[32];
2181da177e4SLinus Torvalds 	unsigned int gpiomask;
2191da177e4SLinus Torvalds 	unsigned int gpiostate;
2201da177e4SLinus Torvalds 	unsigned int gpiodir;
2216ca308d4STakashi Iwai };
2221da177e4SLinus Torvalds 
2231da177e4SLinus Torvalds enum {
2241da177e4SLinus Torvalds 	ICE_EEP1_CODEC = 0,	/* 06 */
2251da177e4SLinus Torvalds 	ICE_EEP1_ACLINK,	/* 07 */
2261da177e4SLinus Torvalds 	ICE_EEP1_I2SID,		/* 08 */
2271da177e4SLinus Torvalds 	ICE_EEP1_SPDIF,		/* 09 */
2281da177e4SLinus Torvalds 	ICE_EEP1_GPIO_MASK,	/* 0a */
2291da177e4SLinus Torvalds 	ICE_EEP1_GPIO_STATE,	/* 0b */
2301da177e4SLinus Torvalds 	ICE_EEP1_GPIO_DIR,	/* 0c */
2311da177e4SLinus Torvalds 	ICE_EEP1_AC97_MAIN_LO,	/* 0d */
2321da177e4SLinus Torvalds 	ICE_EEP1_AC97_MAIN_HI,	/* 0e */
2331da177e4SLinus Torvalds 	ICE_EEP1_AC97_PCM_LO,	/* 0f */
2341da177e4SLinus Torvalds 	ICE_EEP1_AC97_PCM_HI,	/* 10 */
2351da177e4SLinus Torvalds 	ICE_EEP1_AC97_REC_LO,	/* 11 */
2361da177e4SLinus Torvalds 	ICE_EEP1_AC97_REC_HI,	/* 12 */
2371da177e4SLinus Torvalds 	ICE_EEP1_AC97_RECSRC,	/* 13 */
2381da177e4SLinus Torvalds 	ICE_EEP1_DAC_ID,	/* 14 */
2391da177e4SLinus Torvalds 	ICE_EEP1_DAC_ID1,
2401da177e4SLinus Torvalds 	ICE_EEP1_DAC_ID2,
2411da177e4SLinus Torvalds 	ICE_EEP1_DAC_ID3,
2421da177e4SLinus Torvalds 	ICE_EEP1_ADC_ID,	/* 18 */
2431da177e4SLinus Torvalds 	ICE_EEP1_ADC_ID1,
2441da177e4SLinus Torvalds 	ICE_EEP1_ADC_ID2,
2451da177e4SLinus Torvalds 	ICE_EEP1_ADC_ID3
2461da177e4SLinus Torvalds };
2471da177e4SLinus Torvalds 
2481da177e4SLinus Torvalds #define ice_has_con_ac97(ice)	(!((ice)->eeprom.data[ICE_EEP1_CODEC] & ICE1712_CFG_NO_CON_AC97))
2491da177e4SLinus Torvalds 
2501da177e4SLinus Torvalds 
2511da177e4SLinus Torvalds struct snd_ak4xxx_private {
2521da177e4SLinus Torvalds 	unsigned int cif:1;		/* CIF mode */
2531da177e4SLinus Torvalds 	unsigned char caddr;		/* C0 and C1 bits */
2541da177e4SLinus Torvalds 	unsigned int data_mask;		/* DATA gpio bit */
2551da177e4SLinus Torvalds 	unsigned int clk_mask;		/* CLK gpio bit */
2561da177e4SLinus Torvalds 	unsigned int cs_mask;		/* bit mask for select/deselect address */
2571da177e4SLinus Torvalds 	unsigned int cs_addr;		/* bits to select address */
2581da177e4SLinus Torvalds 	unsigned int cs_none;		/* bits to deselect address */
2591da177e4SLinus Torvalds 	unsigned int add_flags;		/* additional bits at init */
2601da177e4SLinus Torvalds 	unsigned int mask_flags;	/* total mask bits */
2611da177e4SLinus Torvalds 	struct snd_akm4xxx_ops {
2626ca308d4STakashi Iwai 		void (*set_rate_val)(struct snd_akm4xxx *ak, unsigned int rate);
2631da177e4SLinus Torvalds 	} ops;
2641da177e4SLinus Torvalds };
2651da177e4SLinus Torvalds 
2661da177e4SLinus Torvalds struct snd_ice1712_spdif {
2671da177e4SLinus Torvalds 	unsigned char cs8403_bits;
2681da177e4SLinus Torvalds 	unsigned char cs8403_stream_bits;
2696ca308d4STakashi Iwai 	struct snd_kcontrol *stream_ctl;
2701da177e4SLinus Torvalds 
2711da177e4SLinus Torvalds 	struct snd_ice1712_spdif_ops {
2726ca308d4STakashi Iwai 		void (*open)(struct snd_ice1712 *, struct snd_pcm_substream *);
2736ca308d4STakashi Iwai 		void (*setup_rate)(struct snd_ice1712 *, int rate);
2746ca308d4STakashi Iwai 		void (*close)(struct snd_ice1712 *, struct snd_pcm_substream *);
2756ca308d4STakashi Iwai 		void (*default_get)(struct snd_ice1712 *, struct snd_ctl_elem_value *ucontrol);
2766ca308d4STakashi Iwai 		int (*default_put)(struct snd_ice1712 *, struct snd_ctl_elem_value *ucontrol);
2776ca308d4STakashi Iwai 		void (*stream_get)(struct snd_ice1712 *, struct snd_ctl_elem_value *ucontrol);
2786ca308d4STakashi Iwai 		int (*stream_put)(struct snd_ice1712 *, struct snd_ctl_elem_value *ucontrol);
2791da177e4SLinus Torvalds 	} ops;
2801da177e4SLinus Torvalds };
2811da177e4SLinus Torvalds 
282267bccafSOndrej Zary struct snd_ice1712_card_info;
2831da177e4SLinus Torvalds 
2846ca308d4STakashi Iwai struct snd_ice1712 {
2851da177e4SLinus Torvalds 	unsigned long conp_dma_size;
2861da177e4SLinus Torvalds 	unsigned long conc_dma_size;
2871da177e4SLinus Torvalds 	unsigned long prop_dma_size;
2881da177e4SLinus Torvalds 	unsigned long proc_dma_size;
2891da177e4SLinus Torvalds 	int irq;
2901da177e4SLinus Torvalds 
2911da177e4SLinus Torvalds 	unsigned long port;
2921da177e4SLinus Torvalds 	unsigned long ddma_port;
2931da177e4SLinus Torvalds 	unsigned long dmapath_port;
2941da177e4SLinus Torvalds 	unsigned long profi_port;
2951da177e4SLinus Torvalds 
2961da177e4SLinus Torvalds 	struct pci_dev *pci;
2976ca308d4STakashi Iwai 	struct snd_card *card;
2986ca308d4STakashi Iwai 	struct snd_pcm *pcm;
2996ca308d4STakashi Iwai 	struct snd_pcm *pcm_ds;
3006ca308d4STakashi Iwai 	struct snd_pcm *pcm_pro;
3016ca308d4STakashi Iwai 	struct snd_pcm_substream *playback_con_substream;
3026ca308d4STakashi Iwai 	struct snd_pcm_substream *playback_con_substream_ds[6];
3036ca308d4STakashi Iwai 	struct snd_pcm_substream *capture_con_substream;
3046ca308d4STakashi Iwai 	struct snd_pcm_substream *playback_pro_substream;
3056ca308d4STakashi Iwai 	struct snd_pcm_substream *capture_pro_substream;
3061da177e4SLinus Torvalds 	unsigned int playback_pro_size;
3071da177e4SLinus Torvalds 	unsigned int capture_pro_size;
3081da177e4SLinus Torvalds 	unsigned int playback_con_virt_addr[6];
3091da177e4SLinus Torvalds 	unsigned int playback_con_active_buf[6];
3101da177e4SLinus Torvalds 	unsigned int capture_con_virt_addr;
3111da177e4SLinus Torvalds 	unsigned int ac97_ext_id;
3126ca308d4STakashi Iwai 	struct snd_ac97 *ac97;
3136ca308d4STakashi Iwai 	struct snd_rawmidi *rmidi[2];
3141da177e4SLinus Torvalds 
3151da177e4SLinus Torvalds 	spinlock_t reg_lock;
3166ca308d4STakashi Iwai 	struct snd_info_entry *proc_entry;
3171da177e4SLinus Torvalds 
3186ca308d4STakashi Iwai 	struct snd_ice1712_eeprom eeprom;
319*aeb0215cSTakashi Iwai 	const struct snd_ice1712_card_info *card_info;
3201da177e4SLinus Torvalds 
3211da177e4SLinus Torvalds 	unsigned int pro_volumes[20];
3221da177e4SLinus Torvalds 	unsigned int omni:1;		/* Delta Omni I/O */
323531af462SAlan Horstmann 	unsigned int dxr_enable:1;	/* Terratec DXR enable for DMX6FIRE */
3241da177e4SLinus Torvalds 	unsigned int vt1724:1;
3251da177e4SLinus Torvalds 	unsigned int vt1720:1;
3261da177e4SLinus Torvalds 	unsigned int has_spdif:1;	/* VT1720/4 - has SPDIF I/O */
3271da177e4SLinus Torvalds 	unsigned int force_pdma4:1;	/* VT1720/4 - PDMA4 as non-spdif */
3281da177e4SLinus Torvalds 	unsigned int force_rdma1:1;	/* VT1720/4 - RDMA1 as non-spdif */
329aea3bfbcSClemens Ladisch 	unsigned int midi_output:1;	/* VT1720/4: MIDI output triggered */
330aea3bfbcSClemens Ladisch 	unsigned int midi_input:1;	/* VT1720/4: MIDI input triggered */
3312bf864acSTakashi Iwai 	unsigned int own_routing:1;	/* VT1720/4: use own routing ctls */
3321da177e4SLinus Torvalds 	unsigned int num_total_dacs;	/* total DACs */
3331da177e4SLinus Torvalds 	unsigned int num_total_adcs;	/* total ADCs */
3341da177e4SLinus Torvalds 	unsigned int cur_rate;		/* current rate */
3351da177e4SLinus Torvalds 
33662932df8SIngo Molnar 	struct mutex open_mutex;
3376ca308d4STakashi Iwai 	struct snd_pcm_substream *pcm_reserved[4];
3385cf30ddfSTakashi Iwai 	const struct snd_pcm_hw_constraint_list *hw_rates; /* card-specific rate constraints */
3391da177e4SLinus Torvalds 
3401da177e4SLinus Torvalds 	unsigned int akm_codecs;
3416ca308d4STakashi Iwai 	struct snd_akm4xxx *akm;
3421da177e4SLinus Torvalds 	struct snd_ice1712_spdif spdif;
3431da177e4SLinus Torvalds 
34462932df8SIngo Molnar 	struct mutex i2c_mutex;	/* I2C mutex for ICE1724 registers */
3456ca308d4STakashi Iwai 	struct snd_i2c_bus *i2c;		/* I2C bus */
3466ca308d4STakashi Iwai 	struct snd_i2c_device *cs8427;	/* CS8427 I2C device */
3471da177e4SLinus Torvalds 	unsigned int cs8427_timeout;	/* CS8427 reset timeout in HZ/100 */
3481da177e4SLinus Torvalds 
3491da177e4SLinus Torvalds 	struct ice1712_gpio {
3501da177e4SLinus Torvalds 		unsigned int direction;		/* current direction bits */
3511da177e4SLinus Torvalds 		unsigned int write_mask;	/* current mask bits */
3521da177e4SLinus Torvalds 		unsigned int saved[2];		/* for ewx_i2c */
3531da177e4SLinus Torvalds 		/* operators */
3546ca308d4STakashi Iwai 		void (*set_mask)(struct snd_ice1712 *ice, unsigned int data);
35549470306SPavel Hofman 		unsigned int (*get_mask)(struct snd_ice1712 *ice);
3566ca308d4STakashi Iwai 		void (*set_dir)(struct snd_ice1712 *ice, unsigned int data);
35749470306SPavel Hofman 		unsigned int (*get_dir)(struct snd_ice1712 *ice);
3586ca308d4STakashi Iwai 		void (*set_data)(struct snd_ice1712 *ice, unsigned int data);
3596ca308d4STakashi Iwai 		unsigned int (*get_data)(struct snd_ice1712 *ice);
3601da177e4SLinus Torvalds 		/* misc operators - move to another place? */
3616ca308d4STakashi Iwai 		void (*set_pro_rate)(struct snd_ice1712 *ice, unsigned int rate);
3626ca308d4STakashi Iwai 		void (*i2s_mclk_changed)(struct snd_ice1712 *ice);
3631da177e4SLinus Torvalds 	} gpio;
36462932df8SIngo Molnar 	struct mutex gpio_mutex;
3651da177e4SLinus Torvalds 
3661da177e4SLinus Torvalds 	/* other board-specific data */
3677cda8ba9STakashi Iwai 	void *spec;
368d16be8edSPavel Hofman 
369d16be8edSPavel Hofman 	/* VT172x specific */
370d16be8edSPavel Hofman 	int pro_rate_default;
371d16be8edSPavel Hofman 	int (*is_spdif_master)(struct snd_ice1712 *ice);
372d16be8edSPavel Hofman 	unsigned int (*get_rate)(struct snd_ice1712 *ice);
373d16be8edSPavel Hofman 	void (*set_rate)(struct snd_ice1712 *ice, unsigned int rate);
374d16be8edSPavel Hofman 	unsigned char (*set_mclk)(struct snd_ice1712 *ice, unsigned int rate);
3751ff97cb9SPavel Hofman 	int (*set_spdif_clock)(struct snd_ice1712 *ice, int type);
3761ff97cb9SPavel Hofman 	int (*get_spdif_master_type)(struct snd_ice1712 *ice);
377a2af050fSTakashi Iwai 	const char * const *ext_clock_names;
3781ff97cb9SPavel Hofman 	int ext_clock_count;
3791ff97cb9SPavel Hofman 	void (*pro_open)(struct snd_ice1712 *, struct snd_pcm_substream *);
380c7561cd8STakashi Iwai #ifdef CONFIG_PM_SLEEP
381b40e9538SIgor Chernyshev 	int (*pm_suspend)(struct snd_ice1712 *);
382b40e9538SIgor Chernyshev 	int (*pm_resume)(struct snd_ice1712 *);
383bf974020SDan Carpenter 	unsigned int pm_suspend_enabled:1;
384bf974020SDan Carpenter 	unsigned int pm_saved_is_spdif_master:1;
385b40e9538SIgor Chernyshev 	unsigned int pm_saved_spdif_ctrl;
386b40e9538SIgor Chernyshev 	unsigned char pm_saved_spdif_cfg;
387b40e9538SIgor Chernyshev 	unsigned int pm_saved_route;
388b40e9538SIgor Chernyshev #endif
3891da177e4SLinus Torvalds };
3901da177e4SLinus Torvalds 
3911da177e4SLinus Torvalds 
3921da177e4SLinus Torvalds /*
3931da177e4SLinus Torvalds  * gpio access functions
3941da177e4SLinus Torvalds  */
snd_ice1712_gpio_set_dir(struct snd_ice1712 * ice,unsigned int bits)3956ca308d4STakashi Iwai static inline void snd_ice1712_gpio_set_dir(struct snd_ice1712 *ice, unsigned int bits)
3961da177e4SLinus Torvalds {
3971da177e4SLinus Torvalds 	ice->gpio.set_dir(ice, bits);
3981da177e4SLinus Torvalds }
3991da177e4SLinus Torvalds 
snd_ice1712_gpio_get_dir(struct snd_ice1712 * ice)40049470306SPavel Hofman static inline unsigned int snd_ice1712_gpio_get_dir(struct snd_ice1712 *ice)
40149470306SPavel Hofman {
40249470306SPavel Hofman 	return ice->gpio.get_dir(ice);
40349470306SPavel Hofman }
40449470306SPavel Hofman 
snd_ice1712_gpio_set_mask(struct snd_ice1712 * ice,unsigned int bits)4056ca308d4STakashi Iwai static inline void snd_ice1712_gpio_set_mask(struct snd_ice1712 *ice, unsigned int bits)
4061da177e4SLinus Torvalds {
4071da177e4SLinus Torvalds 	ice->gpio.set_mask(ice, bits);
4081da177e4SLinus Torvalds }
4091da177e4SLinus Torvalds 
snd_ice1712_gpio_write(struct snd_ice1712 * ice,unsigned int val)4106ca308d4STakashi Iwai static inline void snd_ice1712_gpio_write(struct snd_ice1712 *ice, unsigned int val)
4111da177e4SLinus Torvalds {
4121da177e4SLinus Torvalds 	ice->gpio.set_data(ice, val);
4131da177e4SLinus Torvalds }
4141da177e4SLinus Torvalds 
snd_ice1712_gpio_read(struct snd_ice1712 * ice)4156ca308d4STakashi Iwai static inline unsigned int snd_ice1712_gpio_read(struct snd_ice1712 *ice)
4161da177e4SLinus Torvalds {
4171da177e4SLinus Torvalds 	return ice->gpio.get_data(ice);
4181da177e4SLinus Torvalds }
4191da177e4SLinus Torvalds 
4201da177e4SLinus Torvalds /*
4211da177e4SLinus Torvalds  * save and restore gpio status
4221da177e4SLinus Torvalds  * The access to gpio will be protected by mutex, so don't forget to
4231da177e4SLinus Torvalds  * restore!
4241da177e4SLinus Torvalds  */
snd_ice1712_save_gpio_status(struct snd_ice1712 * ice)4256ca308d4STakashi Iwai static inline void snd_ice1712_save_gpio_status(struct snd_ice1712 *ice)
4261da177e4SLinus Torvalds {
42762932df8SIngo Molnar 	mutex_lock(&ice->gpio_mutex);
4281da177e4SLinus Torvalds 	ice->gpio.saved[0] = ice->gpio.direction;
4291da177e4SLinus Torvalds 	ice->gpio.saved[1] = ice->gpio.write_mask;
4301da177e4SLinus Torvalds }
4311da177e4SLinus Torvalds 
snd_ice1712_restore_gpio_status(struct snd_ice1712 * ice)4326ca308d4STakashi Iwai static inline void snd_ice1712_restore_gpio_status(struct snd_ice1712 *ice)
4331da177e4SLinus Torvalds {
4341da177e4SLinus Torvalds 	ice->gpio.set_dir(ice, ice->gpio.saved[0]);
4351da177e4SLinus Torvalds 	ice->gpio.set_mask(ice, ice->gpio.saved[1]);
4361da177e4SLinus Torvalds 	ice->gpio.direction = ice->gpio.saved[0];
4371da177e4SLinus Torvalds 	ice->gpio.write_mask = ice->gpio.saved[1];
43862932df8SIngo Molnar 	mutex_unlock(&ice->gpio_mutex);
4391da177e4SLinus Torvalds }
4401da177e4SLinus Torvalds 
4411da177e4SLinus Torvalds /* for bit controls */
4421da177e4SLinus Torvalds #define ICE1712_GPIO(xiface, xname, xindex, mask, invert, xaccess) \
44300283886STakashi Iwai { .iface = xiface, .name = xname, .access = xaccess, .info = snd_ctl_boolean_mono_info, \
4441da177e4SLinus Torvalds   .get = snd_ice1712_gpio_get, .put = snd_ice1712_gpio_put, \
4451da177e4SLinus Torvalds   .private_value = mask | (invert << 24) }
4461da177e4SLinus Torvalds 
4476ca308d4STakashi Iwai int snd_ice1712_gpio_get(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol);
4486ca308d4STakashi Iwai int snd_ice1712_gpio_put(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol);
4491da177e4SLinus Torvalds 
4501da177e4SLinus Torvalds /*
4511da177e4SLinus Torvalds  * set gpio direction, write mask and data
4521da177e4SLinus Torvalds  */
snd_ice1712_gpio_write_bits(struct snd_ice1712 * ice,unsigned int mask,unsigned int bits)4536ca308d4STakashi Iwai static inline void snd_ice1712_gpio_write_bits(struct snd_ice1712 *ice,
4546ca308d4STakashi Iwai 					       unsigned int mask, unsigned int bits)
4551da177e4SLinus Torvalds {
456775c199eSKarsten Wiese 	unsigned val;
457775c199eSKarsten Wiese 
4581da177e4SLinus Torvalds 	ice->gpio.direction |= mask;
4591da177e4SLinus Torvalds 	snd_ice1712_gpio_set_dir(ice, ice->gpio.direction);
460775c199eSKarsten Wiese 	val = snd_ice1712_gpio_read(ice);
461775c199eSKarsten Wiese 	val &= ~mask;
462775c199eSKarsten Wiese 	val |= mask & bits;
463775c199eSKarsten Wiese 	snd_ice1712_gpio_write(ice, val);
4641da177e4SLinus Torvalds }
4651da177e4SLinus Torvalds 
snd_ice1712_gpio_read_bits(struct snd_ice1712 * ice,unsigned int mask)466feaa6a74SJochen Voss static inline int snd_ice1712_gpio_read_bits(struct snd_ice1712 *ice,
467feaa6a74SJochen Voss 					      unsigned int mask)
468feaa6a74SJochen Voss {
469feaa6a74SJochen Voss 	ice->gpio.direction &= ~mask;
470feaa6a74SJochen Voss 	snd_ice1712_gpio_set_dir(ice, ice->gpio.direction);
4713d8cb466SAlexander Beregalov 	return  snd_ice1712_gpio_read(ice) & mask;
472feaa6a74SJochen Voss }
473feaa6a74SJochen Voss 
4742bf864acSTakashi Iwai /* route access functions */
4752bf864acSTakashi Iwai int snd_ice1724_get_route_val(struct snd_ice1712 *ice, int shift);
4762bf864acSTakashi Iwai int snd_ice1724_put_route_val(struct snd_ice1712 *ice, unsigned int val,
4772bf864acSTakashi Iwai 								int shift);
4782bf864acSTakashi Iwai 
4796ca308d4STakashi Iwai int snd_ice1712_spdif_build_controls(struct snd_ice1712 *ice);
4801da177e4SLinus Torvalds 
4812bf864acSTakashi Iwai int snd_ice1712_akm4xxx_init(struct snd_akm4xxx *ak,
4822bf864acSTakashi Iwai 			     const struct snd_akm4xxx *template,
4832bf864acSTakashi Iwai 			     const struct snd_ak4xxx_private *priv,
4842bf864acSTakashi Iwai 			     struct snd_ice1712 *ice);
4856ca308d4STakashi Iwai void snd_ice1712_akm4xxx_free(struct snd_ice1712 *ice);
4866ca308d4STakashi Iwai int snd_ice1712_akm4xxx_build_controls(struct snd_ice1712 *ice);
4871da177e4SLinus Torvalds 
4886ca308d4STakashi Iwai int snd_ice1712_init_cs8427(struct snd_ice1712 *ice, int addr);
4891da177e4SLinus Torvalds 
snd_ice1712_write(struct snd_ice1712 * ice,u8 addr,u8 data)4906ca308d4STakashi Iwai static inline void snd_ice1712_write(struct snd_ice1712 *ice, u8 addr, u8 data)
4911da177e4SLinus Torvalds {
4921da177e4SLinus Torvalds 	outb(addr, ICEREG(ice, INDEX));
4931da177e4SLinus Torvalds 	outb(data, ICEREG(ice, DATA));
4941da177e4SLinus Torvalds }
4951da177e4SLinus Torvalds 
snd_ice1712_read(struct snd_ice1712 * ice,u8 addr)4966ca308d4STakashi Iwai static inline u8 snd_ice1712_read(struct snd_ice1712 *ice, u8 addr)
4971da177e4SLinus Torvalds {
4981da177e4SLinus Torvalds 	outb(addr, ICEREG(ice, INDEX));
4991da177e4SLinus Torvalds 	return inb(ICEREG(ice, DATA));
5001da177e4SLinus Torvalds }
5011da177e4SLinus Torvalds 
5021da177e4SLinus Torvalds 
5031da177e4SLinus Torvalds /*
5041da177e4SLinus Torvalds  * entry pointer
5051da177e4SLinus Torvalds  */
5061da177e4SLinus Torvalds 
5071da177e4SLinus Torvalds struct snd_ice1712_card_info {
5081da177e4SLinus Torvalds 	unsigned int subvendor;
509a2af050fSTakashi Iwai 	const char *name;
510a2af050fSTakashi Iwai 	const char *model;
511a2af050fSTakashi Iwai 	const char *driver;
5126ca308d4STakashi Iwai 	int (*chip_init)(struct snd_ice1712 *);
513267bccafSOndrej Zary 	void (*chip_exit)(struct snd_ice1712 *);
5146ca308d4STakashi Iwai 	int (*build_controls)(struct snd_ice1712 *);
5151da177e4SLinus Torvalds 	unsigned int no_mpu401:1;
516cf78ee2cSAlan Horstmann 	unsigned int mpu401_1_info_flags;
517cf78ee2cSAlan Horstmann 	unsigned int mpu401_2_info_flags;
5183bef229eSAlan Horstmann 	const char *mpu401_1_name;
5193bef229eSAlan Horstmann 	const char *mpu401_2_name;
52032b47da0STakashi Iwai 	const unsigned int eeprom_size;
52132b47da0STakashi Iwai 	const unsigned char *eeprom_data;
5221da177e4SLinus Torvalds };
5231da177e4SLinus Torvalds 
5241da177e4SLinus Torvalds 
5251da177e4SLinus Torvalds #endif /* __SOUND_ICE1712_H */
526