xref: /openbmc/linux/sound/pci/hda/patch_hdmi.c (revision 07588a58ef6d744638940c030619edd46a35b87a)
11a59d1b8SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later
2079d88ccSWu Fengguang /*
3079d88ccSWu Fengguang  *
4079d88ccSWu Fengguang  *  patch_hdmi.c - routines for HDMI/DisplayPort codecs
5079d88ccSWu Fengguang  *
6079d88ccSWu Fengguang  *  Copyright(c) 2008-2010 Intel Corporation. All rights reserved.
784eb01beSTakashi Iwai  *  Copyright (c) 2006 ATI Technologies Inc.
884eb01beSTakashi Iwai  *  Copyright (c) 2008 NVIDIA Corp.  All rights reserved.
984eb01beSTakashi Iwai  *  Copyright (c) 2008 Wei Ni <wni@nvidia.com>
105a613584SAnssi Hannula  *  Copyright (c) 2013 Anssi Hannula <anssi.hannula@iki.fi>
11079d88ccSWu Fengguang  *
12079d88ccSWu Fengguang  *  Authors:
13079d88ccSWu Fengguang  *			Wu Fengguang <wfg@linux.intel.com>
14079d88ccSWu Fengguang  *
15079d88ccSWu Fengguang  *  Maintained by:
16079d88ccSWu Fengguang  *			Wu Fengguang <wfg@linux.intel.com>
17079d88ccSWu Fengguang  */
18079d88ccSWu Fengguang 
1984eb01beSTakashi Iwai #include <linux/init.h>
2084eb01beSTakashi Iwai #include <linux/delay.h>
21ade49db3STakashi Iwai #include <linux/pci.h>
2284eb01beSTakashi Iwai #include <linux/slab.h>
2365a77217SPaul Gortmaker #include <linux/module.h>
24aaa23f86SChris Wilson #include <linux/pm_runtime.h>
2584eb01beSTakashi Iwai #include <sound/core.h>
2607acecc1SDavid Henningsson #include <sound/jack.h>
27433968daSWang Xingchao #include <sound/asoundef.h>
28d45e6889STakashi Iwai #include <sound/tlv.h>
2925adc137SDavid Henningsson #include <sound/hdaudio.h>
3025adc137SDavid Henningsson #include <sound/hda_i915.h>
3167b90cb8SSubhransu S. Prusty #include <sound/hda_chmap.h>
32be57bfffSPierre-Louis Bossart #include <sound/hda_codec.h>
3384eb01beSTakashi Iwai #include "hda_local.h"
341835a0f9STakashi Iwai #include "hda_jack.h"
35e38e486dSTakashi Iwai #include "hda_controller.h"
3684eb01beSTakashi Iwai 
370ebaa24cSTakashi Iwai static bool static_hdmi_pcm;
380ebaa24cSTakashi Iwai module_param(static_hdmi_pcm, bool, 0644);
390ebaa24cSTakashi Iwai MODULE_PARM_DESC(static_hdmi_pcm, "Don't restrict PCM parameters per ELD info");
400ebaa24cSTakashi Iwai 
41b392350eSTakashi Iwai static bool enable_acomp = true;
42b392350eSTakashi Iwai module_param(enable_acomp, bool, 0444);
43b392350eSTakashi Iwai MODULE_PARM_DESC(enable_acomp, "Enable audio component binding (default=yes)");
44b392350eSTakashi Iwai 
45951894cfSHarsha Priya static bool enable_silent_stream =
46951894cfSHarsha Priya IS_ENABLED(CONFIG_SND_HDA_INTEL_HDMI_SILENT_STREAM);
47951894cfSHarsha Priya module_param(enable_silent_stream, bool, 0644);
48951894cfSHarsha Priya MODULE_PARM_DESC(enable_silent_stream, "Enable Silent Stream for HDMI devices");
49951894cfSHarsha Priya 
504ff19229STakashi Iwai static bool enable_all_pins;
514ff19229STakashi Iwai module_param(enable_all_pins, bool, 0444);
524ff19229STakashi Iwai MODULE_PARM_DESC(enable_all_pins, "Forcibly enable all pins");
534ff19229STakashi Iwai 
54384a48d7SStephen Warren struct hdmi_spec_per_cvt {
55384a48d7SStephen Warren 	hda_nid_t cvt_nid;
564053a412SJaroslav Kysela 	bool assigned;		/* the stream has been assigned */
57fc6f923eSJaroslav Kysela 	bool silent_stream;	/* silent stream activated */
58384a48d7SStephen Warren 	unsigned int channels_min;
59384a48d7SStephen Warren 	unsigned int channels_max;
60384a48d7SStephen Warren 	u32 rates;
61384a48d7SStephen Warren 	u64 formats;
62384a48d7SStephen Warren 	unsigned int maxbps;
63384a48d7SStephen Warren };
64384a48d7SStephen Warren 
654eea3091STakashi Iwai /* max. connections to a widget */
664eea3091STakashi Iwai #define HDA_MAX_CONNECTIONS	32
674eea3091STakashi Iwai 
68384a48d7SStephen Warren struct hdmi_spec_per_pin {
69384a48d7SStephen Warren 	hda_nid_t pin_nid;
709152085dSLibin Yang 	int dev_id;
71a76056f2SLibin Yang 	/* pin idx, different device entries on the same pin use the same idx */
72a76056f2SLibin Yang 	int pin_nid_idx;
73384a48d7SStephen Warren 	int num_mux_nids;
74384a48d7SStephen Warren 	hda_nid_t mux_nids[HDA_MAX_CONNECTIONS];
752df6742fSMengdong Lin 	int mux_idx;
761df5a06aSAnssi Hannula 	hda_nid_t cvt_nid;
77744626daSWu Fengguang 
78744626daSWu Fengguang 	struct hda_codec *codec;
79384a48d7SStephen Warren 	struct hdmi_eld sink_eld;
80a4e9a38bSTakashi Iwai 	struct mutex lock;
81744626daSWu Fengguang 	struct delayed_work work;
822bea241aSLibin Yang 	struct hdmi_pcm *pcm; /* pointer to spec->pcm_rec[n] dynamically*/
83a76056f2SLibin Yang 	int pcm_idx; /* which pcm is attached. -1 means no pcm is attached */
84f785f5eeSTakashi Iwai 	int prev_pcm_idx; /* previously assigned pcm index */
85c6e8453eSWu Fengguang 	int repoll_count;
86b054087dSTakashi Iwai 	bool setup; /* the stream has been set up by prepare callback */
87b1a50397SKai Vehmanen 	bool silent_stream;
88b054087dSTakashi Iwai 	int channels; /* current number of channels */
891a6003b5STakashi Iwai 	bool non_pcm;
90d45e6889STakashi Iwai 	bool chmap_set;		/* channel-map override by ALSA API? */
91d45e6889STakashi Iwai 	unsigned char chmap[8]; /* ALSA API channel-map */
92cd6a6503SJie Yang #ifdef CONFIG_SND_PROC_FS
93a4e9a38bSTakashi Iwai 	struct snd_info_entry *proc_entry;
94a4e9a38bSTakashi Iwai #endif
95384a48d7SStephen Warren };
96384a48d7SStephen Warren 
97307229d2SAnssi Hannula /* operations used by generic code that can be overridden by patches */
98307229d2SAnssi Hannula struct hdmi_ops {
99307229d2SAnssi Hannula 	int (*pin_get_eld)(struct hda_codec *codec, hda_nid_t pin_nid,
1009c32fea8SNikhil Mahale 			   int dev_id, unsigned char *buf, int *eld_size);
101307229d2SAnssi Hannula 
102307229d2SAnssi Hannula 	void (*pin_setup_infoframe)(struct hda_codec *codec, hda_nid_t pin_nid,
1039c32fea8SNikhil Mahale 				    int dev_id,
104307229d2SAnssi Hannula 				    int ca, int active_channels, int conn_type);
105307229d2SAnssi Hannula 
106307229d2SAnssi Hannula 	/* enable/disable HBR (HD passthrough) */
1079c32fea8SNikhil Mahale 	int (*pin_hbr_setup)(struct hda_codec *codec, hda_nid_t pin_nid,
1089c32fea8SNikhil Mahale 			     int dev_id, bool hbr);
109307229d2SAnssi Hannula 
110307229d2SAnssi Hannula 	int (*setup_stream)(struct hda_codec *codec, hda_nid_t cvt_nid,
1119c32fea8SNikhil Mahale 			    hda_nid_t pin_nid, int dev_id, u32 stream_tag,
1129c32fea8SNikhil Mahale 			    int format);
113307229d2SAnssi Hannula 
1144846a67eSTakashi Iwai 	void (*pin_cvt_fixup)(struct hda_codec *codec,
1154846a67eSTakashi Iwai 			      struct hdmi_spec_per_pin *per_pin,
1164846a67eSTakashi Iwai 			      hda_nid_t cvt_nid);
117307229d2SAnssi Hannula };
118307229d2SAnssi Hannula 
1192bea241aSLibin Yang struct hdmi_pcm {
1202bea241aSLibin Yang 	struct hda_pcm *pcm;
1212bea241aSLibin Yang 	struct snd_jack *jack;
122fb087eaaSLibin Yang 	struct snd_kcontrol *eld_ctl;
1232bea241aSLibin Yang };
1242bea241aSLibin Yang 
12515175a4fSKai Vehmanen enum {
12615175a4fSKai Vehmanen 	SILENT_STREAM_OFF = 0,
12715175a4fSKai Vehmanen 	SILENT_STREAM_KAE,	/* use standard HDA Keep-Alive */
12815175a4fSKai Vehmanen 	SILENT_STREAM_I915,	/* Intel i915 extension */
12915175a4fSKai Vehmanen };
13015175a4fSKai Vehmanen 
131079d88ccSWu Fengguang struct hdmi_spec {
132ade49db3STakashi Iwai 	struct hda_codec *codec;
133079d88ccSWu Fengguang 	int num_cvts;
134bce0d2a8STakashi Iwai 	struct snd_array cvts; /* struct hdmi_spec_per_cvt */
135bce0d2a8STakashi Iwai 	hda_nid_t cvt_nids[4]; /* only for haswell fix */
136384a48d7SStephen Warren 
1379152085dSLibin Yang 	/*
1389152085dSLibin Yang 	 * num_pins is the number of virtual pins
1399152085dSLibin Yang 	 * for example, there are 3 pins, and each pin
1409152085dSLibin Yang 	 * has 4 device entries, then the num_pins is 12
1419152085dSLibin Yang 	 */
142079d88ccSWu Fengguang 	int num_pins;
1439152085dSLibin Yang 	/*
1449152085dSLibin Yang 	 * num_nids is the number of real pins
1459152085dSLibin Yang 	 * In the above example, num_nids is 3
1469152085dSLibin Yang 	 */
1479152085dSLibin Yang 	int num_nids;
1489152085dSLibin Yang 	/*
1499152085dSLibin Yang 	 * dev_num is the number of device entries
1509152085dSLibin Yang 	 * on each pin.
1519152085dSLibin Yang 	 * In the above example, dev_num is 4
1529152085dSLibin Yang 	 */
1539152085dSLibin Yang 	int dev_num;
154bce0d2a8STakashi Iwai 	struct snd_array pins; /* struct hdmi_spec_per_pin */
155b23975e6SJaroslav Kysela 	struct hdmi_pcm pcm_rec[8];
15642b29870SLibin Yang 	struct mutex pcm_lock;
157302d5a80STakashi Iwai 	struct mutex bind_lock; /* for audio component binding */
158a76056f2SLibin Yang 	/* pcm_bitmap means which pcms have been assigned to pins*/
159a76056f2SLibin Yang 	unsigned long pcm_bitmap;
1602bf3c85aSLibin Yang 	int pcm_used;	/* counter of pcm_rec[] */
161ac98379aSLibin Yang 	/* bitmap shows whether the pcm is opened in user space
162ac98379aSLibin Yang 	 * bit 0 means the first playback PCM (PCM3);
163ac98379aSLibin Yang 	 * bit 1 means the second playback PCM, and so on.
164ac98379aSLibin Yang 	 */
165ac98379aSLibin Yang 	unsigned long pcm_in_use;
166079d88ccSWu Fengguang 
1674bd038f9SDavid Henningsson 	struct hdmi_eld temp_eld;
168307229d2SAnssi Hannula 	struct hdmi_ops ops;
16975fae117SStephen Warren 
17075fae117SStephen Warren 	bool dyn_pin_out;
171090ddad4STakashi Iwai 	bool static_pcm_mapping;
17285f29492SMohan Kumar 	/* hdmi interrupt trigger control flag for Nvidia codec */
17385f29492SMohan Kumar 	bool hdmi_intr_trig_ctrl;
174f89e4094SMohan Kumar 	bool nv_dp_workaround; /* workaround DP audio infoframe for Nvidia */
175f89e4094SMohan Kumar 
176cb45722bSTakashi Iwai 	bool intel_hsw_fixup;	/* apply Intel platform-specific fixups */
177079d88ccSWu Fengguang 	/*
1785a613584SAnssi Hannula 	 * Non-generic VIA/NVIDIA specific
179079d88ccSWu Fengguang 	 */
180079d88ccSWu Fengguang 	struct hda_multi_out multiout;
181d0b1252dSTakashi Iwai 	struct hda_pcm_stream pcm_playback;
18225adc137SDavid Henningsson 
183ade49db3STakashi Iwai 	bool use_acomp_notifier; /* use eld_notify callback for hotplug */
184ade49db3STakashi Iwai 	bool acomp_registered; /* audio component registered in this driver */
185cd72c317SKai-Heng Feng 	bool force_connect; /* force connectivity */
186ae891abeSTakashi Iwai 	struct drm_audio_component_audio_ops drm_audio_ops;
187ade49db3STakashi Iwai 	int (*port2pin)(struct hda_codec *, int); /* reverse port/pin mapping */
18867b90cb8SSubhransu S. Prusty 
18967b90cb8SSubhransu S. Prusty 	struct hdac_chmap chmap;
190a87a4d23SAnder Conselvan De Oliveira 	hda_nid_t vendor_nid;
191b0d8bc50SJaroslav Kysela 	const int *port_map;
192b0d8bc50SJaroslav Kysela 	int port_num;
19315175a4fSKai Vehmanen 	int silent_stream_type;
194079d88ccSWu Fengguang };
195079d88ccSWu Fengguang 
196a57942bfSTakashi Iwai #ifdef CONFIG_SND_HDA_COMPONENT
codec_has_acomp(struct hda_codec * codec)197691be973STakashi Iwai static inline bool codec_has_acomp(struct hda_codec *codec)
198691be973STakashi Iwai {
199691be973STakashi Iwai 	struct hdmi_spec *spec = codec->spec;
200691be973STakashi Iwai 	return spec->use_acomp_notifier;
201691be973STakashi Iwai }
202f4e3040bSTakashi Iwai #else
203f4e3040bSTakashi Iwai #define codec_has_acomp(codec)	false
204f4e3040bSTakashi Iwai #endif
205079d88ccSWu Fengguang 
206079d88ccSWu Fengguang struct hdmi_audio_infoframe {
207079d88ccSWu Fengguang 	u8 type; /* 0x84 */
208079d88ccSWu Fengguang 	u8 ver;  /* 0x01 */
209079d88ccSWu Fengguang 	u8 len;  /* 0x0a */
210079d88ccSWu Fengguang 
21153d7d69dSWu Fengguang 	u8 checksum;
21253d7d69dSWu Fengguang 
213079d88ccSWu Fengguang 	u8 CC02_CT47;	/* CC in bits 0:2, CT in 4:7 */
214079d88ccSWu Fengguang 	u8 SS01_SF24;
215079d88ccSWu Fengguang 	u8 CXT04;
216079d88ccSWu Fengguang 	u8 CA;
217079d88ccSWu Fengguang 	u8 LFEPBL01_LSV36_DM_INH7;
21853d7d69dSWu Fengguang };
21953d7d69dSWu Fengguang 
22053d7d69dSWu Fengguang struct dp_audio_infoframe {
22153d7d69dSWu Fengguang 	u8 type; /* 0x84 */
22253d7d69dSWu Fengguang 	u8 len;  /* 0x1b */
22353d7d69dSWu Fengguang 	u8 ver;  /* 0x11 << 2 */
22453d7d69dSWu Fengguang 
22553d7d69dSWu Fengguang 	u8 CC02_CT47;	/* match with HDMI infoframe from this on */
22653d7d69dSWu Fengguang 	u8 SS01_SF24;
22753d7d69dSWu Fengguang 	u8 CXT04;
22853d7d69dSWu Fengguang 	u8 CA;
22953d7d69dSWu Fengguang 	u8 LFEPBL01_LSV36_DM_INH7;
230079d88ccSWu Fengguang };
231079d88ccSWu Fengguang 
2322b203dbbSTakashi Iwai union audio_infoframe {
2332b203dbbSTakashi Iwai 	struct hdmi_audio_infoframe hdmi;
2342b203dbbSTakashi Iwai 	struct dp_audio_infoframe dp;
235999b95a7SGustavo A. R. Silva 	DECLARE_FLEX_ARRAY(u8, bytes);
2362b203dbbSTakashi Iwai };
2372b203dbbSTakashi Iwai 
238079d88ccSWu Fengguang /*
239079d88ccSWu Fengguang  * HDMI routines
240079d88ccSWu Fengguang  */
241079d88ccSWu Fengguang 
242bce0d2a8STakashi Iwai #define get_pin(spec, idx) \
243bce0d2a8STakashi Iwai 	((struct hdmi_spec_per_pin *)snd_array_elem(&spec->pins, idx))
244bce0d2a8STakashi Iwai #define get_cvt(spec, idx) \
245bce0d2a8STakashi Iwai 	((struct hdmi_spec_per_cvt  *)snd_array_elem(&spec->cvts, idx))
2462bea241aSLibin Yang /* obtain hdmi_pcm object assigned to idx */
2472bea241aSLibin Yang #define get_hdmi_pcm(spec, idx)	(&(spec)->pcm_rec[idx])
2482bea241aSLibin Yang /* obtain hda_pcm object assigned to idx */
2492bea241aSLibin Yang #define get_pcm_rec(spec, idx)	(get_hdmi_pcm(spec, idx)->pcm)
250bce0d2a8STakashi Iwai 
pin_id_to_pin_index(struct hda_codec * codec,hda_nid_t pin_nid,int dev_id)2519152085dSLibin Yang static int pin_id_to_pin_index(struct hda_codec *codec,
2529152085dSLibin Yang 			       hda_nid_t pin_nid, int dev_id)
253079d88ccSWu Fengguang {
2544e76a883STakashi Iwai 	struct hdmi_spec *spec = codec->spec;
255384a48d7SStephen Warren 	int pin_idx;
2569152085dSLibin Yang 	struct hdmi_spec_per_pin *per_pin;
257079d88ccSWu Fengguang 
2589152085dSLibin Yang 	/*
2599152085dSLibin Yang 	 * (dev_id == -1) means it is NON-MST pin
2609152085dSLibin Yang 	 * return the first virtual pin on this port
2619152085dSLibin Yang 	 */
2629152085dSLibin Yang 	if (dev_id == -1)
2639152085dSLibin Yang 		dev_id = 0;
2649152085dSLibin Yang 
2659152085dSLibin Yang 	for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
2669152085dSLibin Yang 		per_pin = get_pin(spec, pin_idx);
2679152085dSLibin Yang 		if ((per_pin->pin_nid == pin_nid) &&
2689152085dSLibin Yang 			(per_pin->dev_id == dev_id))
269384a48d7SStephen Warren 			return pin_idx;
2709152085dSLibin Yang 	}
271079d88ccSWu Fengguang 
27213b1f8aaSKai Vehmanen 	codec_warn(codec, "HDMI: pin NID 0x%x not registered\n", pin_nid);
273384a48d7SStephen Warren 	return -EINVAL;
274384a48d7SStephen Warren }
275384a48d7SStephen Warren 
hinfo_to_pcm_index(struct hda_codec * codec,struct hda_pcm_stream * hinfo)2762bf3c85aSLibin Yang static int hinfo_to_pcm_index(struct hda_codec *codec,
2772bf3c85aSLibin Yang 			struct hda_pcm_stream *hinfo)
2782bf3c85aSLibin Yang {
2792bf3c85aSLibin Yang 	struct hdmi_spec *spec = codec->spec;
2802bf3c85aSLibin Yang 	int pcm_idx;
2812bf3c85aSLibin Yang 
2822bf3c85aSLibin Yang 	for (pcm_idx = 0; pcm_idx < spec->pcm_used; pcm_idx++)
2832bf3c85aSLibin Yang 		if (get_pcm_rec(spec, pcm_idx)->stream == hinfo)
2842bf3c85aSLibin Yang 			return pcm_idx;
2852bf3c85aSLibin Yang 
28690670fdfSKai Vehmanen 	codec_warn(codec, "HDMI: hinfo %p not tied to a PCM\n", hinfo);
2872bf3c85aSLibin Yang 	return -EINVAL;
2882bf3c85aSLibin Yang }
2892bf3c85aSLibin Yang 
hinfo_to_pin_index(struct hda_codec * codec,struct hda_pcm_stream * hinfo)2904e76a883STakashi Iwai static int hinfo_to_pin_index(struct hda_codec *codec,
291384a48d7SStephen Warren 			      struct hda_pcm_stream *hinfo)
292384a48d7SStephen Warren {
2934e76a883STakashi Iwai 	struct hdmi_spec *spec = codec->spec;
2946590faabSLibin Yang 	struct hdmi_spec_per_pin *per_pin;
295384a48d7SStephen Warren 	int pin_idx;
296384a48d7SStephen Warren 
2976590faabSLibin Yang 	for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
2986590faabSLibin Yang 		per_pin = get_pin(spec, pin_idx);
2992bea241aSLibin Yang 		if (per_pin->pcm &&
3002bea241aSLibin Yang 			per_pin->pcm->pcm->stream == hinfo)
301384a48d7SStephen Warren 			return pin_idx;
3026590faabSLibin Yang 	}
303384a48d7SStephen Warren 
30490670fdfSKai Vehmanen 	codec_dbg(codec, "HDMI: hinfo %p (pcm %d) not registered\n", hinfo,
30590670fdfSKai Vehmanen 		  hinfo_to_pcm_index(codec, hinfo));
306384a48d7SStephen Warren 	return -EINVAL;
307384a48d7SStephen Warren }
308384a48d7SStephen Warren 
pcm_idx_to_pin(struct hdmi_spec * spec,int pcm_idx)309022f344bSLibin Yang static struct hdmi_spec_per_pin *pcm_idx_to_pin(struct hdmi_spec *spec,
310022f344bSLibin Yang 						int pcm_idx)
311022f344bSLibin Yang {
312022f344bSLibin Yang 	int i;
313022f344bSLibin Yang 	struct hdmi_spec_per_pin *per_pin;
314022f344bSLibin Yang 
315022f344bSLibin Yang 	for (i = 0; i < spec->num_pins; i++) {
316022f344bSLibin Yang 		per_pin = get_pin(spec, i);
317022f344bSLibin Yang 		if (per_pin->pcm_idx == pcm_idx)
318022f344bSLibin Yang 			return per_pin;
319022f344bSLibin Yang 	}
320022f344bSLibin Yang 	return NULL;
321022f344bSLibin Yang }
322022f344bSLibin Yang 
cvt_nid_to_cvt_index(struct hda_codec * codec,hda_nid_t cvt_nid)3234e76a883STakashi Iwai static int cvt_nid_to_cvt_index(struct hda_codec *codec, hda_nid_t cvt_nid)
324384a48d7SStephen Warren {
3254e76a883STakashi Iwai 	struct hdmi_spec *spec = codec->spec;
326384a48d7SStephen Warren 	int cvt_idx;
327384a48d7SStephen Warren 
328384a48d7SStephen Warren 	for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++)
329bce0d2a8STakashi Iwai 		if (get_cvt(spec, cvt_idx)->cvt_nid == cvt_nid)
330384a48d7SStephen Warren 			return cvt_idx;
331384a48d7SStephen Warren 
33213b1f8aaSKai Vehmanen 	codec_warn(codec, "HDMI: cvt NID 0x%x not registered\n", cvt_nid);
333079d88ccSWu Fengguang 	return -EINVAL;
334079d88ccSWu Fengguang }
335079d88ccSWu Fengguang 
hdmi_eld_ctl_info(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_info * uinfo)33614bc52b8SPierre-Louis Bossart static int hdmi_eld_ctl_info(struct snd_kcontrol *kcontrol,
33714bc52b8SPierre-Louis Bossart 			struct snd_ctl_elem_info *uinfo)
33814bc52b8SPierre-Louis Bossart {
33914bc52b8SPierre-Louis Bossart 	struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
34068e03de9SDavid Henningsson 	struct hdmi_spec *spec = codec->spec;
341a4e9a38bSTakashi Iwai 	struct hdmi_spec_per_pin *per_pin;
34268e03de9SDavid Henningsson 	struct hdmi_eld *eld;
343fb087eaaSLibin Yang 	int pcm_idx;
34414bc52b8SPierre-Louis Bossart 
34514bc52b8SPierre-Louis Bossart 	uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
34614bc52b8SPierre-Louis Bossart 
347fb087eaaSLibin Yang 	pcm_idx = kcontrol->private_value;
348fb087eaaSLibin Yang 	mutex_lock(&spec->pcm_lock);
349fb087eaaSLibin Yang 	per_pin = pcm_idx_to_pin(spec, pcm_idx);
350fb087eaaSLibin Yang 	if (!per_pin) {
351fb087eaaSLibin Yang 		/* no pin is bound to the pcm */
352fb087eaaSLibin Yang 		uinfo->count = 0;
353f69548ffSTakashi Iwai 		goto unlock;
354fb087eaaSLibin Yang 	}
355a4e9a38bSTakashi Iwai 	eld = &per_pin->sink_eld;
35668e03de9SDavid Henningsson 	uinfo->count = eld->eld_valid ? eld->eld_size : 0;
35714bc52b8SPierre-Louis Bossart 
358f69548ffSTakashi Iwai  unlock:
359f69548ffSTakashi Iwai 	mutex_unlock(&spec->pcm_lock);
36014bc52b8SPierre-Louis Bossart 	return 0;
36114bc52b8SPierre-Louis Bossart }
36214bc52b8SPierre-Louis Bossart 
hdmi_eld_ctl_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)36314bc52b8SPierre-Louis Bossart static int hdmi_eld_ctl_get(struct snd_kcontrol *kcontrol,
36414bc52b8SPierre-Louis Bossart 			struct snd_ctl_elem_value *ucontrol)
36514bc52b8SPierre-Louis Bossart {
36614bc52b8SPierre-Louis Bossart 	struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
36768e03de9SDavid Henningsson 	struct hdmi_spec *spec = codec->spec;
368a4e9a38bSTakashi Iwai 	struct hdmi_spec_per_pin *per_pin;
36968e03de9SDavid Henningsson 	struct hdmi_eld *eld;
370fb087eaaSLibin Yang 	int pcm_idx;
371f69548ffSTakashi Iwai 	int err = 0;
37214bc52b8SPierre-Louis Bossart 
373fb087eaaSLibin Yang 	pcm_idx = kcontrol->private_value;
374fb087eaaSLibin Yang 	mutex_lock(&spec->pcm_lock);
375fb087eaaSLibin Yang 	per_pin = pcm_idx_to_pin(spec, pcm_idx);
376fb087eaaSLibin Yang 	if (!per_pin) {
377fb087eaaSLibin Yang 		/* no pin is bound to the pcm */
378fb087eaaSLibin Yang 		memset(ucontrol->value.bytes.data, 0,
379fb087eaaSLibin Yang 		       ARRAY_SIZE(ucontrol->value.bytes.data));
380f69548ffSTakashi Iwai 		goto unlock;
381fb087eaaSLibin Yang 	}
38214bc52b8SPierre-Louis Bossart 
383f69548ffSTakashi Iwai 	eld = &per_pin->sink_eld;
384360a8245SDavid Henningsson 	if (eld->eld_size > ARRAY_SIZE(ucontrol->value.bytes.data) ||
385360a8245SDavid Henningsson 	    eld->eld_size > ELD_MAX_SIZE) {
38668e03de9SDavid Henningsson 		snd_BUG();
387f69548ffSTakashi Iwai 		err = -EINVAL;
388f69548ffSTakashi Iwai 		goto unlock;
38968e03de9SDavid Henningsson 	}
39068e03de9SDavid Henningsson 
39168e03de9SDavid Henningsson 	memset(ucontrol->value.bytes.data, 0,
39268e03de9SDavid Henningsson 	       ARRAY_SIZE(ucontrol->value.bytes.data));
39368e03de9SDavid Henningsson 	if (eld->eld_valid)
39468e03de9SDavid Henningsson 		memcpy(ucontrol->value.bytes.data, eld->eld_buffer,
39568e03de9SDavid Henningsson 		       eld->eld_size);
39614bc52b8SPierre-Louis Bossart 
397f69548ffSTakashi Iwai  unlock:
398f69548ffSTakashi Iwai 	mutex_unlock(&spec->pcm_lock);
399f69548ffSTakashi Iwai 	return err;
40014bc52b8SPierre-Louis Bossart }
40114bc52b8SPierre-Louis Bossart 
402f3b827e0SBhumika Goyal static const struct snd_kcontrol_new eld_bytes_ctl = {
403fbd3eb7fSTakashi Iwai 	.access = SNDRV_CTL_ELEM_ACCESS_READ | SNDRV_CTL_ELEM_ACCESS_VOLATILE |
404fbd3eb7fSTakashi Iwai 		SNDRV_CTL_ELEM_ACCESS_SKIP_CHECK,
40514bc52b8SPierre-Louis Bossart 	.iface = SNDRV_CTL_ELEM_IFACE_PCM,
40614bc52b8SPierre-Louis Bossart 	.name = "ELD",
40714bc52b8SPierre-Louis Bossart 	.info = hdmi_eld_ctl_info,
40814bc52b8SPierre-Louis Bossart 	.get = hdmi_eld_ctl_get,
40914bc52b8SPierre-Louis Bossart };
41014bc52b8SPierre-Louis Bossart 
hdmi_create_eld_ctl(struct hda_codec * codec,int pcm_idx,int device)411fb087eaaSLibin Yang static int hdmi_create_eld_ctl(struct hda_codec *codec, int pcm_idx,
41214bc52b8SPierre-Louis Bossart 			int device)
41314bc52b8SPierre-Louis Bossart {
41414bc52b8SPierre-Louis Bossart 	struct snd_kcontrol *kctl;
41514bc52b8SPierre-Louis Bossart 	struct hdmi_spec *spec = codec->spec;
41614bc52b8SPierre-Louis Bossart 	int err;
41714bc52b8SPierre-Louis Bossart 
41814bc52b8SPierre-Louis Bossart 	kctl = snd_ctl_new1(&eld_bytes_ctl, codec);
41914bc52b8SPierre-Louis Bossart 	if (!kctl)
42014bc52b8SPierre-Louis Bossart 		return -ENOMEM;
421fb087eaaSLibin Yang 	kctl->private_value = pcm_idx;
42214bc52b8SPierre-Louis Bossart 	kctl->id.device = device;
42314bc52b8SPierre-Louis Bossart 
424fb087eaaSLibin Yang 	/* no pin nid is associated with the kctl now
425fb087eaaSLibin Yang 	 * tbd: associate pin nid to eld ctl later
426fb087eaaSLibin Yang 	 */
427fb087eaaSLibin Yang 	err = snd_hda_ctl_add(codec, 0, kctl);
42814bc52b8SPierre-Louis Bossart 	if (err < 0)
42914bc52b8SPierre-Louis Bossart 		return err;
43014bc52b8SPierre-Louis Bossart 
431fb087eaaSLibin Yang 	get_hdmi_pcm(spec, pcm_idx)->eld_ctl = kctl;
43214bc52b8SPierre-Louis Bossart 	return 0;
43314bc52b8SPierre-Louis Bossart }
43414bc52b8SPierre-Louis Bossart 
435079d88ccSWu Fengguang #ifdef BE_PARANOID
hdmi_get_dip_index(struct hda_codec * codec,hda_nid_t pin_nid,int * packet_index,int * byte_index)436079d88ccSWu Fengguang static void hdmi_get_dip_index(struct hda_codec *codec, hda_nid_t pin_nid,
437079d88ccSWu Fengguang 				int *packet_index, int *byte_index)
438079d88ccSWu Fengguang {
439079d88ccSWu Fengguang 	int val;
440079d88ccSWu Fengguang 
441079d88ccSWu Fengguang 	val = snd_hda_codec_read(codec, pin_nid, 0,
442079d88ccSWu Fengguang 				 AC_VERB_GET_HDMI_DIP_INDEX, 0);
443079d88ccSWu Fengguang 
444079d88ccSWu Fengguang 	*packet_index = val >> 5;
445079d88ccSWu Fengguang 	*byte_index = val & 0x1f;
446079d88ccSWu Fengguang }
447079d88ccSWu Fengguang #endif
448079d88ccSWu Fengguang 
hdmi_set_dip_index(struct hda_codec * codec,hda_nid_t pin_nid,int packet_index,int byte_index)449079d88ccSWu Fengguang static void hdmi_set_dip_index(struct hda_codec *codec, hda_nid_t pin_nid,
450079d88ccSWu Fengguang 				int packet_index, int byte_index)
451079d88ccSWu Fengguang {
452079d88ccSWu Fengguang 	int val;
453079d88ccSWu Fengguang 
454079d88ccSWu Fengguang 	val = (packet_index << 5) | (byte_index & 0x1f);
455079d88ccSWu Fengguang 
456079d88ccSWu Fengguang 	snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_INDEX, val);
457079d88ccSWu Fengguang }
458079d88ccSWu Fengguang 
hdmi_write_dip_byte(struct hda_codec * codec,hda_nid_t pin_nid,unsigned char val)459079d88ccSWu Fengguang static void hdmi_write_dip_byte(struct hda_codec *codec, hda_nid_t pin_nid,
460079d88ccSWu Fengguang 				unsigned char val)
461079d88ccSWu Fengguang {
462079d88ccSWu Fengguang 	snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_DATA, val);
463079d88ccSWu Fengguang }
464079d88ccSWu Fengguang 
hdmi_init_pin(struct hda_codec * codec,hda_nid_t pin_nid)465384a48d7SStephen Warren static void hdmi_init_pin(struct hda_codec *codec, hda_nid_t pin_nid)
466079d88ccSWu Fengguang {
46775fae117SStephen Warren 	struct hdmi_spec *spec = codec->spec;
46875fae117SStephen Warren 	int pin_out;
46975fae117SStephen Warren 
470079d88ccSWu Fengguang 	/* Unmute */
471079d88ccSWu Fengguang 	if (get_wcaps(codec, pin_nid) & AC_WCAP_OUT_AMP)
472079d88ccSWu Fengguang 		snd_hda_codec_write(codec, pin_nid, 0,
473079d88ccSWu Fengguang 				AC_VERB_SET_AMP_GAIN_MUTE, AMP_OUT_UNMUTE);
47475fae117SStephen Warren 
47575fae117SStephen Warren 	if (spec->dyn_pin_out)
47675fae117SStephen Warren 		/* Disable pin out until stream is active */
47775fae117SStephen Warren 		pin_out = 0;
47875fae117SStephen Warren 	else
47975fae117SStephen Warren 		/* Enable pin out: some machines with GM965 gets broken output
48075fae117SStephen Warren 		 * when the pin is disabled or changed while using with HDMI
4816169b673STakashi Iwai 		 */
48275fae117SStephen Warren 		pin_out = PIN_OUT;
48375fae117SStephen Warren 
484079d88ccSWu Fengguang 	snd_hda_codec_write(codec, pin_nid, 0,
48575fae117SStephen Warren 			    AC_VERB_SET_PIN_WIDGET_CONTROL, pin_out);
486079d88ccSWu Fengguang }
487079d88ccSWu Fengguang 
488a4e9a38bSTakashi Iwai /*
489a4e9a38bSTakashi Iwai  * ELD proc files
490a4e9a38bSTakashi Iwai  */
491a4e9a38bSTakashi Iwai 
492cd6a6503SJie Yang #ifdef CONFIG_SND_PROC_FS
print_eld_info(struct snd_info_entry * entry,struct snd_info_buffer * buffer)493a4e9a38bSTakashi Iwai static void print_eld_info(struct snd_info_entry *entry,
494a4e9a38bSTakashi Iwai 			   struct snd_info_buffer *buffer)
495a4e9a38bSTakashi Iwai {
496a4e9a38bSTakashi Iwai 	struct hdmi_spec_per_pin *per_pin = entry->private_data;
497a4e9a38bSTakashi Iwai 
498a4e9a38bSTakashi Iwai 	mutex_lock(&per_pin->lock);
4992fa22c3cSJaroslav Kysela 	snd_hdmi_print_eld_info(&per_pin->sink_eld, buffer, per_pin->pin_nid,
5002fa22c3cSJaroslav Kysela 				per_pin->dev_id, per_pin->cvt_nid);
501a4e9a38bSTakashi Iwai 	mutex_unlock(&per_pin->lock);
502a4e9a38bSTakashi Iwai }
503a4e9a38bSTakashi Iwai 
write_eld_info(struct snd_info_entry * entry,struct snd_info_buffer * buffer)504a4e9a38bSTakashi Iwai static void write_eld_info(struct snd_info_entry *entry,
505a4e9a38bSTakashi Iwai 			   struct snd_info_buffer *buffer)
506a4e9a38bSTakashi Iwai {
507a4e9a38bSTakashi Iwai 	struct hdmi_spec_per_pin *per_pin = entry->private_data;
508a4e9a38bSTakashi Iwai 
509a4e9a38bSTakashi Iwai 	mutex_lock(&per_pin->lock);
510a4e9a38bSTakashi Iwai 	snd_hdmi_write_eld_info(&per_pin->sink_eld, buffer);
511a4e9a38bSTakashi Iwai 	mutex_unlock(&per_pin->lock);
512a4e9a38bSTakashi Iwai }
513a4e9a38bSTakashi Iwai 
eld_proc_new(struct hdmi_spec_per_pin * per_pin,int index)514a4e9a38bSTakashi Iwai static int eld_proc_new(struct hdmi_spec_per_pin *per_pin, int index)
515a4e9a38bSTakashi Iwai {
516a4e9a38bSTakashi Iwai 	char name[32];
517a4e9a38bSTakashi Iwai 	struct hda_codec *codec = per_pin->codec;
518a4e9a38bSTakashi Iwai 	struct snd_info_entry *entry;
519a4e9a38bSTakashi Iwai 	int err;
520a4e9a38bSTakashi Iwai 
521a4e9a38bSTakashi Iwai 	snprintf(name, sizeof(name), "eld#%d.%d", codec->addr, index);
5226efdd851STakashi Iwai 	err = snd_card_proc_new(codec->card, name, &entry);
523a4e9a38bSTakashi Iwai 	if (err < 0)
524a4e9a38bSTakashi Iwai 		return err;
525a4e9a38bSTakashi Iwai 
526a4e9a38bSTakashi Iwai 	snd_info_set_text_ops(entry, per_pin, print_eld_info);
527a4e9a38bSTakashi Iwai 	entry->c.text.write = write_eld_info;
5286a73cf46SJoe Perches 	entry->mode |= 0200;
529a4e9a38bSTakashi Iwai 	per_pin->proc_entry = entry;
530a4e9a38bSTakashi Iwai 
531a4e9a38bSTakashi Iwai 	return 0;
532a4e9a38bSTakashi Iwai }
533a4e9a38bSTakashi Iwai 
eld_proc_free(struct hdmi_spec_per_pin * per_pin)534a4e9a38bSTakashi Iwai static void eld_proc_free(struct hdmi_spec_per_pin *per_pin)
535a4e9a38bSTakashi Iwai {
5361947a114SMarkus Elfring 	if (!per_pin->codec->bus->shutdown) {
537c560a679STakashi Iwai 		snd_info_free_entry(per_pin->proc_entry);
538a4e9a38bSTakashi Iwai 		per_pin->proc_entry = NULL;
539a4e9a38bSTakashi Iwai 	}
540a4e9a38bSTakashi Iwai }
541a4e9a38bSTakashi Iwai #else
eld_proc_new(struct hdmi_spec_per_pin * per_pin,int index)542b55447a7STakashi Iwai static inline int eld_proc_new(struct hdmi_spec_per_pin *per_pin,
543a4e9a38bSTakashi Iwai 			       int index)
544a4e9a38bSTakashi Iwai {
545a4e9a38bSTakashi Iwai 	return 0;
546a4e9a38bSTakashi Iwai }
eld_proc_free(struct hdmi_spec_per_pin * per_pin)547b55447a7STakashi Iwai static inline void eld_proc_free(struct hdmi_spec_per_pin *per_pin)
548a4e9a38bSTakashi Iwai {
549a4e9a38bSTakashi Iwai }
550a4e9a38bSTakashi Iwai #endif
551079d88ccSWu Fengguang 
552079d88ccSWu Fengguang /*
553079d88ccSWu Fengguang  * Audio InfoFrame routines
554079d88ccSWu Fengguang  */
555079d88ccSWu Fengguang 
556079d88ccSWu Fengguang /*
557079d88ccSWu Fengguang  * Enable Audio InfoFrame Transmission
558079d88ccSWu Fengguang  */
hdmi_start_infoframe_trans(struct hda_codec * codec,hda_nid_t pin_nid)559079d88ccSWu Fengguang static void hdmi_start_infoframe_trans(struct hda_codec *codec,
560079d88ccSWu Fengguang 				       hda_nid_t pin_nid)
561079d88ccSWu Fengguang {
562079d88ccSWu Fengguang 	hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
563079d88ccSWu Fengguang 	snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_XMIT,
564079d88ccSWu Fengguang 						AC_DIPXMIT_BEST);
565079d88ccSWu Fengguang }
566079d88ccSWu Fengguang 
567079d88ccSWu Fengguang /*
568079d88ccSWu Fengguang  * Disable Audio InfoFrame Transmission
569079d88ccSWu Fengguang  */
hdmi_stop_infoframe_trans(struct hda_codec * codec,hda_nid_t pin_nid)570079d88ccSWu Fengguang static void hdmi_stop_infoframe_trans(struct hda_codec *codec,
571079d88ccSWu Fengguang 				      hda_nid_t pin_nid)
572079d88ccSWu Fengguang {
573079d88ccSWu Fengguang 	hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
574079d88ccSWu Fengguang 	snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_XMIT,
575079d88ccSWu Fengguang 						AC_DIPXMIT_DISABLE);
576079d88ccSWu Fengguang }
577079d88ccSWu Fengguang 
hdmi_debug_dip_size(struct hda_codec * codec,hda_nid_t pin_nid)578079d88ccSWu Fengguang static void hdmi_debug_dip_size(struct hda_codec *codec, hda_nid_t pin_nid)
579079d88ccSWu Fengguang {
580079d88ccSWu Fengguang #ifdef CONFIG_SND_DEBUG_VERBOSE
581079d88ccSWu Fengguang 	int i;
582079d88ccSWu Fengguang 	int size;
583079d88ccSWu Fengguang 
584079d88ccSWu Fengguang 	size = snd_hdmi_get_eld_size(codec, pin_nid);
5854e76a883STakashi Iwai 	codec_dbg(codec, "HDMI: ELD buf size is %d\n", size);
586079d88ccSWu Fengguang 
587079d88ccSWu Fengguang 	for (i = 0; i < 8; i++) {
588079d88ccSWu Fengguang 		size = snd_hda_codec_read(codec, pin_nid, 0,
589079d88ccSWu Fengguang 						AC_VERB_GET_HDMI_DIP_SIZE, i);
5904e76a883STakashi Iwai 		codec_dbg(codec, "HDMI: DIP GP[%d] buf size is %d\n", i, size);
591079d88ccSWu Fengguang 	}
592079d88ccSWu Fengguang #endif
593079d88ccSWu Fengguang }
594079d88ccSWu Fengguang 
hdmi_clear_dip_buffers(struct hda_codec * codec,hda_nid_t pin_nid)595079d88ccSWu Fengguang static void hdmi_clear_dip_buffers(struct hda_codec *codec, hda_nid_t pin_nid)
596079d88ccSWu Fengguang {
597079d88ccSWu Fengguang #ifdef BE_PARANOID
598079d88ccSWu Fengguang 	int i, j;
599079d88ccSWu Fengguang 	int size;
600079d88ccSWu Fengguang 	int pi, bi;
601079d88ccSWu Fengguang 	for (i = 0; i < 8; i++) {
602079d88ccSWu Fengguang 		size = snd_hda_codec_read(codec, pin_nid, 0,
603079d88ccSWu Fengguang 						AC_VERB_GET_HDMI_DIP_SIZE, i);
604079d88ccSWu Fengguang 		if (size == 0)
605079d88ccSWu Fengguang 			continue;
606079d88ccSWu Fengguang 
607079d88ccSWu Fengguang 		hdmi_set_dip_index(codec, pin_nid, i, 0x0);
608079d88ccSWu Fengguang 		for (j = 1; j < 1000; j++) {
609079d88ccSWu Fengguang 			hdmi_write_dip_byte(codec, pin_nid, 0x0);
610079d88ccSWu Fengguang 			hdmi_get_dip_index(codec, pin_nid, &pi, &bi);
611079d88ccSWu Fengguang 			if (pi != i)
6124e76a883STakashi Iwai 				codec_dbg(codec, "dip index %d: %d != %d\n",
613079d88ccSWu Fengguang 						bi, pi, i);
614079d88ccSWu Fengguang 			if (bi == 0) /* byte index wrapped around */
615079d88ccSWu Fengguang 				break;
616079d88ccSWu Fengguang 		}
6174e76a883STakashi Iwai 		codec_dbg(codec,
618079d88ccSWu Fengguang 			"HDMI: DIP GP[%d] buf reported size=%d, written=%d\n",
619079d88ccSWu Fengguang 			i, size, j);
620079d88ccSWu Fengguang 	}
621079d88ccSWu Fengguang #endif
622079d88ccSWu Fengguang }
623079d88ccSWu Fengguang 
hdmi_checksum_audio_infoframe(struct hdmi_audio_infoframe * hdmi_ai)62453d7d69dSWu Fengguang static void hdmi_checksum_audio_infoframe(struct hdmi_audio_infoframe *hdmi_ai)
625079d88ccSWu Fengguang {
62653d7d69dSWu Fengguang 	u8 *bytes = (u8 *)hdmi_ai;
627079d88ccSWu Fengguang 	u8 sum = 0;
628079d88ccSWu Fengguang 	int i;
629079d88ccSWu Fengguang 
63053d7d69dSWu Fengguang 	hdmi_ai->checksum = 0;
631079d88ccSWu Fengguang 
63253d7d69dSWu Fengguang 	for (i = 0; i < sizeof(*hdmi_ai); i++)
633079d88ccSWu Fengguang 		sum += bytes[i];
634079d88ccSWu Fengguang 
63553d7d69dSWu Fengguang 	hdmi_ai->checksum = -sum;
636079d88ccSWu Fengguang }
637079d88ccSWu Fengguang 
hdmi_fill_audio_infoframe(struct hda_codec * codec,hda_nid_t pin_nid,u8 * dip,int size)638079d88ccSWu Fengguang static void hdmi_fill_audio_infoframe(struct hda_codec *codec,
639079d88ccSWu Fengguang 				      hda_nid_t pin_nid,
64053d7d69dSWu Fengguang 				      u8 *dip, int size)
641079d88ccSWu Fengguang {
642079d88ccSWu Fengguang 	int i;
643079d88ccSWu Fengguang 
644079d88ccSWu Fengguang 	hdmi_debug_dip_size(codec, pin_nid);
645079d88ccSWu Fengguang 	hdmi_clear_dip_buffers(codec, pin_nid); /* be paranoid */
646079d88ccSWu Fengguang 
647079d88ccSWu Fengguang 	hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
64853d7d69dSWu Fengguang 	for (i = 0; i < size; i++)
64953d7d69dSWu Fengguang 		hdmi_write_dip_byte(codec, pin_nid, dip[i]);
650079d88ccSWu Fengguang }
651079d88ccSWu Fengguang 
hdmi_infoframe_uptodate(struct hda_codec * codec,hda_nid_t pin_nid,u8 * dip,int size)652079d88ccSWu Fengguang static bool hdmi_infoframe_uptodate(struct hda_codec *codec, hda_nid_t pin_nid,
65353d7d69dSWu Fengguang 				    u8 *dip, int size)
654079d88ccSWu Fengguang {
655079d88ccSWu Fengguang 	u8 val;
656079d88ccSWu Fengguang 	int i;
657079d88ccSWu Fengguang 
65846c3bbd9SKai Vehmanen 	hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
659079d88ccSWu Fengguang 	if (snd_hda_codec_read(codec, pin_nid, 0, AC_VERB_GET_HDMI_DIP_XMIT, 0)
660079d88ccSWu Fengguang 							    != AC_DIPXMIT_BEST)
661079d88ccSWu Fengguang 		return false;
662079d88ccSWu Fengguang 
66353d7d69dSWu Fengguang 	for (i = 0; i < size; i++) {
664079d88ccSWu Fengguang 		val = snd_hda_codec_read(codec, pin_nid, 0,
665079d88ccSWu Fengguang 					 AC_VERB_GET_HDMI_DIP_DATA, 0);
66653d7d69dSWu Fengguang 		if (val != dip[i])
667079d88ccSWu Fengguang 			return false;
668079d88ccSWu Fengguang 	}
669079d88ccSWu Fengguang 
670079d88ccSWu Fengguang 	return true;
671079d88ccSWu Fengguang }
672079d88ccSWu Fengguang 
hdmi_pin_get_eld(struct hda_codec * codec,hda_nid_t nid,int dev_id,unsigned char * buf,int * eld_size)6739c32fea8SNikhil Mahale static int hdmi_pin_get_eld(struct hda_codec *codec, hda_nid_t nid,
6749c32fea8SNikhil Mahale 			    int dev_id, unsigned char *buf, int *eld_size)
6759c32fea8SNikhil Mahale {
6769c32fea8SNikhil Mahale 	snd_hda_set_dev_select(codec, nid, dev_id);
6779c32fea8SNikhil Mahale 
6789c32fea8SNikhil Mahale 	return snd_hdmi_get_eld(codec, nid, buf, eld_size);
6799c32fea8SNikhil Mahale }
6809c32fea8SNikhil Mahale 
hdmi_pin_setup_infoframe(struct hda_codec * codec,hda_nid_t pin_nid,int dev_id,int ca,int active_channels,int conn_type)681307229d2SAnssi Hannula static void hdmi_pin_setup_infoframe(struct hda_codec *codec,
6829c32fea8SNikhil Mahale 				     hda_nid_t pin_nid, int dev_id,
683307229d2SAnssi Hannula 				     int ca, int active_channels,
684307229d2SAnssi Hannula 				     int conn_type)
685307229d2SAnssi Hannula {
686f89e4094SMohan Kumar 	struct hdmi_spec *spec = codec->spec;
687307229d2SAnssi Hannula 	union audio_infoframe ai;
688307229d2SAnssi Hannula 
689caaf5ef9SMengdong Lin 	memset(&ai, 0, sizeof(ai));
690f89e4094SMohan Kumar 	if ((conn_type == 0) || /* HDMI */
691f89e4094SMohan Kumar 		/* Nvidia DisplayPort: Nvidia HW expects same layout as HDMI */
692f89e4094SMohan Kumar 		(conn_type == 1 && spec->nv_dp_workaround)) {
693307229d2SAnssi Hannula 		struct hdmi_audio_infoframe *hdmi_ai = &ai.hdmi;
694307229d2SAnssi Hannula 
695f89e4094SMohan Kumar 		if (conn_type == 0) { /* HDMI */
696307229d2SAnssi Hannula 			hdmi_ai->type		= 0x84;
697307229d2SAnssi Hannula 			hdmi_ai->ver		= 0x01;
698307229d2SAnssi Hannula 			hdmi_ai->len		= 0x0a;
699f89e4094SMohan Kumar 		} else {/* Nvidia DP */
700f89e4094SMohan Kumar 			hdmi_ai->type		= 0x84;
701f89e4094SMohan Kumar 			hdmi_ai->ver		= 0x1b;
702f89e4094SMohan Kumar 			hdmi_ai->len		= 0x11 << 2;
703f89e4094SMohan Kumar 		}
704307229d2SAnssi Hannula 		hdmi_ai->CC02_CT47	= active_channels - 1;
705307229d2SAnssi Hannula 		hdmi_ai->CA		= ca;
706307229d2SAnssi Hannula 		hdmi_checksum_audio_infoframe(hdmi_ai);
707307229d2SAnssi Hannula 	} else if (conn_type == 1) { /* DisplayPort */
708307229d2SAnssi Hannula 		struct dp_audio_infoframe *dp_ai = &ai.dp;
709307229d2SAnssi Hannula 
710307229d2SAnssi Hannula 		dp_ai->type		= 0x84;
711307229d2SAnssi Hannula 		dp_ai->len		= 0x1b;
712307229d2SAnssi Hannula 		dp_ai->ver		= 0x11 << 2;
713307229d2SAnssi Hannula 		dp_ai->CC02_CT47	= active_channels - 1;
714307229d2SAnssi Hannula 		dp_ai->CA		= ca;
715307229d2SAnssi Hannula 	} else {
71613b1f8aaSKai Vehmanen 		codec_dbg(codec, "HDMI: unknown connection type at pin NID 0x%x\n", pin_nid);
717307229d2SAnssi Hannula 		return;
718307229d2SAnssi Hannula 	}
719307229d2SAnssi Hannula 
7209c32fea8SNikhil Mahale 	snd_hda_set_dev_select(codec, pin_nid, dev_id);
7219c32fea8SNikhil Mahale 
722307229d2SAnssi Hannula 	/*
723307229d2SAnssi Hannula 	 * sizeof(ai) is used instead of sizeof(*hdmi_ai) or
724307229d2SAnssi Hannula 	 * sizeof(*dp_ai) to avoid partial match/update problems when
725307229d2SAnssi Hannula 	 * the user switches between HDMI/DP monitors.
726307229d2SAnssi Hannula 	 */
727307229d2SAnssi Hannula 	if (!hdmi_infoframe_uptodate(codec, pin_nid, ai.bytes,
728307229d2SAnssi Hannula 					sizeof(ai))) {
72913b1f8aaSKai Vehmanen 		codec_dbg(codec, "%s: pin NID=0x%x channels=%d ca=0x%02x\n",
73013b1f8aaSKai Vehmanen 			  __func__, pin_nid, active_channels, ca);
731307229d2SAnssi Hannula 		hdmi_stop_infoframe_trans(codec, pin_nid);
732307229d2SAnssi Hannula 		hdmi_fill_audio_infoframe(codec, pin_nid,
733307229d2SAnssi Hannula 					    ai.bytes, sizeof(ai));
734307229d2SAnssi Hannula 		hdmi_start_infoframe_trans(codec, pin_nid);
735307229d2SAnssi Hannula 	}
736307229d2SAnssi Hannula }
737307229d2SAnssi Hannula 
hdmi_setup_audio_infoframe(struct hda_codec * codec,struct hdmi_spec_per_pin * per_pin,bool non_pcm)738b054087dSTakashi Iwai static void hdmi_setup_audio_infoframe(struct hda_codec *codec,
739b054087dSTakashi Iwai 				       struct hdmi_spec_per_pin *per_pin,
740b054087dSTakashi Iwai 				       bool non_pcm)
741079d88ccSWu Fengguang {
742307229d2SAnssi Hannula 	struct hdmi_spec *spec = codec->spec;
743739ffee9SSubhransu S. Prusty 	struct hdac_chmap *chmap = &spec->chmap;
744384a48d7SStephen Warren 	hda_nid_t pin_nid = per_pin->pin_nid;
7459c32fea8SNikhil Mahale 	int dev_id = per_pin->dev_id;
746b054087dSTakashi Iwai 	int channels = per_pin->channels;
7471df5a06aSAnssi Hannula 	int active_channels;
748384a48d7SStephen Warren 	struct hdmi_eld *eld;
749828cb4edSSubhransu S. Prusty 	int ca;
750079d88ccSWu Fengguang 
751b054087dSTakashi Iwai 	if (!channels)
752b054087dSTakashi Iwai 		return;
753b054087dSTakashi Iwai 
7549c32fea8SNikhil Mahale 	snd_hda_set_dev_select(codec, pin_nid, dev_id);
7559c32fea8SNikhil Mahale 
75644bb6d0cSTakashi Iwai 	/* some HW (e.g. HSW+) needs reprogramming the amp at each time */
75744bb6d0cSTakashi Iwai 	if (get_wcaps(codec, pin_nid) & AC_WCAP_OUT_AMP)
75858f7d28dSMengdong Lin 		snd_hda_codec_write(codec, pin_nid, 0,
75958f7d28dSMengdong Lin 					    AC_VERB_SET_AMP_GAIN_MUTE,
76058f7d28dSMengdong Lin 					    AMP_OUT_UNMUTE);
76158f7d28dSMengdong Lin 
762bce0d2a8STakashi Iwai 	eld = &per_pin->sink_eld;
763079d88ccSWu Fengguang 
764bb63f726SSubhransu S. Prusty 	ca = snd_hdac_channel_allocation(&codec->core,
765828cb4edSSubhransu S. Prusty 			eld->info.spk_alloc, channels,
766828cb4edSSubhransu S. Prusty 			per_pin->chmap_set, non_pcm, per_pin->chmap);
76753d7d69dSWu Fengguang 
768bb63f726SSubhransu S. Prusty 	active_channels = snd_hdac_get_active_channels(ca);
7691df5a06aSAnssi Hannula 
770739ffee9SSubhransu S. Prusty 	chmap->ops.set_channel_count(&codec->core, per_pin->cvt_nid,
771739ffee9SSubhransu S. Prusty 						active_channels);
7721df5a06aSAnssi Hannula 
77353d7d69dSWu Fengguang 	/*
77439edac70SAnssi Hannula 	 * always configure channel mapping, it may have been changed by the
77539edac70SAnssi Hannula 	 * user in the meantime
77639edac70SAnssi Hannula 	 */
777bb63f726SSubhransu S. Prusty 	snd_hdac_setup_channel_mapping(&spec->chmap,
778828cb4edSSubhransu S. Prusty 				pin_nid, non_pcm, ca, channels,
779828cb4edSSubhransu S. Prusty 				per_pin->chmap, per_pin->chmap_set);
78039edac70SAnssi Hannula 
7819c32fea8SNikhil Mahale 	spec->ops.pin_setup_infoframe(codec, pin_nid, dev_id,
7829c32fea8SNikhil Mahale 				      ca, active_channels, eld->info.conn_type);
783433968daSWang Xingchao 
7841a6003b5STakashi Iwai 	per_pin->non_pcm = non_pcm;
785079d88ccSWu Fengguang }
786079d88ccSWu Fengguang 
787079d88ccSWu Fengguang /*
788079d88ccSWu Fengguang  * Unsolicited events
789079d88ccSWu Fengguang  */
790079d88ccSWu Fengguang 
791db845402STakashi Iwai static void hdmi_present_sense(struct hdmi_spec_per_pin *per_pin, int repoll);
79238faddb1STakashi Iwai 
check_presence_and_report(struct hda_codec * codec,hda_nid_t nid,int dev_id)7939152085dSLibin Yang static void check_presence_and_report(struct hda_codec *codec, hda_nid_t nid,
7949152085dSLibin Yang 				      int dev_id)
795079d88ccSWu Fengguang {
796079d88ccSWu Fengguang 	struct hdmi_spec *spec = codec->spec;
7979152085dSLibin Yang 	int pin_idx = pin_id_to_pin_index(codec, nid, dev_id);
7981a4f69d5STakashi Iwai 
79920ce9029SDavid Henningsson 	if (pin_idx < 0)
80020ce9029SDavid Henningsson 		return;
801aaa23f86SChris Wilson 	mutex_lock(&spec->pcm_lock);
802db845402STakashi Iwai 	hdmi_present_sense(get_pin(spec, pin_idx), 1);
803aaa23f86SChris Wilson 	mutex_unlock(&spec->pcm_lock);
80420ce9029SDavid Henningsson }
80520ce9029SDavid Henningsson 
jack_callback(struct hda_codec * codec,struct hda_jack_callback * jack)8061a4f69d5STakashi Iwai static void jack_callback(struct hda_codec *codec,
8071a4f69d5STakashi Iwai 			  struct hda_jack_callback *jack)
8081a4f69d5STakashi Iwai {
809ade49db3STakashi Iwai 	/* stop polling when notification is enabled */
810ade49db3STakashi Iwai 	if (codec_has_acomp(codec))
811ade49db3STakashi Iwai 		return;
812ade49db3STakashi Iwai 
8135204a05dSNikhil Mahale 	check_presence_and_report(codec, jack->nid, jack->dev_id);
8141a4f69d5STakashi Iwai }
8151a4f69d5STakashi Iwai 
hdmi_intrinsic_event(struct hda_codec * codec,unsigned int res,struct hda_jack_tbl * jack)816165c0946STakashi Iwai static void hdmi_intrinsic_event(struct hda_codec *codec, unsigned int res,
817165c0946STakashi Iwai 				 struct hda_jack_tbl *jack)
81820ce9029SDavid Henningsson {
8193a93897eSTakashi Iwai 	jack->jack_dirty = 1;
820079d88ccSWu Fengguang 
8214e76a883STakashi Iwai 	codec_dbg(codec,
82213b1f8aaSKai Vehmanen 		"HDMI hot plug event: Codec=%d NID=0x%x Device=%d Inactive=%d Presence_Detect=%d ELD_Valid=%d\n",
8235204a05dSNikhil Mahale 		codec->addr, jack->nid, jack->dev_id, !!(res & AC_UNSOL_RES_IA),
824fae3d88aSFengguang Wu 		!!(res & AC_UNSOL_RES_PD), !!(res & AC_UNSOL_RES_ELDV));
825079d88ccSWu Fengguang 
8265204a05dSNikhil Mahale 	check_presence_and_report(codec, jack->nid, jack->dev_id);
827079d88ccSWu Fengguang }
828079d88ccSWu Fengguang 
hdmi_non_intrinsic_event(struct hda_codec * codec,unsigned int res)829079d88ccSWu Fengguang static void hdmi_non_intrinsic_event(struct hda_codec *codec, unsigned int res)
830079d88ccSWu Fengguang {
831079d88ccSWu Fengguang 	int tag = res >> AC_UNSOL_RES_TAG_SHIFT;
832079d88ccSWu Fengguang 	int subtag = (res & AC_UNSOL_RES_SUBTAG) >> AC_UNSOL_RES_SUBTAG_SHIFT;
833079d88ccSWu Fengguang 	int cp_state = !!(res & AC_UNSOL_RES_CP_STATE);
834079d88ccSWu Fengguang 	int cp_ready = !!(res & AC_UNSOL_RES_CP_READY);
835079d88ccSWu Fengguang 
8364e76a883STakashi Iwai 	codec_info(codec,
837e9ea8e8fSTakashi Iwai 		"HDMI CP event: CODEC=%d TAG=%d SUBTAG=0x%x CP_STATE=%d CP_READY=%d\n",
838384a48d7SStephen Warren 		codec->addr,
839079d88ccSWu Fengguang 		tag,
840079d88ccSWu Fengguang 		subtag,
841079d88ccSWu Fengguang 		cp_state,
842079d88ccSWu Fengguang 		cp_ready);
843079d88ccSWu Fengguang 
844079d88ccSWu Fengguang 	/* TODO */
84575663c09SPierre-Louis Bossart 	if (cp_state) {
846079d88ccSWu Fengguang 		;
84775663c09SPierre-Louis Bossart 	}
84875663c09SPierre-Louis Bossart 	if (cp_ready) {
849079d88ccSWu Fengguang 		;
850079d88ccSWu Fengguang 	}
85175663c09SPierre-Louis Bossart }
852079d88ccSWu Fengguang 
853079d88ccSWu Fengguang 
hdmi_unsol_event(struct hda_codec * codec,unsigned int res)854079d88ccSWu Fengguang static void hdmi_unsol_event(struct hda_codec *codec, unsigned int res)
855079d88ccSWu Fengguang {
856079d88ccSWu Fengguang 	int tag = res >> AC_UNSOL_RES_TAG_SHIFT;
857079d88ccSWu Fengguang 	int subtag = (res & AC_UNSOL_RES_SUBTAG) >> AC_UNSOL_RES_SUBTAG_SHIFT;
8585204a05dSNikhil Mahale 	struct hda_jack_tbl *jack;
859079d88ccSWu Fengguang 
860ade49db3STakashi Iwai 	if (codec_has_acomp(codec))
861ade49db3STakashi Iwai 		return;
862ade49db3STakashi Iwai 
8635204a05dSNikhil Mahale 	if (codec->dp_mst) {
8645204a05dSNikhil Mahale 		int dev_entry =
8655204a05dSNikhil Mahale 			(res & AC_UNSOL_RES_DE) >> AC_UNSOL_RES_DE_SHIFT;
8665204a05dSNikhil Mahale 
8675204a05dSNikhil Mahale 		jack = snd_hda_jack_tbl_get_from_tag(codec, tag, dev_entry);
8685204a05dSNikhil Mahale 	} else {
8695204a05dSNikhil Mahale 		jack = snd_hda_jack_tbl_get_from_tag(codec, tag, 0);
8705204a05dSNikhil Mahale 	}
8715204a05dSNikhil Mahale 
8725204a05dSNikhil Mahale 	if (!jack) {
8734e76a883STakashi Iwai 		codec_dbg(codec, "Unexpected HDMI event tag 0x%x\n", tag);
874079d88ccSWu Fengguang 		return;
875079d88ccSWu Fengguang 	}
876079d88ccSWu Fengguang 
877079d88ccSWu Fengguang 	if (subtag == 0)
878165c0946STakashi Iwai 		hdmi_intrinsic_event(codec, res, jack);
879079d88ccSWu Fengguang 	else
880079d88ccSWu Fengguang 		hdmi_non_intrinsic_event(codec, res);
881079d88ccSWu Fengguang }
882079d88ccSWu Fengguang 
haswell_verify_D0(struct hda_codec * codec,hda_nid_t cvt_nid,hda_nid_t nid)88358f7d28dSMengdong Lin static void haswell_verify_D0(struct hda_codec *codec,
88453b434f0SWang Xingchao 		hda_nid_t cvt_nid, hda_nid_t nid)
88583f26ad2SDavid Henningsson {
88658f7d28dSMengdong Lin 	int pwr;
88783f26ad2SDavid Henningsson 
88853b434f0SWang Xingchao 	/* For Haswell, the converter 1/2 may keep in D3 state after bootup,
88953b434f0SWang Xingchao 	 * thus pins could only choose converter 0 for use. Make sure the
89053b434f0SWang Xingchao 	 * converters are in correct power state */
891fd678cacSTakashi Iwai 	if (!snd_hda_check_power_state(codec, cvt_nid, AC_PWRST_D0))
89253b434f0SWang Xingchao 		snd_hda_codec_write(codec, cvt_nid, 0, AC_VERB_SET_POWER_STATE, AC_PWRST_D0);
89353b434f0SWang Xingchao 
894fd678cacSTakashi Iwai 	if (!snd_hda_check_power_state(codec, nid, AC_PWRST_D0)) {
89583f26ad2SDavid Henningsson 		snd_hda_codec_write(codec, nid, 0, AC_VERB_SET_POWER_STATE,
89683f26ad2SDavid Henningsson 				    AC_PWRST_D0);
89783f26ad2SDavid Henningsson 		msleep(40);
89883f26ad2SDavid Henningsson 		pwr = snd_hda_codec_read(codec, nid, 0, AC_VERB_GET_POWER_STATE, 0);
89983f26ad2SDavid Henningsson 		pwr = (pwr & AC_PWRST_ACTUAL) >> AC_PWRST_ACTUAL_SHIFT;
90013b1f8aaSKai Vehmanen 		codec_dbg(codec, "Haswell HDMI audio: Power for NID 0x%x is now D%d\n", nid, pwr);
90183f26ad2SDavid Henningsson 	}
90283f26ad2SDavid Henningsson }
90383f26ad2SDavid Henningsson 
904079d88ccSWu Fengguang /*
905079d88ccSWu Fengguang  * Callbacks
906079d88ccSWu Fengguang  */
907079d88ccSWu Fengguang 
90892f10b3fSTakashi Iwai /* HBR should be Non-PCM, 8 channels */
90992f10b3fSTakashi Iwai #define is_hbr_format(format) \
91092f10b3fSTakashi Iwai 	((format & AC_FMT_TYPE_NON_PCM) && (format & AC_FMT_CHAN_MASK) == 7)
91192f10b3fSTakashi Iwai 
hdmi_pin_hbr_setup(struct hda_codec * codec,hda_nid_t pin_nid,int dev_id,bool hbr)912307229d2SAnssi Hannula static int hdmi_pin_hbr_setup(struct hda_codec *codec, hda_nid_t pin_nid,
9139c32fea8SNikhil Mahale 			      int dev_id, bool hbr)
914079d88ccSWu Fengguang {
915307229d2SAnssi Hannula 	int pinctl, new_pinctl;
91683f26ad2SDavid Henningsson 
917384a48d7SStephen Warren 	if (snd_hda_query_pin_caps(codec, pin_nid) & AC_PINCAP_HBR) {
9189c32fea8SNikhil Mahale 		snd_hda_set_dev_select(codec, pin_nid, dev_id);
919384a48d7SStephen Warren 		pinctl = snd_hda_codec_read(codec, pin_nid, 0,
920ea87d1c4SAnssi Hannula 					    AC_VERB_GET_PIN_WIDGET_CONTROL, 0);
921ea87d1c4SAnssi Hannula 
92213122e6eSAnssi Hannula 		if (pinctl < 0)
92313122e6eSAnssi Hannula 			return hbr ? -EINVAL : 0;
92413122e6eSAnssi Hannula 
925ea87d1c4SAnssi Hannula 		new_pinctl = pinctl & ~AC_PINCTL_EPT;
926307229d2SAnssi Hannula 		if (hbr)
927ea87d1c4SAnssi Hannula 			new_pinctl |= AC_PINCTL_EPT_HBR;
928ea87d1c4SAnssi Hannula 		else
929ea87d1c4SAnssi Hannula 			new_pinctl |= AC_PINCTL_EPT_NATIVE;
930ea87d1c4SAnssi Hannula 
9314e76a883STakashi Iwai 		codec_dbg(codec,
9324e76a883STakashi Iwai 			  "hdmi_pin_hbr_setup: NID=0x%x, %spinctl=0x%x\n",
933384a48d7SStephen Warren 			    pin_nid,
934ea87d1c4SAnssi Hannula 			    pinctl == new_pinctl ? "" : "new-",
935ea87d1c4SAnssi Hannula 			    new_pinctl);
936ea87d1c4SAnssi Hannula 
937ea87d1c4SAnssi Hannula 		if (pinctl != new_pinctl)
938384a48d7SStephen Warren 			snd_hda_codec_write(codec, pin_nid, 0,
939ea87d1c4SAnssi Hannula 					    AC_VERB_SET_PIN_WIDGET_CONTROL,
940ea87d1c4SAnssi Hannula 					    new_pinctl);
941307229d2SAnssi Hannula 	} else if (hbr)
942ea87d1c4SAnssi Hannula 		return -EINVAL;
943307229d2SAnssi Hannula 
944307229d2SAnssi Hannula 	return 0;
945307229d2SAnssi Hannula }
946307229d2SAnssi Hannula 
hdmi_setup_stream(struct hda_codec * codec,hda_nid_t cvt_nid,hda_nid_t pin_nid,int dev_id,u32 stream_tag,int format)947307229d2SAnssi Hannula static int hdmi_setup_stream(struct hda_codec *codec, hda_nid_t cvt_nid,
9489c32fea8SNikhil Mahale 			      hda_nid_t pin_nid, int dev_id,
9499c32fea8SNikhil Mahale 			      u32 stream_tag, int format)
950307229d2SAnssi Hannula {
951307229d2SAnssi Hannula 	struct hdmi_spec *spec = codec->spec;
9525a5d718fSSriram Periyasamy 	unsigned int param;
953307229d2SAnssi Hannula 	int err;
954307229d2SAnssi Hannula 
9559c32fea8SNikhil Mahale 	err = spec->ops.pin_hbr_setup(codec, pin_nid, dev_id,
9569c32fea8SNikhil Mahale 				      is_hbr_format(format));
957307229d2SAnssi Hannula 
958307229d2SAnssi Hannula 	if (err) {
9594e76a883STakashi Iwai 		codec_dbg(codec, "hdmi_setup_stream: HBR is not supported\n");
960307229d2SAnssi Hannula 		return err;
961ea87d1c4SAnssi Hannula 	}
962079d88ccSWu Fengguang 
963cb45722bSTakashi Iwai 	if (spec->intel_hsw_fixup) {
9645a5d718fSSriram Periyasamy 
9655a5d718fSSriram Periyasamy 		/*
9665a5d718fSSriram Periyasamy 		 * on recent platforms IEC Coding Type is required for HBR
9675a5d718fSSriram Periyasamy 		 * support, read current Digital Converter settings and set
9685a5d718fSSriram Periyasamy 		 * ICT bitfield if needed.
9695a5d718fSSriram Periyasamy 		 */
9705a5d718fSSriram Periyasamy 		param = snd_hda_codec_read(codec, cvt_nid, 0,
9715a5d718fSSriram Periyasamy 					   AC_VERB_GET_DIGI_CONVERT_1, 0);
9725a5d718fSSriram Periyasamy 
9735a5d718fSSriram Periyasamy 		param = (param >> 16) & ~(AC_DIG3_ICT);
9745a5d718fSSriram Periyasamy 
9755a5d718fSSriram Periyasamy 		/* on recent platforms ICT mode is required for HBR support */
9765a5d718fSSriram Periyasamy 		if (is_hbr_format(format))
9775a5d718fSSriram Periyasamy 			param |= 0x1;
9785a5d718fSSriram Periyasamy 
9795a5d718fSSriram Periyasamy 		snd_hda_codec_write(codec, cvt_nid, 0,
9805a5d718fSSriram Periyasamy 				    AC_VERB_SET_DIGI_CONVERT_3, param);
9815a5d718fSSriram Periyasamy 	}
9825a5d718fSSriram Periyasamy 
983384a48d7SStephen Warren 	snd_hda_codec_setup_stream(codec, cvt_nid, stream_tag, 0, format);
984ea87d1c4SAnssi Hannula 	return 0;
985079d88ccSWu Fengguang }
986079d88ccSWu Fengguang 
98742b29870SLibin Yang /* Try to find an available converter
98842b29870SLibin Yang  * If pin_idx is less then zero, just try to find an available converter.
98942b29870SLibin Yang  * Otherwise, try to find an available converter and get the cvt mux index
99042b29870SLibin Yang  * of the pin.
99142b29870SLibin Yang  */
hdmi_choose_cvt(struct hda_codec * codec,int pin_idx,int * cvt_id,bool silent)9927ef166b8SWang Xingchao static int hdmi_choose_cvt(struct hda_codec *codec,
993fc6f923eSJaroslav Kysela 			   int pin_idx, int *cvt_id,
994fc6f923eSJaroslav Kysela 			   bool silent)
995bbbe3390STakashi Iwai {
996bbbe3390STakashi Iwai 	struct hdmi_spec *spec = codec->spec;
997384a48d7SStephen Warren 	struct hdmi_spec_per_pin *per_pin;
998384a48d7SStephen Warren 	struct hdmi_spec_per_cvt *per_cvt = NULL;
9997ef166b8SWang Xingchao 	int cvt_idx, mux_idx = 0;
1000bbbe3390STakashi Iwai 
100142b29870SLibin Yang 	/* pin_idx < 0 means no pin will be bound to the converter */
100242b29870SLibin Yang 	if (pin_idx < 0)
100342b29870SLibin Yang 		per_pin = NULL;
100442b29870SLibin Yang 	else
1005bce0d2a8STakashi Iwai 		per_pin = get_pin(spec, pin_idx);
1006bbbe3390STakashi Iwai 
1007b1a50397SKai Vehmanen 	if (per_pin && per_pin->silent_stream) {
1008b1a50397SKai Vehmanen 		cvt_idx = cvt_nid_to_cvt_index(codec, per_pin->cvt_nid);
1009fc6f923eSJaroslav Kysela 		per_cvt = get_cvt(spec, cvt_idx);
1010fc6f923eSJaroslav Kysela 		if (per_cvt->assigned && !silent)
1011fc6f923eSJaroslav Kysela 			return -EBUSY;
1012b1a50397SKai Vehmanen 		if (cvt_id)
1013b1a50397SKai Vehmanen 			*cvt_id = cvt_idx;
1014b1a50397SKai Vehmanen 		return 0;
1015b1a50397SKai Vehmanen 	}
1016b1a50397SKai Vehmanen 
1017384a48d7SStephen Warren 	/* Dynamically assign converter to stream */
1018384a48d7SStephen Warren 	for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++) {
1019bce0d2a8STakashi Iwai 		per_cvt = get_cvt(spec, cvt_idx);
1020384a48d7SStephen Warren 
1021384a48d7SStephen Warren 		/* Must not already be assigned */
1022fc6f923eSJaroslav Kysela 		if (per_cvt->assigned || per_cvt->silent_stream)
1023384a48d7SStephen Warren 			continue;
102442b29870SLibin Yang 		if (per_pin == NULL)
102542b29870SLibin Yang 			break;
1026384a48d7SStephen Warren 		/* Must be in pin's mux's list of converters */
1027384a48d7SStephen Warren 		for (mux_idx = 0; mux_idx < per_pin->num_mux_nids; mux_idx++)
1028384a48d7SStephen Warren 			if (per_pin->mux_nids[mux_idx] == per_cvt->cvt_nid)
1029384a48d7SStephen Warren 				break;
1030384a48d7SStephen Warren 		/* Not in mux list */
1031384a48d7SStephen Warren 		if (mux_idx == per_pin->num_mux_nids)
1032384a48d7SStephen Warren 			continue;
1033384a48d7SStephen Warren 		break;
1034384a48d7SStephen Warren 	}
10357ef166b8SWang Xingchao 
1036384a48d7SStephen Warren 	/* No free converters */
1037384a48d7SStephen Warren 	if (cvt_idx == spec->num_cvts)
103842b29870SLibin Yang 		return -EBUSY;
1039384a48d7SStephen Warren 
104042b29870SLibin Yang 	if (per_pin != NULL)
10412df6742fSMengdong Lin 		per_pin->mux_idx = mux_idx;
10422df6742fSMengdong Lin 
10437ef166b8SWang Xingchao 	if (cvt_id)
10447ef166b8SWang Xingchao 		*cvt_id = cvt_idx;
10457ef166b8SWang Xingchao 
10467ef166b8SWang Xingchao 	return 0;
10477ef166b8SWang Xingchao }
10487ef166b8SWang Xingchao 
10492df6742fSMengdong Lin /* Assure the pin select the right convetor */
intel_verify_pin_cvt_connect(struct hda_codec * codec,struct hdmi_spec_per_pin * per_pin)10502df6742fSMengdong Lin static void intel_verify_pin_cvt_connect(struct hda_codec *codec,
10512df6742fSMengdong Lin 			struct hdmi_spec_per_pin *per_pin)
10522df6742fSMengdong Lin {
10532df6742fSMengdong Lin 	hda_nid_t pin_nid = per_pin->pin_nid;
10542df6742fSMengdong Lin 	int mux_idx, curr;
10552df6742fSMengdong Lin 
10562df6742fSMengdong Lin 	mux_idx = per_pin->mux_idx;
10572df6742fSMengdong Lin 	curr = snd_hda_codec_read(codec, pin_nid, 0,
10582df6742fSMengdong Lin 					  AC_VERB_GET_CONNECT_SEL, 0);
10592df6742fSMengdong Lin 	if (curr != mux_idx)
10602df6742fSMengdong Lin 		snd_hda_codec_write_cache(codec, pin_nid, 0,
10612df6742fSMengdong Lin 					    AC_VERB_SET_CONNECT_SEL,
10622df6742fSMengdong Lin 					    mux_idx);
10632df6742fSMengdong Lin }
10642df6742fSMengdong Lin 
106542b29870SLibin Yang /* get the mux index for the converter of the pins
106642b29870SLibin Yang  * converter's mux index is the same for all pins on Intel platform
106742b29870SLibin Yang  */
intel_cvt_id_to_mux_idx(struct hdmi_spec * spec,hda_nid_t cvt_nid)106842b29870SLibin Yang static int intel_cvt_id_to_mux_idx(struct hdmi_spec *spec,
106942b29870SLibin Yang 			hda_nid_t cvt_nid)
107042b29870SLibin Yang {
107142b29870SLibin Yang 	int i;
107242b29870SLibin Yang 
107342b29870SLibin Yang 	for (i = 0; i < spec->num_cvts; i++)
107442b29870SLibin Yang 		if (spec->cvt_nids[i] == cvt_nid)
107542b29870SLibin Yang 			return i;
107642b29870SLibin Yang 	return -EINVAL;
107742b29870SLibin Yang }
107842b29870SLibin Yang 
1079300016b9SMengdong Lin /* Intel HDMI workaround to fix audio routing issue:
1080300016b9SMengdong Lin  * For some Intel display codecs, pins share the same connection list.
1081300016b9SMengdong Lin  * So a conveter can be selected by multiple pins and playback on any of these
1082300016b9SMengdong Lin  * pins will generate sound on the external display, because audio flows from
1083300016b9SMengdong Lin  * the same converter to the display pipeline. Also muting one pin may make
1084300016b9SMengdong Lin  * other pins have no sound output.
1085300016b9SMengdong Lin  * So this function assures that an assigned converter for a pin is not selected
1086300016b9SMengdong Lin  * by any other pins.
1087300016b9SMengdong Lin  */
intel_not_share_assigned_cvt(struct hda_codec * codec,hda_nid_t pin_nid,int dev_id,int mux_idx)1088300016b9SMengdong Lin static void intel_not_share_assigned_cvt(struct hda_codec *codec,
10899152085dSLibin Yang 					 hda_nid_t pin_nid,
10909152085dSLibin Yang 					 int dev_id, int mux_idx)
10917ef166b8SWang Xingchao {
10927ef166b8SWang Xingchao 	struct hdmi_spec *spec = codec->spec;
10937639a06cSTakashi Iwai 	hda_nid_t nid;
1094f82d7d16SMengdong Lin 	int cvt_idx, curr;
1095f82d7d16SMengdong Lin 	struct hdmi_spec_per_cvt *per_cvt;
10969152085dSLibin Yang 	struct hdmi_spec_per_pin *per_pin;
10979152085dSLibin Yang 	int pin_idx;
10987ef166b8SWang Xingchao 
10999152085dSLibin Yang 	/* configure the pins connections */
11009152085dSLibin Yang 	for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
11019152085dSLibin Yang 		int dev_id_saved;
11029152085dSLibin Yang 		int dev_num;
11037ef166b8SWang Xingchao 
11049152085dSLibin Yang 		per_pin = get_pin(spec, pin_idx);
11059152085dSLibin Yang 		/*
11069152085dSLibin Yang 		 * pin not connected to monitor
11079152085dSLibin Yang 		 * no need to operate on it
11089152085dSLibin Yang 		 */
11099152085dSLibin Yang 		if (!per_pin->pcm)
11107ef166b8SWang Xingchao 			continue;
11117ef166b8SWang Xingchao 
11129152085dSLibin Yang 		if ((per_pin->pin_nid == pin_nid) &&
11139152085dSLibin Yang 			(per_pin->dev_id == dev_id))
1114f82d7d16SMengdong Lin 			continue;
11157ef166b8SWang Xingchao 
11169152085dSLibin Yang 		/*
11179152085dSLibin Yang 		 * if per_pin->dev_id >= dev_num,
11189152085dSLibin Yang 		 * snd_hda_get_dev_select() will fail,
11199152085dSLibin Yang 		 * and the following operation is unpredictable.
11209152085dSLibin Yang 		 * So skip this situation.
11219152085dSLibin Yang 		 */
11229152085dSLibin Yang 		dev_num = snd_hda_get_num_devices(codec, per_pin->pin_nid) + 1;
11239152085dSLibin Yang 		if (per_pin->dev_id >= dev_num)
11249152085dSLibin Yang 			continue;
11259152085dSLibin Yang 
11269152085dSLibin Yang 		nid = per_pin->pin_nid;
11279152085dSLibin Yang 
11289152085dSLibin Yang 		/*
11299152085dSLibin Yang 		 * Calling this function should not impact
11309152085dSLibin Yang 		 * on the device entry selection
11319152085dSLibin Yang 		 * So let's save the dev id for each pin,
11329152085dSLibin Yang 		 * and restore it when return
11339152085dSLibin Yang 		 */
11349152085dSLibin Yang 		dev_id_saved = snd_hda_get_dev_select(codec, nid);
11359152085dSLibin Yang 		snd_hda_set_dev_select(codec, nid, per_pin->dev_id);
1136f82d7d16SMengdong Lin 		curr = snd_hda_codec_read(codec, nid, 0,
1137f82d7d16SMengdong Lin 					  AC_VERB_GET_CONNECT_SEL, 0);
11389152085dSLibin Yang 		if (curr != mux_idx) {
11399152085dSLibin Yang 			snd_hda_set_dev_select(codec, nid, dev_id_saved);
1140f82d7d16SMengdong Lin 			continue;
11419152085dSLibin Yang 		}
11429152085dSLibin Yang 
1143f82d7d16SMengdong Lin 
1144f82d7d16SMengdong Lin 		/* choose an unassigned converter. The conveters in the
1145f82d7d16SMengdong Lin 		 * connection list are in the same order as in the codec.
1146f82d7d16SMengdong Lin 		 */
1147f82d7d16SMengdong Lin 		for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++) {
1148f82d7d16SMengdong Lin 			per_cvt = get_cvt(spec, cvt_idx);
1149f82d7d16SMengdong Lin 			if (!per_cvt->assigned) {
11504e76a883STakashi Iwai 				codec_dbg(codec,
115113b1f8aaSKai Vehmanen 					  "choose cvt %d for pin NID 0x%x\n",
1152f82d7d16SMengdong Lin 					  cvt_idx, nid);
1153f82d7d16SMengdong Lin 				snd_hda_codec_write_cache(codec, nid, 0,
11547ef166b8SWang Xingchao 					    AC_VERB_SET_CONNECT_SEL,
1155f82d7d16SMengdong Lin 					    cvt_idx);
1156f82d7d16SMengdong Lin 				break;
1157f82d7d16SMengdong Lin 			}
11587ef166b8SWang Xingchao 		}
11599152085dSLibin Yang 		snd_hda_set_dev_select(codec, nid, dev_id_saved);
11607ef166b8SWang Xingchao 	}
11617ef166b8SWang Xingchao }
11627ef166b8SWang Xingchao 
116342b29870SLibin Yang /* A wrapper of intel_not_share_asigned_cvt() */
intel_not_share_assigned_cvt_nid(struct hda_codec * codec,hda_nid_t pin_nid,int dev_id,hda_nid_t cvt_nid)116442b29870SLibin Yang static void intel_not_share_assigned_cvt_nid(struct hda_codec *codec,
11659152085dSLibin Yang 			hda_nid_t pin_nid, int dev_id, hda_nid_t cvt_nid)
116642b29870SLibin Yang {
116742b29870SLibin Yang 	int mux_idx;
116842b29870SLibin Yang 	struct hdmi_spec *spec = codec->spec;
116942b29870SLibin Yang 
117042b29870SLibin Yang 	/* On Intel platform, the mapping of converter nid to
117142b29870SLibin Yang 	 * mux index of the pins are always the same.
117242b29870SLibin Yang 	 * The pin nid may be 0, this means all pins will not
117342b29870SLibin Yang 	 * share the converter.
117442b29870SLibin Yang 	 */
117542b29870SLibin Yang 	mux_idx = intel_cvt_id_to_mux_idx(spec, cvt_nid);
117642b29870SLibin Yang 	if (mux_idx >= 0)
11779152085dSLibin Yang 		intel_not_share_assigned_cvt(codec, pin_nid, dev_id, mux_idx);
117842b29870SLibin Yang }
117942b29870SLibin Yang 
11804846a67eSTakashi Iwai /* skeleton caller of pin_cvt_fixup ops */
pin_cvt_fixup(struct hda_codec * codec,struct hdmi_spec_per_pin * per_pin,hda_nid_t cvt_nid)11814846a67eSTakashi Iwai static void pin_cvt_fixup(struct hda_codec *codec,
11824846a67eSTakashi Iwai 			  struct hdmi_spec_per_pin *per_pin,
11834846a67eSTakashi Iwai 			  hda_nid_t cvt_nid)
11844846a67eSTakashi Iwai {
11854846a67eSTakashi Iwai 	struct hdmi_spec *spec = codec->spec;
11864846a67eSTakashi Iwai 
11874846a67eSTakashi Iwai 	if (spec->ops.pin_cvt_fixup)
11884846a67eSTakashi Iwai 		spec->ops.pin_cvt_fixup(codec, per_pin, cvt_nid);
11894846a67eSTakashi Iwai }
11904846a67eSTakashi Iwai 
1191ef6f5494SJaroslav Kysela /* called in hdmi_pcm_open when no pin is assigned to the PCM */
hdmi_pcm_open_no_pin(struct hda_pcm_stream * hinfo,struct hda_codec * codec,struct snd_pcm_substream * substream)119242b29870SLibin Yang static int hdmi_pcm_open_no_pin(struct hda_pcm_stream *hinfo,
119342b29870SLibin Yang 			 struct hda_codec *codec,
119442b29870SLibin Yang 			 struct snd_pcm_substream *substream)
119542b29870SLibin Yang {
119642b29870SLibin Yang 	struct hdmi_spec *spec = codec->spec;
119742b29870SLibin Yang 	struct snd_pcm_runtime *runtime = substream->runtime;
1198ac98379aSLibin Yang 	int cvt_idx, pcm_idx;
119942b29870SLibin Yang 	struct hdmi_spec_per_cvt *per_cvt = NULL;
120042b29870SLibin Yang 	int err;
120142b29870SLibin Yang 
1202ac98379aSLibin Yang 	pcm_idx = hinfo_to_pcm_index(codec, hinfo);
1203ac98379aSLibin Yang 	if (pcm_idx < 0)
1204ac98379aSLibin Yang 		return -EINVAL;
1205ac98379aSLibin Yang 
1206fc6f923eSJaroslav Kysela 	err = hdmi_choose_cvt(codec, -1, &cvt_idx, false);
120742b29870SLibin Yang 	if (err)
120842b29870SLibin Yang 		return err;
120942b29870SLibin Yang 
121042b29870SLibin Yang 	per_cvt = get_cvt(spec, cvt_idx);
12114053a412SJaroslav Kysela 	per_cvt->assigned = true;
121242b29870SLibin Yang 	hinfo->nid = per_cvt->cvt_nid;
121342b29870SLibin Yang 
12144846a67eSTakashi Iwai 	pin_cvt_fixup(codec, NULL, per_cvt->cvt_nid);
121542b29870SLibin Yang 
1216ac98379aSLibin Yang 	set_bit(pcm_idx, &spec->pcm_in_use);
121742b29870SLibin Yang 	/* todo: setup spdif ctls assign */
121842b29870SLibin Yang 
121942b29870SLibin Yang 	/* Initially set the converter's capabilities */
122042b29870SLibin Yang 	hinfo->channels_min = per_cvt->channels_min;
122142b29870SLibin Yang 	hinfo->channels_max = per_cvt->channels_max;
122242b29870SLibin Yang 	hinfo->rates = per_cvt->rates;
122342b29870SLibin Yang 	hinfo->formats = per_cvt->formats;
122442b29870SLibin Yang 	hinfo->maxbps = per_cvt->maxbps;
122542b29870SLibin Yang 
122642b29870SLibin Yang 	/* Store the updated parameters */
122742b29870SLibin Yang 	runtime->hw.channels_min = hinfo->channels_min;
122842b29870SLibin Yang 	runtime->hw.channels_max = hinfo->channels_max;
122942b29870SLibin Yang 	runtime->hw.formats = hinfo->formats;
123042b29870SLibin Yang 	runtime->hw.rates = hinfo->rates;
123142b29870SLibin Yang 
123242b29870SLibin Yang 	snd_pcm_hw_constraint_step(substream->runtime, 0,
123342b29870SLibin Yang 				   SNDRV_PCM_HW_PARAM_CHANNELS, 2);
123442b29870SLibin Yang 	return 0;
123542b29870SLibin Yang }
123642b29870SLibin Yang 
12377ef166b8SWang Xingchao /*
12387ef166b8SWang Xingchao  * HDA PCM callbacks
12397ef166b8SWang Xingchao  */
hdmi_pcm_open(struct hda_pcm_stream * hinfo,struct hda_codec * codec,struct snd_pcm_substream * substream)12407ef166b8SWang Xingchao static int hdmi_pcm_open(struct hda_pcm_stream *hinfo,
12417ef166b8SWang Xingchao 			 struct hda_codec *codec,
12427ef166b8SWang Xingchao 			 struct snd_pcm_substream *substream)
12437ef166b8SWang Xingchao {
12447ef166b8SWang Xingchao 	struct hdmi_spec *spec = codec->spec;
12457ef166b8SWang Xingchao 	struct snd_pcm_runtime *runtime = substream->runtime;
12464846a67eSTakashi Iwai 	int pin_idx, cvt_idx, pcm_idx;
12477ef166b8SWang Xingchao 	struct hdmi_spec_per_pin *per_pin;
12487ef166b8SWang Xingchao 	struct hdmi_eld *eld;
12497ef166b8SWang Xingchao 	struct hdmi_spec_per_cvt *per_cvt = NULL;
12507ef166b8SWang Xingchao 	int err;
12517ef166b8SWang Xingchao 
12527ef166b8SWang Xingchao 	/* Validate hinfo */
12532bf3c85aSLibin Yang 	pcm_idx = hinfo_to_pcm_index(codec, hinfo);
12542bf3c85aSLibin Yang 	if (pcm_idx < 0)
12557ef166b8SWang Xingchao 		return -EINVAL;
12562bf3c85aSLibin Yang 
125742b29870SLibin Yang 	mutex_lock(&spec->pcm_lock);
12587ef166b8SWang Xingchao 	pin_idx = hinfo_to_pin_index(codec, hinfo);
125942b29870SLibin Yang 	/* no pin is assigned to the PCM
126042b29870SLibin Yang 	 * PA need pcm open successfully when probe
126142b29870SLibin Yang 	 */
126242b29870SLibin Yang 	if (pin_idx < 0) {
126342b29870SLibin Yang 		err = hdmi_pcm_open_no_pin(hinfo, codec, substream);
1264f69548ffSTakashi Iwai 		goto unlock;
126542b29870SLibin Yang 	}
12667ef166b8SWang Xingchao 
1267fc6f923eSJaroslav Kysela 	err = hdmi_choose_cvt(codec, pin_idx, &cvt_idx, false);
1268f69548ffSTakashi Iwai 	if (err < 0)
1269f69548ffSTakashi Iwai 		goto unlock;
12707ef166b8SWang Xingchao 
12717ef166b8SWang Xingchao 	per_cvt = get_cvt(spec, cvt_idx);
1272384a48d7SStephen Warren 	/* Claim converter */
12734053a412SJaroslav Kysela 	per_cvt->assigned = true;
127442b29870SLibin Yang 
1275ac98379aSLibin Yang 	set_bit(pcm_idx, &spec->pcm_in_use);
127642b29870SLibin Yang 	per_pin = get_pin(spec, pin_idx);
12771df5a06aSAnssi Hannula 	per_pin->cvt_nid = per_cvt->cvt_nid;
1278384a48d7SStephen Warren 	hinfo->nid = per_cvt->cvt_nid;
1279384a48d7SStephen Warren 
1280e38e486dSTakashi Iwai 	/* flip stripe flag for the assigned stream if supported */
1281e38e486dSTakashi Iwai 	if (get_wcaps(codec, per_cvt->cvt_nid) & AC_WCAP_STRIPE)
1282e38e486dSTakashi Iwai 		azx_stream(get_azx_dev(substream))->stripe = 1;
1283e38e486dSTakashi Iwai 
12849152085dSLibin Yang 	snd_hda_set_dev_select(codec, per_pin->pin_nid, per_pin->dev_id);
1285bddee96bSTakashi Iwai 	snd_hda_codec_write_cache(codec, per_pin->pin_nid, 0,
1286384a48d7SStephen Warren 			    AC_VERB_SET_CONNECT_SEL,
12874846a67eSTakashi Iwai 			    per_pin->mux_idx);
12887ef166b8SWang Xingchao 
12897ef166b8SWang Xingchao 	/* configure unused pins to choose other converters */
12904846a67eSTakashi Iwai 	pin_cvt_fixup(codec, per_pin, 0);
12917ef166b8SWang Xingchao 
12922bf3c85aSLibin Yang 	snd_hda_spdif_ctls_assign(codec, pcm_idx, per_cvt->cvt_nid);
1293bbbe3390STakashi Iwai 
12942def8172SStephen Warren 	/* Initially set the converter's capabilities */
1295384a48d7SStephen Warren 	hinfo->channels_min = per_cvt->channels_min;
1296384a48d7SStephen Warren 	hinfo->channels_max = per_cvt->channels_max;
1297384a48d7SStephen Warren 	hinfo->rates = per_cvt->rates;
1298384a48d7SStephen Warren 	hinfo->formats = per_cvt->formats;
1299384a48d7SStephen Warren 	hinfo->maxbps = per_cvt->maxbps;
13002def8172SStephen Warren 
130142b29870SLibin Yang 	eld = &per_pin->sink_eld;
1302384a48d7SStephen Warren 	/* Restrict capabilities by ELD if this isn't disabled */
13032def8172SStephen Warren 	if (!static_hdmi_pcm && eld->eld_valid) {
13041613d6b4SDavid Henningsson 		snd_hdmi_eld_update_pcm_info(&eld->info, hinfo);
13052def8172SStephen Warren 		if (hinfo->channels_min > hinfo->channels_max ||
13062ad779b7STakashi Iwai 		    !hinfo->rates || !hinfo->formats) {
13074053a412SJaroslav Kysela 			per_cvt->assigned = false;
13082ad779b7STakashi Iwai 			hinfo->nid = 0;
13092bf3c85aSLibin Yang 			snd_hda_spdif_ctls_unassign(codec, pcm_idx);
1310f69548ffSTakashi Iwai 			err = -ENODEV;
1311f69548ffSTakashi Iwai 			goto unlock;
1312bbbe3390STakashi Iwai 		}
13132ad779b7STakashi Iwai 	}
13142def8172SStephen Warren 
13152def8172SStephen Warren 	/* Store the updated parameters */
1316639cef0eSTakashi Iwai 	runtime->hw.channels_min = hinfo->channels_min;
1317639cef0eSTakashi Iwai 	runtime->hw.channels_max = hinfo->channels_max;
1318639cef0eSTakashi Iwai 	runtime->hw.formats = hinfo->formats;
1319639cef0eSTakashi Iwai 	runtime->hw.rates = hinfo->rates;
13204fe2ca14STakashi Iwai 
13214fe2ca14STakashi Iwai 	snd_pcm_hw_constraint_step(substream->runtime, 0,
13224fe2ca14STakashi Iwai 				   SNDRV_PCM_HW_PARAM_CHANNELS, 2);
1323f69548ffSTakashi Iwai  unlock:
1324f69548ffSTakashi Iwai 	mutex_unlock(&spec->pcm_lock);
1325f69548ffSTakashi Iwai 	return err;
1326bbbe3390STakashi Iwai }
1327bbbe3390STakashi Iwai 
1328bbbe3390STakashi Iwai /*
1329079d88ccSWu Fengguang  * HDA/HDMI auto parsing
1330079d88ccSWu Fengguang  */
hdmi_read_pin_conn(struct hda_codec * codec,int pin_idx)1331384a48d7SStephen Warren static int hdmi_read_pin_conn(struct hda_codec *codec, int pin_idx)
1332079d88ccSWu Fengguang {
1333079d88ccSWu Fengguang 	struct hdmi_spec *spec = codec->spec;
1334bce0d2a8STakashi Iwai 	struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
1335384a48d7SStephen Warren 	hda_nid_t pin_nid = per_pin->pin_nid;
13369c32fea8SNikhil Mahale 	int dev_id = per_pin->dev_id;
1337ae254888SKai Vehmanen 	int conns;
1338079d88ccSWu Fengguang 
1339079d88ccSWu Fengguang 	if (!(get_wcaps(codec, pin_nid) & AC_WCAP_CONN_LIST)) {
13404e76a883STakashi Iwai 		codec_warn(codec,
134113b1f8aaSKai Vehmanen 			   "HDMI: pin NID 0x%x wcaps %#x does not support connection list\n",
1342079d88ccSWu Fengguang 			   pin_nid, get_wcaps(codec, pin_nid));
1343079d88ccSWu Fengguang 		return -EINVAL;
1344079d88ccSWu Fengguang 	}
1345079d88ccSWu Fengguang 
13469c32fea8SNikhil Mahale 	snd_hda_set_dev_select(codec, pin_nid, dev_id);
13479c32fea8SNikhil Mahale 
1348ae254888SKai Vehmanen 	if (spec->intel_hsw_fixup) {
1349ae254888SKai Vehmanen 		conns = spec->num_cvts;
1350ae254888SKai Vehmanen 		memcpy(per_pin->mux_nids, spec->cvt_nids,
1351ae254888SKai Vehmanen 		       sizeof(hda_nid_t) * conns);
1352ae254888SKai Vehmanen 	} else {
1353ae254888SKai Vehmanen 		conns = snd_hda_get_raw_connections(codec, pin_nid,
1354ae254888SKai Vehmanen 						    per_pin->mux_nids,
1355079d88ccSWu Fengguang 						    HDA_MAX_CONNECTIONS);
1356ae254888SKai Vehmanen 	}
1357ae254888SKai Vehmanen 
1358ae254888SKai Vehmanen 	/* all the device entries on the same pin have the same conn list */
1359ae254888SKai Vehmanen 	per_pin->num_mux_nids = conns;
1360079d88ccSWu Fengguang 
1361079d88ccSWu Fengguang 	return 0;
1362079d88ccSWu Fengguang }
1363079d88ccSWu Fengguang 
hdmi_find_pcm_slot(struct hdmi_spec * spec,struct hdmi_spec_per_pin * per_pin)1364a76056f2SLibin Yang static int hdmi_find_pcm_slot(struct hdmi_spec *spec,
1365a76056f2SLibin Yang 			      struct hdmi_spec_per_pin *per_pin)
1366a76056f2SLibin Yang {
1367a76056f2SLibin Yang 	int i;
1368a76056f2SLibin Yang 
1369c7419378SKai Vehmanen 	for (i = 0; i < spec->pcm_used; i++) {
1370a76056f2SLibin Yang 		if (!test_bit(i, &spec->pcm_bitmap))
1371a76056f2SLibin Yang 			return i;
1372a76056f2SLibin Yang 	}
1373a76056f2SLibin Yang 	return -EBUSY;
1374a76056f2SLibin Yang }
1375a76056f2SLibin Yang 
hdmi_attach_hda_pcm(struct hdmi_spec * spec,struct hdmi_spec_per_pin * per_pin)1376a76056f2SLibin Yang static void hdmi_attach_hda_pcm(struct hdmi_spec *spec,
1377a76056f2SLibin Yang 				struct hdmi_spec_per_pin *per_pin)
1378a76056f2SLibin Yang {
1379a76056f2SLibin Yang 	int idx;
1380a76056f2SLibin Yang 
1381a76056f2SLibin Yang 	/* pcm already be attached to the pin */
1382a76056f2SLibin Yang 	if (per_pin->pcm)
1383a76056f2SLibin Yang 		return;
1384f785f5eeSTakashi Iwai 	/* try the previously used slot at first */
1385f785f5eeSTakashi Iwai 	idx = per_pin->prev_pcm_idx;
1386f785f5eeSTakashi Iwai 	if (idx >= 0) {
1387f785f5eeSTakashi Iwai 		if (!test_bit(idx, &spec->pcm_bitmap))
1388f785f5eeSTakashi Iwai 			goto found;
1389f785f5eeSTakashi Iwai 		per_pin->prev_pcm_idx = -1; /* no longer valid, clear it */
1390f785f5eeSTakashi Iwai 	}
1391a76056f2SLibin Yang 	idx = hdmi_find_pcm_slot(spec, per_pin);
1392d10a80deSLibin Yang 	if (idx == -EBUSY)
1393a76056f2SLibin Yang 		return;
1394f785f5eeSTakashi Iwai  found:
1395a76056f2SLibin Yang 	per_pin->pcm_idx = idx;
13962bea241aSLibin Yang 	per_pin->pcm = get_hdmi_pcm(spec, idx);
1397a76056f2SLibin Yang 	set_bit(idx, &spec->pcm_bitmap);
1398a76056f2SLibin Yang }
1399a76056f2SLibin Yang 
hdmi_detach_hda_pcm(struct hdmi_spec * spec,struct hdmi_spec_per_pin * per_pin)1400a76056f2SLibin Yang static void hdmi_detach_hda_pcm(struct hdmi_spec *spec,
1401a76056f2SLibin Yang 				struct hdmi_spec_per_pin *per_pin)
1402a76056f2SLibin Yang {
1403a76056f2SLibin Yang 	int idx;
1404a76056f2SLibin Yang 
1405a76056f2SLibin Yang 	/* pcm already be detached from the pin */
1406a76056f2SLibin Yang 	if (!per_pin->pcm)
1407a76056f2SLibin Yang 		return;
1408a76056f2SLibin Yang 	idx = per_pin->pcm_idx;
1409a76056f2SLibin Yang 	per_pin->pcm_idx = -1;
1410f785f5eeSTakashi Iwai 	per_pin->prev_pcm_idx = idx; /* remember the previous index */
1411a76056f2SLibin Yang 	per_pin->pcm = NULL;
1412a76056f2SLibin Yang 	if (idx >= 0 && idx < spec->pcm_used)
1413a76056f2SLibin Yang 		clear_bit(idx, &spec->pcm_bitmap);
1414a76056f2SLibin Yang }
1415a76056f2SLibin Yang 
hdmi_get_pin_cvt_mux(struct hdmi_spec * spec,struct hdmi_spec_per_pin * per_pin,hda_nid_t cvt_nid)1416ac98379aSLibin Yang static int hdmi_get_pin_cvt_mux(struct hdmi_spec *spec,
1417ac98379aSLibin Yang 		struct hdmi_spec_per_pin *per_pin, hda_nid_t cvt_nid)
1418ac98379aSLibin Yang {
1419ac98379aSLibin Yang 	int mux_idx;
1420ac98379aSLibin Yang 
1421ac98379aSLibin Yang 	for (mux_idx = 0; mux_idx < per_pin->num_mux_nids; mux_idx++)
1422ac98379aSLibin Yang 		if (per_pin->mux_nids[mux_idx] == cvt_nid)
1423ac98379aSLibin Yang 			break;
1424ac98379aSLibin Yang 	return mux_idx;
1425ac98379aSLibin Yang }
1426ac98379aSLibin Yang 
1427ac98379aSLibin Yang static bool check_non_pcm_per_cvt(struct hda_codec *codec, hda_nid_t cvt_nid);
1428ac98379aSLibin Yang 
hdmi_pcm_setup_pin(struct hdmi_spec * spec,struct hdmi_spec_per_pin * per_pin)1429ac98379aSLibin Yang static void hdmi_pcm_setup_pin(struct hdmi_spec *spec,
1430ac98379aSLibin Yang 			   struct hdmi_spec_per_pin *per_pin)
1431ac98379aSLibin Yang {
1432ac98379aSLibin Yang 	struct hda_codec *codec = per_pin->codec;
1433ac98379aSLibin Yang 	struct hda_pcm *pcm;
1434ac98379aSLibin Yang 	struct hda_pcm_stream *hinfo;
1435ac98379aSLibin Yang 	struct snd_pcm_substream *substream;
1436ac98379aSLibin Yang 	int mux_idx;
1437ac98379aSLibin Yang 	bool non_pcm;
1438ac98379aSLibin Yang 
14399bf320f0SJaroslav Kysela 	if (per_pin->pcm_idx < 0 || per_pin->pcm_idx >= spec->pcm_used)
1440ac98379aSLibin Yang 		return;
14419bf320f0SJaroslav Kysela 	pcm = get_pcm_rec(spec, per_pin->pcm_idx);
14428a7d6003STakashi Iwai 	if (!pcm->pcm)
14438a7d6003STakashi Iwai 		return;
1444ac98379aSLibin Yang 	if (!test_bit(per_pin->pcm_idx, &spec->pcm_in_use))
1445ac98379aSLibin Yang 		return;
1446ac98379aSLibin Yang 
1447ac98379aSLibin Yang 	/* hdmi audio only uses playback and one substream */
1448ac98379aSLibin Yang 	hinfo = pcm->stream;
1449ac98379aSLibin Yang 	substream = pcm->pcm->streams[0].substream;
1450ac98379aSLibin Yang 
1451ac98379aSLibin Yang 	per_pin->cvt_nid = hinfo->nid;
1452ac98379aSLibin Yang 
1453ac98379aSLibin Yang 	mux_idx = hdmi_get_pin_cvt_mux(spec, per_pin, hinfo->nid);
14549152085dSLibin Yang 	if (mux_idx < per_pin->num_mux_nids) {
14559152085dSLibin Yang 		snd_hda_set_dev_select(codec, per_pin->pin_nid,
14569152085dSLibin Yang 				   per_pin->dev_id);
1457ac98379aSLibin Yang 		snd_hda_codec_write_cache(codec, per_pin->pin_nid, 0,
1458ac98379aSLibin Yang 				AC_VERB_SET_CONNECT_SEL,
1459ac98379aSLibin Yang 				mux_idx);
14609152085dSLibin Yang 	}
1461ac98379aSLibin Yang 	snd_hda_spdif_ctls_assign(codec, per_pin->pcm_idx, hinfo->nid);
1462ac98379aSLibin Yang 
1463ac98379aSLibin Yang 	non_pcm = check_non_pcm_per_cvt(codec, hinfo->nid);
1464ac98379aSLibin Yang 	if (substream->runtime)
1465ac98379aSLibin Yang 		per_pin->channels = substream->runtime->channels;
1466ac98379aSLibin Yang 	per_pin->setup = true;
1467ac98379aSLibin Yang 	per_pin->mux_idx = mux_idx;
1468ac98379aSLibin Yang 
1469ac98379aSLibin Yang 	hdmi_setup_audio_infoframe(codec, per_pin, non_pcm);
1470ac98379aSLibin Yang }
1471ac98379aSLibin Yang 
hdmi_pcm_reset_pin(struct hdmi_spec * spec,struct hdmi_spec_per_pin * per_pin)1472ac98379aSLibin Yang static void hdmi_pcm_reset_pin(struct hdmi_spec *spec,
1473ac98379aSLibin Yang 			   struct hdmi_spec_per_pin *per_pin)
1474ac98379aSLibin Yang {
1475ac98379aSLibin Yang 	if (per_pin->pcm_idx >= 0 && per_pin->pcm_idx < spec->pcm_used)
1476ac98379aSLibin Yang 		snd_hda_spdif_ctls_unassign(per_pin->codec, per_pin->pcm_idx);
1477ac98379aSLibin Yang 
1478ac98379aSLibin Yang 	per_pin->chmap_set = false;
1479ac98379aSLibin Yang 	memset(per_pin->chmap, 0, sizeof(per_pin->chmap));
1480ac98379aSLibin Yang 
1481ac98379aSLibin Yang 	per_pin->setup = false;
1482ac98379aSLibin Yang 	per_pin->channels = 0;
1483ac98379aSLibin Yang }
1484ac98379aSLibin Yang 
pin_idx_to_pcm_jack(struct hda_codec * codec,struct hdmi_spec_per_pin * per_pin)1485adf615a6STakashi Iwai static struct snd_jack *pin_idx_to_pcm_jack(struct hda_codec *codec,
1486adf615a6STakashi Iwai 					    struct hdmi_spec_per_pin *per_pin)
1487adf615a6STakashi Iwai {
1488adf615a6STakashi Iwai 	struct hdmi_spec *spec = codec->spec;
1489adf615a6STakashi Iwai 
1490adf615a6STakashi Iwai 	if (per_pin->pcm_idx >= 0)
1491adf615a6STakashi Iwai 		return spec->pcm_rec[per_pin->pcm_idx].jack;
1492adf615a6STakashi Iwai 	else
1493adf615a6STakashi Iwai 		return NULL;
1494adf615a6STakashi Iwai }
1495adf615a6STakashi Iwai 
1496e90247f9STakashi Iwai /* update per_pin ELD from the given new ELD;
1497e90247f9STakashi Iwai  * setup info frame and notification accordingly
1498adf615a6STakashi Iwai  * also notify ELD kctl and report jack status changes
1499e90247f9STakashi Iwai  */
update_eld(struct hda_codec * codec,struct hdmi_spec_per_pin * per_pin,struct hdmi_eld * eld,int repoll)1500adf615a6STakashi Iwai static void update_eld(struct hda_codec *codec,
1501e90247f9STakashi Iwai 		       struct hdmi_spec_per_pin *per_pin,
1502adf615a6STakashi Iwai 		       struct hdmi_eld *eld,
1503adf615a6STakashi Iwai 		       int repoll)
1504e90247f9STakashi Iwai {
1505e90247f9STakashi Iwai 	struct hdmi_eld *pin_eld = &per_pin->sink_eld;
1506a76056f2SLibin Yang 	struct hdmi_spec *spec = codec->spec;
1507adf615a6STakashi Iwai 	struct snd_jack *pcm_jack;
1508e90247f9STakashi Iwai 	bool old_eld_valid = pin_eld->eld_valid;
1509e90247f9STakashi Iwai 	bool eld_changed;
1510f953e72cSColin Ian King 	int pcm_idx;
1511e90247f9STakashi Iwai 
1512adf615a6STakashi Iwai 	if (eld->eld_valid) {
1513adf615a6STakashi Iwai 		if (eld->eld_size <= 0 ||
1514adf615a6STakashi Iwai 		    snd_hdmi_parse_eld(codec, &eld->info, eld->eld_buffer,
1515adf615a6STakashi Iwai 				       eld->eld_size) < 0) {
1516adf615a6STakashi Iwai 			eld->eld_valid = false;
1517adf615a6STakashi Iwai 			if (repoll) {
1518adf615a6STakashi Iwai 				schedule_delayed_work(&per_pin->work,
1519adf615a6STakashi Iwai 						      msecs_to_jiffies(300));
1520adf615a6STakashi Iwai 				return;
1521adf615a6STakashi Iwai 			}
1522adf615a6STakashi Iwai 		}
1523adf615a6STakashi Iwai 	}
1524adf615a6STakashi Iwai 
1525ce9778b7SKai-Heng Feng 	if (!eld->eld_valid || eld->eld_size <= 0 || eld->info.sad_count <= 0) {
1526adf615a6STakashi Iwai 		eld->eld_valid = false;
1527adf615a6STakashi Iwai 		eld->eld_size = 0;
1528adf615a6STakashi Iwai 	}
1529adf615a6STakashi Iwai 
1530fb087eaaSLibin Yang 	/* for monitor disconnection, save pcm_idx firstly */
1531fb087eaaSLibin Yang 	pcm_idx = per_pin->pcm_idx;
1532adf615a6STakashi Iwai 
1533adf615a6STakashi Iwai 	/*
1534adf615a6STakashi Iwai 	 * pcm_idx >=0 before update_eld() means it is in monitor
1535adf615a6STakashi Iwai 	 * disconnected event. Jack must be fetched before update_eld().
1536adf615a6STakashi Iwai 	 */
1537adf615a6STakashi Iwai 	pcm_jack = pin_idx_to_pcm_jack(codec, per_pin);
1538adf615a6STakashi Iwai 
1539090ddad4STakashi Iwai 	if (!spec->static_pcm_mapping) {
1540ac98379aSLibin Yang 		if (eld->eld_valid) {
1541a76056f2SLibin Yang 			hdmi_attach_hda_pcm(spec, per_pin);
1542ac98379aSLibin Yang 			hdmi_pcm_setup_pin(spec, per_pin);
1543ac98379aSLibin Yang 		} else {
1544ac98379aSLibin Yang 			hdmi_pcm_reset_pin(spec, per_pin);
1545a76056f2SLibin Yang 			hdmi_detach_hda_pcm(spec, per_pin);
1546a76056f2SLibin Yang 		}
1547090ddad4STakashi Iwai 	}
1548090ddad4STakashi Iwai 
1549fb087eaaSLibin Yang 	/* if pcm_idx == -1, it means this is in monitor connection event
1550fb087eaaSLibin Yang 	 * we can get the correct pcm_idx now.
1551fb087eaaSLibin Yang 	 */
1552fb087eaaSLibin Yang 	if (pcm_idx == -1)
1553fb087eaaSLibin Yang 		pcm_idx = per_pin->pcm_idx;
1554adf615a6STakashi Iwai 	if (!pcm_jack)
1555adf615a6STakashi Iwai 		pcm_jack = pin_idx_to_pcm_jack(codec, per_pin);
1556a76056f2SLibin Yang 
1557e90247f9STakashi Iwai 	if (eld->eld_valid)
1558e90247f9STakashi Iwai 		snd_hdmi_show_eld(codec, &eld->info);
1559e90247f9STakashi Iwai 
1560e90247f9STakashi Iwai 	eld_changed = (pin_eld->eld_valid != eld->eld_valid);
1561551626ecSTakashi Iwai 	eld_changed |= (pin_eld->monitor_present != eld->monitor_present);
1562551626ecSTakashi Iwai 	if (!eld_changed && eld->eld_valid && pin_eld->eld_valid)
1563e90247f9STakashi Iwai 		if (pin_eld->eld_size != eld->eld_size ||
1564e90247f9STakashi Iwai 		    memcmp(pin_eld->eld_buffer, eld->eld_buffer,
1565e90247f9STakashi Iwai 			   eld->eld_size) != 0)
1566e90247f9STakashi Iwai 			eld_changed = true;
1567e90247f9STakashi Iwai 
1568551626ecSTakashi Iwai 	if (eld_changed) {
1569bd481285STakashi Iwai 		pin_eld->monitor_present = eld->monitor_present;
1570e90247f9STakashi Iwai 		pin_eld->eld_valid = eld->eld_valid;
1571e90247f9STakashi Iwai 		pin_eld->eld_size = eld->eld_size;
1572e90247f9STakashi Iwai 		if (eld->eld_valid)
1573551626ecSTakashi Iwai 			memcpy(pin_eld->eld_buffer, eld->eld_buffer,
1574551626ecSTakashi Iwai 			       eld->eld_size);
1575e90247f9STakashi Iwai 		pin_eld->info = eld->info;
1576551626ecSTakashi Iwai 	}
1577e90247f9STakashi Iwai 
1578e90247f9STakashi Iwai 	/*
1579e90247f9STakashi Iwai 	 * Re-setup pin and infoframe. This is needed e.g. when
1580e90247f9STakashi Iwai 	 * - sink is first plugged-in
1581e90247f9STakashi Iwai 	 * - transcoder can change during stream playback on Haswell
1582e90247f9STakashi Iwai 	 *   and this can make HW reset converter selection on a pin.
1583e90247f9STakashi Iwai 	 */
1584e90247f9STakashi Iwai 	if (eld->eld_valid && !old_eld_valid && per_pin->setup) {
15854846a67eSTakashi Iwai 		pin_cvt_fixup(codec, per_pin, 0);
1586e90247f9STakashi Iwai 		hdmi_setup_audio_infoframe(codec, per_pin, per_pin->non_pcm);
1587e90247f9STakashi Iwai 	}
1588e90247f9STakashi Iwai 
1589fb087eaaSLibin Yang 	if (eld_changed && pcm_idx >= 0)
1590e90247f9STakashi Iwai 		snd_ctl_notify(codec->card,
1591e90247f9STakashi Iwai 			       SNDRV_CTL_EVENT_MASK_VALUE |
1592e90247f9STakashi Iwai 			       SNDRV_CTL_EVENT_MASK_INFO,
1593fb087eaaSLibin Yang 			       &get_hdmi_pcm(spec, pcm_idx)->eld_ctl->id);
1594e90247f9STakashi Iwai 
1595adf615a6STakashi Iwai 	if (eld_changed && pcm_jack)
1596db845402STakashi Iwai 		snd_jack_report(pcm_jack,
1597db845402STakashi Iwai 				(eld->monitor_present && eld->eld_valid) ?
1598db845402STakashi Iwai 				SND_JACK_AVOUT : 0);
1599c7e661a1SNikhil Mahale }
1600db845402STakashi Iwai 
1601788d441aSTakashi Iwai /* update ELD and jack state via HD-audio verbs */
hdmi_present_sense_via_verbs(struct hdmi_spec_per_pin * per_pin,int repoll)1602db845402STakashi Iwai static void hdmi_present_sense_via_verbs(struct hdmi_spec_per_pin *per_pin,
1603788d441aSTakashi Iwai 					 int repoll)
1604079d88ccSWu Fengguang {
1605744626daSWu Fengguang 	struct hda_codec *codec = per_pin->codec;
16064bd038f9SDavid Henningsson 	struct hdmi_spec *spec = codec->spec;
16074bd038f9SDavid Henningsson 	struct hdmi_eld *eld = &spec->temp_eld;
16086ddc2f74SMohan Kumar 	struct device *dev = hda_codec_dev(codec);
1609744626daSWu Fengguang 	hda_nid_t pin_nid = per_pin->pin_nid;
16109c32fea8SNikhil Mahale 	int dev_id = per_pin->dev_id;
16115d44f927SStephen Warren 	/*
16125d44f927SStephen Warren 	 * Always execute a GetPinSense verb here, even when called from
16135d44f927SStephen Warren 	 * hdmi_intrinsic_event; for some NVIDIA HW, the unsolicited
16145d44f927SStephen Warren 	 * response's PD bit is not the real PD value, but indicates that
16155d44f927SStephen Warren 	 * the real PD value changed. An older version of the HD-audio
16165d44f927SStephen Warren 	 * specification worked this way. Hence, we just ignore the data in
16175d44f927SStephen Warren 	 * the unsolicited response to avoid custom WARs.
16185d44f927SStephen Warren 	 */
1619da4a7a39SDavid Henningsson 	int present;
1620ae47e2ecSTakashi Iwai 	int ret;
1621ae47e2ecSTakashi Iwai 
16226ddc2f74SMohan Kumar #ifdef	CONFIG_PM
16236ddc2f74SMohan Kumar 	if (dev->power.runtime_status == RPM_SUSPENDING)
16246ddc2f74SMohan Kumar 		return;
16256ddc2f74SMohan Kumar #endif
16266ddc2f74SMohan Kumar 
1627ae47e2ecSTakashi Iwai 	ret = snd_hda_power_up_pm(codec);
16286ddc2f74SMohan Kumar 	if (ret < 0 && pm_runtime_suspended(dev))
1629ae47e2ecSTakashi Iwai 		goto out;
1630079d88ccSWu Fengguang 
16319c32fea8SNikhil Mahale 	present = snd_hda_jack_pin_sense(codec, pin_nid, dev_id);
1632da4a7a39SDavid Henningsson 
1633a4e9a38bSTakashi Iwai 	mutex_lock(&per_pin->lock);
1634c44da62bSTakashi Iwai 	eld->monitor_present = !!(present & AC_PINSENSE_PRESENCE);
1635c44da62bSTakashi Iwai 	if (eld->monitor_present)
16364bd038f9SDavid Henningsson 		eld->eld_valid  = !!(present & AC_PINSENSE_ELDV);
16374bd038f9SDavid Henningsson 	else
16384bd038f9SDavid Henningsson 		eld->eld_valid = false;
16395d44f927SStephen Warren 
16404e76a883STakashi Iwai 	codec_dbg(codec,
164113b1f8aaSKai Vehmanen 		"HDMI status: Codec=%d NID=0x%x Presence_Detect=%d ELD_Valid=%d\n",
1642c44da62bSTakashi Iwai 		codec->addr, pin_nid, eld->monitor_present, eld->eld_valid);
16435d44f927SStephen Warren 
16444bd038f9SDavid Henningsson 	if (eld->eld_valid) {
16459c32fea8SNikhil Mahale 		if (spec->ops.pin_get_eld(codec, pin_nid, dev_id,
16469c32fea8SNikhil Mahale 					  eld->eld_buffer, &eld->eld_size) < 0)
16474bd038f9SDavid Henningsson 			eld->eld_valid = false;
1648744626daSWu Fengguang 	}
16494bd038f9SDavid Henningsson 
1650adf615a6STakashi Iwai 	update_eld(codec, per_pin, eld, repoll);
1651a4e9a38bSTakashi Iwai 	mutex_unlock(&per_pin->lock);
1652ae47e2ecSTakashi Iwai  out:
1653ae47e2ecSTakashi Iwai 	snd_hda_power_down_pm(codec);
1654079d88ccSWu Fengguang }
1655079d88ccSWu Fengguang 
1656b1a50397SKai Vehmanen #define I915_SILENT_RATE		48000
1657b1a50397SKai Vehmanen #define I915_SILENT_CHANNELS		2
1658b1a50397SKai Vehmanen #define I915_SILENT_FORMAT		SNDRV_PCM_FORMAT_S16_LE
1659b1a50397SKai Vehmanen #define I915_SILENT_FORMAT_BITS	16
1660b1a50397SKai Vehmanen #define I915_SILENT_FMT_MASK		0xf
1661b1a50397SKai Vehmanen 
silent_stream_enable_i915(struct hda_codec * codec,struct hdmi_spec_per_pin * per_pin)166215175a4fSKai Vehmanen static void silent_stream_enable_i915(struct hda_codec *codec,
166315175a4fSKai Vehmanen 				      struct hdmi_spec_per_pin *per_pin)
166415175a4fSKai Vehmanen {
166515175a4fSKai Vehmanen 	unsigned int format;
166615175a4fSKai Vehmanen 
166715175a4fSKai Vehmanen 	snd_hdac_sync_audio_rate(&codec->core, per_pin->pin_nid,
166815175a4fSKai Vehmanen 				 per_pin->dev_id, I915_SILENT_RATE);
166915175a4fSKai Vehmanen 
167015175a4fSKai Vehmanen 	/* trigger silent stream generation in hw */
167115175a4fSKai Vehmanen 	format = snd_hdac_calc_stream_format(I915_SILENT_RATE, I915_SILENT_CHANNELS,
167215175a4fSKai Vehmanen 					     I915_SILENT_FORMAT, I915_SILENT_FORMAT_BITS, 0);
167315175a4fSKai Vehmanen 	snd_hda_codec_setup_stream(codec, per_pin->cvt_nid,
167415175a4fSKai Vehmanen 				   I915_SILENT_FMT_MASK, I915_SILENT_FMT_MASK, format);
167515175a4fSKai Vehmanen 	usleep_range(100, 200);
167615175a4fSKai Vehmanen 	snd_hda_codec_setup_stream(codec, per_pin->cvt_nid, I915_SILENT_FMT_MASK, 0, format);
167715175a4fSKai Vehmanen 
167815175a4fSKai Vehmanen 	per_pin->channels = I915_SILENT_CHANNELS;
167915175a4fSKai Vehmanen 	hdmi_setup_audio_infoframe(codec, per_pin, per_pin->non_pcm);
168015175a4fSKai Vehmanen }
168115175a4fSKai Vehmanen 
silent_stream_set_kae(struct hda_codec * codec,struct hdmi_spec_per_pin * per_pin,bool enable)168215175a4fSKai Vehmanen static void silent_stream_set_kae(struct hda_codec *codec,
168315175a4fSKai Vehmanen 				  struct hdmi_spec_per_pin *per_pin,
168415175a4fSKai Vehmanen 				  bool enable)
168515175a4fSKai Vehmanen {
168615175a4fSKai Vehmanen 	unsigned int param;
168715175a4fSKai Vehmanen 
168815175a4fSKai Vehmanen 	codec_dbg(codec, "HDMI: KAE %d cvt-NID=0x%x\n", enable, per_pin->cvt_nid);
168915175a4fSKai Vehmanen 
169015175a4fSKai Vehmanen 	param = snd_hda_codec_read(codec, per_pin->cvt_nid, 0, AC_VERB_GET_DIGI_CONVERT_1, 0);
169115175a4fSKai Vehmanen 	param = (param >> 16) & 0xff;
169215175a4fSKai Vehmanen 
169315175a4fSKai Vehmanen 	if (enable)
169415175a4fSKai Vehmanen 		param |= AC_DIG3_KAE;
169515175a4fSKai Vehmanen 	else
169615175a4fSKai Vehmanen 		param &= ~AC_DIG3_KAE;
169715175a4fSKai Vehmanen 
169815175a4fSKai Vehmanen 	snd_hda_codec_write(codec, per_pin->cvt_nid, 0, AC_VERB_SET_DIGI_CONVERT_3, param);
169915175a4fSKai Vehmanen }
170015175a4fSKai Vehmanen 
silent_stream_enable(struct hda_codec * codec,struct hdmi_spec_per_pin * per_pin)1701951894cfSHarsha Priya static void silent_stream_enable(struct hda_codec *codec,
1702951894cfSHarsha Priya 				 struct hdmi_spec_per_pin *per_pin)
1703951894cfSHarsha Priya {
1704b1a50397SKai Vehmanen 	struct hdmi_spec *spec = codec->spec;
1705b1a50397SKai Vehmanen 	struct hdmi_spec_per_cvt *per_cvt;
1706b1a50397SKai Vehmanen 	int cvt_idx, pin_idx, err;
170715175a4fSKai Vehmanen 	int keep_power = 0;
170815175a4fSKai Vehmanen 
170915175a4fSKai Vehmanen 	/*
171015175a4fSKai Vehmanen 	 * Power-up will call hdmi_present_sense, so the PM calls
171115175a4fSKai Vehmanen 	 * have to be done without mutex held.
171215175a4fSKai Vehmanen 	 */
171315175a4fSKai Vehmanen 
171415175a4fSKai Vehmanen 	err = snd_hda_power_up_pm(codec);
171515175a4fSKai Vehmanen 	if (err < 0 && err != -EACCES) {
171615175a4fSKai Vehmanen 		codec_err(codec,
171715175a4fSKai Vehmanen 			  "Failed to power up codec for silent stream enable ret=[%d]\n", err);
171815175a4fSKai Vehmanen 		snd_hda_power_down_pm(codec);
171915175a4fSKai Vehmanen 		return;
172015175a4fSKai Vehmanen 	}
1721951894cfSHarsha Priya 
1722951894cfSHarsha Priya 	mutex_lock(&per_pin->lock);
1723951894cfSHarsha Priya 
1724b1a50397SKai Vehmanen 	if (per_pin->setup) {
1725b1a50397SKai Vehmanen 		codec_dbg(codec, "hdmi: PCM already open, no silent stream\n");
172615175a4fSKai Vehmanen 		err = -EBUSY;
1727b1a50397SKai Vehmanen 		goto unlock_out;
1728b1a50397SKai Vehmanen 	}
1729951894cfSHarsha Priya 
1730b1a50397SKai Vehmanen 	pin_idx = pin_id_to_pin_index(codec, per_pin->pin_nid, per_pin->dev_id);
1731fc6f923eSJaroslav Kysela 	err = hdmi_choose_cvt(codec, pin_idx, &cvt_idx, true);
1732b1a50397SKai Vehmanen 	if (err) {
1733b1a50397SKai Vehmanen 		codec_err(codec, "hdmi: no free converter to enable silent mode\n");
1734b1a50397SKai Vehmanen 		goto unlock_out;
1735b1a50397SKai Vehmanen 	}
1736951894cfSHarsha Priya 
1737b1a50397SKai Vehmanen 	per_cvt = get_cvt(spec, cvt_idx);
1738fc6f923eSJaroslav Kysela 	per_cvt->silent_stream = true;
1739b1a50397SKai Vehmanen 	per_pin->cvt_nid = per_cvt->cvt_nid;
1740b1a50397SKai Vehmanen 	per_pin->silent_stream = true;
1741b1a50397SKai Vehmanen 
1742b1a50397SKai Vehmanen 	codec_dbg(codec, "hdmi: enabling silent stream pin-NID=0x%x cvt-NID=0x%x\n",
1743b1a50397SKai Vehmanen 		  per_pin->pin_nid, per_cvt->cvt_nid);
1744b1a50397SKai Vehmanen 
1745b1a50397SKai Vehmanen 	snd_hda_set_dev_select(codec, per_pin->pin_nid, per_pin->dev_id);
1746b1a50397SKai Vehmanen 	snd_hda_codec_write_cache(codec, per_pin->pin_nid, 0,
1747b1a50397SKai Vehmanen 				  AC_VERB_SET_CONNECT_SEL,
1748b1a50397SKai Vehmanen 				  per_pin->mux_idx);
1749b1a50397SKai Vehmanen 
1750b1a50397SKai Vehmanen 	/* configure unused pins to choose other converters */
1751b1a50397SKai Vehmanen 	pin_cvt_fixup(codec, per_pin, 0);
1752b1a50397SKai Vehmanen 
175315175a4fSKai Vehmanen 	switch (spec->silent_stream_type) {
175415175a4fSKai Vehmanen 	case SILENT_STREAM_KAE:
1755b17e7ea0SKai Vehmanen 		silent_stream_enable_i915(codec, per_pin);
175615175a4fSKai Vehmanen 		silent_stream_set_kae(codec, per_pin, true);
175715175a4fSKai Vehmanen 		break;
175815175a4fSKai Vehmanen 	case SILENT_STREAM_I915:
175915175a4fSKai Vehmanen 		silent_stream_enable_i915(codec, per_pin);
176015175a4fSKai Vehmanen 		keep_power = 1;
176115175a4fSKai Vehmanen 		break;
176215175a4fSKai Vehmanen 	default:
176315175a4fSKai Vehmanen 		break;
176415175a4fSKai Vehmanen 	}
1765951894cfSHarsha Priya 
1766b1a50397SKai Vehmanen  unlock_out:
1767951894cfSHarsha Priya 	mutex_unlock(&per_pin->lock);
176815175a4fSKai Vehmanen 
176915175a4fSKai Vehmanen 	if (err || !keep_power)
177015175a4fSKai Vehmanen 		snd_hda_power_down_pm(codec);
1771951894cfSHarsha Priya }
1772951894cfSHarsha Priya 
silent_stream_disable(struct hda_codec * codec,struct hdmi_spec_per_pin * per_pin)1773b1a50397SKai Vehmanen static void silent_stream_disable(struct hda_codec *codec,
1774b1a50397SKai Vehmanen 				  struct hdmi_spec_per_pin *per_pin)
1775b1a50397SKai Vehmanen {
1776b1a50397SKai Vehmanen 	struct hdmi_spec *spec = codec->spec;
1777b1a50397SKai Vehmanen 	struct hdmi_spec_per_cvt *per_cvt;
177815175a4fSKai Vehmanen 	int cvt_idx, err;
177915175a4fSKai Vehmanen 
178015175a4fSKai Vehmanen 	err = snd_hda_power_up_pm(codec);
178115175a4fSKai Vehmanen 	if (err < 0 && err != -EACCES) {
178215175a4fSKai Vehmanen 		codec_err(codec,
178315175a4fSKai Vehmanen 			  "Failed to power up codec for silent stream disable ret=[%d]\n",
178415175a4fSKai Vehmanen 			  err);
178515175a4fSKai Vehmanen 		snd_hda_power_down_pm(codec);
178615175a4fSKai Vehmanen 		return;
178715175a4fSKai Vehmanen 	}
1788b1a50397SKai Vehmanen 
1789b1a50397SKai Vehmanen 	mutex_lock(&per_pin->lock);
1790b1a50397SKai Vehmanen 	if (!per_pin->silent_stream)
1791b1a50397SKai Vehmanen 		goto unlock_out;
1792b1a50397SKai Vehmanen 
1793b1a50397SKai Vehmanen 	codec_dbg(codec, "HDMI: disable silent stream on pin-NID=0x%x cvt-NID=0x%x\n",
1794b1a50397SKai Vehmanen 		  per_pin->pin_nid, per_pin->cvt_nid);
1795b1a50397SKai Vehmanen 
1796b1a50397SKai Vehmanen 	cvt_idx = cvt_nid_to_cvt_index(codec, per_pin->cvt_nid);
1797b1a50397SKai Vehmanen 	if (cvt_idx >= 0 && cvt_idx < spec->num_cvts) {
1798b1a50397SKai Vehmanen 		per_cvt = get_cvt(spec, cvt_idx);
1799fc6f923eSJaroslav Kysela 		per_cvt->silent_stream = false;
1800b1a50397SKai Vehmanen 	}
1801b1a50397SKai Vehmanen 
180215175a4fSKai Vehmanen 	if (spec->silent_stream_type == SILENT_STREAM_I915) {
180315175a4fSKai Vehmanen 		/* release ref taken in silent_stream_enable() */
180415175a4fSKai Vehmanen 		snd_hda_power_down_pm(codec);
180515175a4fSKai Vehmanen 	} else if (spec->silent_stream_type == SILENT_STREAM_KAE) {
180615175a4fSKai Vehmanen 		silent_stream_set_kae(codec, per_pin, false);
180715175a4fSKai Vehmanen 	}
180815175a4fSKai Vehmanen 
1809b1a50397SKai Vehmanen 	per_pin->cvt_nid = 0;
1810b1a50397SKai Vehmanen 	per_pin->silent_stream = false;
1811b1a50397SKai Vehmanen 
1812b1a50397SKai Vehmanen  unlock_out:
18133d5c5fdcSTakashi Iwai 	mutex_unlock(&per_pin->lock);
181415175a4fSKai Vehmanen 
181515175a4fSKai Vehmanen 	snd_hda_power_down_pm(codec);
1816b1a50397SKai Vehmanen }
1817b1a50397SKai Vehmanen 
1818788d441aSTakashi Iwai /* update ELD and jack state via audio component */
sync_eld_via_acomp(struct hda_codec * codec,struct hdmi_spec_per_pin * per_pin)1819788d441aSTakashi Iwai static void sync_eld_via_acomp(struct hda_codec *codec,
1820788d441aSTakashi Iwai 			       struct hdmi_spec_per_pin *per_pin)
1821788d441aSTakashi Iwai {
1822788d441aSTakashi Iwai 	struct hdmi_spec *spec = codec->spec;
1823788d441aSTakashi Iwai 	struct hdmi_eld *eld = &spec->temp_eld;
1824951894cfSHarsha Priya 	bool monitor_prev, monitor_next;
1825788d441aSTakashi Iwai 
1826788d441aSTakashi Iwai 	mutex_lock(&per_pin->lock);
1827c64c1437STakashi Iwai 	eld->monitor_present = false;
1828951894cfSHarsha Priya 	monitor_prev = per_pin->sink_eld.monitor_present;
1829adf615a6STakashi Iwai 	eld->eld_size = snd_hdac_acomp_get_eld(&codec->core, per_pin->pin_nid,
18309152085dSLibin Yang 				      per_pin->dev_id, &eld->monitor_present,
18319152085dSLibin Yang 				      eld->eld_buffer, ELD_MAX_SIZE);
1832adf615a6STakashi Iwai 	eld->eld_valid = (eld->eld_size > 0);
1833adf615a6STakashi Iwai 	update_eld(codec, per_pin, eld, 0);
1834951894cfSHarsha Priya 	monitor_next = per_pin->sink_eld.monitor_present;
1835788d441aSTakashi Iwai 	mutex_unlock(&per_pin->lock);
1836951894cfSHarsha Priya 
183715175a4fSKai Vehmanen 	if (spec->silent_stream_type) {
183815175a4fSKai Vehmanen 		if (!monitor_prev && monitor_next)
1839951894cfSHarsha Priya 			silent_stream_enable(codec, per_pin);
184015175a4fSKai Vehmanen 		else if (monitor_prev && !monitor_next)
1841b1a50397SKai Vehmanen 			silent_stream_disable(codec, per_pin);
1842951894cfSHarsha Priya 	}
1843788d441aSTakashi Iwai }
1844788d441aSTakashi Iwai 
hdmi_present_sense(struct hdmi_spec_per_pin * per_pin,int repoll)1845db845402STakashi Iwai static void hdmi_present_sense(struct hdmi_spec_per_pin *per_pin, int repoll)
1846788d441aSTakashi Iwai {
1847788d441aSTakashi Iwai 	struct hda_codec *codec = per_pin->codec;
1848788d441aSTakashi Iwai 
1849ae47e2ecSTakashi Iwai 	if (!codec_has_acomp(codec))
1850db845402STakashi Iwai 		hdmi_present_sense_via_verbs(per_pin, repoll);
1851ae47e2ecSTakashi Iwai 	else
1852788d441aSTakashi Iwai 		sync_eld_via_acomp(codec, per_pin);
1853788d441aSTakashi Iwai }
1854788d441aSTakashi Iwai 
hdmi_repoll_eld(struct work_struct * work)1855744626daSWu Fengguang static void hdmi_repoll_eld(struct work_struct *work)
1856744626daSWu Fengguang {
1857744626daSWu Fengguang 	struct hdmi_spec_per_pin *per_pin =
1858744626daSWu Fengguang 	container_of(to_delayed_work(work), struct hdmi_spec_per_pin, work);
1859aaa23f86SChris Wilson 	struct hda_codec *codec = per_pin->codec;
1860aaa23f86SChris Wilson 	struct hdmi_spec *spec = codec->spec;
18618c2e6728SHui Wang 	struct hda_jack_tbl *jack;
18628c2e6728SHui Wang 
18635204a05dSNikhil Mahale 	jack = snd_hda_jack_tbl_get_mst(codec, per_pin->pin_nid,
18645204a05dSNikhil Mahale 					per_pin->dev_id);
18658c2e6728SHui Wang 	if (jack)
18668c2e6728SHui Wang 		jack->jack_dirty = 1;
1867744626daSWu Fengguang 
1868c6e8453eSWu Fengguang 	if (per_pin->repoll_count++ > 6)
1869c6e8453eSWu Fengguang 		per_pin->repoll_count = 0;
1870c6e8453eSWu Fengguang 
1871aaa23f86SChris Wilson 	mutex_lock(&spec->pcm_lock);
1872db845402STakashi Iwai 	hdmi_present_sense(per_pin, per_pin->repoll_count);
1873aaa23f86SChris Wilson 	mutex_unlock(&spec->pcm_lock);
1874744626daSWu Fengguang }
1875744626daSWu Fengguang 
hdmi_add_pin(struct hda_codec * codec,hda_nid_t pin_nid)1876079d88ccSWu Fengguang static int hdmi_add_pin(struct hda_codec *codec, hda_nid_t pin_nid)
1877079d88ccSWu Fengguang {
1878079d88ccSWu Fengguang 	struct hdmi_spec *spec = codec->spec;
1879384a48d7SStephen Warren 	unsigned int caps, config;
1880384a48d7SStephen Warren 	int pin_idx;
1881384a48d7SStephen Warren 	struct hdmi_spec_per_pin *per_pin;
188207acecc1SDavid Henningsson 	int err;
18839152085dSLibin Yang 	int dev_num, i;
1884079d88ccSWu Fengguang 
1885efc2f8deSTakashi Iwai 	caps = snd_hda_query_pin_caps(codec, pin_nid);
1886384a48d7SStephen Warren 	if (!(caps & (AC_PINCAP_HDMI | AC_PINCAP_DP)))
1887384a48d7SStephen Warren 		return 0;
1888384a48d7SStephen Warren 
18899152085dSLibin Yang 	/*
18909152085dSLibin Yang 	 * For DP MST audio, Configuration Default is the same for
18919152085dSLibin Yang 	 * all device entries on the same pin
18929152085dSLibin Yang 	 */
1893efc2f8deSTakashi Iwai 	config = snd_hda_codec_get_pincfg(codec, pin_nid);
1894cd72c317SKai-Heng Feng 	if (get_defcfg_connect(config) == AC_JACK_PORT_NONE &&
1895cd72c317SKai-Heng Feng 	    !spec->force_connect)
1896384a48d7SStephen Warren 		return 0;
1897384a48d7SStephen Warren 
18989152085dSLibin Yang 	/*
18999152085dSLibin Yang 	 * To simplify the implementation, malloc all
19009152085dSLibin Yang 	 * the virtual pins in the initialization statically
19019152085dSLibin Yang 	 */
1902cb45722bSTakashi Iwai 	if (spec->intel_hsw_fixup) {
19039152085dSLibin Yang 		/*
1904e839fbedSKai Vehmanen 		 * On Intel platforms, device entries count returned
1905e839fbedSKai Vehmanen 		 * by AC_PAR_DEVLIST_LEN is dynamic, and depends on
1906e839fbedSKai Vehmanen 		 * the type of receiver that is connected. Allocate pin
1907e839fbedSKai Vehmanen 		 * structures based on worst case.
19089152085dSLibin Yang 		 */
1909e839fbedSKai Vehmanen 		dev_num = spec->dev_num;
1910ef6f5494SJaroslav Kysela 	} else if (codec->dp_mst) {
19119152085dSLibin Yang 		dev_num = snd_hda_get_num_devices(codec, pin_nid) + 1;
19129152085dSLibin Yang 		/*
19139152085dSLibin Yang 		 * spec->dev_num is the maxinum number of device entries
19149152085dSLibin Yang 		 * among all the pins
19159152085dSLibin Yang 		 */
19169152085dSLibin Yang 		spec->dev_num = (spec->dev_num > dev_num) ?
19179152085dSLibin Yang 			spec->dev_num : dev_num;
19189152085dSLibin Yang 	} else {
19199152085dSLibin Yang 		/*
19209152085dSLibin Yang 		 * If the platform doesn't support DP MST,
19219152085dSLibin Yang 		 * manually set dev_num to 1. This means
19229152085dSLibin Yang 		 * the pin has only one device entry.
19239152085dSLibin Yang 		 */
19249152085dSLibin Yang 		dev_num = 1;
19259152085dSLibin Yang 		spec->dev_num = 1;
19269152085dSLibin Yang 	}
1927c88d4e84STakashi Iwai 
19289152085dSLibin Yang 	for (i = 0; i < dev_num; i++) {
1929384a48d7SStephen Warren 		pin_idx = spec->num_pins;
1930bce0d2a8STakashi Iwai 		per_pin = snd_array_new(&spec->pins);
19319152085dSLibin Yang 
1932bce0d2a8STakashi Iwai 		if (!per_pin)
1933bce0d2a8STakashi Iwai 			return -ENOMEM;
1934384a48d7SStephen Warren 
19359152085dSLibin Yang 		per_pin->pcm = NULL;
1936a76056f2SLibin Yang 		per_pin->pcm_idx = -1;
1937f785f5eeSTakashi Iwai 		per_pin->prev_pcm_idx = -1;
19389152085dSLibin Yang 		per_pin->pin_nid = pin_nid;
19399152085dSLibin Yang 		per_pin->pin_nid_idx = spec->num_nids;
19409152085dSLibin Yang 		per_pin->dev_id = i;
19419152085dSLibin Yang 		per_pin->non_pcm = false;
19429152085dSLibin Yang 		snd_hda_set_dev_select(codec, pin_nid, i);
1943384a48d7SStephen Warren 		err = hdmi_read_pin_conn(codec, pin_idx);
1944384a48d7SStephen Warren 		if (err < 0)
1945384a48d7SStephen Warren 			return err;
1946ef6f5494SJaroslav Kysela 		if (!is_jack_detectable(codec, pin_nid))
1947ef6f5494SJaroslav Kysela 			codec_warn(codec, "HDMI: pin NID 0x%x - jack not detectable\n", pin_nid);
1948079d88ccSWu Fengguang 		spec->num_pins++;
19499152085dSLibin Yang 	}
19509152085dSLibin Yang 	spec->num_nids++;
1951079d88ccSWu Fengguang 
1952384a48d7SStephen Warren 	return 0;
1953079d88ccSWu Fengguang }
1954079d88ccSWu Fengguang 
hdmi_add_cvt(struct hda_codec * codec,hda_nid_t cvt_nid)1955384a48d7SStephen Warren static int hdmi_add_cvt(struct hda_codec *codec, hda_nid_t cvt_nid)
1956079d88ccSWu Fengguang {
1957079d88ccSWu Fengguang 	struct hdmi_spec *spec = codec->spec;
1958384a48d7SStephen Warren 	struct hdmi_spec_per_cvt *per_cvt;
1959384a48d7SStephen Warren 	unsigned int chans;
1960384a48d7SStephen Warren 	int err;
1961116dcde6SDavid Henningsson 
1962384a48d7SStephen Warren 	chans = get_wcaps(codec, cvt_nid);
1963384a48d7SStephen Warren 	chans = get_wcaps_channels(chans);
1964384a48d7SStephen Warren 
1965bce0d2a8STakashi Iwai 	per_cvt = snd_array_new(&spec->cvts);
1966bce0d2a8STakashi Iwai 	if (!per_cvt)
1967bce0d2a8STakashi Iwai 		return -ENOMEM;
1968384a48d7SStephen Warren 
1969384a48d7SStephen Warren 	per_cvt->cvt_nid = cvt_nid;
1970384a48d7SStephen Warren 	per_cvt->channels_min = 2;
1971d45e6889STakashi Iwai 	if (chans <= 16) {
1972384a48d7SStephen Warren 		per_cvt->channels_max = chans;
197367b90cb8SSubhransu S. Prusty 		if (chans > spec->chmap.channels_max)
197467b90cb8SSubhransu S. Prusty 			spec->chmap.channels_max = chans;
1975d45e6889STakashi Iwai 	}
1976384a48d7SStephen Warren 
1977384a48d7SStephen Warren 	err = snd_hda_query_supported_pcm(codec, cvt_nid,
1978384a48d7SStephen Warren 					  &per_cvt->rates,
1979384a48d7SStephen Warren 					  &per_cvt->formats,
1980384a48d7SStephen Warren 					  &per_cvt->maxbps);
1981384a48d7SStephen Warren 	if (err < 0)
1982384a48d7SStephen Warren 		return err;
1983384a48d7SStephen Warren 
1984bce0d2a8STakashi Iwai 	if (spec->num_cvts < ARRAY_SIZE(spec->cvt_nids))
1985bce0d2a8STakashi Iwai 		spec->cvt_nids[spec->num_cvts] = cvt_nid;
1986bce0d2a8STakashi Iwai 	spec->num_cvts++;
1987079d88ccSWu Fengguang 
1988079d88ccSWu Fengguang 	return 0;
1989079d88ccSWu Fengguang }
1990079d88ccSWu Fengguang 
1991cd72c317SKai-Heng Feng static const struct snd_pci_quirk force_connect_list[] = {
199222628010STakashi Iwai 	SND_PCI_QUIRK(0x103c, 0x83e2, "HP EliteDesk 800 G4", 1),
199309c0f5f9SSteven 'Steve' Kendall 	SND_PCI_QUIRK(0x103c, 0x83ef, "HP MP9 G4 Retail System AMS", 1),
1994d96f27c8SKai-Heng Feng 	SND_PCI_QUIRK(0x103c, 0x870f, "HP", 1),
1995cd72c317SKai-Heng Feng 	SND_PCI_QUIRK(0x103c, 0x871a, "HP", 1),
199631b57394SJiao Zhou 	SND_PCI_QUIRK(0x103c, 0x8711, "HP", 1),
1997de1ccb9eSAdrian Chan 	SND_PCI_QUIRK(0x103c, 0x8715, "HP", 1),
19987ec57c10SKai Vehmanen 	SND_PCI_QUIRK(0x1043, 0x86ae, "ASUS", 1),  /* Z170 PRO */
19997ec57c10SKai Vehmanen 	SND_PCI_QUIRK(0x1043, 0x86c7, "ASUS", 1),  /* Z170M PLUS */
200033f735f1STakashi Iwai 	SND_PCI_QUIRK(0x1462, 0xec94, "MS-7C94", 1),
2001c52ebaf7SKai Vehmanen 	SND_PCI_QUIRK(0x8086, 0x2060, "Intel NUC5CPYB", 1),
2002e81d71e3SKai Vehmanen 	SND_PCI_QUIRK(0x8086, 0x2081, "Intel NUC 10", 1),
2003cd72c317SKai-Heng Feng 	{}
2004cd72c317SKai-Heng Feng };
2005cd72c317SKai-Heng Feng 
hdmi_parse_codec(struct hda_codec * codec)2006079d88ccSWu Fengguang static int hdmi_parse_codec(struct hda_codec *codec)
2007079d88ccSWu Fengguang {
2008cd72c317SKai-Heng Feng 	struct hdmi_spec *spec = codec->spec;
200956275036SKai Vehmanen 	hda_nid_t start_nid;
201056275036SKai Vehmanen 	unsigned int caps;
2011079d88ccSWu Fengguang 	int i, nodes;
2012cd72c317SKai-Heng Feng 	const struct snd_pci_quirk *q;
2013079d88ccSWu Fengguang 
201456275036SKai Vehmanen 	nodes = snd_hda_get_sub_nodes(codec, codec->core.afg, &start_nid);
201556275036SKai Vehmanen 	if (!start_nid || nodes < 0) {
20164e76a883STakashi Iwai 		codec_warn(codec, "HDMI: failed to get afg sub nodes\n");
2017079d88ccSWu Fengguang 		return -EINVAL;
2018079d88ccSWu Fengguang 	}
2019079d88ccSWu Fengguang 
20204ff19229STakashi Iwai 	if (enable_all_pins)
20214ff19229STakashi Iwai 		spec->force_connect = true;
20224ff19229STakashi Iwai 
2023cd72c317SKai-Heng Feng 	q = snd_pci_quirk_lookup(codec->bus->pci, force_connect_list);
2024cd72c317SKai-Heng Feng 
2025cd72c317SKai-Heng Feng 	if (q && q->value)
2026cd72c317SKai-Heng Feng 		spec->force_connect = true;
2027cd72c317SKai-Heng Feng 
202856275036SKai Vehmanen 	/*
202956275036SKai Vehmanen 	 * hdmi_add_pin() assumes total amount of converters to
203056275036SKai Vehmanen 	 * be known, so first discover all converters
203156275036SKai Vehmanen 	 */
203256275036SKai Vehmanen 	for (i = 0; i < nodes; i++) {
203356275036SKai Vehmanen 		hda_nid_t nid = start_nid + i;
2034079d88ccSWu Fengguang 
2035efc2f8deSTakashi Iwai 		caps = get_wcaps(codec, nid);
2036079d88ccSWu Fengguang 
2037079d88ccSWu Fengguang 		if (!(caps & AC_WCAP_DIGITAL))
2038079d88ccSWu Fengguang 			continue;
2039079d88ccSWu Fengguang 
204056275036SKai Vehmanen 		if (get_wcaps_type(caps) == AC_WID_AUD_OUT)
2041384a48d7SStephen Warren 			hdmi_add_cvt(codec, nid);
2042079d88ccSWu Fengguang 	}
204356275036SKai Vehmanen 
204456275036SKai Vehmanen 	/* discover audio pins */
204556275036SKai Vehmanen 	for (i = 0; i < nodes; i++) {
204656275036SKai Vehmanen 		hda_nid_t nid = start_nid + i;
204756275036SKai Vehmanen 
204856275036SKai Vehmanen 		caps = get_wcaps(codec, nid);
204956275036SKai Vehmanen 
205056275036SKai Vehmanen 		if (!(caps & AC_WCAP_DIGITAL))
205156275036SKai Vehmanen 			continue;
205256275036SKai Vehmanen 
205356275036SKai Vehmanen 		if (get_wcaps_type(caps) == AC_WID_PIN)
205456275036SKai Vehmanen 			hdmi_add_pin(codec, nid);
2055079d88ccSWu Fengguang 	}
2056079d88ccSWu Fengguang 
2057079d88ccSWu Fengguang 	return 0;
2058079d88ccSWu Fengguang }
2059079d88ccSWu Fengguang 
206084eb01beSTakashi Iwai /*
206184eb01beSTakashi Iwai  */
check_non_pcm_per_cvt(struct hda_codec * codec,hda_nid_t cvt_nid)20621a6003b5STakashi Iwai static bool check_non_pcm_per_cvt(struct hda_codec *codec, hda_nid_t cvt_nid)
20631a6003b5STakashi Iwai {
20641a6003b5STakashi Iwai 	struct hda_spdif_out *spdif;
20651a6003b5STakashi Iwai 	bool non_pcm;
20661a6003b5STakashi Iwai 
20671a6003b5STakashi Iwai 	mutex_lock(&codec->spdif_mutex);
20681a6003b5STakashi Iwai 	spdif = snd_hda_spdif_out_of_nid(codec, cvt_nid);
2069960a581eSLibin Yang 	/* Add sanity check to pass klockwork check.
2070960a581eSLibin Yang 	 * This should never happen.
2071960a581eSLibin Yang 	 */
2072a2f64724SWu Bo 	if (WARN_ON(spdif == NULL)) {
2073a2f64724SWu Bo 		mutex_unlock(&codec->spdif_mutex);
2074960a581eSLibin Yang 		return true;
2075a2f64724SWu Bo 	}
20761a6003b5STakashi Iwai 	non_pcm = !!(spdif->status & IEC958_AES0_NONAUDIO);
20771a6003b5STakashi Iwai 	mutex_unlock(&codec->spdif_mutex);
20781a6003b5STakashi Iwai 	return non_pcm;
20791a6003b5STakashi Iwai }
20801a6003b5STakashi Iwai 
208184eb01beSTakashi Iwai /*
208284eb01beSTakashi Iwai  * HDMI callbacks
208384eb01beSTakashi Iwai  */
208484eb01beSTakashi Iwai 
generic_hdmi_playback_pcm_prepare(struct hda_pcm_stream * hinfo,struct hda_codec * codec,unsigned int stream_tag,unsigned int format,struct snd_pcm_substream * substream)208584eb01beSTakashi Iwai static int generic_hdmi_playback_pcm_prepare(struct hda_pcm_stream *hinfo,
208684eb01beSTakashi Iwai 					   struct hda_codec *codec,
208784eb01beSTakashi Iwai 					   unsigned int stream_tag,
208884eb01beSTakashi Iwai 					   unsigned int format,
208984eb01beSTakashi Iwai 					   struct snd_pcm_substream *substream)
209084eb01beSTakashi Iwai {
2091384a48d7SStephen Warren 	hda_nid_t cvt_nid = hinfo->nid;
2092384a48d7SStephen Warren 	struct hdmi_spec *spec = codec->spec;
209342b29870SLibin Yang 	int pin_idx;
209442b29870SLibin Yang 	struct hdmi_spec_per_pin *per_pin;
2095ddd621fbSLibin Yang 	struct snd_pcm_runtime *runtime = substream->runtime;
20961a6003b5STakashi Iwai 	bool non_pcm;
2097053b0559SSameer Pujar 	int pinctl, stripe;
2098f69548ffSTakashi Iwai 	int err = 0;
20991a6003b5STakashi Iwai 
210042b29870SLibin Yang 	mutex_lock(&spec->pcm_lock);
210142b29870SLibin Yang 	pin_idx = hinfo_to_pin_index(codec, hinfo);
2102ef6f5494SJaroslav Kysela 	if (pin_idx < 0) {
2103ef6f5494SJaroslav Kysela 		/* when pcm is not bound to a pin skip pin setup and return 0
2104ef6f5494SJaroslav Kysela 		 * to make audio playback be ongoing
210542b29870SLibin Yang 		 */
21064846a67eSTakashi Iwai 		pin_cvt_fixup(codec, NULL, cvt_nid);
210742b29870SLibin Yang 		snd_hda_codec_setup_stream(codec, cvt_nid,
210842b29870SLibin Yang 					stream_tag, 0, format);
2109f69548ffSTakashi Iwai 		goto unlock;
211042b29870SLibin Yang 	}
211142b29870SLibin Yang 
211242b29870SLibin Yang 	per_pin = get_pin(spec, pin_idx);
21134846a67eSTakashi Iwai 
21142df6742fSMengdong Lin 	/* Verify pin:cvt selections to avoid silent audio after S3.
21152df6742fSMengdong Lin 	 * After S3, the audio driver restores pin:cvt selections
21162df6742fSMengdong Lin 	 * but this can happen before gfx is ready and such selection
21172df6742fSMengdong Lin 	 * is overlooked by HW. Thus multiple pins can share a same
21182df6742fSMengdong Lin 	 * default convertor and mute control will affect each other,
21192df6742fSMengdong Lin 	 * which can cause a resumed audio playback become silent
21202df6742fSMengdong Lin 	 * after S3.
21212df6742fSMengdong Lin 	 */
21224846a67eSTakashi Iwai 	pin_cvt_fixup(codec, per_pin, 0);
21232df6742fSMengdong Lin 
2124ddd621fbSLibin Yang 	/* Call sync_audio_rate to set the N/CTS/M manually if necessary */
2125ddd621fbSLibin Yang 	/* Todo: add DP1.2 MST audio support later */
212693a9ff15STakashi Iwai 	if (codec_has_acomp(codec))
21279c32fea8SNikhil Mahale 		snd_hdac_sync_audio_rate(&codec->core, per_pin->pin_nid,
21289c32fea8SNikhil Mahale 					 per_pin->dev_id, runtime->rate);
2129ddd621fbSLibin Yang 
21301a6003b5STakashi Iwai 	non_pcm = check_non_pcm_per_cvt(codec, cvt_nid);
2131a4e9a38bSTakashi Iwai 	mutex_lock(&per_pin->lock);
2132b054087dSTakashi Iwai 	per_pin->channels = substream->runtime->channels;
2133b054087dSTakashi Iwai 	per_pin->setup = true;
213484eb01beSTakashi Iwai 
2135053b0559SSameer Pujar 	if (get_wcaps(codec, cvt_nid) & AC_WCAP_STRIPE) {
2136053b0559SSameer Pujar 		stripe = snd_hdac_get_stream_stripe_ctl(&codec->bus->core,
2137053b0559SSameer Pujar 							substream);
2138053b0559SSameer Pujar 		snd_hda_codec_write(codec, cvt_nid, 0,
2139053b0559SSameer Pujar 				    AC_VERB_SET_STRIPE_CONTROL,
2140053b0559SSameer Pujar 				    stripe);
2141053b0559SSameer Pujar 	}
2142053b0559SSameer Pujar 
2143b054087dSTakashi Iwai 	hdmi_setup_audio_infoframe(codec, per_pin, non_pcm);
2144a4e9a38bSTakashi Iwai 	mutex_unlock(&per_pin->lock);
214575fae117SStephen Warren 	if (spec->dyn_pin_out) {
21469c32fea8SNikhil Mahale 		snd_hda_set_dev_select(codec, per_pin->pin_nid,
21479c32fea8SNikhil Mahale 				       per_pin->dev_id);
21489c32fea8SNikhil Mahale 		pinctl = snd_hda_codec_read(codec, per_pin->pin_nid, 0,
214975fae117SStephen Warren 					    AC_VERB_GET_PIN_WIDGET_CONTROL, 0);
21509c32fea8SNikhil Mahale 		snd_hda_codec_write(codec, per_pin->pin_nid, 0,
215175fae117SStephen Warren 				    AC_VERB_SET_PIN_WIDGET_CONTROL,
215275fae117SStephen Warren 				    pinctl | PIN_OUT);
215375fae117SStephen Warren 	}
215475fae117SStephen Warren 
21559152085dSLibin Yang 	/* snd_hda_set_dev_select() has been called before */
21569c32fea8SNikhil Mahale 	err = spec->ops.setup_stream(codec, cvt_nid, per_pin->pin_nid,
21579c32fea8SNikhil Mahale 				     per_pin->dev_id, stream_tag, format);
2158f69548ffSTakashi Iwai  unlock:
215942b29870SLibin Yang 	mutex_unlock(&spec->pcm_lock);
216042b29870SLibin Yang 	return err;
216184eb01beSTakashi Iwai }
216284eb01beSTakashi Iwai 
generic_hdmi_playback_pcm_cleanup(struct hda_pcm_stream * hinfo,struct hda_codec * codec,struct snd_pcm_substream * substream)21638dfaa573STakashi Iwai static int generic_hdmi_playback_pcm_cleanup(struct hda_pcm_stream *hinfo,
21648dfaa573STakashi Iwai 					     struct hda_codec *codec,
21658dfaa573STakashi Iwai 					     struct snd_pcm_substream *substream)
21668dfaa573STakashi Iwai {
21678dfaa573STakashi Iwai 	snd_hda_codec_cleanup_stream(codec, hinfo->nid);
21688dfaa573STakashi Iwai 	return 0;
21698dfaa573STakashi Iwai }
21708dfaa573STakashi Iwai 
hdmi_pcm_close(struct hda_pcm_stream * hinfo,struct hda_codec * codec,struct snd_pcm_substream * substream)2171f2ad24faSTakashi Iwai static int hdmi_pcm_close(struct hda_pcm_stream *hinfo,
2172384a48d7SStephen Warren 			  struct hda_codec *codec,
2173384a48d7SStephen Warren 			  struct snd_pcm_substream *substream)
2174384a48d7SStephen Warren {
2175384a48d7SStephen Warren 	struct hdmi_spec *spec = codec->spec;
21762bf3c85aSLibin Yang 	int cvt_idx, pin_idx, pcm_idx;
2177384a48d7SStephen Warren 	struct hdmi_spec_per_cvt *per_cvt;
2178384a48d7SStephen Warren 	struct hdmi_spec_per_pin *per_pin;
217975fae117SStephen Warren 	int pinctl;
2180f69548ffSTakashi Iwai 	int err = 0;
2181384a48d7SStephen Warren 
2182ce1558c2SKai Vehmanen 	mutex_lock(&spec->pcm_lock);
2183384a48d7SStephen Warren 	if (hinfo->nid) {
21842bf3c85aSLibin Yang 		pcm_idx = hinfo_to_pcm_index(codec, hinfo);
2185ce1558c2SKai Vehmanen 		if (snd_BUG_ON(pcm_idx < 0)) {
2186ce1558c2SKai Vehmanen 			err = -EINVAL;
2187ce1558c2SKai Vehmanen 			goto unlock;
2188ce1558c2SKai Vehmanen 		}
21894e76a883STakashi Iwai 		cvt_idx = cvt_nid_to_cvt_index(codec, hinfo->nid);
2190ce1558c2SKai Vehmanen 		if (snd_BUG_ON(cvt_idx < 0)) {
2191ce1558c2SKai Vehmanen 			err = -EINVAL;
2192ce1558c2SKai Vehmanen 			goto unlock;
2193ce1558c2SKai Vehmanen 		}
2194bce0d2a8STakashi Iwai 		per_cvt = get_cvt(spec, cvt_idx);
21954053a412SJaroslav Kysela 		per_cvt->assigned = false;
2196384a48d7SStephen Warren 		hinfo->nid = 0;
2197384a48d7SStephen Warren 
21986fd739c0STakashi Iwai 		azx_stream(get_azx_dev(substream))->stripe = 0;
21996fd739c0STakashi Iwai 
2200b09887f8SLibin Yang 		snd_hda_spdif_ctls_unassign(codec, pcm_idx);
2201ac98379aSLibin Yang 		clear_bit(pcm_idx, &spec->pcm_in_use);
22024e76a883STakashi Iwai 		pin_idx = hinfo_to_pin_index(codec, hinfo);
2203f609bf6bSChristophe JAILLET 		/*
2204f609bf6bSChristophe JAILLET 		 * In such a case, return 0 to match the behavior in
2205f609bf6bSChristophe JAILLET 		 * hdmi_pcm_open()
2206f609bf6bSChristophe JAILLET 		 */
2207ef6f5494SJaroslav Kysela 		if (pin_idx < 0)
2208f69548ffSTakashi Iwai 			goto unlock;
220942b29870SLibin Yang 
2210bce0d2a8STakashi Iwai 		per_pin = get_pin(spec, pin_idx);
2211384a48d7SStephen Warren 
221275fae117SStephen Warren 		if (spec->dyn_pin_out) {
22139c32fea8SNikhil Mahale 			snd_hda_set_dev_select(codec, per_pin->pin_nid,
22149c32fea8SNikhil Mahale 					       per_pin->dev_id);
221575fae117SStephen Warren 			pinctl = snd_hda_codec_read(codec, per_pin->pin_nid, 0,
221675fae117SStephen Warren 					AC_VERB_GET_PIN_WIDGET_CONTROL, 0);
221775fae117SStephen Warren 			snd_hda_codec_write(codec, per_pin->pin_nid, 0,
221875fae117SStephen Warren 					    AC_VERB_SET_PIN_WIDGET_CONTROL,
221975fae117SStephen Warren 					    pinctl & ~PIN_OUT);
222075fae117SStephen Warren 		}
222175fae117SStephen Warren 
2222a4e9a38bSTakashi Iwai 		mutex_lock(&per_pin->lock);
2223d45e6889STakashi Iwai 		per_pin->chmap_set = false;
2224d45e6889STakashi Iwai 		memset(per_pin->chmap, 0, sizeof(per_pin->chmap));
2225b054087dSTakashi Iwai 
2226b054087dSTakashi Iwai 		per_pin->setup = false;
2227b054087dSTakashi Iwai 		per_pin->channels = 0;
2228a4e9a38bSTakashi Iwai 		mutex_unlock(&per_pin->lock);
2229ce1558c2SKai Vehmanen 	}
2230ce1558c2SKai Vehmanen 
2231f69548ffSTakashi Iwai unlock:
223242b29870SLibin Yang 	mutex_unlock(&spec->pcm_lock);
2233d45e6889STakashi Iwai 
2234f69548ffSTakashi Iwai 	return err;
2235384a48d7SStephen Warren }
2236384a48d7SStephen Warren 
2237384a48d7SStephen Warren static const struct hda_pcm_ops generic_ops = {
223884eb01beSTakashi Iwai 	.open = hdmi_pcm_open,
2239f2ad24faSTakashi Iwai 	.close = hdmi_pcm_close,
224084eb01beSTakashi Iwai 	.prepare = generic_hdmi_playback_pcm_prepare,
22418dfaa573STakashi Iwai 	.cleanup = generic_hdmi_playback_pcm_cleanup,
224284eb01beSTakashi Iwai };
224384eb01beSTakashi Iwai 
hdmi_get_spk_alloc(struct hdac_device * hdac,int pcm_idx)224444fde3b8SSubhransu S. Prusty static int hdmi_get_spk_alloc(struct hdac_device *hdac, int pcm_idx)
224544fde3b8SSubhransu S. Prusty {
22468c11827bSKai-Heng Feng 	struct hda_codec *codec = hdac_to_hda_codec(hdac);
224744fde3b8SSubhransu S. Prusty 	struct hdmi_spec *spec = codec->spec;
224844fde3b8SSubhransu S. Prusty 	struct hdmi_spec_per_pin *per_pin = pcm_idx_to_pin(spec, pcm_idx);
224944fde3b8SSubhransu S. Prusty 
225044fde3b8SSubhransu S. Prusty 	if (!per_pin)
225144fde3b8SSubhransu S. Prusty 		return 0;
225244fde3b8SSubhransu S. Prusty 
225344fde3b8SSubhransu S. Prusty 	return per_pin->sink_eld.info.spk_alloc;
225444fde3b8SSubhransu S. Prusty }
225544fde3b8SSubhransu S. Prusty 
hdmi_get_chmap(struct hdac_device * hdac,int pcm_idx,unsigned char * chmap)22569b3dc8aaSSubhransu S. Prusty static void hdmi_get_chmap(struct hdac_device *hdac, int pcm_idx,
22579b3dc8aaSSubhransu S. Prusty 					unsigned char *chmap)
22589b3dc8aaSSubhransu S. Prusty {
22598c11827bSKai-Heng Feng 	struct hda_codec *codec = hdac_to_hda_codec(hdac);
22609b3dc8aaSSubhransu S. Prusty 	struct hdmi_spec *spec = codec->spec;
22619b3dc8aaSSubhransu S. Prusty 	struct hdmi_spec_per_pin *per_pin = pcm_idx_to_pin(spec, pcm_idx);
22629b3dc8aaSSubhransu S. Prusty 
22639b3dc8aaSSubhransu S. Prusty 	/* chmap is already set to 0 in caller */
22649b3dc8aaSSubhransu S. Prusty 	if (!per_pin)
22659b3dc8aaSSubhransu S. Prusty 		return;
22669b3dc8aaSSubhransu S. Prusty 
22679b3dc8aaSSubhransu S. Prusty 	memcpy(chmap, per_pin->chmap, ARRAY_SIZE(per_pin->chmap));
22689b3dc8aaSSubhransu S. Prusty }
22699b3dc8aaSSubhransu S. Prusty 
hdmi_set_chmap(struct hdac_device * hdac,int pcm_idx,unsigned char * chmap,int prepared)22709b3dc8aaSSubhransu S. Prusty static void hdmi_set_chmap(struct hdac_device *hdac, int pcm_idx,
22719b3dc8aaSSubhransu S. Prusty 				unsigned char *chmap, int prepared)
22729b3dc8aaSSubhransu S. Prusty {
22738c11827bSKai-Heng Feng 	struct hda_codec *codec = hdac_to_hda_codec(hdac);
22749b3dc8aaSSubhransu S. Prusty 	struct hdmi_spec *spec = codec->spec;
22759b3dc8aaSSubhransu S. Prusty 	struct hdmi_spec_per_pin *per_pin = pcm_idx_to_pin(spec, pcm_idx);
22769b3dc8aaSSubhransu S. Prusty 
2277ed0739b5SLibin Yang 	if (!per_pin)
2278ed0739b5SLibin Yang 		return;
22799b3dc8aaSSubhransu S. Prusty 	mutex_lock(&per_pin->lock);
22809b3dc8aaSSubhransu S. Prusty 	per_pin->chmap_set = true;
22819b3dc8aaSSubhransu S. Prusty 	memcpy(per_pin->chmap, chmap, ARRAY_SIZE(per_pin->chmap));
22829b3dc8aaSSubhransu S. Prusty 	if (prepared)
22839b3dc8aaSSubhransu S. Prusty 		hdmi_setup_audio_infoframe(codec, per_pin, per_pin->non_pcm);
22849b3dc8aaSSubhransu S. Prusty 	mutex_unlock(&per_pin->lock);
22859b3dc8aaSSubhransu S. Prusty }
22869b3dc8aaSSubhransu S. Prusty 
is_hdmi_pcm_attached(struct hdac_device * hdac,int pcm_idx)22879b3dc8aaSSubhransu S. Prusty static bool is_hdmi_pcm_attached(struct hdac_device *hdac, int pcm_idx)
22889b3dc8aaSSubhransu S. Prusty {
22898c11827bSKai-Heng Feng 	struct hda_codec *codec = hdac_to_hda_codec(hdac);
22909b3dc8aaSSubhransu S. Prusty 	struct hdmi_spec *spec = codec->spec;
22919b3dc8aaSSubhransu S. Prusty 	struct hdmi_spec_per_pin *per_pin = pcm_idx_to_pin(spec, pcm_idx);
22929b3dc8aaSSubhransu S. Prusty 
22939b3dc8aaSSubhransu S. Prusty 	return per_pin ? true:false;
22949b3dc8aaSSubhransu S. Prusty }
22959b3dc8aaSSubhransu S. Prusty 
generic_hdmi_build_pcms(struct hda_codec * codec)229684eb01beSTakashi Iwai static int generic_hdmi_build_pcms(struct hda_codec *codec)
229784eb01beSTakashi Iwai {
229884eb01beSTakashi Iwai 	struct hdmi_spec *spec = codec->spec;
22992a2edfbbSKai Vehmanen 	int idx, pcm_num;
230084eb01beSTakashi Iwai 
2301090ddad4STakashi Iwai 	/* limit the PCM devices to the codec converters or available PINs */
2302090ddad4STakashi Iwai 	pcm_num = min(spec->num_cvts, spec->num_pins);
23032a2edfbbSKai Vehmanen 	codec_dbg(codec, "hdmi: pcm_num set to %d\n", pcm_num);
23042a2edfbbSKai Vehmanen 
23052a2edfbbSKai Vehmanen 	for (idx = 0; idx < pcm_num; idx++) {
23060048a13bSAmadeusz Sławiński 		struct hdmi_spec_per_cvt *per_cvt;
2307384a48d7SStephen Warren 		struct hda_pcm *info;
230884eb01beSTakashi Iwai 		struct hda_pcm_stream *pstr;
230984eb01beSTakashi Iwai 
23109152085dSLibin Yang 		info = snd_hda_codec_pcm_new(codec, "HDMI %d", idx);
2311bce0d2a8STakashi Iwai 		if (!info)
2312bce0d2a8STakashi Iwai 			return -ENOMEM;
23132bea241aSLibin Yang 
23149152085dSLibin Yang 		spec->pcm_rec[idx].pcm = info;
23152bf3c85aSLibin Yang 		spec->pcm_used++;
231684eb01beSTakashi Iwai 		info->pcm_type = HDA_PCM_TYPE_HDMI;
2317d45e6889STakashi Iwai 		info->own_chmap = true;
2318384a48d7SStephen Warren 
231984eb01beSTakashi Iwai 		pstr = &info->stream[SNDRV_PCM_STREAM_PLAYBACK];
2320384a48d7SStephen Warren 		pstr->substreams = 1;
2321384a48d7SStephen Warren 		pstr->ops = generic_ops;
23220048a13bSAmadeusz Sławiński 
23230048a13bSAmadeusz Sławiński 		per_cvt = get_cvt(spec, 0);
23240048a13bSAmadeusz Sławiński 		pstr->channels_min = per_cvt->channels_min;
23250048a13bSAmadeusz Sławiński 		pstr->channels_max = per_cvt->channels_max;
23260048a13bSAmadeusz Sławiński 
2327b23975e6SJaroslav Kysela 		/* pcm number is less than pcm_rec array size */
2328b23975e6SJaroslav Kysela 		if (spec->pcm_used >= ARRAY_SIZE(spec->pcm_rec))
23299152085dSLibin Yang 			break;
2330384a48d7SStephen Warren 		/* other pstr fields are set in open */
233184eb01beSTakashi Iwai 	}
233284eb01beSTakashi Iwai 
233384eb01beSTakashi Iwai 	return 0;
233484eb01beSTakashi Iwai }
233584eb01beSTakashi Iwai 
free_hdmi_jack_priv(struct snd_jack * jack)233625e4abb3SLibin Yang static void free_hdmi_jack_priv(struct snd_jack *jack)
2337788d441aSTakashi Iwai {
233825e4abb3SLibin Yang 	struct hdmi_pcm *pcm = jack->private_data;
2339788d441aSTakashi Iwai 
234025e4abb3SLibin Yang 	pcm->jack = NULL;
2341788d441aSTakashi Iwai }
2342788d441aSTakashi Iwai 
generic_hdmi_build_jack(struct hda_codec * codec,int pcm_idx)2343db845402STakashi Iwai static int generic_hdmi_build_jack(struct hda_codec *codec, int pcm_idx)
2344788d441aSTakashi Iwai {
2345db845402STakashi Iwai 	char hdmi_str[32] = "HDMI/DP";
2346db845402STakashi Iwai 	struct hdmi_spec *spec = codec->spec;
2347788d441aSTakashi Iwai 	struct snd_jack *jack;
2348db845402STakashi Iwai 	int pcmdev = get_pcm_rec(spec, pcm_idx)->device;
2349788d441aSTakashi Iwai 	int err;
2350788d441aSTakashi Iwai 
2351db845402STakashi Iwai 	if (pcmdev > 0)
2352db845402STakashi Iwai 		sprintf(hdmi_str + strlen(hdmi_str), ",pcm=%d", pcmdev);
2353db845402STakashi Iwai 
2354db845402STakashi Iwai 	err = snd_jack_new(codec->card, hdmi_str, SND_JACK_AVOUT, &jack,
2355788d441aSTakashi Iwai 			   true, false);
2356788d441aSTakashi Iwai 	if (err < 0)
2357788d441aSTakashi Iwai 		return err;
235825e4abb3SLibin Yang 
235925e4abb3SLibin Yang 	spec->pcm_rec[pcm_idx].jack = jack;
236025e4abb3SLibin Yang 	jack->private_data = &spec->pcm_rec[pcm_idx];
236125e4abb3SLibin Yang 	jack->private_free = free_hdmi_jack_priv;
2362788d441aSTakashi Iwai 	return 0;
2363788d441aSTakashi Iwai }
2364788d441aSTakashi Iwai 
generic_hdmi_build_controls(struct hda_codec * codec)236584eb01beSTakashi Iwai static int generic_hdmi_build_controls(struct hda_codec *codec)
236684eb01beSTakashi Iwai {
236784eb01beSTakashi Iwai 	struct hdmi_spec *spec = codec->spec;
23681f7f51a6SWang YanQing 	int dev, err;
236925e4abb3SLibin Yang 	int pin_idx, pcm_idx;
237084eb01beSTakashi Iwai 
237125e4abb3SLibin Yang 	for (pcm_idx = 0; pcm_idx < spec->pcm_used; pcm_idx++) {
23728a7d6003STakashi Iwai 		if (!get_pcm_rec(spec, pcm_idx)->pcm) {
23738a7d6003STakashi Iwai 			/* no PCM: mark this for skipping permanently */
23748a7d6003STakashi Iwai 			set_bit(pcm_idx, &spec->pcm_bitmap);
23758a7d6003STakashi Iwai 			continue;
23768a7d6003STakashi Iwai 		}
23778a7d6003STakashi Iwai 
237825e4abb3SLibin Yang 		err = generic_hdmi_build_jack(codec, pcm_idx);
23790b6c49b5SDavid Henningsson 		if (err < 0)
23800b6c49b5SDavid Henningsson 			return err;
23810b6c49b5SDavid Henningsson 
2382b09887f8SLibin Yang 		/* create the spdif for each pcm
2383b09887f8SLibin Yang 		 * pin will be bound when monitor is connected
2384b09887f8SLibin Yang 		 */
2385b09887f8SLibin Yang 		err = snd_hda_create_dig_out_ctls(codec,
2386b09887f8SLibin Yang 					  0, spec->cvt_nids[0],
2387b09887f8SLibin Yang 					  HDA_PCM_TYPE_HDMI);
238884eb01beSTakashi Iwai 		if (err < 0)
238984eb01beSTakashi Iwai 			return err;
2390b09887f8SLibin Yang 		snd_hda_spdif_ctls_unassign(codec, pcm_idx);
2391fb087eaaSLibin Yang 
23921f7f51a6SWang YanQing 		dev = get_pcm_rec(spec, pcm_idx)->device;
23931f7f51a6SWang YanQing 		if (dev != SNDRV_PCM_INVALID_DEVICE) {
2394fb087eaaSLibin Yang 			/* add control for ELD Bytes */
23951f7f51a6SWang YanQing 			err = hdmi_create_eld_ctl(codec, pcm_idx, dev);
2396fb087eaaSLibin Yang 			if (err < 0)
2397fb087eaaSLibin Yang 				return err;
2398b09887f8SLibin Yang 		}
23991f7f51a6SWang YanQing 	}
2400b09887f8SLibin Yang 
2401b09887f8SLibin Yang 	for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
2402b09887f8SLibin Yang 		struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
2403ca76282bSKai Vehmanen 		struct hdmi_eld *pin_eld = &per_pin->sink_eld;
240414bc52b8SPierre-Louis Bossart 
2405090ddad4STakashi Iwai 		if (spec->static_pcm_mapping) {
2406090ddad4STakashi Iwai 			hdmi_attach_hda_pcm(spec, per_pin);
2407090ddad4STakashi Iwai 			hdmi_pcm_setup_pin(spec, per_pin);
2408090ddad4STakashi Iwai 		}
2409090ddad4STakashi Iwai 
2410ca76282bSKai Vehmanen 		pin_eld->eld_valid = false;
241182b1d73fSTakashi Iwai 		hdmi_present_sense(per_pin, 0);
241284eb01beSTakashi Iwai 	}
241384eb01beSTakashi Iwai 
2414d45e6889STakashi Iwai 	/* add channel maps */
2415022f344bSLibin Yang 	for (pcm_idx = 0; pcm_idx < spec->pcm_used; pcm_idx++) {
2416bbbc7e85STakashi Iwai 		struct hda_pcm *pcm;
24172ca320e2STakashi Iwai 
2418022f344bSLibin Yang 		pcm = get_pcm_rec(spec, pcm_idx);
2419bbbc7e85STakashi Iwai 		if (!pcm || !pcm->pcm)
24202ca320e2STakashi Iwai 			break;
24212f6e8a85SSubhransu S. Prusty 		err = snd_hdac_add_chmap_ctls(pcm->pcm, pcm_idx, &spec->chmap);
2422d45e6889STakashi Iwai 		if (err < 0)
2423d45e6889STakashi Iwai 			return err;
2424d45e6889STakashi Iwai 	}
2425d45e6889STakashi Iwai 
242684eb01beSTakashi Iwai 	return 0;
242784eb01beSTakashi Iwai }
242884eb01beSTakashi Iwai 
generic_hdmi_init_per_pins(struct hda_codec * codec)24298b8d654bSTakashi Iwai static int generic_hdmi_init_per_pins(struct hda_codec *codec)
24308b8d654bSTakashi Iwai {
24318b8d654bSTakashi Iwai 	struct hdmi_spec *spec = codec->spec;
24328b8d654bSTakashi Iwai 	int pin_idx;
24338b8d654bSTakashi Iwai 
24348b8d654bSTakashi Iwai 	for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
2435bce0d2a8STakashi Iwai 		struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
24368b8d654bSTakashi Iwai 
24378b8d654bSTakashi Iwai 		per_pin->codec = codec;
2438a4e9a38bSTakashi Iwai 		mutex_init(&per_pin->lock);
24398b8d654bSTakashi Iwai 		INIT_DELAYED_WORK(&per_pin->work, hdmi_repoll_eld);
2440a4e9a38bSTakashi Iwai 		eld_proc_new(per_pin, pin_idx);
24418b8d654bSTakashi Iwai 	}
24428b8d654bSTakashi Iwai 	return 0;
24438b8d654bSTakashi Iwai }
24448b8d654bSTakashi Iwai 
generic_hdmi_init(struct hda_codec * codec)244584eb01beSTakashi Iwai static int generic_hdmi_init(struct hda_codec *codec)
244684eb01beSTakashi Iwai {
244784eb01beSTakashi Iwai 	struct hdmi_spec *spec = codec->spec;
2448384a48d7SStephen Warren 	int pin_idx;
244984eb01beSTakashi Iwai 
2450302d5a80STakashi Iwai 	mutex_lock(&spec->bind_lock);
2451384a48d7SStephen Warren 	for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
2452bce0d2a8STakashi Iwai 		struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
2453384a48d7SStephen Warren 		hda_nid_t pin_nid = per_pin->pin_nid;
24549152085dSLibin Yang 		int dev_id = per_pin->dev_id;
2455384a48d7SStephen Warren 
24569152085dSLibin Yang 		snd_hda_set_dev_select(codec, pin_nid, dev_id);
2457384a48d7SStephen Warren 		hdmi_init_pin(codec, pin_nid);
2458ade49db3STakashi Iwai 		if (codec_has_acomp(codec))
2459ade49db3STakashi Iwai 			continue;
2460db845402STakashi Iwai 		snd_hda_jack_detect_enable_callback_mst(codec, pin_nid, dev_id,
2461ade49db3STakashi Iwai 							jack_callback);
246284eb01beSTakashi Iwai 	}
2463302d5a80STakashi Iwai 	mutex_unlock(&spec->bind_lock);
246484eb01beSTakashi Iwai 	return 0;
246584eb01beSTakashi Iwai }
246684eb01beSTakashi Iwai 
hdmi_array_init(struct hdmi_spec * spec,int nums)2467bce0d2a8STakashi Iwai static void hdmi_array_init(struct hdmi_spec *spec, int nums)
2468bce0d2a8STakashi Iwai {
2469bce0d2a8STakashi Iwai 	snd_array_init(&spec->pins, sizeof(struct hdmi_spec_per_pin), nums);
2470bce0d2a8STakashi Iwai 	snd_array_init(&spec->cvts, sizeof(struct hdmi_spec_per_cvt), nums);
2471bce0d2a8STakashi Iwai }
2472bce0d2a8STakashi Iwai 
hdmi_array_free(struct hdmi_spec * spec)2473bce0d2a8STakashi Iwai static void hdmi_array_free(struct hdmi_spec *spec)
2474bce0d2a8STakashi Iwai {
2475bce0d2a8STakashi Iwai 	snd_array_free(&spec->pins);
2476bce0d2a8STakashi Iwai 	snd_array_free(&spec->cvts);
2477bce0d2a8STakashi Iwai }
2478bce0d2a8STakashi Iwai 
generic_spec_free(struct hda_codec * codec)2479a686632fSTakashi Iwai static void generic_spec_free(struct hda_codec *codec)
2480a686632fSTakashi Iwai {
2481a686632fSTakashi Iwai 	struct hdmi_spec *spec = codec->spec;
2482a686632fSTakashi Iwai 
2483a686632fSTakashi Iwai 	if (spec) {
2484a686632fSTakashi Iwai 		hdmi_array_free(spec);
2485a686632fSTakashi Iwai 		kfree(spec);
2486a686632fSTakashi Iwai 		codec->spec = NULL;
2487a686632fSTakashi Iwai 	}
2488a686632fSTakashi Iwai 	codec->dp_mst = false;
2489a686632fSTakashi Iwai }
2490a686632fSTakashi Iwai 
generic_hdmi_free(struct hda_codec * codec)249184eb01beSTakashi Iwai static void generic_hdmi_free(struct hda_codec *codec)
249284eb01beSTakashi Iwai {
249384eb01beSTakashi Iwai 	struct hdmi_spec *spec = codec->spec;
249425e4abb3SLibin Yang 	int pin_idx, pcm_idx;
249584eb01beSTakashi Iwai 
2496ade49db3STakashi Iwai 	if (spec->acomp_registered) {
2497ade49db3STakashi Iwai 		snd_hdac_acomp_exit(&codec->bus->core);
2498ade49db3STakashi Iwai 	} else if (codec_has_acomp(codec)) {
2499a57942bfSTakashi Iwai 		snd_hdac_acomp_register_notifier(&codec->bus->core, NULL);
25004914da2fSTakashi Iwai 	}
250110a95945STakashi Iwai 	codec->relaxed_resume = 0;
250225adc137SDavid Henningsson 
2503384a48d7SStephen Warren 	for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
2504bce0d2a8STakashi Iwai 		struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
25052f35c630STakashi Iwai 		cancel_delayed_work_sync(&per_pin->work);
2506a4e9a38bSTakashi Iwai 		eld_proc_free(per_pin);
250725e4abb3SLibin Yang 	}
250825e4abb3SLibin Yang 
250925e4abb3SLibin Yang 	for (pcm_idx = 0; pcm_idx < spec->pcm_used; pcm_idx++) {
251025e4abb3SLibin Yang 		if (spec->pcm_rec[pcm_idx].jack == NULL)
251125e4abb3SLibin Yang 			continue;
2512ef6f5494SJaroslav Kysela 		snd_device_free(codec->card, spec->pcm_rec[pcm_idx].jack);
2513384a48d7SStephen Warren 	}
251484eb01beSTakashi Iwai 
2515a686632fSTakashi Iwai 	generic_spec_free(codec);
251684eb01beSTakashi Iwai }
251784eb01beSTakashi Iwai 
251828cb72e5SWang Xingchao #ifdef CONFIG_PM
generic_hdmi_suspend(struct hda_codec * codec)2519eea46a08STakashi Iwai static int generic_hdmi_suspend(struct hda_codec *codec)
2520eea46a08STakashi Iwai {
2521eea46a08STakashi Iwai 	struct hdmi_spec *spec = codec->spec;
2522eea46a08STakashi Iwai 	int pin_idx;
2523eea46a08STakashi Iwai 
2524eea46a08STakashi Iwai 	for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
2525eea46a08STakashi Iwai 		struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
2526eea46a08STakashi Iwai 		cancel_delayed_work_sync(&per_pin->work);
2527eea46a08STakashi Iwai 	}
2528eea46a08STakashi Iwai 	return 0;
2529eea46a08STakashi Iwai }
2530eea46a08STakashi Iwai 
generic_hdmi_resume(struct hda_codec * codec)253128cb72e5SWang Xingchao static int generic_hdmi_resume(struct hda_codec *codec)
253228cb72e5SWang Xingchao {
253328cb72e5SWang Xingchao 	struct hdmi_spec *spec = codec->spec;
253428cb72e5SWang Xingchao 	int pin_idx;
253528cb72e5SWang Xingchao 
2536a2833683SPierre Ossman 	codec->patch_ops.init(codec);
25371a462be5STakashi Iwai 	snd_hda_regmap_sync(codec);
253828cb72e5SWang Xingchao 
253928cb72e5SWang Xingchao 	for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
254028cb72e5SWang Xingchao 		struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
254128cb72e5SWang Xingchao 		hdmi_present_sense(per_pin, 1);
254228cb72e5SWang Xingchao 	}
254328cb72e5SWang Xingchao 	return 0;
254428cb72e5SWang Xingchao }
254528cb72e5SWang Xingchao #endif
254628cb72e5SWang Xingchao 
2547fb79e1e0STakashi Iwai static const struct hda_codec_ops generic_hdmi_patch_ops = {
254884eb01beSTakashi Iwai 	.init			= generic_hdmi_init,
254984eb01beSTakashi Iwai 	.free			= generic_hdmi_free,
255084eb01beSTakashi Iwai 	.build_pcms		= generic_hdmi_build_pcms,
255184eb01beSTakashi Iwai 	.build_controls		= generic_hdmi_build_controls,
255284eb01beSTakashi Iwai 	.unsol_event		= hdmi_unsol_event,
255328cb72e5SWang Xingchao #ifdef CONFIG_PM
2554eea46a08STakashi Iwai 	.suspend		= generic_hdmi_suspend,
255528cb72e5SWang Xingchao 	.resume			= generic_hdmi_resume,
255628cb72e5SWang Xingchao #endif
255784eb01beSTakashi Iwai };
255884eb01beSTakashi Iwai 
2559307229d2SAnssi Hannula static const struct hdmi_ops generic_standard_hdmi_ops = {
25609c32fea8SNikhil Mahale 	.pin_get_eld				= hdmi_pin_get_eld,
2561307229d2SAnssi Hannula 	.pin_setup_infoframe			= hdmi_pin_setup_infoframe,
2562307229d2SAnssi Hannula 	.pin_hbr_setup				= hdmi_pin_hbr_setup,
2563307229d2SAnssi Hannula 	.setup_stream				= hdmi_setup_stream,
256467b90cb8SSubhransu S. Prusty };
256567b90cb8SSubhransu S. Prusty 
2566a686632fSTakashi Iwai /* allocate codec->spec and assign/initialize generic parser ops */
alloc_generic_hdmi(struct hda_codec * codec)2567a686632fSTakashi Iwai static int alloc_generic_hdmi(struct hda_codec *codec)
2568a686632fSTakashi Iwai {
2569a686632fSTakashi Iwai 	struct hdmi_spec *spec;
2570a686632fSTakashi Iwai 
2571a686632fSTakashi Iwai 	spec = kzalloc(sizeof(*spec), GFP_KERNEL);
2572a686632fSTakashi Iwai 	if (!spec)
2573a686632fSTakashi Iwai 		return -ENOMEM;
2574a686632fSTakashi Iwai 
2575ade49db3STakashi Iwai 	spec->codec = codec;
2576a686632fSTakashi Iwai 	spec->ops = generic_standard_hdmi_ops;
25779152085dSLibin Yang 	spec->dev_num = 1;	/* initialize to 1 */
2578a686632fSTakashi Iwai 	mutex_init(&spec->pcm_lock);
2579302d5a80STakashi Iwai 	mutex_init(&spec->bind_lock);
2580a686632fSTakashi Iwai 	snd_hdac_register_chmap_ops(&codec->core, &spec->chmap);
2581a686632fSTakashi Iwai 
2582a686632fSTakashi Iwai 	spec->chmap.ops.get_chmap = hdmi_get_chmap;
2583a686632fSTakashi Iwai 	spec->chmap.ops.set_chmap = hdmi_set_chmap;
2584a686632fSTakashi Iwai 	spec->chmap.ops.is_pcm_attached = is_hdmi_pcm_attached;
258546394db4SJulia Lawall 	spec->chmap.ops.get_spk_alloc = hdmi_get_spk_alloc;
2586a686632fSTakashi Iwai 
2587a686632fSTakashi Iwai 	codec->spec = spec;
2588a686632fSTakashi Iwai 	hdmi_array_init(spec, 4);
2589a686632fSTakashi Iwai 
2590a686632fSTakashi Iwai 	codec->patch_ops = generic_hdmi_patch_ops;
2591a686632fSTakashi Iwai 
2592a686632fSTakashi Iwai 	return 0;
2593a686632fSTakashi Iwai }
2594a686632fSTakashi Iwai 
2595a686632fSTakashi Iwai /* generic HDMI parser */
patch_generic_hdmi(struct hda_codec * codec)2596a686632fSTakashi Iwai static int patch_generic_hdmi(struct hda_codec *codec)
2597a686632fSTakashi Iwai {
2598a686632fSTakashi Iwai 	int err;
2599a686632fSTakashi Iwai 
2600a686632fSTakashi Iwai 	err = alloc_generic_hdmi(codec);
2601a686632fSTakashi Iwai 	if (err < 0)
2602a686632fSTakashi Iwai 		return err;
2603a686632fSTakashi Iwai 
2604a686632fSTakashi Iwai 	err = hdmi_parse_codec(codec);
2605a686632fSTakashi Iwai 	if (err < 0) {
2606a686632fSTakashi Iwai 		generic_spec_free(codec);
2607a686632fSTakashi Iwai 		return err;
2608a686632fSTakashi Iwai 	}
2609a686632fSTakashi Iwai 
2610a686632fSTakashi Iwai 	generic_hdmi_init_per_pins(codec);
2611a686632fSTakashi Iwai 	return 0;
2612a686632fSTakashi Iwai }
2613a686632fSTakashi Iwai 
2614a686632fSTakashi Iwai /*
2615ade49db3STakashi Iwai  * generic audio component binding
2616ade49db3STakashi Iwai  */
2617ade49db3STakashi Iwai 
2618ade49db3STakashi Iwai /* turn on / off the unsol event jack detection dynamically */
reprogram_jack_detect(struct hda_codec * codec,hda_nid_t nid,int dev_id,bool use_acomp)2619ade49db3STakashi Iwai static void reprogram_jack_detect(struct hda_codec *codec, hda_nid_t nid,
26205204a05dSNikhil Mahale 				  int dev_id, bool use_acomp)
2621ade49db3STakashi Iwai {
2622ade49db3STakashi Iwai 	struct hda_jack_tbl *tbl;
2623ade49db3STakashi Iwai 
26245204a05dSNikhil Mahale 	tbl = snd_hda_jack_tbl_get_mst(codec, nid, dev_id);
2625ade49db3STakashi Iwai 	if (tbl) {
2626ade49db3STakashi Iwai 		/* clear unsol even if component notifier is used, or re-enable
2627ade49db3STakashi Iwai 		 * if notifier is cleared
2628ade49db3STakashi Iwai 		 */
2629ade49db3STakashi Iwai 		unsigned int val = use_acomp ? 0 : (AC_USRSP_EN | tbl->tag);
2630ade49db3STakashi Iwai 		snd_hda_codec_write_cache(codec, nid, 0,
2631ade49db3STakashi Iwai 					  AC_VERB_SET_UNSOLICITED_ENABLE, val);
2632ade49db3STakashi Iwai 	}
2633ade49db3STakashi Iwai }
2634ade49db3STakashi Iwai 
2635ade49db3STakashi Iwai /* set up / clear component notifier dynamically */
generic_acomp_notifier_set(struct drm_audio_component * acomp,bool use_acomp)2636ade49db3STakashi Iwai static void generic_acomp_notifier_set(struct drm_audio_component *acomp,
2637ade49db3STakashi Iwai 				       bool use_acomp)
2638ade49db3STakashi Iwai {
2639ade49db3STakashi Iwai 	struct hdmi_spec *spec;
2640ade49db3STakashi Iwai 	int i;
2641ade49db3STakashi Iwai 
2642ade49db3STakashi Iwai 	spec = container_of(acomp->audio_ops, struct hdmi_spec, drm_audio_ops);
2643302d5a80STakashi Iwai 	mutex_lock(&spec->bind_lock);
2644ade49db3STakashi Iwai 	spec->use_acomp_notifier = use_acomp;
2645ade49db3STakashi Iwai 	spec->codec->relaxed_resume = use_acomp;
2646c2c3657fSTakashi Iwai 	spec->codec->bus->keep_power = 0;
2647ade49db3STakashi Iwai 	/* reprogram each jack detection logic depending on the notifier */
2648ade49db3STakashi Iwai 	for (i = 0; i < spec->num_pins; i++)
2649ade49db3STakashi Iwai 		reprogram_jack_detect(spec->codec,
2650ade49db3STakashi Iwai 				      get_pin(spec, i)->pin_nid,
26515204a05dSNikhil Mahale 				      get_pin(spec, i)->dev_id,
2652ade49db3STakashi Iwai 				      use_acomp);
2653302d5a80STakashi Iwai 	mutex_unlock(&spec->bind_lock);
2654ade49db3STakashi Iwai }
2655ade49db3STakashi Iwai 
2656ade49db3STakashi Iwai /* enable / disable the notifier via master bind / unbind */
generic_acomp_master_bind(struct device * dev,struct drm_audio_component * acomp)2657ade49db3STakashi Iwai static int generic_acomp_master_bind(struct device *dev,
2658ade49db3STakashi Iwai 				     struct drm_audio_component *acomp)
2659ade49db3STakashi Iwai {
2660ade49db3STakashi Iwai 	generic_acomp_notifier_set(acomp, true);
2661ade49db3STakashi Iwai 	return 0;
2662ade49db3STakashi Iwai }
2663ade49db3STakashi Iwai 
generic_acomp_master_unbind(struct device * dev,struct drm_audio_component * acomp)2664ade49db3STakashi Iwai static void generic_acomp_master_unbind(struct device *dev,
2665ade49db3STakashi Iwai 					struct drm_audio_component *acomp)
2666ade49db3STakashi Iwai {
2667ade49db3STakashi Iwai 	generic_acomp_notifier_set(acomp, false);
2668ade49db3STakashi Iwai }
2669ade49db3STakashi Iwai 
2670ade49db3STakashi Iwai /* check whether both HD-audio and DRM PCI devices belong to the same bus */
match_bound_vga(struct device * dev,int subtype,void * data)2671ade49db3STakashi Iwai static int match_bound_vga(struct device *dev, int subtype, void *data)
2672ade49db3STakashi Iwai {
2673ade49db3STakashi Iwai 	struct hdac_bus *bus = data;
2674ade49db3STakashi Iwai 	struct pci_dev *pci, *master;
2675ade49db3STakashi Iwai 
2676ade49db3STakashi Iwai 	if (!dev_is_pci(dev) || !dev_is_pci(bus->dev))
2677ade49db3STakashi Iwai 		return 0;
2678ade49db3STakashi Iwai 	master = to_pci_dev(bus->dev);
2679ade49db3STakashi Iwai 	pci = to_pci_dev(dev);
2680ade49db3STakashi Iwai 	return master->bus == pci->bus;
2681ade49db3STakashi Iwai }
2682ade49db3STakashi Iwai 
2683ade49db3STakashi Iwai /* audio component notifier for AMD/Nvidia HDMI codecs */
generic_acomp_pin_eld_notify(void * audio_ptr,int port,int dev_id)2684ade49db3STakashi Iwai static void generic_acomp_pin_eld_notify(void *audio_ptr, int port, int dev_id)
2685ade49db3STakashi Iwai {
2686ade49db3STakashi Iwai 	struct hda_codec *codec = audio_ptr;
2687ade49db3STakashi Iwai 	struct hdmi_spec *spec = codec->spec;
2688ade49db3STakashi Iwai 	hda_nid_t pin_nid = spec->port2pin(codec, port);
2689ade49db3STakashi Iwai 
2690ade49db3STakashi Iwai 	if (!pin_nid)
2691ade49db3STakashi Iwai 		return;
2692ade49db3STakashi Iwai 	if (get_wcaps_type(get_wcaps(codec, pin_nid)) != AC_WID_PIN)
2693ade49db3STakashi Iwai 		return;
2694ade49db3STakashi Iwai 	/* skip notification during system suspend (but not in runtime PM);
2695ade49db3STakashi Iwai 	 * the state will be updated at resume
2696ade49db3STakashi Iwai 	 */
26970c37e2ebSKai Vehmanen 	if (codec->core.dev.power.power_state.event == PM_EVENT_SUSPEND)
2698ade49db3STakashi Iwai 		return;
2699ade49db3STakashi Iwai 
2700ade49db3STakashi Iwai 	check_presence_and_report(codec, pin_nid, dev_id);
2701ade49db3STakashi Iwai }
2702ade49db3STakashi Iwai 
2703ade49db3STakashi Iwai /* set up the private drm_audio_ops from the template */
setup_drm_audio_ops(struct hda_codec * codec,const struct drm_audio_component_audio_ops * ops)2704ade49db3STakashi Iwai static void setup_drm_audio_ops(struct hda_codec *codec,
2705ade49db3STakashi Iwai 				const struct drm_audio_component_audio_ops *ops)
2706ade49db3STakashi Iwai {
2707ade49db3STakashi Iwai 	struct hdmi_spec *spec = codec->spec;
2708ade49db3STakashi Iwai 
2709ade49db3STakashi Iwai 	spec->drm_audio_ops.audio_ptr = codec;
2710ade49db3STakashi Iwai 	/* intel_audio_codec_enable() or intel_audio_codec_disable()
2711ade49db3STakashi Iwai 	 * will call pin_eld_notify with using audio_ptr pointer
2712ade49db3STakashi Iwai 	 * We need make sure audio_ptr is really setup
2713ade49db3STakashi Iwai 	 */
2714ade49db3STakashi Iwai 	wmb();
2715ade49db3STakashi Iwai 	spec->drm_audio_ops.pin2port = ops->pin2port;
2716ade49db3STakashi Iwai 	spec->drm_audio_ops.pin_eld_notify = ops->pin_eld_notify;
2717ade49db3STakashi Iwai 	spec->drm_audio_ops.master_bind = ops->master_bind;
2718ade49db3STakashi Iwai 	spec->drm_audio_ops.master_unbind = ops->master_unbind;
2719ade49db3STakashi Iwai }
2720ade49db3STakashi Iwai 
2721ade49db3STakashi Iwai /* initialize the generic HDMI audio component */
generic_acomp_init(struct hda_codec * codec,const struct drm_audio_component_audio_ops * ops,int (* port2pin)(struct hda_codec *,int))2722ade49db3STakashi Iwai static void generic_acomp_init(struct hda_codec *codec,
2723ade49db3STakashi Iwai 			       const struct drm_audio_component_audio_ops *ops,
2724ade49db3STakashi Iwai 			       int (*port2pin)(struct hda_codec *, int))
2725ade49db3STakashi Iwai {
2726ade49db3STakashi Iwai 	struct hdmi_spec *spec = codec->spec;
2727ade49db3STakashi Iwai 
2728b392350eSTakashi Iwai 	if (!enable_acomp) {
2729b392350eSTakashi Iwai 		codec_info(codec, "audio component disabled by module option\n");
2730b392350eSTakashi Iwai 		return;
2731b392350eSTakashi Iwai 	}
2732b392350eSTakashi Iwai 
2733ade49db3STakashi Iwai 	spec->port2pin = port2pin;
2734ade49db3STakashi Iwai 	setup_drm_audio_ops(codec, ops);
2735ade49db3STakashi Iwai 	if (!snd_hdac_acomp_init(&codec->bus->core, &spec->drm_audio_ops,
2736dd23e1d5STakashi Iwai 				 match_bound_vga, 0)) {
2737ade49db3STakashi Iwai 		spec->acomp_registered = true;
2738dd23e1d5STakashi Iwai 	}
2739ade49db3STakashi Iwai }
2740ade49db3STakashi Iwai 
2741ade49db3STakashi Iwai /*
2742a686632fSTakashi Iwai  * Intel codec parsers and helpers
2743a686632fSTakashi Iwai  */
2744a686632fSTakashi Iwai 
2745b0d8bc50SJaroslav Kysela #define INTEL_GET_VENDOR_VERB	0xf81
27461611a9c9SMengdong Lin #define INTEL_SET_VENDOR_VERB	0x781
27471611a9c9SMengdong Lin #define INTEL_EN_DP12		0x02	/* enable DP 1.2 features */
27481611a9c9SMengdong Lin #define INTEL_EN_ALL_PIN_CVTS	0x01	/* enable 2nd & 3rd pins and convertors */
27491611a9c9SMengdong Lin 
intel_haswell_enable_all_pins(struct hda_codec * codec,bool update_tree)27501611a9c9SMengdong Lin static void intel_haswell_enable_all_pins(struct hda_codec *codec,
275117df3f55STakashi Iwai 					  bool update_tree)
27521611a9c9SMengdong Lin {
27531611a9c9SMengdong Lin 	unsigned int vendor_param;
2754a87a4d23SAnder Conselvan De Oliveira 	struct hdmi_spec *spec = codec->spec;
27551611a9c9SMengdong Lin 
2756a87a4d23SAnder Conselvan De Oliveira 	vendor_param = snd_hda_codec_read(codec, spec->vendor_nid, 0,
27571611a9c9SMengdong Lin 				INTEL_GET_VENDOR_VERB, 0);
27581611a9c9SMengdong Lin 	if (vendor_param == -1 || vendor_param & INTEL_EN_ALL_PIN_CVTS)
27591611a9c9SMengdong Lin 		return;
27601611a9c9SMengdong Lin 
27611611a9c9SMengdong Lin 	vendor_param |= INTEL_EN_ALL_PIN_CVTS;
2762a87a4d23SAnder Conselvan De Oliveira 	vendor_param = snd_hda_codec_read(codec, spec->vendor_nid, 0,
27631611a9c9SMengdong Lin 				INTEL_SET_VENDOR_VERB, vendor_param);
27641611a9c9SMengdong Lin 	if (vendor_param == -1)
27651611a9c9SMengdong Lin 		return;
27661611a9c9SMengdong Lin 
276717df3f55STakashi Iwai 	if (update_tree)
27681611a9c9SMengdong Lin 		snd_hda_codec_update_widgets(codec);
27691611a9c9SMengdong Lin }
27701611a9c9SMengdong Lin 
intel_haswell_fixup_enable_dp12(struct hda_codec * codec)2771c88d4e84STakashi Iwai static void intel_haswell_fixup_enable_dp12(struct hda_codec *codec)
2772c88d4e84STakashi Iwai {
2773c88d4e84STakashi Iwai 	unsigned int vendor_param;
2774a87a4d23SAnder Conselvan De Oliveira 	struct hdmi_spec *spec = codec->spec;
2775c88d4e84STakashi Iwai 
2776a87a4d23SAnder Conselvan De Oliveira 	vendor_param = snd_hda_codec_read(codec, spec->vendor_nid, 0,
2777c88d4e84STakashi Iwai 				INTEL_GET_VENDOR_VERB, 0);
2778c88d4e84STakashi Iwai 	if (vendor_param == -1 || vendor_param & INTEL_EN_DP12)
2779c88d4e84STakashi Iwai 		return;
2780c88d4e84STakashi Iwai 
2781c88d4e84STakashi Iwai 	/* enable DP1.2 mode */
2782c88d4e84STakashi Iwai 	vendor_param |= INTEL_EN_DP12;
2783a551d914STakashi Iwai 	snd_hdac_regmap_add_vendor_verb(&codec->core, INTEL_SET_VENDOR_VERB);
2784a87a4d23SAnder Conselvan De Oliveira 	snd_hda_codec_write_cache(codec, spec->vendor_nid, 0,
2785c88d4e84STakashi Iwai 				INTEL_SET_VENDOR_VERB, vendor_param);
2786c88d4e84STakashi Iwai }
2787c88d4e84STakashi Iwai 
278817df3f55STakashi Iwai /* Haswell needs to re-issue the vendor-specific verbs before turning to D0.
278917df3f55STakashi Iwai  * Otherwise you may get severe h/w communication errors.
279017df3f55STakashi Iwai  */
haswell_set_power_state(struct hda_codec * codec,hda_nid_t fg,unsigned int power_state)279117df3f55STakashi Iwai static void haswell_set_power_state(struct hda_codec *codec, hda_nid_t fg,
279217df3f55STakashi Iwai 				unsigned int power_state)
279317df3f55STakashi Iwai {
279417df3f55STakashi Iwai 	if (power_state == AC_PWRST_D0) {
279517df3f55STakashi Iwai 		intel_haswell_enable_all_pins(codec, false);
279617df3f55STakashi Iwai 		intel_haswell_fixup_enable_dp12(codec);
279717df3f55STakashi Iwai 	}
2798c88d4e84STakashi Iwai 
279917df3f55STakashi Iwai 	snd_hda_codec_read(codec, fg, 0, AC_VERB_SET_POWER_STATE, power_state);
280017df3f55STakashi Iwai 	snd_hda_codec_set_power_to_all(codec, fg, power_state);
280117df3f55STakashi Iwai }
28026ffe168fSMengdong Lin 
2803a57942bfSTakashi Iwai /* There is a fixed mapping between audio pin node and display port.
2804a57942bfSTakashi Iwai  * on SNB, IVY, HSW, BSW, SKL, BXT, KBL:
2805a57942bfSTakashi Iwai  * Pin Widget 5 - PORT B (port = 1 in i915 driver)
2806a57942bfSTakashi Iwai  * Pin Widget 6 - PORT C (port = 2 in i915 driver)
2807a57942bfSTakashi Iwai  * Pin Widget 7 - PORT D (port = 3 in i915 driver)
2808a57942bfSTakashi Iwai  *
2809a57942bfSTakashi Iwai  * on VLV, ILK:
2810a57942bfSTakashi Iwai  * Pin Widget 4 - PORT B (port = 1 in i915 driver)
2811a57942bfSTakashi Iwai  * Pin Widget 5 - PORT C (port = 2 in i915 driver)
2812a57942bfSTakashi Iwai  * Pin Widget 6 - PORT D (port = 3 in i915 driver)
2813a57942bfSTakashi Iwai  */
intel_base_nid(struct hda_codec * codec)2814a57942bfSTakashi Iwai static int intel_base_nid(struct hda_codec *codec)
2815a57942bfSTakashi Iwai {
2816a57942bfSTakashi Iwai 	switch (codec->core.vendor_id) {
2817a57942bfSTakashi Iwai 	case 0x80860054: /* ILK */
2818a57942bfSTakashi Iwai 	case 0x80862804: /* ILK */
2819a57942bfSTakashi Iwai 	case 0x80862882: /* VLV */
2820a57942bfSTakashi Iwai 		return 4;
2821a57942bfSTakashi Iwai 	default:
2822a57942bfSTakashi Iwai 		return 5;
2823a57942bfSTakashi Iwai 	}
2824a57942bfSTakashi Iwai }
2825a57942bfSTakashi Iwai 
intel_pin2port(void * audio_ptr,int pin_nid)2826a57942bfSTakashi Iwai static int intel_pin2port(void *audio_ptr, int pin_nid)
2827a57942bfSTakashi Iwai {
2828b0d8bc50SJaroslav Kysela 	struct hda_codec *codec = audio_ptr;
2829b0d8bc50SJaroslav Kysela 	struct hdmi_spec *spec = codec->spec;
2830b0d8bc50SJaroslav Kysela 	int base_nid, i;
2831a57942bfSTakashi Iwai 
2832b0d8bc50SJaroslav Kysela 	if (!spec->port_num) {
2833b0d8bc50SJaroslav Kysela 		base_nid = intel_base_nid(codec);
2834a57942bfSTakashi Iwai 		if (WARN_ON(pin_nid < base_nid || pin_nid >= base_nid + 3))
2835a57942bfSTakashi Iwai 			return -1;
2836c8e3eb9bSKai Vehmanen 		return pin_nid - base_nid + 1;
2837a57942bfSTakashi Iwai 	}
2838a57942bfSTakashi Iwai 
2839b0d8bc50SJaroslav Kysela 	/*
2840b0d8bc50SJaroslav Kysela 	 * looking for the pin number in the mapping table and return
2841b0d8bc50SJaroslav Kysela 	 * the index which indicate the port number
2842b0d8bc50SJaroslav Kysela 	 */
2843b0d8bc50SJaroslav Kysela 	for (i = 0; i < spec->port_num; i++) {
2844b0d8bc50SJaroslav Kysela 		if (pin_nid == spec->port_map[i])
2845d577cf76SKai Vehmanen 			return i;
2846b0d8bc50SJaroslav Kysela 	}
2847b0d8bc50SJaroslav Kysela 
284813b1f8aaSKai Vehmanen 	codec_info(codec, "Can't find the HDMI/DP port for pin NID 0x%x\n", pin_nid);
2849b0d8bc50SJaroslav Kysela 	return -1;
2850b0d8bc50SJaroslav Kysela }
2851b0d8bc50SJaroslav Kysela 
intel_port2pin(struct hda_codec * codec,int port)28523140aafbSTakashi Iwai static int intel_port2pin(struct hda_codec *codec, int port)
28533140aafbSTakashi Iwai {
28543140aafbSTakashi Iwai 	struct hdmi_spec *spec = codec->spec;
28553140aafbSTakashi Iwai 
28563140aafbSTakashi Iwai 	if (!spec->port_num) {
28573140aafbSTakashi Iwai 		/* we assume only from port-B to port-D */
28583140aafbSTakashi Iwai 		if (port < 1 || port > 3)
28593140aafbSTakashi Iwai 			return 0;
28603140aafbSTakashi Iwai 		return port + intel_base_nid(codec) - 1;
28613140aafbSTakashi Iwai 	}
28623140aafbSTakashi Iwai 
2863d577cf76SKai Vehmanen 	if (port < 0 || port >= spec->port_num)
28643140aafbSTakashi Iwai 		return 0;
2865d577cf76SKai Vehmanen 	return spec->port_map[port];
28663140aafbSTakashi Iwai }
28673140aafbSTakashi Iwai 
intel_pin_eld_notify(void * audio_ptr,int port,int pipe)2868f9318941SPandiyan, Dhinakaran static void intel_pin_eld_notify(void *audio_ptr, int port, int pipe)
286925adc137SDavid Henningsson {
287025adc137SDavid Henningsson 	struct hda_codec *codec = audio_ptr;
28717ff652ffSTakashi Iwai 	int pin_nid;
28729152085dSLibin Yang 	int dev_id = pipe;
287325adc137SDavid Henningsson 
28743140aafbSTakashi Iwai 	pin_nid = intel_port2pin(codec, port);
28753140aafbSTakashi Iwai 	if (!pin_nid)
28764f8e4f35STakashi Iwai 		return;
28778ae743e8STakashi Iwai 	/* skip notification during system suspend (but not in runtime PM);
28788ae743e8STakashi Iwai 	 * the state will be updated at resume
28798ae743e8STakashi Iwai 	 */
28800c37e2ebSKai Vehmanen 	if (codec->core.dev.power.power_state.event == PM_EVENT_SUSPEND)
28818ae743e8STakashi Iwai 		return;
28828ae743e8STakashi Iwai 
2883bb03ed21STakashi Iwai 	snd_hdac_i915_set_bclk(&codec->bus->core);
28849152085dSLibin Yang 	check_presence_and_report(codec, pin_nid, dev_id);
288525adc137SDavid Henningsson }
288625adc137SDavid Henningsson 
2887ade49db3STakashi Iwai static const struct drm_audio_component_audio_ops intel_audio_ops = {
2888ade49db3STakashi Iwai 	.pin2port = intel_pin2port,
2889ade49db3STakashi Iwai 	.pin_eld_notify = intel_pin_eld_notify,
2890ade49db3STakashi Iwai };
2891ade49db3STakashi Iwai 
2892a686632fSTakashi Iwai /* register i915 component pin_eld_notify callback */
register_i915_notifier(struct hda_codec * codec)2893a686632fSTakashi Iwai static void register_i915_notifier(struct hda_codec *codec)
289484eb01beSTakashi Iwai {
2895a686632fSTakashi Iwai 	struct hdmi_spec *spec = codec->spec;
289684eb01beSTakashi Iwai 
2897691be973STakashi Iwai 	spec->use_acomp_notifier = true;
2898ade49db3STakashi Iwai 	spec->port2pin = intel_port2pin;
2899ade49db3STakashi Iwai 	setup_drm_audio_ops(codec, &intel_audio_ops);
2900a57942bfSTakashi Iwai 	snd_hdac_acomp_register_notifier(&codec->bus->core,
290182887c0bSTakashi Iwai 					&spec->drm_audio_ops);
29024914da2fSTakashi Iwai 	/* no need for forcible resume for jack check thanks to notifier */
29034914da2fSTakashi Iwai 	codec->relaxed_resume = 1;
2904790b415cSLibin Yang }
2905790b415cSLibin Yang 
29062c1c9b86STakashi Iwai /* setup_stream ops override for HSW+ */
i915_hsw_setup_stream(struct hda_codec * codec,hda_nid_t cvt_nid,hda_nid_t pin_nid,int dev_id,u32 stream_tag,int format)29072c1c9b86STakashi Iwai static int i915_hsw_setup_stream(struct hda_codec *codec, hda_nid_t cvt_nid,
29089c32fea8SNikhil Mahale 				 hda_nid_t pin_nid, int dev_id, u32 stream_tag,
29099c32fea8SNikhil Mahale 				 int format)
29102c1c9b86STakashi Iwai {
2911ada261b6SKai Vehmanen 	struct hdmi_spec *spec = codec->spec;
2912ada261b6SKai Vehmanen 	int pin_idx = pin_id_to_pin_index(codec, pin_nid, dev_id);
2913ada261b6SKai Vehmanen 	struct hdmi_spec_per_pin *per_pin;
2914ada261b6SKai Vehmanen 	int res;
2915ada261b6SKai Vehmanen 
2916ada261b6SKai Vehmanen 	if (pin_idx < 0)
2917ada261b6SKai Vehmanen 		per_pin = NULL;
2918ada261b6SKai Vehmanen 	else
2919ada261b6SKai Vehmanen 		per_pin = get_pin(spec, pin_idx);
2920ada261b6SKai Vehmanen 
29212c1c9b86STakashi Iwai 	haswell_verify_D0(codec, cvt_nid, pin_nid);
2922ada261b6SKai Vehmanen 
2923ada261b6SKai Vehmanen 	if (spec->silent_stream_type == SILENT_STREAM_KAE && per_pin && per_pin->silent_stream) {
2924ada261b6SKai Vehmanen 		silent_stream_set_kae(codec, per_pin, false);
2925ada261b6SKai Vehmanen 		/* wait for pending transfers in codec to clear */
2926ada261b6SKai Vehmanen 		usleep_range(100, 200);
2927ada261b6SKai Vehmanen 	}
2928ada261b6SKai Vehmanen 
2929ada261b6SKai Vehmanen 	res = hdmi_setup_stream(codec, cvt_nid, pin_nid, dev_id,
29309c32fea8SNikhil Mahale 				stream_tag, format);
2931ada261b6SKai Vehmanen 
2932ada261b6SKai Vehmanen 	if (spec->silent_stream_type == SILENT_STREAM_KAE && per_pin && per_pin->silent_stream) {
2933ada261b6SKai Vehmanen 		usleep_range(100, 200);
2934ada261b6SKai Vehmanen 		silent_stream_set_kae(codec, per_pin, true);
2935ada261b6SKai Vehmanen 	}
2936ada261b6SKai Vehmanen 
2937ada261b6SKai Vehmanen 	return res;
29382c1c9b86STakashi Iwai }
29392c1c9b86STakashi Iwai 
29404846a67eSTakashi Iwai /* pin_cvt_fixup ops override for HSW+ and VLV+ */
i915_pin_cvt_fixup(struct hda_codec * codec,struct hdmi_spec_per_pin * per_pin,hda_nid_t cvt_nid)29414846a67eSTakashi Iwai static void i915_pin_cvt_fixup(struct hda_codec *codec,
29424846a67eSTakashi Iwai 			       struct hdmi_spec_per_pin *per_pin,
29434846a67eSTakashi Iwai 			       hda_nid_t cvt_nid)
29444846a67eSTakashi Iwai {
29454846a67eSTakashi Iwai 	if (per_pin) {
2946858e0ad9SKai Vehmanen 		haswell_verify_D0(codec, per_pin->cvt_nid, per_pin->pin_nid);
29479152085dSLibin Yang 		snd_hda_set_dev_select(codec, per_pin->pin_nid,
29489152085dSLibin Yang 			       per_pin->dev_id);
29494846a67eSTakashi Iwai 		intel_verify_pin_cvt_connect(codec, per_pin);
29504846a67eSTakashi Iwai 		intel_not_share_assigned_cvt(codec, per_pin->pin_nid,
29519152085dSLibin Yang 				     per_pin->dev_id, per_pin->mux_idx);
29524846a67eSTakashi Iwai 	} else {
29539152085dSLibin Yang 		intel_not_share_assigned_cvt_nid(codec, 0, 0, cvt_nid);
29544846a67eSTakashi Iwai 	}
29554846a67eSTakashi Iwai }
29564846a67eSTakashi Iwai 
2957ee0b089dSKai Vehmanen #ifdef CONFIG_PM
i915_adlp_hdmi_suspend(struct hda_codec * codec)2958ee0b089dSKai Vehmanen static int i915_adlp_hdmi_suspend(struct hda_codec *codec)
2959ee0b089dSKai Vehmanen {
2960ee0b089dSKai Vehmanen 	struct hdmi_spec *spec = codec->spec;
2961ee0b089dSKai Vehmanen 	bool silent_streams = false;
2962ee0b089dSKai Vehmanen 	int pin_idx, res;
2963ee0b089dSKai Vehmanen 
2964ee0b089dSKai Vehmanen 	res = generic_hdmi_suspend(codec);
2965ee0b089dSKai Vehmanen 
2966ee0b089dSKai Vehmanen 	for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
2967ee0b089dSKai Vehmanen 		struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
2968ee0b089dSKai Vehmanen 
2969ee0b089dSKai Vehmanen 		if (per_pin->silent_stream) {
2970ee0b089dSKai Vehmanen 			silent_streams = true;
2971ee0b089dSKai Vehmanen 			break;
2972ee0b089dSKai Vehmanen 		}
2973ee0b089dSKai Vehmanen 	}
2974ee0b089dSKai Vehmanen 
2975ee0b089dSKai Vehmanen 	if (silent_streams && spec->silent_stream_type == SILENT_STREAM_KAE) {
2976ee0b089dSKai Vehmanen 		/*
2977ee0b089dSKai Vehmanen 		 * stream-id should remain programmed when codec goes
2978ee0b089dSKai Vehmanen 		 * to runtime suspend
2979ee0b089dSKai Vehmanen 		 */
2980ee0b089dSKai Vehmanen 		codec->no_stream_clean_at_suspend = 1;
2981ee0b089dSKai Vehmanen 
2982ee0b089dSKai Vehmanen 		/*
2983ee0b089dSKai Vehmanen 		 * the system might go to S3, in which case keep-alive
2984ee0b089dSKai Vehmanen 		 * must be reprogrammed upon resume
2985ee0b089dSKai Vehmanen 		 */
2986ee0b089dSKai Vehmanen 		codec->forced_resume = 1;
2987ee0b089dSKai Vehmanen 
2988ee0b089dSKai Vehmanen 		codec_dbg(codec, "HDMI: KAE active at suspend\n");
2989ee0b089dSKai Vehmanen 	} else {
2990ee0b089dSKai Vehmanen 		codec->no_stream_clean_at_suspend = 0;
2991ee0b089dSKai Vehmanen 		codec->forced_resume = 0;
2992ee0b089dSKai Vehmanen 	}
2993ee0b089dSKai Vehmanen 
2994ee0b089dSKai Vehmanen 	return res;
2995ee0b089dSKai Vehmanen }
2996ee0b089dSKai Vehmanen 
i915_adlp_hdmi_resume(struct hda_codec * codec)2997ee0b089dSKai Vehmanen static int i915_adlp_hdmi_resume(struct hda_codec *codec)
2998ee0b089dSKai Vehmanen {
2999ee0b089dSKai Vehmanen 	struct hdmi_spec *spec = codec->spec;
3000ee0b089dSKai Vehmanen 	int pin_idx, res;
3001ee0b089dSKai Vehmanen 
3002ee0b089dSKai Vehmanen 	res = generic_hdmi_resume(codec);
3003ee0b089dSKai Vehmanen 
3004ee0b089dSKai Vehmanen 	/* KAE not programmed at suspend, nothing to do here */
3005ee0b089dSKai Vehmanen 	if (!codec->no_stream_clean_at_suspend)
3006ee0b089dSKai Vehmanen 		return res;
3007ee0b089dSKai Vehmanen 
3008ee0b089dSKai Vehmanen 	for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
3009ee0b089dSKai Vehmanen 		struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
3010ee0b089dSKai Vehmanen 
3011ee0b089dSKai Vehmanen 		/*
3012ee0b089dSKai Vehmanen 		 * If system was in suspend with monitor connected,
3013ee0b089dSKai Vehmanen 		 * the codec setting may have been lost. Re-enable
3014ee0b089dSKai Vehmanen 		 * keep-alive.
3015ee0b089dSKai Vehmanen 		 */
3016ee0b089dSKai Vehmanen 		if (per_pin->silent_stream) {
3017ee0b089dSKai Vehmanen 			unsigned int param;
3018ee0b089dSKai Vehmanen 
3019ee0b089dSKai Vehmanen 			param = snd_hda_codec_read(codec, per_pin->cvt_nid, 0,
3020ee0b089dSKai Vehmanen 						   AC_VERB_GET_CONV, 0);
3021ee0b089dSKai Vehmanen 			if (!param) {
3022ee0b089dSKai Vehmanen 				codec_dbg(codec, "HDMI: KAE: restore stream id\n");
3023ee0b089dSKai Vehmanen 				silent_stream_enable_i915(codec, per_pin);
3024ee0b089dSKai Vehmanen 			}
3025ee0b089dSKai Vehmanen 
3026ee0b089dSKai Vehmanen 			param = snd_hda_codec_read(codec, per_pin->cvt_nid, 0,
3027ee0b089dSKai Vehmanen 						   AC_VERB_GET_DIGI_CONVERT_1, 0);
3028ee0b089dSKai Vehmanen 			if (!(param & (AC_DIG3_KAE << 16))) {
3029ee0b089dSKai Vehmanen 				codec_dbg(codec, "HDMI: KAE: restore DIG3_KAE\n");
3030ee0b089dSKai Vehmanen 				silent_stream_set_kae(codec, per_pin, true);
3031ee0b089dSKai Vehmanen 			}
3032ee0b089dSKai Vehmanen 		}
3033ee0b089dSKai Vehmanen 	}
3034ee0b089dSKai Vehmanen 
3035ee0b089dSKai Vehmanen 	return res;
3036ee0b089dSKai Vehmanen }
3037ee0b089dSKai Vehmanen #endif
3038ee0b089dSKai Vehmanen 
303943f6c8d9STakashi Iwai /* precondition and allocation for Intel codecs */
alloc_intel_hdmi(struct hda_codec * codec)304043f6c8d9STakashi Iwai static int alloc_intel_hdmi(struct hda_codec *codec)
304143f6c8d9STakashi Iwai {
3042f2dbe87cSTakashi Iwai 	int err;
3043f2dbe87cSTakashi Iwai 
304443f6c8d9STakashi Iwai 	/* requires i915 binding */
304543f6c8d9STakashi Iwai 	if (!codec->bus->core.audio_component) {
304643f6c8d9STakashi Iwai 		codec_info(codec, "No i915 binding for Intel HDMI/DP codec\n");
3047fdd49c51STakashi Iwai 		/* set probe_id here to prevent generic fallback binding */
3048fdd49c51STakashi Iwai 		codec->probe_id = HDA_CODEC_ID_SKIP_PROBE;
304943f6c8d9STakashi Iwai 		return -ENODEV;
305043f6c8d9STakashi Iwai 	}
305143f6c8d9STakashi Iwai 
3052f2dbe87cSTakashi Iwai 	err = alloc_generic_hdmi(codec);
3053f2dbe87cSTakashi Iwai 	if (err < 0)
3054f2dbe87cSTakashi Iwai 		return err;
3055f2dbe87cSTakashi Iwai 	/* no need to handle unsol events */
3056f2dbe87cSTakashi Iwai 	codec->patch_ops.unsol_event = NULL;
3057f2dbe87cSTakashi Iwai 	return 0;
305843f6c8d9STakashi Iwai }
305943f6c8d9STakashi Iwai 
306043f6c8d9STakashi Iwai /* parse and post-process for Intel codecs */
parse_intel_hdmi(struct hda_codec * codec)306143f6c8d9STakashi Iwai static int parse_intel_hdmi(struct hda_codec *codec)
306243f6c8d9STakashi Iwai {
30632928fa0aSKai Vehmanen 	int err, retries = 3;
306443f6c8d9STakashi Iwai 
30652928fa0aSKai Vehmanen 	do {
306643f6c8d9STakashi Iwai 		err = hdmi_parse_codec(codec);
30672928fa0aSKai Vehmanen 	} while (err < 0 && retries--);
30682928fa0aSKai Vehmanen 
306943f6c8d9STakashi Iwai 	if (err < 0) {
307043f6c8d9STakashi Iwai 		generic_spec_free(codec);
307143f6c8d9STakashi Iwai 		return err;
307243f6c8d9STakashi Iwai 	}
307343f6c8d9STakashi Iwai 
307443f6c8d9STakashi Iwai 	generic_hdmi_init_per_pins(codec);
307543f6c8d9STakashi Iwai 	register_i915_notifier(codec);
307643f6c8d9STakashi Iwai 	return 0;
307743f6c8d9STakashi Iwai }
307843f6c8d9STakashi Iwai 
3079a686632fSTakashi Iwai /* Intel Haswell and onwards; audio component with eld notifier */
intel_hsw_common_init(struct hda_codec * codec,hda_nid_t vendor_nid,const int * port_map,int port_num,int dev_num,bool send_silent_stream)3080b0d8bc50SJaroslav Kysela static int intel_hsw_common_init(struct hda_codec *codec, hda_nid_t vendor_nid,
3081b6fd7747SVille Syrjälä 				 const int *port_map, int port_num, int dev_num,
3082b6fd7747SVille Syrjälä 				 bool send_silent_stream)
3083a686632fSTakashi Iwai {
3084a686632fSTakashi Iwai 	struct hdmi_spec *spec;
3085a686632fSTakashi Iwai 	int err;
3086a686632fSTakashi Iwai 
308743f6c8d9STakashi Iwai 	err = alloc_intel_hdmi(codec);
3088a686632fSTakashi Iwai 	if (err < 0)
3089a686632fSTakashi Iwai 		return err;
3090a686632fSTakashi Iwai 	spec = codec->spec;
30919152085dSLibin Yang 	codec->dp_mst = true;
3092a87a4d23SAnder Conselvan De Oliveira 	spec->vendor_nid = vendor_nid;
3093b0d8bc50SJaroslav Kysela 	spec->port_map = port_map;
3094b0d8bc50SJaroslav Kysela 	spec->port_num = port_num;
3095cb45722bSTakashi Iwai 	spec->intel_hsw_fixup = true;
3096e839fbedSKai Vehmanen 	spec->dev_num = dev_num;
3097a686632fSTakashi Iwai 
3098a686632fSTakashi Iwai 	intel_haswell_enable_all_pins(codec, true);
3099a686632fSTakashi Iwai 	intel_haswell_fixup_enable_dp12(codec);
3100a686632fSTakashi Iwai 
3101029d92c2STakashi Iwai 	codec->display_power_control = 1;
3102a686632fSTakashi Iwai 
3103a686632fSTakashi Iwai 	codec->patch_ops.set_power_state = haswell_set_power_state;
3104a686632fSTakashi Iwai 	codec->depop_delay = 0;
3105a686632fSTakashi Iwai 	codec->auto_runtime_pm = 1;
3106a686632fSTakashi Iwai 
31072c1c9b86STakashi Iwai 	spec->ops.setup_stream = i915_hsw_setup_stream;
31084846a67eSTakashi Iwai 	spec->ops.pin_cvt_fixup = i915_pin_cvt_fixup;
31092c1c9b86STakashi Iwai 
3110951894cfSHarsha Priya 	/*
3111951894cfSHarsha Priya 	 * Enable silent stream feature, if it is enabled via
3112951894cfSHarsha Priya 	 * module param or Kconfig option
3113951894cfSHarsha Priya 	 */
3114b6fd7747SVille Syrjälä 	if (send_silent_stream)
311515175a4fSKai Vehmanen 		spec->silent_stream_type = SILENT_STREAM_I915;
3116951894cfSHarsha Priya 
311743f6c8d9STakashi Iwai 	return parse_intel_hdmi(codec);
311884eb01beSTakashi Iwai }
311984eb01beSTakashi Iwai 
patch_i915_hsw_hdmi(struct hda_codec * codec)3120a87a4d23SAnder Conselvan De Oliveira static int patch_i915_hsw_hdmi(struct hda_codec *codec)
3121a87a4d23SAnder Conselvan De Oliveira {
3122b6fd7747SVille Syrjälä 	return intel_hsw_common_init(codec, 0x08, NULL, 0, 3,
3123b6fd7747SVille Syrjälä 				     enable_silent_stream);
3124a87a4d23SAnder Conselvan De Oliveira }
3125a87a4d23SAnder Conselvan De Oliveira 
patch_i915_glk_hdmi(struct hda_codec * codec)3126a87a4d23SAnder Conselvan De Oliveira static int patch_i915_glk_hdmi(struct hda_codec *codec)
3127a87a4d23SAnder Conselvan De Oliveira {
3128b6fd7747SVille Syrjälä 	/*
3129b6fd7747SVille Syrjälä 	 * Silent stream calls audio component .get_power() from
3130b6fd7747SVille Syrjälä 	 * .pin_eld_notify(). On GLK this will deadlock in i915 due
3131b6fd7747SVille Syrjälä 	 * to the audio vs. CDCLK workaround.
3132b6fd7747SVille Syrjälä 	 */
3133b6fd7747SVille Syrjälä 	return intel_hsw_common_init(codec, 0x0b, NULL, 0, 3, false);
3134b0d8bc50SJaroslav Kysela }
3135b0d8bc50SJaroslav Kysela 
patch_i915_icl_hdmi(struct hda_codec * codec)3136b0d8bc50SJaroslav Kysela static int patch_i915_icl_hdmi(struct hda_codec *codec)
3137b0d8bc50SJaroslav Kysela {
3138b0d8bc50SJaroslav Kysela 	/*
3139b0d8bc50SJaroslav Kysela 	 * pin to port mapping table where the value indicate the pin number and
3140d577cf76SKai Vehmanen 	 * the index indicate the port number.
3141b0d8bc50SJaroslav Kysela 	 */
3142d577cf76SKai Vehmanen 	static const int map[] = {0x0, 0x4, 0x6, 0x8, 0xa, 0xb};
3143b0d8bc50SJaroslav Kysela 
3144b6fd7747SVille Syrjälä 	return intel_hsw_common_init(codec, 0x02, map, ARRAY_SIZE(map), 3,
3145b6fd7747SVille Syrjälä 				     enable_silent_stream);
3146a87a4d23SAnder Conselvan De Oliveira }
3147a87a4d23SAnder Conselvan De Oliveira 
patch_i915_tgl_hdmi(struct hda_codec * codec)31489a11ba73SKai Vehmanen static int patch_i915_tgl_hdmi(struct hda_codec *codec)
31499a11ba73SKai Vehmanen {
31509a11ba73SKai Vehmanen 	/*
31519a11ba73SKai Vehmanen 	 * pin to port mapping table where the value indicate the pin number and
3152d577cf76SKai Vehmanen 	 * the index indicate the port number.
31539a11ba73SKai Vehmanen 	 */
31549a11ba73SKai Vehmanen 	static const int map[] = {0x4, 0x6, 0x8, 0xa, 0xb, 0xc, 0xd, 0xe, 0xf};
31559a11ba73SKai Vehmanen 
3156ef6f5494SJaroslav Kysela 	return intel_hsw_common_init(codec, 0x02, map, ARRAY_SIZE(map), 4,
3157b6fd7747SVille Syrjälä 				     enable_silent_stream);
31589a11ba73SKai Vehmanen }
31599a11ba73SKai Vehmanen 
patch_i915_adlp_hdmi(struct hda_codec * codec)316015175a4fSKai Vehmanen static int patch_i915_adlp_hdmi(struct hda_codec *codec)
316115175a4fSKai Vehmanen {
316215175a4fSKai Vehmanen 	struct hdmi_spec *spec;
316315175a4fSKai Vehmanen 	int res;
316415175a4fSKai Vehmanen 
316515175a4fSKai Vehmanen 	res = patch_i915_tgl_hdmi(codec);
316615175a4fSKai Vehmanen 	if (!res) {
316715175a4fSKai Vehmanen 		spec = codec->spec;
316815175a4fSKai Vehmanen 
3169ee0b089dSKai Vehmanen 		if (spec->silent_stream_type) {
317015175a4fSKai Vehmanen 			spec->silent_stream_type = SILENT_STREAM_KAE;
3171ee0b089dSKai Vehmanen 
3172ee0b089dSKai Vehmanen #ifdef CONFIG_PM
3173ee0b089dSKai Vehmanen 			codec->patch_ops.resume = i915_adlp_hdmi_resume;
3174ee0b089dSKai Vehmanen 			codec->patch_ops.suspend = i915_adlp_hdmi_suspend;
3175ee0b089dSKai Vehmanen #endif
3176ee0b089dSKai Vehmanen 		}
317715175a4fSKai Vehmanen 	}
317815175a4fSKai Vehmanen 
317915175a4fSKai Vehmanen 	return res;
318015175a4fSKai Vehmanen }
318115175a4fSKai Vehmanen 
31827ff652ffSTakashi Iwai /* Intel Baytrail and Braswell; with eld notifier */
patch_i915_byt_hdmi(struct hda_codec * codec)3183a686632fSTakashi Iwai static int patch_i915_byt_hdmi(struct hda_codec *codec)
3184a686632fSTakashi Iwai {
3185a686632fSTakashi Iwai 	struct hdmi_spec *spec;
3186a686632fSTakashi Iwai 	int err;
3187a686632fSTakashi Iwai 
318843f6c8d9STakashi Iwai 	err = alloc_intel_hdmi(codec);
3189a686632fSTakashi Iwai 	if (err < 0)
3190a686632fSTakashi Iwai 		return err;
3191a686632fSTakashi Iwai 	spec = codec->spec;
3192a686632fSTakashi Iwai 
3193a686632fSTakashi Iwai 	/* For Valleyview/Cherryview, only the display codec is in the display
3194a686632fSTakashi Iwai 	 * power well and can use link_power ops to request/release the power.
3195a686632fSTakashi Iwai 	 */
3196029d92c2STakashi Iwai 	codec->display_power_control = 1;
3197a686632fSTakashi Iwai 
3198a686632fSTakashi Iwai 	codec->depop_delay = 0;
3199a686632fSTakashi Iwai 	codec->auto_runtime_pm = 1;
3200a686632fSTakashi Iwai 
32014846a67eSTakashi Iwai 	spec->ops.pin_cvt_fixup = i915_pin_cvt_fixup;
32024846a67eSTakashi Iwai 
320343f6c8d9STakashi Iwai 	return parse_intel_hdmi(codec);
320484eb01beSTakashi Iwai }
320584eb01beSTakashi Iwai 
32067ff652ffSTakashi Iwai /* Intel IronLake, SandyBridge and IvyBridge; with eld notifier */
patch_i915_cpt_hdmi(struct hda_codec * codec)3207e85015a3STakashi Iwai static int patch_i915_cpt_hdmi(struct hda_codec *codec)
3208e85015a3STakashi Iwai {
3209e85015a3STakashi Iwai 	int err;
3210e85015a3STakashi Iwai 
321143f6c8d9STakashi Iwai 	err = alloc_intel_hdmi(codec);
3212e85015a3STakashi Iwai 	if (err < 0)
3213e85015a3STakashi Iwai 		return err;
321443f6c8d9STakashi Iwai 	return parse_intel_hdmi(codec);
3215e85015a3STakashi Iwai }
3216e85015a3STakashi Iwai 
321784eb01beSTakashi Iwai /*
32183aaf8980SStephen Warren  * Shared non-generic implementations
32193aaf8980SStephen Warren  */
32203aaf8980SStephen Warren 
simple_playback_build_pcms(struct hda_codec * codec)32213aaf8980SStephen Warren static int simple_playback_build_pcms(struct hda_codec *codec)
32223aaf8980SStephen Warren {
32233aaf8980SStephen Warren 	struct hdmi_spec *spec = codec->spec;
3224bce0d2a8STakashi Iwai 	struct hda_pcm *info;
32253aaf8980SStephen Warren 	unsigned int chans;
32263aaf8980SStephen Warren 	struct hda_pcm_stream *pstr;
3227bce0d2a8STakashi Iwai 	struct hdmi_spec_per_cvt *per_cvt;
32283aaf8980SStephen Warren 
3229bce0d2a8STakashi Iwai 	per_cvt = get_cvt(spec, 0);
3230bce0d2a8STakashi Iwai 	chans = get_wcaps(codec, per_cvt->cvt_nid);
32313aaf8980SStephen Warren 	chans = get_wcaps_channels(chans);
32323aaf8980SStephen Warren 
3233bbbc7e85STakashi Iwai 	info = snd_hda_codec_pcm_new(codec, "HDMI 0");
3234bce0d2a8STakashi Iwai 	if (!info)
3235bce0d2a8STakashi Iwai 		return -ENOMEM;
32362bea241aSLibin Yang 	spec->pcm_rec[0].pcm = info;
32373aaf8980SStephen Warren 	info->pcm_type = HDA_PCM_TYPE_HDMI;
32383aaf8980SStephen Warren 	pstr = &info->stream[SNDRV_PCM_STREAM_PLAYBACK];
3239d0b1252dSTakashi Iwai 	*pstr = spec->pcm_playback;
3240bce0d2a8STakashi Iwai 	pstr->nid = per_cvt->cvt_nid;
32413aaf8980SStephen Warren 	if (pstr->channels_max <= 2 && chans && chans <= 16)
32423aaf8980SStephen Warren 		pstr->channels_max = chans;
32433aaf8980SStephen Warren 
32443aaf8980SStephen Warren 	return 0;
32453aaf8980SStephen Warren }
32463aaf8980SStephen Warren 
32474b6ace9eSTakashi Iwai /* unsolicited event for jack sensing */
simple_hdmi_unsol_event(struct hda_codec * codec,unsigned int res)32484b6ace9eSTakashi Iwai static void simple_hdmi_unsol_event(struct hda_codec *codec,
32494b6ace9eSTakashi Iwai 				    unsigned int res)
32504b6ace9eSTakashi Iwai {
32519dd8cf12STakashi Iwai 	snd_hda_jack_set_dirty_all(codec);
32524b6ace9eSTakashi Iwai 	snd_hda_jack_report_sync(codec);
32534b6ace9eSTakashi Iwai }
32544b6ace9eSTakashi Iwai 
32554b6ace9eSTakashi Iwai /* generic_hdmi_build_jack can be used for simple_hdmi, too,
32564b6ace9eSTakashi Iwai  * as long as spec->pins[] is set correctly
32574b6ace9eSTakashi Iwai  */
32584b6ace9eSTakashi Iwai #define simple_hdmi_build_jack	generic_hdmi_build_jack
32594b6ace9eSTakashi Iwai 
simple_playback_build_controls(struct hda_codec * codec)32603aaf8980SStephen Warren static int simple_playback_build_controls(struct hda_codec *codec)
32613aaf8980SStephen Warren {
32623aaf8980SStephen Warren 	struct hdmi_spec *spec = codec->spec;
3263bce0d2a8STakashi Iwai 	struct hdmi_spec_per_cvt *per_cvt;
32643aaf8980SStephen Warren 	int err;
32653aaf8980SStephen Warren 
3266bce0d2a8STakashi Iwai 	per_cvt = get_cvt(spec, 0);
3267c9a6338aSAnssi Hannula 	err = snd_hda_create_dig_out_ctls(codec, per_cvt->cvt_nid,
3268c9a6338aSAnssi Hannula 					  per_cvt->cvt_nid,
3269c9a6338aSAnssi Hannula 					  HDA_PCM_TYPE_HDMI);
32703aaf8980SStephen Warren 	if (err < 0)
32713aaf8980SStephen Warren 		return err;
32728ceb332dSTakashi Iwai 	return simple_hdmi_build_jack(codec, 0);
32733aaf8980SStephen Warren }
32743aaf8980SStephen Warren 
simple_playback_init(struct hda_codec * codec)32754f0110ceSTakashi Iwai static int simple_playback_init(struct hda_codec *codec)
32764f0110ceSTakashi Iwai {
32774f0110ceSTakashi Iwai 	struct hdmi_spec *spec = codec->spec;
3278bce0d2a8STakashi Iwai 	struct hdmi_spec_per_pin *per_pin = get_pin(spec, 0);
3279bce0d2a8STakashi Iwai 	hda_nid_t pin = per_pin->pin_nid;
32804f0110ceSTakashi Iwai 
3281ccfcf7d1STakashi Iwai 	snd_hda_codec_write(codec, pin, 0,
32824f0110ceSTakashi Iwai 			    AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT);
32834f0110ceSTakashi Iwai 	/* some codecs require to unmute the pin */
3284ccfcf7d1STakashi Iwai 	if (get_wcaps(codec, pin) & AC_WCAP_OUT_AMP)
32858ceb332dSTakashi Iwai 		snd_hda_codec_write(codec, pin, 0, AC_VERB_SET_AMP_GAIN_MUTE,
32864f0110ceSTakashi Iwai 				    AMP_OUT_UNMUTE);
32875204a05dSNikhil Mahale 	snd_hda_jack_detect_enable(codec, pin, per_pin->dev_id);
32884f0110ceSTakashi Iwai 	return 0;
32894f0110ceSTakashi Iwai }
32904f0110ceSTakashi Iwai 
simple_playback_free(struct hda_codec * codec)32913aaf8980SStephen Warren static void simple_playback_free(struct hda_codec *codec)
32923aaf8980SStephen Warren {
32933aaf8980SStephen Warren 	struct hdmi_spec *spec = codec->spec;
32943aaf8980SStephen Warren 
3295bce0d2a8STakashi Iwai 	hdmi_array_free(spec);
32963aaf8980SStephen Warren 	kfree(spec);
32973aaf8980SStephen Warren }
32983aaf8980SStephen Warren 
32993aaf8980SStephen Warren /*
330084eb01beSTakashi Iwai  * Nvidia specific implementations
330184eb01beSTakashi Iwai  */
330284eb01beSTakashi Iwai 
330384eb01beSTakashi Iwai #define Nv_VERB_SET_Channel_Allocation          0xF79
330484eb01beSTakashi Iwai #define Nv_VERB_SET_Info_Frame_Checksum         0xF7A
330584eb01beSTakashi Iwai #define Nv_VERB_SET_Audio_Protection_On         0xF98
330684eb01beSTakashi Iwai #define Nv_VERB_SET_Audio_Protection_Off        0xF99
330784eb01beSTakashi Iwai 
330884eb01beSTakashi Iwai #define nvhdmi_master_con_nid_7x	0x04
330984eb01beSTakashi Iwai #define nvhdmi_master_pin_nid_7x	0x05
331084eb01beSTakashi Iwai 
3311fb79e1e0STakashi Iwai static const hda_nid_t nvhdmi_con_nids_7x[4] = {
331284eb01beSTakashi Iwai 	/*front, rear, clfe, rear_surr */
331384eb01beSTakashi Iwai 	0x6, 0x8, 0xa, 0xc,
331484eb01beSTakashi Iwai };
331584eb01beSTakashi Iwai 
3316ceaa86baSTakashi Iwai static const struct hda_verb nvhdmi_basic_init_7x_2ch[] = {
3317ceaa86baSTakashi Iwai 	/* set audio protect on */
3318ceaa86baSTakashi Iwai 	{ 0x1, Nv_VERB_SET_Audio_Protection_On, 0x1},
3319ceaa86baSTakashi Iwai 	/* enable digital output on pin widget */
3320ceaa86baSTakashi Iwai 	{ 0x5, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
3321ceaa86baSTakashi Iwai 	{} /* terminator */
3322ceaa86baSTakashi Iwai };
3323ceaa86baSTakashi Iwai 
3324ceaa86baSTakashi Iwai static const struct hda_verb nvhdmi_basic_init_7x_8ch[] = {
332584eb01beSTakashi Iwai 	/* set audio protect on */
332684eb01beSTakashi Iwai 	{ 0x1, Nv_VERB_SET_Audio_Protection_On, 0x1},
332784eb01beSTakashi Iwai 	/* enable digital output on pin widget */
332884eb01beSTakashi Iwai 	{ 0x5, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
332984eb01beSTakashi Iwai 	{ 0x7, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
333084eb01beSTakashi Iwai 	{ 0x9, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
333184eb01beSTakashi Iwai 	{ 0xb, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
333284eb01beSTakashi Iwai 	{ 0xd, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
333384eb01beSTakashi Iwai 	{} /* terminator */
333484eb01beSTakashi Iwai };
333584eb01beSTakashi Iwai 
333684eb01beSTakashi Iwai #ifdef LIMITED_RATE_FMT_SUPPORT
333784eb01beSTakashi Iwai /* support only the safe format and rate */
333884eb01beSTakashi Iwai #define SUPPORTED_RATES		SNDRV_PCM_RATE_48000
333984eb01beSTakashi Iwai #define SUPPORTED_MAXBPS	16
334084eb01beSTakashi Iwai #define SUPPORTED_FORMATS	SNDRV_PCM_FMTBIT_S16_LE
334184eb01beSTakashi Iwai #else
334284eb01beSTakashi Iwai /* support all rates and formats */
334384eb01beSTakashi Iwai #define SUPPORTED_RATES \
334484eb01beSTakashi Iwai 	(SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_48000 |\
334584eb01beSTakashi Iwai 	SNDRV_PCM_RATE_88200 | SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |\
334684eb01beSTakashi Iwai 	 SNDRV_PCM_RATE_192000)
334784eb01beSTakashi Iwai #define SUPPORTED_MAXBPS	24
334884eb01beSTakashi Iwai #define SUPPORTED_FORMATS \
334984eb01beSTakashi Iwai 	(SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE)
335084eb01beSTakashi Iwai #endif
335184eb01beSTakashi Iwai 
nvhdmi_7x_init_2ch(struct hda_codec * codec)3352ceaa86baSTakashi Iwai static int nvhdmi_7x_init_2ch(struct hda_codec *codec)
335384eb01beSTakashi Iwai {
3354ceaa86baSTakashi Iwai 	snd_hda_sequence_write(codec, nvhdmi_basic_init_7x_2ch);
3355ceaa86baSTakashi Iwai 	return 0;
3356ceaa86baSTakashi Iwai }
3357ceaa86baSTakashi Iwai 
nvhdmi_7x_init_8ch(struct hda_codec * codec)3358ceaa86baSTakashi Iwai static int nvhdmi_7x_init_8ch(struct hda_codec *codec)
3359ceaa86baSTakashi Iwai {
3360ceaa86baSTakashi Iwai 	snd_hda_sequence_write(codec, nvhdmi_basic_init_7x_8ch);
336184eb01beSTakashi Iwai 	return 0;
336284eb01beSTakashi Iwai }
336384eb01beSTakashi Iwai 
336450c697adSTakashi Iwai static const unsigned int channels_2_6_8[] = {
3365393004b2SNitin Daga 	2, 6, 8
3366393004b2SNitin Daga };
3367393004b2SNitin Daga 
336850c697adSTakashi Iwai static const unsigned int channels_2_8[] = {
3369393004b2SNitin Daga 	2, 8
3370393004b2SNitin Daga };
3371393004b2SNitin Daga 
337250c697adSTakashi Iwai static const struct snd_pcm_hw_constraint_list hw_constraints_2_6_8_channels = {
3373393004b2SNitin Daga 	.count = ARRAY_SIZE(channels_2_6_8),
3374393004b2SNitin Daga 	.list = channels_2_6_8,
3375393004b2SNitin Daga 	.mask = 0,
3376393004b2SNitin Daga };
3377393004b2SNitin Daga 
337850c697adSTakashi Iwai static const struct snd_pcm_hw_constraint_list hw_constraints_2_8_channels = {
3379393004b2SNitin Daga 	.count = ARRAY_SIZE(channels_2_8),
3380393004b2SNitin Daga 	.list = channels_2_8,
3381393004b2SNitin Daga 	.mask = 0,
3382393004b2SNitin Daga };
3383393004b2SNitin Daga 
simple_playback_pcm_open(struct hda_pcm_stream * hinfo,struct hda_codec * codec,struct snd_pcm_substream * substream)338484eb01beSTakashi Iwai static int simple_playback_pcm_open(struct hda_pcm_stream *hinfo,
338584eb01beSTakashi Iwai 				    struct hda_codec *codec,
338684eb01beSTakashi Iwai 				    struct snd_pcm_substream *substream)
338784eb01beSTakashi Iwai {
338884eb01beSTakashi Iwai 	struct hdmi_spec *spec = codec->spec;
338950c697adSTakashi Iwai 	const struct snd_pcm_hw_constraint_list *hw_constraints_channels = NULL;
3390393004b2SNitin Daga 
3391b9a94a9cSTakashi Iwai 	switch (codec->preset->vendor_id) {
3392393004b2SNitin Daga 	case 0x10de0002:
3393393004b2SNitin Daga 	case 0x10de0003:
3394393004b2SNitin Daga 	case 0x10de0005:
3395393004b2SNitin Daga 	case 0x10de0006:
3396393004b2SNitin Daga 		hw_constraints_channels = &hw_constraints_2_8_channels;
3397393004b2SNitin Daga 		break;
3398393004b2SNitin Daga 	case 0x10de0007:
3399393004b2SNitin Daga 		hw_constraints_channels = &hw_constraints_2_6_8_channels;
3400393004b2SNitin Daga 		break;
3401393004b2SNitin Daga 	default:
3402393004b2SNitin Daga 		break;
3403393004b2SNitin Daga 	}
3404393004b2SNitin Daga 
3405393004b2SNitin Daga 	if (hw_constraints_channels != NULL) {
3406393004b2SNitin Daga 		snd_pcm_hw_constraint_list(substream->runtime, 0,
3407393004b2SNitin Daga 				SNDRV_PCM_HW_PARAM_CHANNELS,
3408393004b2SNitin Daga 				hw_constraints_channels);
3409ad09fc9dSTakashi Iwai 	} else {
3410ad09fc9dSTakashi Iwai 		snd_pcm_hw_constraint_step(substream->runtime, 0,
3411ad09fc9dSTakashi Iwai 					   SNDRV_PCM_HW_PARAM_CHANNELS, 2);
3412393004b2SNitin Daga 	}
3413393004b2SNitin Daga 
341484eb01beSTakashi Iwai 	return snd_hda_multi_out_dig_open(codec, &spec->multiout);
341584eb01beSTakashi Iwai }
341684eb01beSTakashi Iwai 
simple_playback_pcm_close(struct hda_pcm_stream * hinfo,struct hda_codec * codec,struct snd_pcm_substream * substream)341784eb01beSTakashi Iwai static int simple_playback_pcm_close(struct hda_pcm_stream *hinfo,
341884eb01beSTakashi Iwai 				     struct hda_codec *codec,
341984eb01beSTakashi Iwai 				     struct snd_pcm_substream *substream)
342084eb01beSTakashi Iwai {
342184eb01beSTakashi Iwai 	struct hdmi_spec *spec = codec->spec;
342284eb01beSTakashi Iwai 	return snd_hda_multi_out_dig_close(codec, &spec->multiout);
342384eb01beSTakashi Iwai }
342484eb01beSTakashi Iwai 
simple_playback_pcm_prepare(struct hda_pcm_stream * hinfo,struct hda_codec * codec,unsigned int stream_tag,unsigned int format,struct snd_pcm_substream * substream)342584eb01beSTakashi Iwai static int simple_playback_pcm_prepare(struct hda_pcm_stream *hinfo,
342684eb01beSTakashi Iwai 				       struct hda_codec *codec,
342784eb01beSTakashi Iwai 				       unsigned int stream_tag,
342884eb01beSTakashi Iwai 				       unsigned int format,
342984eb01beSTakashi Iwai 				       struct snd_pcm_substream *substream)
343084eb01beSTakashi Iwai {
343184eb01beSTakashi Iwai 	struct hdmi_spec *spec = codec->spec;
343284eb01beSTakashi Iwai 	return snd_hda_multi_out_dig_prepare(codec, &spec->multiout,
343384eb01beSTakashi Iwai 					     stream_tag, format, substream);
343484eb01beSTakashi Iwai }
343584eb01beSTakashi Iwai 
3436d0b1252dSTakashi Iwai static const struct hda_pcm_stream simple_pcm_playback = {
3437d0b1252dSTakashi Iwai 	.substreams = 1,
3438d0b1252dSTakashi Iwai 	.channels_min = 2,
3439d0b1252dSTakashi Iwai 	.channels_max = 2,
3440d0b1252dSTakashi Iwai 	.ops = {
3441d0b1252dSTakashi Iwai 		.open = simple_playback_pcm_open,
3442d0b1252dSTakashi Iwai 		.close = simple_playback_pcm_close,
3443d0b1252dSTakashi Iwai 		.prepare = simple_playback_pcm_prepare
3444d0b1252dSTakashi Iwai 	},
3445d0b1252dSTakashi Iwai };
3446d0b1252dSTakashi Iwai 
3447d0b1252dSTakashi Iwai static const struct hda_codec_ops simple_hdmi_patch_ops = {
3448d0b1252dSTakashi Iwai 	.build_controls = simple_playback_build_controls,
3449d0b1252dSTakashi Iwai 	.build_pcms = simple_playback_build_pcms,
3450d0b1252dSTakashi Iwai 	.init = simple_playback_init,
3451d0b1252dSTakashi Iwai 	.free = simple_playback_free,
3452250e41acSTakashi Iwai 	.unsol_event = simple_hdmi_unsol_event,
3453d0b1252dSTakashi Iwai };
3454d0b1252dSTakashi Iwai 
patch_simple_hdmi(struct hda_codec * codec,hda_nid_t cvt_nid,hda_nid_t pin_nid)3455d0b1252dSTakashi Iwai static int patch_simple_hdmi(struct hda_codec *codec,
3456d0b1252dSTakashi Iwai 			     hda_nid_t cvt_nid, hda_nid_t pin_nid)
3457d0b1252dSTakashi Iwai {
3458d0b1252dSTakashi Iwai 	struct hdmi_spec *spec;
3459bce0d2a8STakashi Iwai 	struct hdmi_spec_per_cvt *per_cvt;
3460bce0d2a8STakashi Iwai 	struct hdmi_spec_per_pin *per_pin;
3461d0b1252dSTakashi Iwai 
3462d0b1252dSTakashi Iwai 	spec = kzalloc(sizeof(*spec), GFP_KERNEL);
3463d0b1252dSTakashi Iwai 	if (!spec)
3464d0b1252dSTakashi Iwai 		return -ENOMEM;
3465d0b1252dSTakashi Iwai 
3466ade49db3STakashi Iwai 	spec->codec = codec;
3467d0b1252dSTakashi Iwai 	codec->spec = spec;
3468bce0d2a8STakashi Iwai 	hdmi_array_init(spec, 1);
3469d0b1252dSTakashi Iwai 
3470d0b1252dSTakashi Iwai 	spec->multiout.num_dacs = 0;  /* no analog */
3471d0b1252dSTakashi Iwai 	spec->multiout.max_channels = 2;
3472d0b1252dSTakashi Iwai 	spec->multiout.dig_out_nid = cvt_nid;
3473d0b1252dSTakashi Iwai 	spec->num_cvts = 1;
3474d0b1252dSTakashi Iwai 	spec->num_pins = 1;
3475bce0d2a8STakashi Iwai 	per_pin = snd_array_new(&spec->pins);
3476bce0d2a8STakashi Iwai 	per_cvt = snd_array_new(&spec->cvts);
3477bce0d2a8STakashi Iwai 	if (!per_pin || !per_cvt) {
3478bce0d2a8STakashi Iwai 		simple_playback_free(codec);
3479bce0d2a8STakashi Iwai 		return -ENOMEM;
3480bce0d2a8STakashi Iwai 	}
3481bce0d2a8STakashi Iwai 	per_cvt->cvt_nid = cvt_nid;
3482bce0d2a8STakashi Iwai 	per_pin->pin_nid = pin_nid;
3483d0b1252dSTakashi Iwai 	spec->pcm_playback = simple_pcm_playback;
3484d0b1252dSTakashi Iwai 
3485d0b1252dSTakashi Iwai 	codec->patch_ops = simple_hdmi_patch_ops;
3486d0b1252dSTakashi Iwai 
3487d0b1252dSTakashi Iwai 	return 0;
3488d0b1252dSTakashi Iwai }
3489d0b1252dSTakashi Iwai 
nvhdmi_8ch_7x_set_info_frame_parameters(struct hda_codec * codec,int channels)34901f348522SAaron Plattner static void nvhdmi_8ch_7x_set_info_frame_parameters(struct hda_codec *codec,
34911f348522SAaron Plattner 						    int channels)
34921f348522SAaron Plattner {
34931f348522SAaron Plattner 	unsigned int chanmask;
34941f348522SAaron Plattner 	int chan = channels ? (channels - 1) : 1;
34951f348522SAaron Plattner 
34961f348522SAaron Plattner 	switch (channels) {
34971f348522SAaron Plattner 	default:
34981f348522SAaron Plattner 	case 0:
34991f348522SAaron Plattner 	case 2:
35001f348522SAaron Plattner 		chanmask = 0x00;
35011f348522SAaron Plattner 		break;
35021f348522SAaron Plattner 	case 4:
35031f348522SAaron Plattner 		chanmask = 0x08;
35041f348522SAaron Plattner 		break;
35051f348522SAaron Plattner 	case 6:
35061f348522SAaron Plattner 		chanmask = 0x0b;
35071f348522SAaron Plattner 		break;
35081f348522SAaron Plattner 	case 8:
35091f348522SAaron Plattner 		chanmask = 0x13;
35101f348522SAaron Plattner 		break;
35111f348522SAaron Plattner 	}
35121f348522SAaron Plattner 
35131f348522SAaron Plattner 	/* Set the audio infoframe channel allocation and checksum fields.  The
35141f348522SAaron Plattner 	 * channel count is computed implicitly by the hardware. */
35151f348522SAaron Plattner 	snd_hda_codec_write(codec, 0x1, 0,
35161f348522SAaron Plattner 			Nv_VERB_SET_Channel_Allocation, chanmask);
35171f348522SAaron Plattner 
35181f348522SAaron Plattner 	snd_hda_codec_write(codec, 0x1, 0,
35191f348522SAaron Plattner 			Nv_VERB_SET_Info_Frame_Checksum,
35201f348522SAaron Plattner 			(0x71 - chan - chanmask));
35211f348522SAaron Plattner }
35221f348522SAaron Plattner 
nvhdmi_8ch_7x_pcm_close(struct hda_pcm_stream * hinfo,struct hda_codec * codec,struct snd_pcm_substream * substream)352384eb01beSTakashi Iwai static int nvhdmi_8ch_7x_pcm_close(struct hda_pcm_stream *hinfo,
352484eb01beSTakashi Iwai 				   struct hda_codec *codec,
352584eb01beSTakashi Iwai 				   struct snd_pcm_substream *substream)
352684eb01beSTakashi Iwai {
352784eb01beSTakashi Iwai 	struct hdmi_spec *spec = codec->spec;
352884eb01beSTakashi Iwai 	int i;
352984eb01beSTakashi Iwai 
353084eb01beSTakashi Iwai 	snd_hda_codec_write(codec, nvhdmi_master_con_nid_7x,
353184eb01beSTakashi Iwai 			0, AC_VERB_SET_CHANNEL_STREAMID, 0);
353284eb01beSTakashi Iwai 	for (i = 0; i < 4; i++) {
353384eb01beSTakashi Iwai 		/* set the stream id */
353484eb01beSTakashi Iwai 		snd_hda_codec_write(codec, nvhdmi_con_nids_7x[i], 0,
353584eb01beSTakashi Iwai 				AC_VERB_SET_CHANNEL_STREAMID, 0);
353684eb01beSTakashi Iwai 		/* set the stream format */
353784eb01beSTakashi Iwai 		snd_hda_codec_write(codec, nvhdmi_con_nids_7x[i], 0,
353884eb01beSTakashi Iwai 				AC_VERB_SET_STREAM_FORMAT, 0);
353984eb01beSTakashi Iwai 	}
354084eb01beSTakashi Iwai 
35411f348522SAaron Plattner 	/* The audio hardware sends a channel count of 0x7 (8ch) when all the
35421f348522SAaron Plattner 	 * streams are disabled. */
35431f348522SAaron Plattner 	nvhdmi_8ch_7x_set_info_frame_parameters(codec, 8);
35441f348522SAaron Plattner 
354584eb01beSTakashi Iwai 	return snd_hda_multi_out_dig_close(codec, &spec->multiout);
354684eb01beSTakashi Iwai }
354784eb01beSTakashi Iwai 
nvhdmi_8ch_7x_pcm_prepare(struct hda_pcm_stream * hinfo,struct hda_codec * codec,unsigned int stream_tag,unsigned int format,struct snd_pcm_substream * substream)354884eb01beSTakashi Iwai static int nvhdmi_8ch_7x_pcm_prepare(struct hda_pcm_stream *hinfo,
354984eb01beSTakashi Iwai 				     struct hda_codec *codec,
355084eb01beSTakashi Iwai 				     unsigned int stream_tag,
355184eb01beSTakashi Iwai 				     unsigned int format,
355284eb01beSTakashi Iwai 				     struct snd_pcm_substream *substream)
355384eb01beSTakashi Iwai {
355484eb01beSTakashi Iwai 	int chs;
3555112daa7aSTakashi Iwai 	unsigned int dataDCC2, channel_id;
355684eb01beSTakashi Iwai 	int i;
35577c935976SStephen Warren 	struct hdmi_spec *spec = codec->spec;
3558e3245cddSTakashi Iwai 	struct hda_spdif_out *spdif;
3559bce0d2a8STakashi Iwai 	struct hdmi_spec_per_cvt *per_cvt;
356084eb01beSTakashi Iwai 
356184eb01beSTakashi Iwai 	mutex_lock(&codec->spdif_mutex);
3562bce0d2a8STakashi Iwai 	per_cvt = get_cvt(spec, 0);
3563bce0d2a8STakashi Iwai 	spdif = snd_hda_spdif_out_of_nid(codec, per_cvt->cvt_nid);
356484eb01beSTakashi Iwai 
356584eb01beSTakashi Iwai 	chs = substream->runtime->channels;
356684eb01beSTakashi Iwai 
356784eb01beSTakashi Iwai 	dataDCC2 = 0x2;
356884eb01beSTakashi Iwai 
356984eb01beSTakashi Iwai 	/* turn off SPDIF once; otherwise the IEC958 bits won't be updated */
35707c935976SStephen Warren 	if (codec->spdif_status_reset && (spdif->ctls & AC_DIG1_ENABLE))
357184eb01beSTakashi Iwai 		snd_hda_codec_write(codec,
357284eb01beSTakashi Iwai 				nvhdmi_master_con_nid_7x,
357384eb01beSTakashi Iwai 				0,
357484eb01beSTakashi Iwai 				AC_VERB_SET_DIGI_CONVERT_1,
35757c935976SStephen Warren 				spdif->ctls & ~AC_DIG1_ENABLE & 0xff);
357684eb01beSTakashi Iwai 
357784eb01beSTakashi Iwai 	/* set the stream id */
357884eb01beSTakashi Iwai 	snd_hda_codec_write(codec, nvhdmi_master_con_nid_7x, 0,
357984eb01beSTakashi Iwai 			AC_VERB_SET_CHANNEL_STREAMID, (stream_tag << 4) | 0x0);
358084eb01beSTakashi Iwai 
358184eb01beSTakashi Iwai 	/* set the stream format */
358284eb01beSTakashi Iwai 	snd_hda_codec_write(codec, nvhdmi_master_con_nid_7x, 0,
358384eb01beSTakashi Iwai 			AC_VERB_SET_STREAM_FORMAT, format);
358484eb01beSTakashi Iwai 
358584eb01beSTakashi Iwai 	/* turn on again (if needed) */
358684eb01beSTakashi Iwai 	/* enable and set the channel status audio/data flag */
35877c935976SStephen Warren 	if (codec->spdif_status_reset && (spdif->ctls & AC_DIG1_ENABLE)) {
358884eb01beSTakashi Iwai 		snd_hda_codec_write(codec,
358984eb01beSTakashi Iwai 				nvhdmi_master_con_nid_7x,
359084eb01beSTakashi Iwai 				0,
359184eb01beSTakashi Iwai 				AC_VERB_SET_DIGI_CONVERT_1,
35927c935976SStephen Warren 				spdif->ctls & 0xff);
359384eb01beSTakashi Iwai 		snd_hda_codec_write(codec,
359484eb01beSTakashi Iwai 				nvhdmi_master_con_nid_7x,
359584eb01beSTakashi Iwai 				0,
359684eb01beSTakashi Iwai 				AC_VERB_SET_DIGI_CONVERT_2, dataDCC2);
359784eb01beSTakashi Iwai 	}
359884eb01beSTakashi Iwai 
359984eb01beSTakashi Iwai 	for (i = 0; i < 4; i++) {
360084eb01beSTakashi Iwai 		if (chs == 2)
360184eb01beSTakashi Iwai 			channel_id = 0;
360284eb01beSTakashi Iwai 		else
360384eb01beSTakashi Iwai 			channel_id = i * 2;
360484eb01beSTakashi Iwai 
360584eb01beSTakashi Iwai 		/* turn off SPDIF once;
360684eb01beSTakashi Iwai 		 *otherwise the IEC958 bits won't be updated
360784eb01beSTakashi Iwai 		 */
360884eb01beSTakashi Iwai 		if (codec->spdif_status_reset &&
36097c935976SStephen Warren 		(spdif->ctls & AC_DIG1_ENABLE))
361084eb01beSTakashi Iwai 			snd_hda_codec_write(codec,
361184eb01beSTakashi Iwai 				nvhdmi_con_nids_7x[i],
361284eb01beSTakashi Iwai 				0,
361384eb01beSTakashi Iwai 				AC_VERB_SET_DIGI_CONVERT_1,
36147c935976SStephen Warren 				spdif->ctls & ~AC_DIG1_ENABLE & 0xff);
361584eb01beSTakashi Iwai 		/* set the stream id */
361684eb01beSTakashi Iwai 		snd_hda_codec_write(codec,
361784eb01beSTakashi Iwai 				nvhdmi_con_nids_7x[i],
361884eb01beSTakashi Iwai 				0,
361984eb01beSTakashi Iwai 				AC_VERB_SET_CHANNEL_STREAMID,
362084eb01beSTakashi Iwai 				(stream_tag << 4) | channel_id);
362184eb01beSTakashi Iwai 		/* set the stream format */
362284eb01beSTakashi Iwai 		snd_hda_codec_write(codec,
362384eb01beSTakashi Iwai 				nvhdmi_con_nids_7x[i],
362484eb01beSTakashi Iwai 				0,
362584eb01beSTakashi Iwai 				AC_VERB_SET_STREAM_FORMAT,
362684eb01beSTakashi Iwai 				format);
362784eb01beSTakashi Iwai 		/* turn on again (if needed) */
362884eb01beSTakashi Iwai 		/* enable and set the channel status audio/data flag */
362984eb01beSTakashi Iwai 		if (codec->spdif_status_reset &&
36307c935976SStephen Warren 		(spdif->ctls & AC_DIG1_ENABLE)) {
363184eb01beSTakashi Iwai 			snd_hda_codec_write(codec,
363284eb01beSTakashi Iwai 					nvhdmi_con_nids_7x[i],
363384eb01beSTakashi Iwai 					0,
363484eb01beSTakashi Iwai 					AC_VERB_SET_DIGI_CONVERT_1,
36357c935976SStephen Warren 					spdif->ctls & 0xff);
363684eb01beSTakashi Iwai 			snd_hda_codec_write(codec,
363784eb01beSTakashi Iwai 					nvhdmi_con_nids_7x[i],
363884eb01beSTakashi Iwai 					0,
363984eb01beSTakashi Iwai 					AC_VERB_SET_DIGI_CONVERT_2, dataDCC2);
364084eb01beSTakashi Iwai 		}
364184eb01beSTakashi Iwai 	}
364284eb01beSTakashi Iwai 
36431f348522SAaron Plattner 	nvhdmi_8ch_7x_set_info_frame_parameters(codec, chs);
364484eb01beSTakashi Iwai 
364584eb01beSTakashi Iwai 	mutex_unlock(&codec->spdif_mutex);
364684eb01beSTakashi Iwai 	return 0;
364784eb01beSTakashi Iwai }
364884eb01beSTakashi Iwai 
3649fb79e1e0STakashi Iwai static const struct hda_pcm_stream nvhdmi_pcm_playback_8ch_7x = {
365084eb01beSTakashi Iwai 	.substreams = 1,
365184eb01beSTakashi Iwai 	.channels_min = 2,
365284eb01beSTakashi Iwai 	.channels_max = 8,
365384eb01beSTakashi Iwai 	.nid = nvhdmi_master_con_nid_7x,
365484eb01beSTakashi Iwai 	.rates = SUPPORTED_RATES,
365584eb01beSTakashi Iwai 	.maxbps = SUPPORTED_MAXBPS,
365684eb01beSTakashi Iwai 	.formats = SUPPORTED_FORMATS,
365784eb01beSTakashi Iwai 	.ops = {
365884eb01beSTakashi Iwai 		.open = simple_playback_pcm_open,
365984eb01beSTakashi Iwai 		.close = nvhdmi_8ch_7x_pcm_close,
366084eb01beSTakashi Iwai 		.prepare = nvhdmi_8ch_7x_pcm_prepare
366184eb01beSTakashi Iwai 	},
366284eb01beSTakashi Iwai };
366384eb01beSTakashi Iwai 
patch_nvhdmi_2ch(struct hda_codec * codec)366484eb01beSTakashi Iwai static int patch_nvhdmi_2ch(struct hda_codec *codec)
366584eb01beSTakashi Iwai {
366684eb01beSTakashi Iwai 	struct hdmi_spec *spec;
3667d0b1252dSTakashi Iwai 	int err = patch_simple_hdmi(codec, nvhdmi_master_con_nid_7x,
3668d0b1252dSTakashi Iwai 				    nvhdmi_master_pin_nid_7x);
3669d0b1252dSTakashi Iwai 	if (err < 0)
3670d0b1252dSTakashi Iwai 		return err;
367184eb01beSTakashi Iwai 
3672ceaa86baSTakashi Iwai 	codec->patch_ops.init = nvhdmi_7x_init_2ch;
3673d0b1252dSTakashi Iwai 	/* override the PCM rates, etc, as the codec doesn't give full list */
3674d0b1252dSTakashi Iwai 	spec = codec->spec;
3675d0b1252dSTakashi Iwai 	spec->pcm_playback.rates = SUPPORTED_RATES;
3676d0b1252dSTakashi Iwai 	spec->pcm_playback.maxbps = SUPPORTED_MAXBPS;
3677d0b1252dSTakashi Iwai 	spec->pcm_playback.formats = SUPPORTED_FORMATS;
3678f89e4094SMohan Kumar 	spec->nv_dp_workaround = true;
367984eb01beSTakashi Iwai 	return 0;
368084eb01beSTakashi Iwai }
368184eb01beSTakashi Iwai 
nvhdmi_7x_8ch_build_pcms(struct hda_codec * codec)368253775b0dSTakashi Iwai static int nvhdmi_7x_8ch_build_pcms(struct hda_codec *codec)
368353775b0dSTakashi Iwai {
368453775b0dSTakashi Iwai 	struct hdmi_spec *spec = codec->spec;
368553775b0dSTakashi Iwai 	int err = simple_playback_build_pcms(codec);
3686bce0d2a8STakashi Iwai 	if (!err) {
3687bce0d2a8STakashi Iwai 		struct hda_pcm *info = get_pcm_rec(spec, 0);
3688bce0d2a8STakashi Iwai 		info->own_chmap = true;
3689bce0d2a8STakashi Iwai 	}
369053775b0dSTakashi Iwai 	return err;
369153775b0dSTakashi Iwai }
369253775b0dSTakashi Iwai 
nvhdmi_7x_8ch_build_controls(struct hda_codec * codec)369353775b0dSTakashi Iwai static int nvhdmi_7x_8ch_build_controls(struct hda_codec *codec)
369453775b0dSTakashi Iwai {
369553775b0dSTakashi Iwai 	struct hdmi_spec *spec = codec->spec;
3696bce0d2a8STakashi Iwai 	struct hda_pcm *info;
369753775b0dSTakashi Iwai 	struct snd_pcm_chmap *chmap;
369853775b0dSTakashi Iwai 	int err;
369953775b0dSTakashi Iwai 
370053775b0dSTakashi Iwai 	err = simple_playback_build_controls(codec);
370153775b0dSTakashi Iwai 	if (err < 0)
370253775b0dSTakashi Iwai 		return err;
370353775b0dSTakashi Iwai 
370453775b0dSTakashi Iwai 	/* add channel maps */
3705bce0d2a8STakashi Iwai 	info = get_pcm_rec(spec, 0);
3706bce0d2a8STakashi Iwai 	err = snd_pcm_add_chmap_ctls(info->pcm,
370753775b0dSTakashi Iwai 				     SNDRV_PCM_STREAM_PLAYBACK,
370853775b0dSTakashi Iwai 				     snd_pcm_alt_chmaps, 8, 0, &chmap);
370953775b0dSTakashi Iwai 	if (err < 0)
371053775b0dSTakashi Iwai 		return err;
3711b9a94a9cSTakashi Iwai 	switch (codec->preset->vendor_id) {
371253775b0dSTakashi Iwai 	case 0x10de0002:
371353775b0dSTakashi Iwai 	case 0x10de0003:
371453775b0dSTakashi Iwai 	case 0x10de0005:
371553775b0dSTakashi Iwai 	case 0x10de0006:
371653775b0dSTakashi Iwai 		chmap->channel_mask = (1U << 2) | (1U << 8);
371753775b0dSTakashi Iwai 		break;
371853775b0dSTakashi Iwai 	case 0x10de0007:
371953775b0dSTakashi Iwai 		chmap->channel_mask = (1U << 2) | (1U << 6) | (1U << 8);
372053775b0dSTakashi Iwai 	}
372153775b0dSTakashi Iwai 	return 0;
372253775b0dSTakashi Iwai }
372353775b0dSTakashi Iwai 
patch_nvhdmi_8ch_7x(struct hda_codec * codec)372484eb01beSTakashi Iwai static int patch_nvhdmi_8ch_7x(struct hda_codec *codec)
372584eb01beSTakashi Iwai {
372684eb01beSTakashi Iwai 	struct hdmi_spec *spec;
372784eb01beSTakashi Iwai 	int err = patch_nvhdmi_2ch(codec);
372884eb01beSTakashi Iwai 	if (err < 0)
372984eb01beSTakashi Iwai 		return err;
373084eb01beSTakashi Iwai 	spec = codec->spec;
373184eb01beSTakashi Iwai 	spec->multiout.max_channels = 8;
3732d0b1252dSTakashi Iwai 	spec->pcm_playback = nvhdmi_pcm_playback_8ch_7x;
3733ceaa86baSTakashi Iwai 	codec->patch_ops.init = nvhdmi_7x_init_8ch;
373453775b0dSTakashi Iwai 	codec->patch_ops.build_pcms = nvhdmi_7x_8ch_build_pcms;
373553775b0dSTakashi Iwai 	codec->patch_ops.build_controls = nvhdmi_7x_8ch_build_controls;
37361f348522SAaron Plattner 
37371f348522SAaron Plattner 	/* Initialize the audio infoframe channel mask and checksum to something
37381f348522SAaron Plattner 	 * valid */
37391f348522SAaron Plattner 	nvhdmi_8ch_7x_set_info_frame_parameters(codec, 8);
37401f348522SAaron Plattner 
374184eb01beSTakashi Iwai 	return 0;
374284eb01beSTakashi Iwai }
374384eb01beSTakashi Iwai 
374484eb01beSTakashi Iwai /*
3745611885bcSAnssi Hannula  * NVIDIA codecs ignore ASP mapping for 2ch - confirmed on:
3746611885bcSAnssi Hannula  * - 0x10de0015
3747611885bcSAnssi Hannula  * - 0x10de0040
3748611885bcSAnssi Hannula  */
nvhdmi_chmap_cea_alloc_validate_get_type(struct hdac_chmap * chmap,struct hdac_cea_channel_speaker_allocation * cap,int channels)374967b90cb8SSubhransu S. Prusty static int nvhdmi_chmap_cea_alloc_validate_get_type(struct hdac_chmap *chmap,
3750f302240dSSubhransu S. Prusty 		struct hdac_cea_channel_speaker_allocation *cap, int channels)
3751611885bcSAnssi Hannula {
3752611885bcSAnssi Hannula 	if (cap->ca_index == 0x00 && channels == 2)
3753611885bcSAnssi Hannula 		return SNDRV_CTL_TLVT_CHMAP_FIXED;
3754611885bcSAnssi Hannula 
3755028cb68eSSubhransu S. Prusty 	/* If the speaker allocation matches the channel count, it is OK. */
3756028cb68eSSubhransu S. Prusty 	if (cap->channels != channels)
3757028cb68eSSubhransu S. Prusty 		return -1;
3758028cb68eSSubhransu S. Prusty 
3759028cb68eSSubhransu S. Prusty 	/* all channels are remappable freely */
3760028cb68eSSubhransu S. Prusty 	return SNDRV_CTL_TLVT_CHMAP_VAR;
3761611885bcSAnssi Hannula }
3762611885bcSAnssi Hannula 
nvhdmi_chmap_validate(struct hdac_chmap * chmap,int ca,int chs,unsigned char * map)3763828cb4edSSubhransu S. Prusty static int nvhdmi_chmap_validate(struct hdac_chmap *chmap,
3764828cb4edSSubhransu S. Prusty 		int ca, int chs, unsigned char *map)
3765611885bcSAnssi Hannula {
3766611885bcSAnssi Hannula 	if (ca == 0x00 && (map[0] != SNDRV_CHMAP_FL || map[1] != SNDRV_CHMAP_FR))
3767611885bcSAnssi Hannula 		return -EINVAL;
3768611885bcSAnssi Hannula 
3769611885bcSAnssi Hannula 	return 0;
3770611885bcSAnssi Hannula }
3771611885bcSAnssi Hannula 
3772ade49db3STakashi Iwai /* map from pin NID to port; port is 0-based */
3773ade49db3STakashi Iwai /* for Nvidia: assume widget NID starting from 4, with step 1 (4, 5, 6, ...) */
nvhdmi_pin2port(void * audio_ptr,int pin_nid)3774ade49db3STakashi Iwai static int nvhdmi_pin2port(void *audio_ptr, int pin_nid)
3775ade49db3STakashi Iwai {
3776ade49db3STakashi Iwai 	return pin_nid - 4;
3777ade49db3STakashi Iwai }
3778ade49db3STakashi Iwai 
3779ade49db3STakashi Iwai /* reverse-map from port to pin NID: see above */
nvhdmi_port2pin(struct hda_codec * codec,int port)3780ade49db3STakashi Iwai static int nvhdmi_port2pin(struct hda_codec *codec, int port)
3781ade49db3STakashi Iwai {
3782ade49db3STakashi Iwai 	return port + 4;
3783ade49db3STakashi Iwai }
3784ade49db3STakashi Iwai 
3785ade49db3STakashi Iwai static const struct drm_audio_component_audio_ops nvhdmi_audio_ops = {
3786ade49db3STakashi Iwai 	.pin2port = nvhdmi_pin2port,
3787ade49db3STakashi Iwai 	.pin_eld_notify = generic_acomp_pin_eld_notify,
3788ade49db3STakashi Iwai 	.master_bind = generic_acomp_master_bind,
3789ade49db3STakashi Iwai 	.master_unbind = generic_acomp_master_unbind,
3790ade49db3STakashi Iwai };
3791ade49db3STakashi Iwai 
patch_nvhdmi(struct hda_codec * codec)3792611885bcSAnssi Hannula static int patch_nvhdmi(struct hda_codec *codec)
3793611885bcSAnssi Hannula {
3794611885bcSAnssi Hannula 	struct hdmi_spec *spec;
3795611885bcSAnssi Hannula 	int err;
3796611885bcSAnssi Hannula 
37975398e94fSNikhil Mahale 	err = alloc_generic_hdmi(codec);
37985398e94fSNikhil Mahale 	if (err < 0)
37995398e94fSNikhil Mahale 		return err;
38005398e94fSNikhil Mahale 	codec->dp_mst = true;
38015398e94fSNikhil Mahale 
38025398e94fSNikhil Mahale 	spec = codec->spec;
38035398e94fSNikhil Mahale 
38045398e94fSNikhil Mahale 	err = hdmi_parse_codec(codec);
38055398e94fSNikhil Mahale 	if (err < 0) {
38065398e94fSNikhil Mahale 		generic_spec_free(codec);
38075398e94fSNikhil Mahale 		return err;
38085398e94fSNikhil Mahale 	}
38095398e94fSNikhil Mahale 
38105398e94fSNikhil Mahale 	generic_hdmi_init_per_pins(codec);
38115398e94fSNikhil Mahale 
38125398e94fSNikhil Mahale 	spec->dyn_pin_out = true;
38135398e94fSNikhil Mahale 
38145398e94fSNikhil Mahale 	spec->chmap.ops.chmap_cea_alloc_validate_get_type =
38155398e94fSNikhil Mahale 		nvhdmi_chmap_cea_alloc_validate_get_type;
38165398e94fSNikhil Mahale 	spec->chmap.ops.chmap_validate = nvhdmi_chmap_validate;
3817f89e4094SMohan Kumar 	spec->nv_dp_workaround = true;
38185398e94fSNikhil Mahale 
38195398e94fSNikhil Mahale 	codec->link_down_at_suspend = 1;
38205398e94fSNikhil Mahale 
38215398e94fSNikhil Mahale 	generic_acomp_init(codec, &nvhdmi_audio_ops, nvhdmi_port2pin);
38225398e94fSNikhil Mahale 
38235398e94fSNikhil Mahale 	return 0;
38245398e94fSNikhil Mahale }
38255398e94fSNikhil Mahale 
patch_nvhdmi_legacy(struct hda_codec * codec)38265398e94fSNikhil Mahale static int patch_nvhdmi_legacy(struct hda_codec *codec)
38275398e94fSNikhil Mahale {
38285398e94fSNikhil Mahale 	struct hdmi_spec *spec;
38295398e94fSNikhil Mahale 	int err;
38305398e94fSNikhil Mahale 
3831611885bcSAnssi Hannula 	err = patch_generic_hdmi(codec);
3832611885bcSAnssi Hannula 	if (err)
3833611885bcSAnssi Hannula 		return err;
3834611885bcSAnssi Hannula 
3835611885bcSAnssi Hannula 	spec = codec->spec;
383675fae117SStephen Warren 	spec->dyn_pin_out = true;
3837611885bcSAnssi Hannula 
383867b90cb8SSubhransu S. Prusty 	spec->chmap.ops.chmap_cea_alloc_validate_get_type =
3839611885bcSAnssi Hannula 		nvhdmi_chmap_cea_alloc_validate_get_type;
384067b90cb8SSubhransu S. Prusty 	spec->chmap.ops.chmap_validate = nvhdmi_chmap_validate;
3841f89e4094SMohan Kumar 	spec->nv_dp_workaround = true;
3842611885bcSAnssi Hannula 
384394989e31SLukas Wunner 	codec->link_down_at_suspend = 1;
384494989e31SLukas Wunner 
3845611885bcSAnssi Hannula 	return 0;
3846611885bcSAnssi Hannula }
3847611885bcSAnssi Hannula 
3848611885bcSAnssi Hannula /*
384926e9a960SThierry Reding  * The HDA codec on NVIDIA Tegra contains two scratch registers that are
385026e9a960SThierry Reding  * accessed using vendor-defined verbs. These registers can be used for
385126e9a960SThierry Reding  * interoperability between the HDA and HDMI drivers.
385226e9a960SThierry Reding  */
385326e9a960SThierry Reding 
385426e9a960SThierry Reding /* Audio Function Group node */
385526e9a960SThierry Reding #define NVIDIA_AFG_NID 0x01
385626e9a960SThierry Reding 
385726e9a960SThierry Reding /*
385826e9a960SThierry Reding  * The SCRATCH0 register is used to notify the HDMI codec of changes in audio
385926e9a960SThierry Reding  * format. On Tegra, bit 31 is used as a trigger that causes an interrupt to
386026e9a960SThierry Reding  * be raised in the HDMI codec. The remainder of the bits is arbitrary. This
386126e9a960SThierry Reding  * implementation stores the HDA format (see AC_FMT_*) in bits [15:0] and an
386226e9a960SThierry Reding  * additional bit (at position 30) to signal the validity of the format.
386326e9a960SThierry Reding  *
386426e9a960SThierry Reding  * | 31      | 30    | 29  16 | 15   0 |
386526e9a960SThierry Reding  * +---------+-------+--------+--------+
386626e9a960SThierry Reding  * | TRIGGER | VALID | UNUSED | FORMAT |
386726e9a960SThierry Reding  * +-----------------------------------|
386826e9a960SThierry Reding  *
386926e9a960SThierry Reding  * Note that for the trigger bit to take effect it needs to change value
387085f29492SMohan Kumar  * (i.e. it needs to be toggled). The trigger bit is not applicable from
387185f29492SMohan Kumar  * TEGRA234 chip onwards, as new verb id 0xf80 will be used for interrupt
387285f29492SMohan Kumar  * trigger to hdmi.
387326e9a960SThierry Reding  */
387485f29492SMohan Kumar #define NVIDIA_SET_HOST_INTR		0xf80
387526e9a960SThierry Reding #define NVIDIA_GET_SCRATCH0		0xfa6
387626e9a960SThierry Reding #define NVIDIA_SET_SCRATCH0_BYTE0	0xfa7
387726e9a960SThierry Reding #define NVIDIA_SET_SCRATCH0_BYTE1	0xfa8
387826e9a960SThierry Reding #define NVIDIA_SET_SCRATCH0_BYTE2	0xfa9
387926e9a960SThierry Reding #define NVIDIA_SET_SCRATCH0_BYTE3	0xfaa
388026e9a960SThierry Reding #define NVIDIA_SCRATCH_TRIGGER (1 << 7)
388126e9a960SThierry Reding #define NVIDIA_SCRATCH_VALID   (1 << 6)
388226e9a960SThierry Reding 
388326e9a960SThierry Reding #define NVIDIA_GET_SCRATCH1		0xfab
388426e9a960SThierry Reding #define NVIDIA_SET_SCRATCH1_BYTE0	0xfac
388526e9a960SThierry Reding #define NVIDIA_SET_SCRATCH1_BYTE1	0xfad
388626e9a960SThierry Reding #define NVIDIA_SET_SCRATCH1_BYTE2	0xfae
388726e9a960SThierry Reding #define NVIDIA_SET_SCRATCH1_BYTE3	0xfaf
388826e9a960SThierry Reding 
388926e9a960SThierry Reding /*
389026e9a960SThierry Reding  * The format parameter is the HDA audio format (see AC_FMT_*). If set to 0,
389126e9a960SThierry Reding  * the format is invalidated so that the HDMI codec can be disabled.
389226e9a960SThierry Reding  */
tegra_hdmi_set_format(struct hda_codec * codec,hda_nid_t cvt_nid,unsigned int format)389385f29492SMohan Kumar static void tegra_hdmi_set_format(struct hda_codec *codec,
389485f29492SMohan Kumar 				  hda_nid_t cvt_nid,
389585f29492SMohan Kumar 				  unsigned int format)
389626e9a960SThierry Reding {
389726e9a960SThierry Reding 	unsigned int value;
389885f29492SMohan Kumar 	unsigned int nid = NVIDIA_AFG_NID;
389985f29492SMohan Kumar 	struct hdmi_spec *spec = codec->spec;
390085f29492SMohan Kumar 
390185f29492SMohan Kumar 	/*
390285f29492SMohan Kumar 	 * Tegra HDA codec design from TEGRA234 chip onwards support DP MST.
390385f29492SMohan Kumar 	 * This resulted in moving scratch registers from audio function
390485f29492SMohan Kumar 	 * group to converter widget context. So CVT NID should be used for
390585f29492SMohan Kumar 	 * scratch register read/write for DP MST supported Tegra HDA codec.
390685f29492SMohan Kumar 	 */
390785f29492SMohan Kumar 	if (codec->dp_mst)
390885f29492SMohan Kumar 		nid = cvt_nid;
390926e9a960SThierry Reding 
391026e9a960SThierry Reding 	/* bits [31:30] contain the trigger and valid bits */
391185f29492SMohan Kumar 	value = snd_hda_codec_read(codec, nid, 0,
391226e9a960SThierry Reding 				   NVIDIA_GET_SCRATCH0, 0);
391326e9a960SThierry Reding 	value = (value >> 24) & 0xff;
391426e9a960SThierry Reding 
391526e9a960SThierry Reding 	/* bits [15:0] are used to store the HDA format */
391685f29492SMohan Kumar 	snd_hda_codec_write(codec, nid, 0,
391726e9a960SThierry Reding 			    NVIDIA_SET_SCRATCH0_BYTE0,
391826e9a960SThierry Reding 			    (format >> 0) & 0xff);
391985f29492SMohan Kumar 	snd_hda_codec_write(codec, nid, 0,
392026e9a960SThierry Reding 			    NVIDIA_SET_SCRATCH0_BYTE1,
392126e9a960SThierry Reding 			    (format >> 8) & 0xff);
392226e9a960SThierry Reding 
392326e9a960SThierry Reding 	/* bits [16:24] are unused */
392485f29492SMohan Kumar 	snd_hda_codec_write(codec, nid, 0,
392526e9a960SThierry Reding 			    NVIDIA_SET_SCRATCH0_BYTE2, 0);
392626e9a960SThierry Reding 
392726e9a960SThierry Reding 	/*
392826e9a960SThierry Reding 	 * Bit 30 signals that the data is valid and hence that HDMI audio can
392926e9a960SThierry Reding 	 * be enabled.
393026e9a960SThierry Reding 	 */
393126e9a960SThierry Reding 	if (format == 0)
393226e9a960SThierry Reding 		value &= ~NVIDIA_SCRATCH_VALID;
393326e9a960SThierry Reding 	else
393426e9a960SThierry Reding 		value |= NVIDIA_SCRATCH_VALID;
393526e9a960SThierry Reding 
393685f29492SMohan Kumar 	if (spec->hdmi_intr_trig_ctrl) {
393726e9a960SThierry Reding 		/*
393885f29492SMohan Kumar 		 * For Tegra HDA Codec design from TEGRA234 onwards, the
393985f29492SMohan Kumar 		 * Interrupt to hdmi driver is triggered by writing
394085f29492SMohan Kumar 		 * non-zero values to verb 0xF80 instead of 31st bit of
394185f29492SMohan Kumar 		 * scratch register.
394285f29492SMohan Kumar 		 */
394385f29492SMohan Kumar 		snd_hda_codec_write(codec, nid, 0,
394485f29492SMohan Kumar 				NVIDIA_SET_SCRATCH0_BYTE3, value);
394585f29492SMohan Kumar 		snd_hda_codec_write(codec, nid, 0,
394685f29492SMohan Kumar 				NVIDIA_SET_HOST_INTR, 0x1);
394785f29492SMohan Kumar 	} else {
394885f29492SMohan Kumar 		/*
394985f29492SMohan Kumar 		 * Whenever the 31st trigger bit is toggled, an interrupt is raised
395085f29492SMohan Kumar 		 * in the HDMI codec. The HDMI driver will use that as trigger
395185f29492SMohan Kumar 		 * to update its configuration.
395226e9a960SThierry Reding 		 */
395326e9a960SThierry Reding 		value ^= NVIDIA_SCRATCH_TRIGGER;
395426e9a960SThierry Reding 
395585f29492SMohan Kumar 		snd_hda_codec_write(codec, nid, 0,
395626e9a960SThierry Reding 				NVIDIA_SET_SCRATCH0_BYTE3, value);
395726e9a960SThierry Reding 	}
395885f29492SMohan Kumar }
395926e9a960SThierry Reding 
tegra_hdmi_pcm_prepare(struct hda_pcm_stream * hinfo,struct hda_codec * codec,unsigned int stream_tag,unsigned int format,struct snd_pcm_substream * substream)396026e9a960SThierry Reding static int tegra_hdmi_pcm_prepare(struct hda_pcm_stream *hinfo,
396126e9a960SThierry Reding 				  struct hda_codec *codec,
396226e9a960SThierry Reding 				  unsigned int stream_tag,
396326e9a960SThierry Reding 				  unsigned int format,
396426e9a960SThierry Reding 				  struct snd_pcm_substream *substream)
396526e9a960SThierry Reding {
396626e9a960SThierry Reding 	int err;
396726e9a960SThierry Reding 
396826e9a960SThierry Reding 	err = generic_hdmi_playback_pcm_prepare(hinfo, codec, stream_tag,
396926e9a960SThierry Reding 						format, substream);
397026e9a960SThierry Reding 	if (err < 0)
397126e9a960SThierry Reding 		return err;
397226e9a960SThierry Reding 
397326e9a960SThierry Reding 	/* notify the HDMI codec of the format change */
397485f29492SMohan Kumar 	tegra_hdmi_set_format(codec, hinfo->nid, format);
397526e9a960SThierry Reding 
397626e9a960SThierry Reding 	return 0;
397726e9a960SThierry Reding }
397826e9a960SThierry Reding 
tegra_hdmi_pcm_cleanup(struct hda_pcm_stream * hinfo,struct hda_codec * codec,struct snd_pcm_substream * substream)397926e9a960SThierry Reding static int tegra_hdmi_pcm_cleanup(struct hda_pcm_stream *hinfo,
398026e9a960SThierry Reding 				  struct hda_codec *codec,
398126e9a960SThierry Reding 				  struct snd_pcm_substream *substream)
398226e9a960SThierry Reding {
398326e9a960SThierry Reding 	/* invalidate the format in the HDMI codec */
398485f29492SMohan Kumar 	tegra_hdmi_set_format(codec, hinfo->nid, 0);
398526e9a960SThierry Reding 
398626e9a960SThierry Reding 	return generic_hdmi_playback_pcm_cleanup(hinfo, codec, substream);
398726e9a960SThierry Reding }
398826e9a960SThierry Reding 
hda_find_pcm_by_type(struct hda_codec * codec,int type)398926e9a960SThierry Reding static struct hda_pcm *hda_find_pcm_by_type(struct hda_codec *codec, int type)
399026e9a960SThierry Reding {
399126e9a960SThierry Reding 	struct hdmi_spec *spec = codec->spec;
399226e9a960SThierry Reding 	unsigned int i;
399326e9a960SThierry Reding 
399426e9a960SThierry Reding 	for (i = 0; i < spec->num_pins; i++) {
399526e9a960SThierry Reding 		struct hda_pcm *pcm = get_pcm_rec(spec, i);
399626e9a960SThierry Reding 
399726e9a960SThierry Reding 		if (pcm->pcm_type == type)
399826e9a960SThierry Reding 			return pcm;
399926e9a960SThierry Reding 	}
400026e9a960SThierry Reding 
400126e9a960SThierry Reding 	return NULL;
400226e9a960SThierry Reding }
400326e9a960SThierry Reding 
tegra_hdmi_build_pcms(struct hda_codec * codec)400426e9a960SThierry Reding static int tegra_hdmi_build_pcms(struct hda_codec *codec)
400526e9a960SThierry Reding {
400626e9a960SThierry Reding 	struct hda_pcm_stream *stream;
400726e9a960SThierry Reding 	struct hda_pcm *pcm;
400826e9a960SThierry Reding 	int err;
400926e9a960SThierry Reding 
401026e9a960SThierry Reding 	err = generic_hdmi_build_pcms(codec);
401126e9a960SThierry Reding 	if (err < 0)
401226e9a960SThierry Reding 		return err;
401326e9a960SThierry Reding 
401426e9a960SThierry Reding 	pcm = hda_find_pcm_by_type(codec, HDA_PCM_TYPE_HDMI);
401526e9a960SThierry Reding 	if (!pcm)
401626e9a960SThierry Reding 		return -ENODEV;
401726e9a960SThierry Reding 
401826e9a960SThierry Reding 	/*
401926e9a960SThierry Reding 	 * Override ->prepare() and ->cleanup() operations to notify the HDMI
402026e9a960SThierry Reding 	 * codec about format changes.
402126e9a960SThierry Reding 	 */
402226e9a960SThierry Reding 	stream = &pcm->stream[SNDRV_PCM_STREAM_PLAYBACK];
402326e9a960SThierry Reding 	stream->ops.prepare = tegra_hdmi_pcm_prepare;
402426e9a960SThierry Reding 	stream->ops.cleanup = tegra_hdmi_pcm_cleanup;
402526e9a960SThierry Reding 
402626e9a960SThierry Reding 	return 0;
402726e9a960SThierry Reding }
402826e9a960SThierry Reding 
tegra_hdmi_init(struct hda_codec * codec)4029f43156a9SMohan Kumar static int tegra_hdmi_init(struct hda_codec *codec)
403026e9a960SThierry Reding {
4031f43156a9SMohan Kumar 	struct hdmi_spec *spec = codec->spec;
4032f43156a9SMohan Kumar 	int i, err;
403326e9a960SThierry Reding 
4034f43156a9SMohan Kumar 	err = hdmi_parse_codec(codec);
4035f43156a9SMohan Kumar 	if (err < 0) {
4036f43156a9SMohan Kumar 		generic_spec_free(codec);
403726e9a960SThierry Reding 		return err;
4038f43156a9SMohan Kumar 	}
4039f43156a9SMohan Kumar 
4040f43156a9SMohan Kumar 	for (i = 0; i < spec->num_cvts; i++)
4041f43156a9SMohan Kumar 		snd_hda_codec_write(codec, spec->cvt_nids[i], 0,
4042f43156a9SMohan Kumar 					AC_VERB_SET_DIGI_CONVERT_1,
4043f43156a9SMohan Kumar 					AC_DIG1_ENABLE);
4044f43156a9SMohan Kumar 
4045f43156a9SMohan Kumar 	generic_hdmi_init_per_pins(codec);
404626e9a960SThierry Reding 
40473c4d8c24SMohan Kumar 	codec->depop_delay = 10;
404826e9a960SThierry Reding 	codec->patch_ops.build_pcms = tegra_hdmi_build_pcms;
4049f43156a9SMohan Kumar 	spec->chmap.ops.chmap_cea_alloc_validate_get_type =
4050f43156a9SMohan Kumar 		nvhdmi_chmap_cea_alloc_validate_get_type;
4051f43156a9SMohan Kumar 	spec->chmap.ops.chmap_validate = nvhdmi_chmap_validate;
4052f43156a9SMohan Kumar 
4053216116eaSMohan Kumar 	spec->chmap.ops.chmap_cea_alloc_validate_get_type =
4054216116eaSMohan Kumar 		nvhdmi_chmap_cea_alloc_validate_get_type;
4055216116eaSMohan Kumar 	spec->chmap.ops.chmap_validate = nvhdmi_chmap_validate;
4056f89e4094SMohan Kumar 	spec->nv_dp_workaround = true;
405726e9a960SThierry Reding 
405826e9a960SThierry Reding 	return 0;
405926e9a960SThierry Reding }
406026e9a960SThierry Reding 
patch_tegra_hdmi(struct hda_codec * codec)4061f43156a9SMohan Kumar static int patch_tegra_hdmi(struct hda_codec *codec)
4062f43156a9SMohan Kumar {
4063f43156a9SMohan Kumar 	int err;
4064f43156a9SMohan Kumar 
4065f43156a9SMohan Kumar 	err = alloc_generic_hdmi(codec);
4066f43156a9SMohan Kumar 	if (err < 0)
4067f43156a9SMohan Kumar 		return err;
4068f43156a9SMohan Kumar 
4069f43156a9SMohan Kumar 	return tegra_hdmi_init(codec);
4070f43156a9SMohan Kumar }
4071f43156a9SMohan Kumar 
patch_tegra234_hdmi(struct hda_codec * codec)4072f43156a9SMohan Kumar static int patch_tegra234_hdmi(struct hda_codec *codec)
4073f43156a9SMohan Kumar {
4074f43156a9SMohan Kumar 	struct hdmi_spec *spec;
4075f43156a9SMohan Kumar 	int err;
4076f43156a9SMohan Kumar 
4077f43156a9SMohan Kumar 	err = alloc_generic_hdmi(codec);
4078f43156a9SMohan Kumar 	if (err < 0)
4079f43156a9SMohan Kumar 		return err;
4080f43156a9SMohan Kumar 
4081f43156a9SMohan Kumar 	codec->dp_mst = true;
4082f43156a9SMohan Kumar 	spec = codec->spec;
4083f43156a9SMohan Kumar 	spec->dyn_pin_out = true;
408485f29492SMohan Kumar 	spec->hdmi_intr_trig_ctrl = true;
4085f43156a9SMohan Kumar 
4086f43156a9SMohan Kumar 	return tegra_hdmi_init(codec);
4087f43156a9SMohan Kumar }
4088f43156a9SMohan Kumar 
408926e9a960SThierry Reding /*
40905a613584SAnssi Hannula  * ATI/AMD-specific implementations
409184eb01beSTakashi Iwai  */
409284eb01beSTakashi Iwai 
40935a613584SAnssi Hannula #define is_amdhdmi_rev3_or_later(codec) \
40947639a06cSTakashi Iwai 	((codec)->core.vendor_id == 0x1002aa01 && \
40957639a06cSTakashi Iwai 	 ((codec)->core.revision_id & 0xff00) >= 0x0300)
40965a613584SAnssi Hannula #define has_amd_full_remap_support(codec) is_amdhdmi_rev3_or_later(codec)
409784eb01beSTakashi Iwai 
40985a613584SAnssi Hannula /* ATI/AMD specific HDA pin verbs, see the AMD HDA Verbs specification */
40995a613584SAnssi Hannula #define ATI_VERB_SET_CHANNEL_ALLOCATION	0x771
41005a613584SAnssi Hannula #define ATI_VERB_SET_DOWNMIX_INFO	0x772
41015a613584SAnssi Hannula #define ATI_VERB_SET_MULTICHANNEL_01	0x777
41025a613584SAnssi Hannula #define ATI_VERB_SET_MULTICHANNEL_23	0x778
41035a613584SAnssi Hannula #define ATI_VERB_SET_MULTICHANNEL_45	0x779
41045a613584SAnssi Hannula #define ATI_VERB_SET_MULTICHANNEL_67	0x77a
4105461cf6b3SAnssi Hannula #define ATI_VERB_SET_HBR_CONTROL	0x77c
41065a613584SAnssi Hannula #define ATI_VERB_SET_MULTICHANNEL_1	0x785
41075a613584SAnssi Hannula #define ATI_VERB_SET_MULTICHANNEL_3	0x786
41085a613584SAnssi Hannula #define ATI_VERB_SET_MULTICHANNEL_5	0x787
41095a613584SAnssi Hannula #define ATI_VERB_SET_MULTICHANNEL_7	0x788
41105a613584SAnssi Hannula #define ATI_VERB_SET_MULTICHANNEL_MODE	0x789
41115a613584SAnssi Hannula #define ATI_VERB_GET_CHANNEL_ALLOCATION	0xf71
41125a613584SAnssi Hannula #define ATI_VERB_GET_DOWNMIX_INFO	0xf72
41135a613584SAnssi Hannula #define ATI_VERB_GET_MULTICHANNEL_01	0xf77
41145a613584SAnssi Hannula #define ATI_VERB_GET_MULTICHANNEL_23	0xf78
41155a613584SAnssi Hannula #define ATI_VERB_GET_MULTICHANNEL_45	0xf79
41165a613584SAnssi Hannula #define ATI_VERB_GET_MULTICHANNEL_67	0xf7a
4117461cf6b3SAnssi Hannula #define ATI_VERB_GET_HBR_CONTROL	0xf7c
41185a613584SAnssi Hannula #define ATI_VERB_GET_MULTICHANNEL_1	0xf85
41195a613584SAnssi Hannula #define ATI_VERB_GET_MULTICHANNEL_3	0xf86
41205a613584SAnssi Hannula #define ATI_VERB_GET_MULTICHANNEL_5	0xf87
41215a613584SAnssi Hannula #define ATI_VERB_GET_MULTICHANNEL_7	0xf88
41225a613584SAnssi Hannula #define ATI_VERB_GET_MULTICHANNEL_MODE	0xf89
41235a613584SAnssi Hannula 
412484d69e79SAnssi Hannula /* AMD specific HDA cvt verbs */
412584d69e79SAnssi Hannula #define ATI_VERB_SET_RAMP_RATE		0x770
412684d69e79SAnssi Hannula #define ATI_VERB_GET_RAMP_RATE		0xf70
412784d69e79SAnssi Hannula 
41285a613584SAnssi Hannula #define ATI_OUT_ENABLE 0x1
41295a613584SAnssi Hannula 
41305a613584SAnssi Hannula #define ATI_MULTICHANNEL_MODE_PAIRED	0
41315a613584SAnssi Hannula #define ATI_MULTICHANNEL_MODE_SINGLE	1
41325a613584SAnssi Hannula 
4133461cf6b3SAnssi Hannula #define ATI_HBR_CAPABLE 0x01
4134461cf6b3SAnssi Hannula #define ATI_HBR_ENABLE 0x10
4135461cf6b3SAnssi Hannula 
atihdmi_pin_get_eld(struct hda_codec * codec,hda_nid_t nid,int dev_id,unsigned char * buf,int * eld_size)413689250f84SAnssi Hannula static int atihdmi_pin_get_eld(struct hda_codec *codec, hda_nid_t nid,
41379c32fea8SNikhil Mahale 			       int dev_id, unsigned char *buf, int *eld_size)
413889250f84SAnssi Hannula {
41399c32fea8SNikhil Mahale 	WARN_ON(dev_id != 0);
414089250f84SAnssi Hannula 	/* call hda_eld.c ATI/AMD-specific function */
414189250f84SAnssi Hannula 	return snd_hdmi_get_eld_ati(codec, nid, buf, eld_size,
414289250f84SAnssi Hannula 				    is_amdhdmi_rev3_or_later(codec));
414389250f84SAnssi Hannula }
414489250f84SAnssi Hannula 
atihdmi_pin_setup_infoframe(struct hda_codec * codec,hda_nid_t pin_nid,int dev_id,int ca,int active_channels,int conn_type)41459c32fea8SNikhil Mahale static void atihdmi_pin_setup_infoframe(struct hda_codec *codec,
41469c32fea8SNikhil Mahale 					hda_nid_t pin_nid, int dev_id, int ca,
41475a613584SAnssi Hannula 					int active_channels, int conn_type)
41485a613584SAnssi Hannula {
41499c32fea8SNikhil Mahale 	WARN_ON(dev_id != 0);
41505a613584SAnssi Hannula 	snd_hda_codec_write(codec, pin_nid, 0, ATI_VERB_SET_CHANNEL_ALLOCATION, ca);
41515a613584SAnssi Hannula }
41525a613584SAnssi Hannula 
atihdmi_paired_swap_fc_lfe(int pos)41535a613584SAnssi Hannula static int atihdmi_paired_swap_fc_lfe(int pos)
41545a613584SAnssi Hannula {
41555a613584SAnssi Hannula 	/*
41565a613584SAnssi Hannula 	 * ATI/AMD have automatic FC/LFE swap built-in
41575a613584SAnssi Hannula 	 * when in pairwise mapping mode.
41585a613584SAnssi Hannula 	 */
41595a613584SAnssi Hannula 
41605a613584SAnssi Hannula 	switch (pos) {
41615a613584SAnssi Hannula 		/* see channel_allocations[].speakers[] */
41625a613584SAnssi Hannula 		case 2: return 3;
41635a613584SAnssi Hannula 		case 3: return 2;
41645a613584SAnssi Hannula 		default: break;
41655a613584SAnssi Hannula 	}
41665a613584SAnssi Hannula 
41675a613584SAnssi Hannula 	return pos;
41685a613584SAnssi Hannula }
41695a613584SAnssi Hannula 
atihdmi_paired_chmap_validate(struct hdac_chmap * chmap,int ca,int chs,unsigned char * map)4170828cb4edSSubhransu S. Prusty static int atihdmi_paired_chmap_validate(struct hdac_chmap *chmap,
4171828cb4edSSubhransu S. Prusty 			int ca, int chs, unsigned char *map)
41725a613584SAnssi Hannula {
4173f302240dSSubhransu S. Prusty 	struct hdac_cea_channel_speaker_allocation *cap;
41745a613584SAnssi Hannula 	int i, j;
41755a613584SAnssi Hannula 
41765a613584SAnssi Hannula 	/* check that only channel pairs need to be remapped on old pre-rev3 ATI/AMD */
41775a613584SAnssi Hannula 
4178bb63f726SSubhransu S. Prusty 	cap = snd_hdac_get_ch_alloc_from_ca(ca);
41795a613584SAnssi Hannula 	for (i = 0; i < chs; ++i) {
4180bb63f726SSubhransu S. Prusty 		int mask = snd_hdac_chmap_to_spk_mask(map[i]);
41815a613584SAnssi Hannula 		bool ok = false;
41825a613584SAnssi Hannula 		bool companion_ok = false;
41835a613584SAnssi Hannula 
41845a613584SAnssi Hannula 		if (!mask)
41855a613584SAnssi Hannula 			continue;
41865a613584SAnssi Hannula 
41875a613584SAnssi Hannula 		for (j = 0 + i % 2; j < 8; j += 2) {
41885a613584SAnssi Hannula 			int chan_idx = 7 - atihdmi_paired_swap_fc_lfe(j);
41895a613584SAnssi Hannula 			if (cap->speakers[chan_idx] == mask) {
41905a613584SAnssi Hannula 				/* channel is in a supported position */
41915a613584SAnssi Hannula 				ok = true;
41925a613584SAnssi Hannula 
41935a613584SAnssi Hannula 				if (i % 2 == 0 && i + 1 < chs) {
41945a613584SAnssi Hannula 					/* even channel, check the odd companion */
41955a613584SAnssi Hannula 					int comp_chan_idx = 7 - atihdmi_paired_swap_fc_lfe(j + 1);
4196bb63f726SSubhransu S. Prusty 					int comp_mask_req = snd_hdac_chmap_to_spk_mask(map[i+1]);
41975a613584SAnssi Hannula 					int comp_mask_act = cap->speakers[comp_chan_idx];
41985a613584SAnssi Hannula 
41995a613584SAnssi Hannula 					if (comp_mask_req == comp_mask_act)
42005a613584SAnssi Hannula 						companion_ok = true;
42015a613584SAnssi Hannula 					else
42025a613584SAnssi Hannula 						return -EINVAL;
42035a613584SAnssi Hannula 				}
42045a613584SAnssi Hannula 				break;
42055a613584SAnssi Hannula 			}
42065a613584SAnssi Hannula 		}
42075a613584SAnssi Hannula 
42085a613584SAnssi Hannula 		if (!ok)
42095a613584SAnssi Hannula 			return -EINVAL;
42105a613584SAnssi Hannula 
42115a613584SAnssi Hannula 		if (companion_ok)
42125a613584SAnssi Hannula 			i++; /* companion channel already checked */
42135a613584SAnssi Hannula 	}
42145a613584SAnssi Hannula 
42155a613584SAnssi Hannula 	return 0;
42165a613584SAnssi Hannula }
42175a613584SAnssi Hannula 
atihdmi_pin_set_slot_channel(struct hdac_device * hdac,hda_nid_t pin_nid,int hdmi_slot,int stream_channel)4218739ffee9SSubhransu S. Prusty static int atihdmi_pin_set_slot_channel(struct hdac_device *hdac,
4219739ffee9SSubhransu S. Prusty 		hda_nid_t pin_nid, int hdmi_slot, int stream_channel)
42205a613584SAnssi Hannula {
42218c11827bSKai-Heng Feng 	struct hda_codec *codec = hdac_to_hda_codec(hdac);
42225a613584SAnssi Hannula 	int verb;
42235a613584SAnssi Hannula 	int ati_channel_setup = 0;
42245a613584SAnssi Hannula 
42255a613584SAnssi Hannula 	if (hdmi_slot > 7)
42265a613584SAnssi Hannula 		return -EINVAL;
42275a613584SAnssi Hannula 
42285a613584SAnssi Hannula 	if (!has_amd_full_remap_support(codec)) {
42295a613584SAnssi Hannula 		hdmi_slot = atihdmi_paired_swap_fc_lfe(hdmi_slot);
42305a613584SAnssi Hannula 
42315a613584SAnssi Hannula 		/* In case this is an odd slot but without stream channel, do not
42325a613584SAnssi Hannula 		 * disable the slot since the corresponding even slot could have a
42335a613584SAnssi Hannula 		 * channel. In case neither have a channel, the slot pair will be
42345a613584SAnssi Hannula 		 * disabled when this function is called for the even slot. */
42355a613584SAnssi Hannula 		if (hdmi_slot % 2 != 0 && stream_channel == 0xf)
42365a613584SAnssi Hannula 			return 0;
42375a613584SAnssi Hannula 
42385a613584SAnssi Hannula 		hdmi_slot -= hdmi_slot % 2;
42395a613584SAnssi Hannula 
42405a613584SAnssi Hannula 		if (stream_channel != 0xf)
42415a613584SAnssi Hannula 			stream_channel -= stream_channel % 2;
42425a613584SAnssi Hannula 	}
42435a613584SAnssi Hannula 
42445a613584SAnssi Hannula 	verb = ATI_VERB_SET_MULTICHANNEL_01 + hdmi_slot/2 + (hdmi_slot % 2) * 0x00e;
42455a613584SAnssi Hannula 
42465a613584SAnssi Hannula 	/* ati_channel_setup format: [7..4] = stream_channel_id, [1] = mute, [0] = enable */
42475a613584SAnssi Hannula 
42485a613584SAnssi Hannula 	if (stream_channel != 0xf)
42495a613584SAnssi Hannula 		ati_channel_setup = (stream_channel << 4) | ATI_OUT_ENABLE;
42505a613584SAnssi Hannula 
42515a613584SAnssi Hannula 	return snd_hda_codec_write(codec, pin_nid, 0, verb, ati_channel_setup);
42525a613584SAnssi Hannula }
42535a613584SAnssi Hannula 
atihdmi_pin_get_slot_channel(struct hdac_device * hdac,hda_nid_t pin_nid,int asp_slot)4254739ffee9SSubhransu S. Prusty static int atihdmi_pin_get_slot_channel(struct hdac_device *hdac,
4255739ffee9SSubhransu S. Prusty 				hda_nid_t pin_nid, int asp_slot)
42565a613584SAnssi Hannula {
42578c11827bSKai-Heng Feng 	struct hda_codec *codec = hdac_to_hda_codec(hdac);
42585a613584SAnssi Hannula 	bool was_odd = false;
42595a613584SAnssi Hannula 	int ati_asp_slot = asp_slot;
42605a613584SAnssi Hannula 	int verb;
42615a613584SAnssi Hannula 	int ati_channel_setup;
42625a613584SAnssi Hannula 
42635a613584SAnssi Hannula 	if (asp_slot > 7)
42645a613584SAnssi Hannula 		return -EINVAL;
42655a613584SAnssi Hannula 
42665a613584SAnssi Hannula 	if (!has_amd_full_remap_support(codec)) {
42675a613584SAnssi Hannula 		ati_asp_slot = atihdmi_paired_swap_fc_lfe(asp_slot);
42685a613584SAnssi Hannula 		if (ati_asp_slot % 2 != 0) {
42695a613584SAnssi Hannula 			ati_asp_slot -= 1;
42705a613584SAnssi Hannula 			was_odd = true;
42715a613584SAnssi Hannula 		}
42725a613584SAnssi Hannula 	}
42735a613584SAnssi Hannula 
42745a613584SAnssi Hannula 	verb = ATI_VERB_GET_MULTICHANNEL_01 + ati_asp_slot/2 + (ati_asp_slot % 2) * 0x00e;
42755a613584SAnssi Hannula 
42765a613584SAnssi Hannula 	ati_channel_setup = snd_hda_codec_read(codec, pin_nid, 0, verb, 0);
42775a613584SAnssi Hannula 
42785a613584SAnssi Hannula 	if (!(ati_channel_setup & ATI_OUT_ENABLE))
42795a613584SAnssi Hannula 		return 0xf;
42805a613584SAnssi Hannula 
42815a613584SAnssi Hannula 	return ((ati_channel_setup & 0xf0) >> 4) + !!was_odd;
42825a613584SAnssi Hannula }
42835a613584SAnssi Hannula 
atihdmi_paired_chmap_cea_alloc_validate_get_type(struct hdac_chmap * chmap,struct hdac_cea_channel_speaker_allocation * cap,int channels)428467b90cb8SSubhransu S. Prusty static int atihdmi_paired_chmap_cea_alloc_validate_get_type(
428567b90cb8SSubhransu S. Prusty 		struct hdac_chmap *chmap,
4286f302240dSSubhransu S. Prusty 		struct hdac_cea_channel_speaker_allocation *cap,
42875a613584SAnssi Hannula 		int channels)
42885a613584SAnssi Hannula {
42895a613584SAnssi Hannula 	int c;
42905a613584SAnssi Hannula 
42915a613584SAnssi Hannula 	/*
42925a613584SAnssi Hannula 	 * Pre-rev3 ATI/AMD codecs operate in a paired channel mode, so
42935a613584SAnssi Hannula 	 * we need to take that into account (a single channel may take 2
42945a613584SAnssi Hannula 	 * channel slots if we need to carry a silent channel next to it).
42955a613584SAnssi Hannula 	 * On Rev3+ AMD codecs this function is not used.
42965a613584SAnssi Hannula 	 */
42975a613584SAnssi Hannula 	int chanpairs = 0;
42985a613584SAnssi Hannula 
42995a613584SAnssi Hannula 	/* We only produce even-numbered channel count TLVs */
43005a613584SAnssi Hannula 	if ((channels % 2) != 0)
43015a613584SAnssi Hannula 		return -1;
43025a613584SAnssi Hannula 
43035a613584SAnssi Hannula 	for (c = 0; c < 7; c += 2) {
43045a613584SAnssi Hannula 		if (cap->speakers[c] || cap->speakers[c+1])
43055a613584SAnssi Hannula 			chanpairs++;
43065a613584SAnssi Hannula 	}
43075a613584SAnssi Hannula 
43085a613584SAnssi Hannula 	if (chanpairs * 2 != channels)
43095a613584SAnssi Hannula 		return -1;
43105a613584SAnssi Hannula 
43115a613584SAnssi Hannula 	return SNDRV_CTL_TLVT_CHMAP_PAIRED;
43125a613584SAnssi Hannula }
43135a613584SAnssi Hannula 
atihdmi_paired_cea_alloc_to_tlv_chmap(struct hdac_chmap * hchmap,struct hdac_cea_channel_speaker_allocation * cap,unsigned int * chmap,int channels)4314828cb4edSSubhransu S. Prusty static void atihdmi_paired_cea_alloc_to_tlv_chmap(struct hdac_chmap *hchmap,
4315f302240dSSubhransu S. Prusty 		struct hdac_cea_channel_speaker_allocation *cap,
43165a613584SAnssi Hannula 		unsigned int *chmap, int channels)
43175a613584SAnssi Hannula {
43185a613584SAnssi Hannula 	/* produce paired maps for pre-rev3 ATI/AMD codecs */
43195a613584SAnssi Hannula 	int count = 0;
43205a613584SAnssi Hannula 	int c;
43215a613584SAnssi Hannula 
43225a613584SAnssi Hannula 	for (c = 7; c >= 0; c--) {
43235a613584SAnssi Hannula 		int chan = 7 - atihdmi_paired_swap_fc_lfe(7 - c);
43245a613584SAnssi Hannula 		int spk = cap->speakers[chan];
43255a613584SAnssi Hannula 		if (!spk) {
43265a613584SAnssi Hannula 			/* add N/A channel if the companion channel is occupied */
43275a613584SAnssi Hannula 			if (cap->speakers[chan + (chan % 2 ? -1 : 1)])
43285a613584SAnssi Hannula 				chmap[count++] = SNDRV_CHMAP_NA;
43295a613584SAnssi Hannula 
43305a613584SAnssi Hannula 			continue;
43315a613584SAnssi Hannula 		}
43325a613584SAnssi Hannula 
4333bb63f726SSubhransu S. Prusty 		chmap[count++] = snd_hdac_spk_to_chmap(spk);
43345a613584SAnssi Hannula 	}
43355a613584SAnssi Hannula 
43365a613584SAnssi Hannula 	WARN_ON(count != channels);
43375a613584SAnssi Hannula }
43385a613584SAnssi Hannula 
atihdmi_pin_hbr_setup(struct hda_codec * codec,hda_nid_t pin_nid,int dev_id,bool hbr)4339461cf6b3SAnssi Hannula static int atihdmi_pin_hbr_setup(struct hda_codec *codec, hda_nid_t pin_nid,
43409c32fea8SNikhil Mahale 				 int dev_id, bool hbr)
4341461cf6b3SAnssi Hannula {
4342461cf6b3SAnssi Hannula 	int hbr_ctl, hbr_ctl_new;
4343461cf6b3SAnssi Hannula 
43449c32fea8SNikhil Mahale 	WARN_ON(dev_id != 0);
43459c32fea8SNikhil Mahale 
4346461cf6b3SAnssi Hannula 	hbr_ctl = snd_hda_codec_read(codec, pin_nid, 0, ATI_VERB_GET_HBR_CONTROL, 0);
434713122e6eSAnssi Hannula 	if (hbr_ctl >= 0 && (hbr_ctl & ATI_HBR_CAPABLE)) {
4348461cf6b3SAnssi Hannula 		if (hbr)
4349461cf6b3SAnssi Hannula 			hbr_ctl_new = hbr_ctl | ATI_HBR_ENABLE;
4350461cf6b3SAnssi Hannula 		else
4351461cf6b3SAnssi Hannula 			hbr_ctl_new = hbr_ctl & ~ATI_HBR_ENABLE;
4352461cf6b3SAnssi Hannula 
43534e76a883STakashi Iwai 		codec_dbg(codec,
43544e76a883STakashi Iwai 			  "atihdmi_pin_hbr_setup: NID=0x%x, %shbr-ctl=0x%x\n",
4355461cf6b3SAnssi Hannula 				pin_nid,
4356461cf6b3SAnssi Hannula 				hbr_ctl == hbr_ctl_new ? "" : "new-",
4357461cf6b3SAnssi Hannula 				hbr_ctl_new);
4358461cf6b3SAnssi Hannula 
4359461cf6b3SAnssi Hannula 		if (hbr_ctl != hbr_ctl_new)
4360461cf6b3SAnssi Hannula 			snd_hda_codec_write(codec, pin_nid, 0,
4361461cf6b3SAnssi Hannula 						ATI_VERB_SET_HBR_CONTROL,
4362461cf6b3SAnssi Hannula 						hbr_ctl_new);
4363461cf6b3SAnssi Hannula 
4364461cf6b3SAnssi Hannula 	} else if (hbr)
4365461cf6b3SAnssi Hannula 		return -EINVAL;
4366461cf6b3SAnssi Hannula 
4367461cf6b3SAnssi Hannula 	return 0;
4368461cf6b3SAnssi Hannula }
4369461cf6b3SAnssi Hannula 
atihdmi_setup_stream(struct hda_codec * codec,hda_nid_t cvt_nid,hda_nid_t pin_nid,int dev_id,u32 stream_tag,int format)437084d69e79SAnssi Hannula static int atihdmi_setup_stream(struct hda_codec *codec, hda_nid_t cvt_nid,
43719c32fea8SNikhil Mahale 				hda_nid_t pin_nid, int dev_id,
43729c32fea8SNikhil Mahale 				u32 stream_tag, int format)
437384d69e79SAnssi Hannula {
437484d69e79SAnssi Hannula 	if (is_amdhdmi_rev3_or_later(codec)) {
437584d69e79SAnssi Hannula 		int ramp_rate = 180; /* default as per AMD spec */
437684d69e79SAnssi Hannula 		/* disable ramp-up/down for non-pcm as per AMD spec */
437784d69e79SAnssi Hannula 		if (format & AC_FMT_TYPE_NON_PCM)
437884d69e79SAnssi Hannula 			ramp_rate = 0;
437984d69e79SAnssi Hannula 
438084d69e79SAnssi Hannula 		snd_hda_codec_write(codec, cvt_nid, 0, ATI_VERB_SET_RAMP_RATE, ramp_rate);
438184d69e79SAnssi Hannula 	}
438284d69e79SAnssi Hannula 
43839c32fea8SNikhil Mahale 	return hdmi_setup_stream(codec, cvt_nid, pin_nid, dev_id,
43849c32fea8SNikhil Mahale 				 stream_tag, format);
438584d69e79SAnssi Hannula }
438684d69e79SAnssi Hannula 
438784d69e79SAnssi Hannula 
atihdmi_init(struct hda_codec * codec)43885a613584SAnssi Hannula static int atihdmi_init(struct hda_codec *codec)
438984eb01beSTakashi Iwai {
439084eb01beSTakashi Iwai 	struct hdmi_spec *spec = codec->spec;
43915a613584SAnssi Hannula 	int pin_idx, err;
439284eb01beSTakashi Iwai 
43935a613584SAnssi Hannula 	err = generic_hdmi_init(codec);
43945a613584SAnssi Hannula 
43955a613584SAnssi Hannula 	if (err)
439684eb01beSTakashi Iwai 		return err;
43975a613584SAnssi Hannula 
43985a613584SAnssi Hannula 	for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
43995a613584SAnssi Hannula 		struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
44005a613584SAnssi Hannula 
44015a613584SAnssi Hannula 		/* make sure downmix information in infoframe is zero */
44025a613584SAnssi Hannula 		snd_hda_codec_write(codec, per_pin->pin_nid, 0, ATI_VERB_SET_DOWNMIX_INFO, 0);
44035a613584SAnssi Hannula 
44045a613584SAnssi Hannula 		/* enable channel-wise remap mode if supported */
44055a613584SAnssi Hannula 		if (has_amd_full_remap_support(codec))
44065a613584SAnssi Hannula 			snd_hda_codec_write(codec, per_pin->pin_nid, 0,
44075a613584SAnssi Hannula 					    ATI_VERB_SET_MULTICHANNEL_MODE,
44085a613584SAnssi Hannula 					    ATI_MULTICHANNEL_MODE_SINGLE);
440984eb01beSTakashi Iwai 	}
44108218df93SAlex Deucher 	codec->auto_runtime_pm = 1;
44115a613584SAnssi Hannula 
441284eb01beSTakashi Iwai 	return 0;
441384eb01beSTakashi Iwai }
441484eb01beSTakashi Iwai 
4415ade49db3STakashi Iwai /* map from pin NID to port; port is 0-based */
4416ade49db3STakashi Iwai /* for AMD: assume widget NID starting from 3, with step 2 (3, 5, 7, ...) */
atihdmi_pin2port(void * audio_ptr,int pin_nid)4417ade49db3STakashi Iwai static int atihdmi_pin2port(void *audio_ptr, int pin_nid)
4418ade49db3STakashi Iwai {
4419ade49db3STakashi Iwai 	return pin_nid / 2 - 1;
4420ade49db3STakashi Iwai }
4421ade49db3STakashi Iwai 
4422ade49db3STakashi Iwai /* reverse-map from port to pin NID: see above */
atihdmi_port2pin(struct hda_codec * codec,int port)4423ade49db3STakashi Iwai static int atihdmi_port2pin(struct hda_codec *codec, int port)
4424ade49db3STakashi Iwai {
4425ade49db3STakashi Iwai 	return port * 2 + 3;
4426ade49db3STakashi Iwai }
4427ade49db3STakashi Iwai 
4428ade49db3STakashi Iwai static const struct drm_audio_component_audio_ops atihdmi_audio_ops = {
4429ade49db3STakashi Iwai 	.pin2port = atihdmi_pin2port,
4430ade49db3STakashi Iwai 	.pin_eld_notify = generic_acomp_pin_eld_notify,
4431ade49db3STakashi Iwai 	.master_bind = generic_acomp_master_bind,
4432ade49db3STakashi Iwai 	.master_unbind = generic_acomp_master_unbind,
4433ade49db3STakashi Iwai };
4434ade49db3STakashi Iwai 
patch_atihdmi(struct hda_codec * codec)443584eb01beSTakashi Iwai static int patch_atihdmi(struct hda_codec *codec)
443684eb01beSTakashi Iwai {
443784eb01beSTakashi Iwai 	struct hdmi_spec *spec;
44385a613584SAnssi Hannula 	struct hdmi_spec_per_cvt *per_cvt;
44395a613584SAnssi Hannula 	int err, cvt_idx;
44405a613584SAnssi Hannula 
44415a613584SAnssi Hannula 	err = patch_generic_hdmi(codec);
44425a613584SAnssi Hannula 
44435a613584SAnssi Hannula 	if (err)
4444d0b1252dSTakashi Iwai 		return err;
44455a613584SAnssi Hannula 
44465a613584SAnssi Hannula 	codec->patch_ops.init = atihdmi_init;
44475a613584SAnssi Hannula 
4448d0b1252dSTakashi Iwai 	spec = codec->spec;
44495a613584SAnssi Hannula 
4450090ddad4STakashi Iwai 	spec->static_pcm_mapping = true;
4451090ddad4STakashi Iwai 
445289250f84SAnssi Hannula 	spec->ops.pin_get_eld = atihdmi_pin_get_eld;
44535a613584SAnssi Hannula 	spec->ops.pin_setup_infoframe = atihdmi_pin_setup_infoframe;
4454461cf6b3SAnssi Hannula 	spec->ops.pin_hbr_setup = atihdmi_pin_hbr_setup;
445584d69e79SAnssi Hannula 	spec->ops.setup_stream = atihdmi_setup_stream;
44565a613584SAnssi Hannula 
445739669225STakashi Iwai 	spec->chmap.ops.pin_get_slot_channel = atihdmi_pin_get_slot_channel;
445839669225STakashi Iwai 	spec->chmap.ops.pin_set_slot_channel = atihdmi_pin_set_slot_channel;
445939669225STakashi Iwai 
44605a613584SAnssi Hannula 	if (!has_amd_full_remap_support(codec)) {
44615a613584SAnssi Hannula 		/* override to ATI/AMD-specific versions with pairwise mapping */
446267b90cb8SSubhransu S. Prusty 		spec->chmap.ops.chmap_cea_alloc_validate_get_type =
44635a613584SAnssi Hannula 			atihdmi_paired_chmap_cea_alloc_validate_get_type;
446467b90cb8SSubhransu S. Prusty 		spec->chmap.ops.cea_alloc_to_tlv_chmap =
446567b90cb8SSubhransu S. Prusty 				atihdmi_paired_cea_alloc_to_tlv_chmap;
446667b90cb8SSubhransu S. Prusty 		spec->chmap.ops.chmap_validate = atihdmi_paired_chmap_validate;
44675a613584SAnssi Hannula 	}
44685a613584SAnssi Hannula 
44695a613584SAnssi Hannula 	/* ATI/AMD converters do not advertise all of their capabilities */
44705a613584SAnssi Hannula 	for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++) {
44715a613584SAnssi Hannula 		per_cvt = get_cvt(spec, cvt_idx);
44725a613584SAnssi Hannula 		per_cvt->channels_max = max(per_cvt->channels_max, 8u);
44735a613584SAnssi Hannula 		per_cvt->rates |= SUPPORTED_RATES;
44745a613584SAnssi Hannula 		per_cvt->formats |= SUPPORTED_FORMATS;
44755a613584SAnssi Hannula 		per_cvt->maxbps = max(per_cvt->maxbps, 24u);
44765a613584SAnssi Hannula 	}
44775a613584SAnssi Hannula 
447867b90cb8SSubhransu S. Prusty 	spec->chmap.channels_max = max(spec->chmap.channels_max, 8u);
44795a613584SAnssi Hannula 
448057cb54e5STakashi Iwai 	/* AMD GPUs have neither EPSS nor CLKSTOP bits, hence preventing
448157cb54e5STakashi Iwai 	 * the link-down as is.  Tell the core to allow it.
448257cb54e5STakashi Iwai 	 */
448357cb54e5STakashi Iwai 	codec->link_down_at_suspend = 1;
448457cb54e5STakashi Iwai 
4485ade49db3STakashi Iwai 	generic_acomp_init(codec, &atihdmi_audio_ops, atihdmi_port2pin);
4486ade49db3STakashi Iwai 
448784eb01beSTakashi Iwai 	return 0;
448884eb01beSTakashi Iwai }
448984eb01beSTakashi Iwai 
44903de5ff88SAnnie Liu /* VIA HDMI Implementation */
44913de5ff88SAnnie Liu #define VIAHDMI_CVT_NID	0x02	/* audio converter1 */
44923de5ff88SAnnie Liu #define VIAHDMI_PIN_NID	0x03	/* HDMI output pin1 */
44933de5ff88SAnnie Liu 
patch_via_hdmi(struct hda_codec * codec)44943de5ff88SAnnie Liu static int patch_via_hdmi(struct hda_codec *codec)
44953de5ff88SAnnie Liu {
4496250e41acSTakashi Iwai 	return patch_simple_hdmi(codec, VIAHDMI_CVT_NID, VIAHDMI_PIN_NID);
44973de5ff88SAnnie Liu }
449884eb01beSTakashi Iwai 
patch_gf_hdmi(struct hda_codec * codec)4499c51e4310Sjasontao static int patch_gf_hdmi(struct hda_codec *codec)
4500c51e4310Sjasontao {
4501c51e4310Sjasontao 	int err;
4502c51e4310Sjasontao 
4503c51e4310Sjasontao 	err = patch_generic_hdmi(codec);
4504c51e4310Sjasontao 	if (err)
4505c51e4310Sjasontao 		return err;
4506c51e4310Sjasontao 
4507c51e4310Sjasontao 	/*
4508c51e4310Sjasontao 	 * Glenfly GPUs have two codecs, stream switches from one codec to
4509c51e4310Sjasontao 	 * another, need to do actual clean-ups in codec_cleanup_stream
4510c51e4310Sjasontao 	 */
4511c51e4310Sjasontao 	codec->no_sticky_stream = 1;
4512c51e4310Sjasontao 	return 0;
4513c51e4310Sjasontao }
4514c51e4310Sjasontao 
451584eb01beSTakashi Iwai /*
451684eb01beSTakashi Iwai  * patch entries
451784eb01beSTakashi Iwai  */
4518b9a94a9cSTakashi Iwai static const struct hda_device_id snd_hda_id_hdmi[] = {
451928bd137aSYanteng Si HDA_CODEC_ENTRY(0x00147a47, "Loongson HDMI",	patch_generic_hdmi),
4520b9a94a9cSTakashi Iwai HDA_CODEC_ENTRY(0x1002793c, "RS600 HDMI",	patch_atihdmi),
4521b9a94a9cSTakashi Iwai HDA_CODEC_ENTRY(0x10027919, "RS600 HDMI",	patch_atihdmi),
4522b9a94a9cSTakashi Iwai HDA_CODEC_ENTRY(0x1002791a, "RS690/780 HDMI",	patch_atihdmi),
4523b9a94a9cSTakashi Iwai HDA_CODEC_ENTRY(0x1002aa01, "R6xx HDMI",	patch_atihdmi),
4524b9a94a9cSTakashi Iwai HDA_CODEC_ENTRY(0x10951390, "SiI1390 HDMI",	patch_generic_hdmi),
4525b9a94a9cSTakashi Iwai HDA_CODEC_ENTRY(0x10951392, "SiI1392 HDMI",	patch_generic_hdmi),
4526b9a94a9cSTakashi Iwai HDA_CODEC_ENTRY(0x17e80047, "Chrontel HDMI",	patch_generic_hdmi),
452774ec1181SDaniel Dadap HDA_CODEC_ENTRY(0x10de0001, "MCP73 HDMI",	patch_nvhdmi_2ch),
4528b9a94a9cSTakashi Iwai HDA_CODEC_ENTRY(0x10de0002, "MCP77/78 HDMI",	patch_nvhdmi_8ch_7x),
4529b9a94a9cSTakashi Iwai HDA_CODEC_ENTRY(0x10de0003, "MCP77/78 HDMI",	patch_nvhdmi_8ch_7x),
453074ec1181SDaniel Dadap HDA_CODEC_ENTRY(0x10de0004, "GPU 04 HDMI",	patch_nvhdmi_8ch_7x),
4531b9a94a9cSTakashi Iwai HDA_CODEC_ENTRY(0x10de0005, "MCP77/78 HDMI",	patch_nvhdmi_8ch_7x),
4532b9a94a9cSTakashi Iwai HDA_CODEC_ENTRY(0x10de0006, "MCP77/78 HDMI",	patch_nvhdmi_8ch_7x),
4533b9a94a9cSTakashi Iwai HDA_CODEC_ENTRY(0x10de0007, "MCP79/7A HDMI",	patch_nvhdmi_8ch_7x),
45345398e94fSNikhil Mahale HDA_CODEC_ENTRY(0x10de0008, "GPU 08 HDMI/DP",	patch_nvhdmi_legacy),
45355398e94fSNikhil Mahale HDA_CODEC_ENTRY(0x10de0009, "GPU 09 HDMI/DP",	patch_nvhdmi_legacy),
45365398e94fSNikhil Mahale HDA_CODEC_ENTRY(0x10de000a, "GPU 0a HDMI/DP",	patch_nvhdmi_legacy),
45375398e94fSNikhil Mahale HDA_CODEC_ENTRY(0x10de000b, "GPU 0b HDMI/DP",	patch_nvhdmi_legacy),
45385398e94fSNikhil Mahale HDA_CODEC_ENTRY(0x10de000c, "MCP89 HDMI",	patch_nvhdmi_legacy),
45395398e94fSNikhil Mahale HDA_CODEC_ENTRY(0x10de000d, "GPU 0d HDMI/DP",	patch_nvhdmi_legacy),
45405398e94fSNikhil Mahale HDA_CODEC_ENTRY(0x10de0010, "GPU 10 HDMI/DP",	patch_nvhdmi_legacy),
45415398e94fSNikhil Mahale HDA_CODEC_ENTRY(0x10de0011, "GPU 11 HDMI/DP",	patch_nvhdmi_legacy),
45425398e94fSNikhil Mahale HDA_CODEC_ENTRY(0x10de0012, "GPU 12 HDMI/DP",	patch_nvhdmi_legacy),
45435398e94fSNikhil Mahale HDA_CODEC_ENTRY(0x10de0013, "GPU 13 HDMI/DP",	patch_nvhdmi_legacy),
45445398e94fSNikhil Mahale HDA_CODEC_ENTRY(0x10de0014, "GPU 14 HDMI/DP",	patch_nvhdmi_legacy),
45455398e94fSNikhil Mahale HDA_CODEC_ENTRY(0x10de0015, "GPU 15 HDMI/DP",	patch_nvhdmi_legacy),
45465398e94fSNikhil Mahale HDA_CODEC_ENTRY(0x10de0016, "GPU 16 HDMI/DP",	patch_nvhdmi_legacy),
4547c8900a0fSRichard Samson /* 17 is known to be absent */
45485398e94fSNikhil Mahale HDA_CODEC_ENTRY(0x10de0018, "GPU 18 HDMI/DP",	patch_nvhdmi_legacy),
45495398e94fSNikhil Mahale HDA_CODEC_ENTRY(0x10de0019, "GPU 19 HDMI/DP",	patch_nvhdmi_legacy),
45505398e94fSNikhil Mahale HDA_CODEC_ENTRY(0x10de001a, "GPU 1a HDMI/DP",	patch_nvhdmi_legacy),
45515398e94fSNikhil Mahale HDA_CODEC_ENTRY(0x10de001b, "GPU 1b HDMI/DP",	patch_nvhdmi_legacy),
45525398e94fSNikhil Mahale HDA_CODEC_ENTRY(0x10de001c, "GPU 1c HDMI/DP",	patch_nvhdmi_legacy),
4553b9a94a9cSTakashi Iwai HDA_CODEC_ENTRY(0x10de0020, "Tegra30 HDMI",	patch_tegra_hdmi),
4554b9a94a9cSTakashi Iwai HDA_CODEC_ENTRY(0x10de0022, "Tegra114 HDMI",	patch_tegra_hdmi),
4555b9a94a9cSTakashi Iwai HDA_CODEC_ENTRY(0x10de0028, "Tegra124 HDMI",	patch_tegra_hdmi),
4556b9a94a9cSTakashi Iwai HDA_CODEC_ENTRY(0x10de0029, "Tegra210 HDMI/DP",	patch_tegra_hdmi),
4557917bb90cSThierry Reding HDA_CODEC_ENTRY(0x10de002d, "Tegra186 HDMI/DP0", patch_tegra_hdmi),
4558917bb90cSThierry Reding HDA_CODEC_ENTRY(0x10de002e, "Tegra186 HDMI/DP1", patch_tegra_hdmi),
4559917bb90cSThierry Reding HDA_CODEC_ENTRY(0x10de002f, "Tegra194 HDMI/DP2", patch_tegra_hdmi),
4560917bb90cSThierry Reding HDA_CODEC_ENTRY(0x10de0030, "Tegra194 HDMI/DP3", patch_tegra_hdmi),
4561f43156a9SMohan Kumar HDA_CODEC_ENTRY(0x10de0031, "Tegra234 HDMI/DP", patch_tegra234_hdmi),
4562b9a94a9cSTakashi Iwai HDA_CODEC_ENTRY(0x10de0040, "GPU 40 HDMI/DP",	patch_nvhdmi),
4563b9a94a9cSTakashi Iwai HDA_CODEC_ENTRY(0x10de0041, "GPU 41 HDMI/DP",	patch_nvhdmi),
4564b9a94a9cSTakashi Iwai HDA_CODEC_ENTRY(0x10de0042, "GPU 42 HDMI/DP",	patch_nvhdmi),
4565b9a94a9cSTakashi Iwai HDA_CODEC_ENTRY(0x10de0043, "GPU 43 HDMI/DP",	patch_nvhdmi),
4566b9a94a9cSTakashi Iwai HDA_CODEC_ENTRY(0x10de0044, "GPU 44 HDMI/DP",	patch_nvhdmi),
456774ec1181SDaniel Dadap HDA_CODEC_ENTRY(0x10de0045, "GPU 45 HDMI/DP",	patch_nvhdmi),
456874ec1181SDaniel Dadap HDA_CODEC_ENTRY(0x10de0050, "GPU 50 HDMI/DP",	patch_nvhdmi),
4569b9a94a9cSTakashi Iwai HDA_CODEC_ENTRY(0x10de0051, "GPU 51 HDMI/DP",	patch_nvhdmi),
457074ec1181SDaniel Dadap HDA_CODEC_ENTRY(0x10de0052, "GPU 52 HDMI/DP",	patch_nvhdmi),
4571b9a94a9cSTakashi Iwai HDA_CODEC_ENTRY(0x10de0060, "GPU 60 HDMI/DP",	patch_nvhdmi),
457274ec1181SDaniel Dadap HDA_CODEC_ENTRY(0x10de0061, "GPU 61 HDMI/DP",	patch_nvhdmi),
457374ec1181SDaniel Dadap HDA_CODEC_ENTRY(0x10de0062, "GPU 62 HDMI/DP",	patch_nvhdmi),
4574b9a94a9cSTakashi Iwai HDA_CODEC_ENTRY(0x10de0067, "MCP67 HDMI",	patch_nvhdmi_2ch),
4575b9a94a9cSTakashi Iwai HDA_CODEC_ENTRY(0x10de0070, "GPU 70 HDMI/DP",	patch_nvhdmi),
4576b9a94a9cSTakashi Iwai HDA_CODEC_ENTRY(0x10de0071, "GPU 71 HDMI/DP",	patch_nvhdmi),
4577b9a94a9cSTakashi Iwai HDA_CODEC_ENTRY(0x10de0072, "GPU 72 HDMI/DP",	patch_nvhdmi),
457874ec1181SDaniel Dadap HDA_CODEC_ENTRY(0x10de0073, "GPU 73 HDMI/DP",	patch_nvhdmi),
457974ec1181SDaniel Dadap HDA_CODEC_ENTRY(0x10de0074, "GPU 74 HDMI/DP",	patch_nvhdmi),
458074ec1181SDaniel Dadap HDA_CODEC_ENTRY(0x10de0076, "GPU 76 HDMI/DP",	patch_nvhdmi),
458174ec1181SDaniel Dadap HDA_CODEC_ENTRY(0x10de007b, "GPU 7b HDMI/DP",	patch_nvhdmi),
458274ec1181SDaniel Dadap HDA_CODEC_ENTRY(0x10de007c, "GPU 7c HDMI/DP",	patch_nvhdmi),
4583b9a94a9cSTakashi Iwai HDA_CODEC_ENTRY(0x10de007d, "GPU 7d HDMI/DP",	patch_nvhdmi),
458474ec1181SDaniel Dadap HDA_CODEC_ENTRY(0x10de007e, "GPU 7e HDMI/DP",	patch_nvhdmi),
4585af677166SHui Wang HDA_CODEC_ENTRY(0x10de0080, "GPU 80 HDMI/DP",	patch_nvhdmi),
458674ec1181SDaniel Dadap HDA_CODEC_ENTRY(0x10de0081, "GPU 81 HDMI/DP",	patch_nvhdmi),
45872d369c74SAaron Plattner HDA_CODEC_ENTRY(0x10de0082, "GPU 82 HDMI/DP",	patch_nvhdmi),
45883ec622f4SAaron Plattner HDA_CODEC_ENTRY(0x10de0083, "GPU 83 HDMI/DP",	patch_nvhdmi),
458974ec1181SDaniel Dadap HDA_CODEC_ENTRY(0x10de0084, "GPU 84 HDMI/DP",	patch_nvhdmi),
459074ec1181SDaniel Dadap HDA_CODEC_ENTRY(0x10de0090, "GPU 90 HDMI/DP",	patch_nvhdmi),
459174ec1181SDaniel Dadap HDA_CODEC_ENTRY(0x10de0091, "GPU 91 HDMI/DP",	patch_nvhdmi),
459274ec1181SDaniel Dadap HDA_CODEC_ENTRY(0x10de0092, "GPU 92 HDMI/DP",	patch_nvhdmi),
459374ec1181SDaniel Dadap HDA_CODEC_ENTRY(0x10de0093, "GPU 93 HDMI/DP",	patch_nvhdmi),
459474ec1181SDaniel Dadap HDA_CODEC_ENTRY(0x10de0094, "GPU 94 HDMI/DP",	patch_nvhdmi),
459574ec1181SDaniel Dadap HDA_CODEC_ENTRY(0x10de0095, "GPU 95 HDMI/DP",	patch_nvhdmi),
459674ec1181SDaniel Dadap HDA_CODEC_ENTRY(0x10de0097, "GPU 97 HDMI/DP",	patch_nvhdmi),
459774ec1181SDaniel Dadap HDA_CODEC_ENTRY(0x10de0098, "GPU 98 HDMI/DP",	patch_nvhdmi),
459874ec1181SDaniel Dadap HDA_CODEC_ENTRY(0x10de0099, "GPU 99 HDMI/DP",	patch_nvhdmi),
4599adb36a82SAaron Plattner HDA_CODEC_ENTRY(0x10de009a, "GPU 9a HDMI/DP",	patch_nvhdmi),
4600adb36a82SAaron Plattner HDA_CODEC_ENTRY(0x10de009d, "GPU 9d HDMI/DP",	patch_nvhdmi),
4601adb36a82SAaron Plattner HDA_CODEC_ENTRY(0x10de009e, "GPU 9e HDMI/DP",	patch_nvhdmi),
4602adb36a82SAaron Plattner HDA_CODEC_ENTRY(0x10de009f, "GPU 9f HDMI/DP",	patch_nvhdmi),
4603adb36a82SAaron Plattner HDA_CODEC_ENTRY(0x10de00a0, "GPU a0 HDMI/DP",	patch_nvhdmi),
4604dc4f2ccaSNikhil Mahale HDA_CODEC_ENTRY(0x10de00a3, "GPU a3 HDMI/DP",	patch_nvhdmi),
4605dc4f2ccaSNikhil Mahale HDA_CODEC_ENTRY(0x10de00a4, "GPU a4 HDMI/DP",	patch_nvhdmi),
4606dc4f2ccaSNikhil Mahale HDA_CODEC_ENTRY(0x10de00a5, "GPU a5 HDMI/DP",	patch_nvhdmi),
4607dc4f2ccaSNikhil Mahale HDA_CODEC_ENTRY(0x10de00a6, "GPU a6 HDMI/DP",	patch_nvhdmi),
4608dc4f2ccaSNikhil Mahale HDA_CODEC_ENTRY(0x10de00a7, "GPU a7 HDMI/DP",	patch_nvhdmi),
4609b9a94a9cSTakashi Iwai HDA_CODEC_ENTRY(0x10de8001, "MCP73 HDMI",	patch_nvhdmi_2ch),
461074ec1181SDaniel Dadap HDA_CODEC_ENTRY(0x10de8067, "MCP67/68 HDMI",	patch_nvhdmi_2ch),
4611c51e4310Sjasontao HDA_CODEC_ENTRY(0x67663d82, "Arise 82 HDMI/DP",	patch_gf_hdmi),
4612c51e4310Sjasontao HDA_CODEC_ENTRY(0x67663d83, "Arise 83 HDMI/DP",	patch_gf_hdmi),
4613c51e4310Sjasontao HDA_CODEC_ENTRY(0x67663d84, "Arise 84 HDMI/DP",	patch_gf_hdmi),
4614c51e4310Sjasontao HDA_CODEC_ENTRY(0x67663d85, "Arise 85 HDMI/DP",	patch_gf_hdmi),
4615c51e4310Sjasontao HDA_CODEC_ENTRY(0x67663d86, "Arise 86 HDMI/DP",	patch_gf_hdmi),
4616c51e4310Sjasontao HDA_CODEC_ENTRY(0x67663d87, "Arise 87 HDMI/DP",	patch_gf_hdmi),
4617b9a94a9cSTakashi Iwai HDA_CODEC_ENTRY(0x11069f80, "VX900 HDMI/DP",	patch_via_hdmi),
4618b9a94a9cSTakashi Iwai HDA_CODEC_ENTRY(0x11069f81, "VX900 HDMI/DP",	patch_via_hdmi),
4619b9a94a9cSTakashi Iwai HDA_CODEC_ENTRY(0x11069f84, "VX11 HDMI/DP",	patch_generic_hdmi),
4620b9a94a9cSTakashi Iwai HDA_CODEC_ENTRY(0x11069f85, "VX11 HDMI/DP",	patch_generic_hdmi),
46217ff652ffSTakashi Iwai HDA_CODEC_ENTRY(0x80860054, "IbexPeak HDMI",	patch_i915_cpt_hdmi),
4622b0d8bc50SJaroslav Kysela HDA_CODEC_ENTRY(0x80862800, "Geminilake HDMI",	patch_i915_glk_hdmi),
4623b9a94a9cSTakashi Iwai HDA_CODEC_ENTRY(0x80862801, "Bearlake HDMI",	patch_generic_hdmi),
4624b9a94a9cSTakashi Iwai HDA_CODEC_ENTRY(0x80862802, "Cantiga HDMI",	patch_generic_hdmi),
4625b9a94a9cSTakashi Iwai HDA_CODEC_ENTRY(0x80862803, "Eaglelake HDMI",	patch_generic_hdmi),
46267ff652ffSTakashi Iwai HDA_CODEC_ENTRY(0x80862804, "IbexPeak HDMI",	patch_i915_cpt_hdmi),
4627e85015a3STakashi Iwai HDA_CODEC_ENTRY(0x80862805, "CougarPoint HDMI",	patch_i915_cpt_hdmi),
4628e85015a3STakashi Iwai HDA_CODEC_ENTRY(0x80862806, "PantherPoint HDMI", patch_i915_cpt_hdmi),
4629a686632fSTakashi Iwai HDA_CODEC_ENTRY(0x80862807, "Haswell HDMI",	patch_i915_hsw_hdmi),
4630a686632fSTakashi Iwai HDA_CODEC_ENTRY(0x80862808, "Broadwell HDMI",	patch_i915_hsw_hdmi),
4631a686632fSTakashi Iwai HDA_CODEC_ENTRY(0x80862809, "Skylake HDMI",	patch_i915_hsw_hdmi),
4632a686632fSTakashi Iwai HDA_CODEC_ENTRY(0x8086280a, "Broxton HDMI",	patch_i915_hsw_hdmi),
4633a686632fSTakashi Iwai HDA_CODEC_ENTRY(0x8086280b, "Kabylake HDMI",	patch_i915_hsw_hdmi),
46342b4584d0SGuneshwor Singh HDA_CODEC_ENTRY(0x8086280c, "Cannonlake HDMI",	patch_i915_glk_hdmi),
4635a87a4d23SAnder Conselvan De Oliveira HDA_CODEC_ENTRY(0x8086280d, "Geminilake HDMI",	patch_i915_glk_hdmi),
4636b0d8bc50SJaroslav Kysela HDA_CODEC_ENTRY(0x8086280f, "Icelake HDMI",	patch_i915_icl_hdmi),
46379a11ba73SKai Vehmanen HDA_CODEC_ENTRY(0x80862812, "Tigerlake HDMI",	patch_i915_tgl_hdmi),
463869b08bdfSKai Vehmanen HDA_CODEC_ENTRY(0x80862814, "DG1 HDMI",	patch_i915_tgl_hdmi),
4639d78359b2SKai Vehmanen HDA_CODEC_ENTRY(0x80862815, "Alderlake HDMI",	patch_i915_tgl_hdmi),
4640f804a324SRander Wang HDA_CODEC_ENTRY(0x80862816, "Rocketlake HDMI",	patch_i915_tgl_hdmi),
4641a531caa5SKai Vehmanen HDA_CODEC_ENTRY(0x80862818, "Raptorlake HDMI",	patch_i915_tgl_hdmi),
46426ab6f98fSKai Vehmanen HDA_CODEC_ENTRY(0x80862819, "DG2 HDMI",	patch_i915_tgl_hdmi),
464378be2228SYong Zhi HDA_CODEC_ENTRY(0x8086281a, "Jasperlake HDMI",	patch_i915_icl_hdmi),
4644d233c494SLibin Yang HDA_CODEC_ENTRY(0x8086281b, "Elkhartlake HDMI",	patch_i915_icl_hdmi),
464515175a4fSKai Vehmanen HDA_CODEC_ENTRY(0x8086281c, "Alderlake-P HDMI", patch_i915_adlp_hdmi),
46463c851b63SKai Vehmanen HDA_CODEC_ENTRY(0x8086281d, "Meteor Lake HDMI",	patch_i915_adlp_hdmi),
46473c851b63SKai Vehmanen HDA_CODEC_ENTRY(0x8086281f, "Raptor Lake P HDMI",	patch_i915_adlp_hdmi),
46486d37a07fSKai Vehmanen HDA_CODEC_ENTRY(0x80862820, "Lunar Lake HDMI",	patch_i915_adlp_hdmi),
4649*d7c12649SKai Vehmanen HDA_CODEC_ENTRY(0x80862822, "Panther Lake HDMI",	patch_i915_adlp_hdmi),
4650b9a94a9cSTakashi Iwai HDA_CODEC_ENTRY(0x80862880, "CedarTrail HDMI",	patch_generic_hdmi),
4651a686632fSTakashi Iwai HDA_CODEC_ENTRY(0x80862882, "Valleyview2 HDMI",	patch_i915_byt_hdmi),
4652a686632fSTakashi Iwai HDA_CODEC_ENTRY(0x80862883, "Braswell HDMI",	patch_i915_byt_hdmi),
4653b9a94a9cSTakashi Iwai HDA_CODEC_ENTRY(0x808629fb, "Crestline HDMI",	patch_generic_hdmi),
4654d8a766a1STakashi Iwai /* special ID for generic HDMI */
4655b9a94a9cSTakashi Iwai HDA_CODEC_ENTRY(HDA_CODEC_ID_GENERIC_HDMI, "Generic HDMI", patch_generic_hdmi),
465684eb01beSTakashi Iwai {} /* terminator */
465784eb01beSTakashi Iwai };
4658b9a94a9cSTakashi Iwai MODULE_DEVICE_TABLE(hdaudio, snd_hda_id_hdmi);
465984eb01beSTakashi Iwai 
466084eb01beSTakashi Iwai MODULE_LICENSE("GPL");
466184eb01beSTakashi Iwai MODULE_DESCRIPTION("HDMI HD-audio codec");
466284eb01beSTakashi Iwai MODULE_ALIAS("snd-hda-codec-intelhdmi");
466384eb01beSTakashi Iwai MODULE_ALIAS("snd-hda-codec-nvhdmi");
466484eb01beSTakashi Iwai MODULE_ALIAS("snd-hda-codec-atihdmi");
466584eb01beSTakashi Iwai 
4666d8a766a1STakashi Iwai static struct hda_codec_driver hdmi_driver = {
4667b9a94a9cSTakashi Iwai 	.id = snd_hda_id_hdmi,
466884eb01beSTakashi Iwai };
466984eb01beSTakashi Iwai 
4670d8a766a1STakashi Iwai module_hda_codec_driver(hdmi_driver);
4671