11a59d1b8SThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-or-later */ 281fcb170STakashi Iwai #ifndef __SOUND_CS46XX_H 381fcb170STakashi Iwai #define __SOUND_CS46XX_H 481fcb170STakashi Iwai 581fcb170STakashi Iwai /* 681fcb170STakashi Iwai * Copyright (c) by Jaroslav Kysela <perex@perex.cz>, 781fcb170STakashi Iwai * Cirrus Logic, Inc. 881fcb170STakashi Iwai * Definitions for Cirrus Logic CS46xx chips 981fcb170STakashi Iwai */ 1081fcb170STakashi Iwai 1181fcb170STakashi Iwai #include <sound/pcm.h> 1281fcb170STakashi Iwai #include <sound/pcm-indirect.h> 1381fcb170STakashi Iwai #include <sound/rawmidi.h> 1481fcb170STakashi Iwai #include <sound/ac97_codec.h> 1581fcb170STakashi Iwai #include "cs46xx_dsp_spos.h" 1681fcb170STakashi Iwai 1781fcb170STakashi Iwai /* 1881fcb170STakashi Iwai * Direct registers 1981fcb170STakashi Iwai */ 2081fcb170STakashi Iwai 2181fcb170STakashi Iwai /* 2281fcb170STakashi Iwai * The following define the offsets of the registers accessed via base address 2381fcb170STakashi Iwai * register zero on the CS46xx part. 2481fcb170STakashi Iwai */ 2581fcb170STakashi Iwai #define BA0_HISR 0x00000000 2681fcb170STakashi Iwai #define BA0_HSR0 0x00000004 2781fcb170STakashi Iwai #define BA0_HICR 0x00000008 2881fcb170STakashi Iwai #define BA0_DMSR 0x00000100 2981fcb170STakashi Iwai #define BA0_HSAR 0x00000110 3081fcb170STakashi Iwai #define BA0_HDAR 0x00000114 3181fcb170STakashi Iwai #define BA0_HDMR 0x00000118 3281fcb170STakashi Iwai #define BA0_HDCR 0x0000011C 3381fcb170STakashi Iwai #define BA0_PFMC 0x00000200 3481fcb170STakashi Iwai #define BA0_PFCV1 0x00000204 3581fcb170STakashi Iwai #define BA0_PFCV2 0x00000208 3681fcb170STakashi Iwai #define BA0_PCICFG00 0x00000300 3781fcb170STakashi Iwai #define BA0_PCICFG04 0x00000304 3881fcb170STakashi Iwai #define BA0_PCICFG08 0x00000308 3981fcb170STakashi Iwai #define BA0_PCICFG0C 0x0000030C 4081fcb170STakashi Iwai #define BA0_PCICFG10 0x00000310 4181fcb170STakashi Iwai #define BA0_PCICFG14 0x00000314 4281fcb170STakashi Iwai #define BA0_PCICFG18 0x00000318 4381fcb170STakashi Iwai #define BA0_PCICFG1C 0x0000031C 4481fcb170STakashi Iwai #define BA0_PCICFG20 0x00000320 4581fcb170STakashi Iwai #define BA0_PCICFG24 0x00000324 4681fcb170STakashi Iwai #define BA0_PCICFG28 0x00000328 4781fcb170STakashi Iwai #define BA0_PCICFG2C 0x0000032C 4881fcb170STakashi Iwai #define BA0_PCICFG30 0x00000330 4981fcb170STakashi Iwai #define BA0_PCICFG34 0x00000334 5081fcb170STakashi Iwai #define BA0_PCICFG38 0x00000338 5181fcb170STakashi Iwai #define BA0_PCICFG3C 0x0000033C 5281fcb170STakashi Iwai #define BA0_CLKCR1 0x00000400 5381fcb170STakashi Iwai #define BA0_CLKCR2 0x00000404 5481fcb170STakashi Iwai #define BA0_PLLM 0x00000408 5581fcb170STakashi Iwai #define BA0_PLLCC 0x0000040C 5681fcb170STakashi Iwai #define BA0_FRR 0x00000410 5781fcb170STakashi Iwai #define BA0_CFL1 0x00000414 5881fcb170STakashi Iwai #define BA0_CFL2 0x00000418 5981fcb170STakashi Iwai #define BA0_SERMC1 0x00000420 6081fcb170STakashi Iwai #define BA0_SERMC2 0x00000424 6181fcb170STakashi Iwai #define BA0_SERC1 0x00000428 6281fcb170STakashi Iwai #define BA0_SERC2 0x0000042C 6381fcb170STakashi Iwai #define BA0_SERC3 0x00000430 6481fcb170STakashi Iwai #define BA0_SERC4 0x00000434 6581fcb170STakashi Iwai #define BA0_SERC5 0x00000438 6681fcb170STakashi Iwai #define BA0_SERBSP 0x0000043C 6781fcb170STakashi Iwai #define BA0_SERBST 0x00000440 6881fcb170STakashi Iwai #define BA0_SERBCM 0x00000444 6981fcb170STakashi Iwai #define BA0_SERBAD 0x00000448 7081fcb170STakashi Iwai #define BA0_SERBCF 0x0000044C 7181fcb170STakashi Iwai #define BA0_SERBWP 0x00000450 7281fcb170STakashi Iwai #define BA0_SERBRP 0x00000454 7381fcb170STakashi Iwai #ifndef NO_CS4612 7481fcb170STakashi Iwai #define BA0_ASER_FADDR 0x00000458 7581fcb170STakashi Iwai #endif 7681fcb170STakashi Iwai #define BA0_ACCTL 0x00000460 7781fcb170STakashi Iwai #define BA0_ACSTS 0x00000464 7881fcb170STakashi Iwai #define BA0_ACOSV 0x00000468 7981fcb170STakashi Iwai #define BA0_ACCAD 0x0000046C 8081fcb170STakashi Iwai #define BA0_ACCDA 0x00000470 8181fcb170STakashi Iwai #define BA0_ACISV 0x00000474 8281fcb170STakashi Iwai #define BA0_ACSAD 0x00000478 8381fcb170STakashi Iwai #define BA0_ACSDA 0x0000047C 8481fcb170STakashi Iwai #define BA0_JSPT 0x00000480 8581fcb170STakashi Iwai #define BA0_JSCTL 0x00000484 8681fcb170STakashi Iwai #define BA0_JSC1 0x00000488 8781fcb170STakashi Iwai #define BA0_JSC2 0x0000048C 8881fcb170STakashi Iwai #define BA0_MIDCR 0x00000490 8981fcb170STakashi Iwai #define BA0_MIDSR 0x00000494 9081fcb170STakashi Iwai #define BA0_MIDWP 0x00000498 9181fcb170STakashi Iwai #define BA0_MIDRP 0x0000049C 9281fcb170STakashi Iwai #define BA0_JSIO 0x000004A0 9381fcb170STakashi Iwai #ifndef NO_CS4612 9481fcb170STakashi Iwai #define BA0_ASER_MASTER 0x000004A4 9581fcb170STakashi Iwai #endif 9681fcb170STakashi Iwai #define BA0_CFGI 0x000004B0 9781fcb170STakashi Iwai #define BA0_SSVID 0x000004B4 9881fcb170STakashi Iwai #define BA0_GPIOR 0x000004B8 9981fcb170STakashi Iwai #ifndef NO_CS4612 10081fcb170STakashi Iwai #define BA0_EGPIODR 0x000004BC 10181fcb170STakashi Iwai #define BA0_EGPIOPTR 0x000004C0 10281fcb170STakashi Iwai #define BA0_EGPIOTR 0x000004C4 10381fcb170STakashi Iwai #define BA0_EGPIOWR 0x000004C8 10481fcb170STakashi Iwai #define BA0_EGPIOSR 0x000004CC 10581fcb170STakashi Iwai #define BA0_SERC6 0x000004D0 10681fcb170STakashi Iwai #define BA0_SERC7 0x000004D4 10781fcb170STakashi Iwai #define BA0_SERACC 0x000004D8 10881fcb170STakashi Iwai #define BA0_ACCTL2 0x000004E0 10981fcb170STakashi Iwai #define BA0_ACSTS2 0x000004E4 11081fcb170STakashi Iwai #define BA0_ACOSV2 0x000004E8 11181fcb170STakashi Iwai #define BA0_ACCAD2 0x000004EC 11281fcb170STakashi Iwai #define BA0_ACCDA2 0x000004F0 11381fcb170STakashi Iwai #define BA0_ACISV2 0x000004F4 11481fcb170STakashi Iwai #define BA0_ACSAD2 0x000004F8 11581fcb170STakashi Iwai #define BA0_ACSDA2 0x000004FC 11681fcb170STakashi Iwai #define BA0_IOTAC0 0x00000500 11781fcb170STakashi Iwai #define BA0_IOTAC1 0x00000504 11881fcb170STakashi Iwai #define BA0_IOTAC2 0x00000508 11981fcb170STakashi Iwai #define BA0_IOTAC3 0x0000050C 12081fcb170STakashi Iwai #define BA0_IOTAC4 0x00000510 12181fcb170STakashi Iwai #define BA0_IOTAC5 0x00000514 12281fcb170STakashi Iwai #define BA0_IOTAC6 0x00000518 12381fcb170STakashi Iwai #define BA0_IOTAC7 0x0000051C 12481fcb170STakashi Iwai #define BA0_IOTAC8 0x00000520 12581fcb170STakashi Iwai #define BA0_IOTAC9 0x00000524 12681fcb170STakashi Iwai #define BA0_IOTAC10 0x00000528 12781fcb170STakashi Iwai #define BA0_IOTAC11 0x0000052C 12881fcb170STakashi Iwai #define BA0_IOTFR0 0x00000540 12981fcb170STakashi Iwai #define BA0_IOTFR1 0x00000544 13081fcb170STakashi Iwai #define BA0_IOTFR2 0x00000548 13181fcb170STakashi Iwai #define BA0_IOTFR3 0x0000054C 13281fcb170STakashi Iwai #define BA0_IOTFR4 0x00000550 13381fcb170STakashi Iwai #define BA0_IOTFR5 0x00000554 13481fcb170STakashi Iwai #define BA0_IOTFR6 0x00000558 13581fcb170STakashi Iwai #define BA0_IOTFR7 0x0000055C 13681fcb170STakashi Iwai #define BA0_IOTFIFO 0x00000580 13781fcb170STakashi Iwai #define BA0_IOTRRD 0x00000584 13881fcb170STakashi Iwai #define BA0_IOTFP 0x00000588 13981fcb170STakashi Iwai #define BA0_IOTCR 0x0000058C 14081fcb170STakashi Iwai #define BA0_DPCID 0x00000590 14181fcb170STakashi Iwai #define BA0_DPCIA 0x00000594 14281fcb170STakashi Iwai #define BA0_DPCIC 0x00000598 14381fcb170STakashi Iwai #define BA0_PCPCIR 0x00000600 14481fcb170STakashi Iwai #define BA0_PCPCIG 0x00000604 14581fcb170STakashi Iwai #define BA0_PCPCIEN 0x00000608 14681fcb170STakashi Iwai #define BA0_EPCIPMC 0x00000610 14781fcb170STakashi Iwai #endif 14881fcb170STakashi Iwai 14981fcb170STakashi Iwai /* 15081fcb170STakashi Iwai * The following define the offsets of the registers and memories accessed via 15181fcb170STakashi Iwai * base address register one on the CS46xx part. 15281fcb170STakashi Iwai */ 15381fcb170STakashi Iwai #define BA1_SP_DMEM0 0x00000000 15481fcb170STakashi Iwai #define BA1_SP_DMEM1 0x00010000 15581fcb170STakashi Iwai #define BA1_SP_PMEM 0x00020000 15681fcb170STakashi Iwai #define BA1_SP_REG 0x00030000 15781fcb170STakashi Iwai #define BA1_SPCR 0x00030000 15881fcb170STakashi Iwai #define BA1_DREG 0x00030004 15981fcb170STakashi Iwai #define BA1_DSRWP 0x00030008 16081fcb170STakashi Iwai #define BA1_TWPR 0x0003000C 16181fcb170STakashi Iwai #define BA1_SPWR 0x00030010 16281fcb170STakashi Iwai #define BA1_SPIR 0x00030014 16381fcb170STakashi Iwai #define BA1_FGR1 0x00030020 16481fcb170STakashi Iwai #define BA1_SPCS 0x00030028 16581fcb170STakashi Iwai #define BA1_SDSR 0x0003002C 16681fcb170STakashi Iwai #define BA1_FRMT 0x00030030 16781fcb170STakashi Iwai #define BA1_FRCC 0x00030034 16881fcb170STakashi Iwai #define BA1_FRSC 0x00030038 16981fcb170STakashi Iwai #define BA1_OMNI_MEM 0x000E0000 17081fcb170STakashi Iwai 17181fcb170STakashi Iwai 17281fcb170STakashi Iwai /* 17381fcb170STakashi Iwai * The following defines are for the flags in the host interrupt status 17481fcb170STakashi Iwai * register. 17581fcb170STakashi Iwai */ 17681fcb170STakashi Iwai #define HISR_VC_MASK 0x0000FFFF 17781fcb170STakashi Iwai #define HISR_VC0 0x00000001 17881fcb170STakashi Iwai #define HISR_VC1 0x00000002 17981fcb170STakashi Iwai #define HISR_VC2 0x00000004 18081fcb170STakashi Iwai #define HISR_VC3 0x00000008 18181fcb170STakashi Iwai #define HISR_VC4 0x00000010 18281fcb170STakashi Iwai #define HISR_VC5 0x00000020 18381fcb170STakashi Iwai #define HISR_VC6 0x00000040 18481fcb170STakashi Iwai #define HISR_VC7 0x00000080 18581fcb170STakashi Iwai #define HISR_VC8 0x00000100 18681fcb170STakashi Iwai #define HISR_VC9 0x00000200 18781fcb170STakashi Iwai #define HISR_VC10 0x00000400 18881fcb170STakashi Iwai #define HISR_VC11 0x00000800 18981fcb170STakashi Iwai #define HISR_VC12 0x00001000 19081fcb170STakashi Iwai #define HISR_VC13 0x00002000 19181fcb170STakashi Iwai #define HISR_VC14 0x00004000 19281fcb170STakashi Iwai #define HISR_VC15 0x00008000 19381fcb170STakashi Iwai #define HISR_INT0 0x00010000 19481fcb170STakashi Iwai #define HISR_INT1 0x00020000 19581fcb170STakashi Iwai #define HISR_DMAI 0x00040000 19681fcb170STakashi Iwai #define HISR_FROVR 0x00080000 19781fcb170STakashi Iwai #define HISR_MIDI 0x00100000 19881fcb170STakashi Iwai #ifdef NO_CS4612 19981fcb170STakashi Iwai #define HISR_RESERVED 0x0FE00000 20081fcb170STakashi Iwai #else 20181fcb170STakashi Iwai #define HISR_SBINT 0x00200000 20281fcb170STakashi Iwai #define HISR_RESERVED 0x0FC00000 20381fcb170STakashi Iwai #endif 20481fcb170STakashi Iwai #define HISR_H0P 0x40000000 20581fcb170STakashi Iwai #define HISR_INTENA 0x80000000 20681fcb170STakashi Iwai 20781fcb170STakashi Iwai /* 20881fcb170STakashi Iwai * The following defines are for the flags in the host signal register 0. 20981fcb170STakashi Iwai */ 21081fcb170STakashi Iwai #define HSR0_VC_MASK 0xFFFFFFFF 21181fcb170STakashi Iwai #define HSR0_VC16 0x00000001 21281fcb170STakashi Iwai #define HSR0_VC17 0x00000002 21381fcb170STakashi Iwai #define HSR0_VC18 0x00000004 21481fcb170STakashi Iwai #define HSR0_VC19 0x00000008 21581fcb170STakashi Iwai #define HSR0_VC20 0x00000010 21681fcb170STakashi Iwai #define HSR0_VC21 0x00000020 21781fcb170STakashi Iwai #define HSR0_VC22 0x00000040 21881fcb170STakashi Iwai #define HSR0_VC23 0x00000080 21981fcb170STakashi Iwai #define HSR0_VC24 0x00000100 22081fcb170STakashi Iwai #define HSR0_VC25 0x00000200 22181fcb170STakashi Iwai #define HSR0_VC26 0x00000400 22281fcb170STakashi Iwai #define HSR0_VC27 0x00000800 22381fcb170STakashi Iwai #define HSR0_VC28 0x00001000 22481fcb170STakashi Iwai #define HSR0_VC29 0x00002000 22581fcb170STakashi Iwai #define HSR0_VC30 0x00004000 22681fcb170STakashi Iwai #define HSR0_VC31 0x00008000 22781fcb170STakashi Iwai #define HSR0_VC32 0x00010000 22881fcb170STakashi Iwai #define HSR0_VC33 0x00020000 22981fcb170STakashi Iwai #define HSR0_VC34 0x00040000 23081fcb170STakashi Iwai #define HSR0_VC35 0x00080000 23181fcb170STakashi Iwai #define HSR0_VC36 0x00100000 23281fcb170STakashi Iwai #define HSR0_VC37 0x00200000 23381fcb170STakashi Iwai #define HSR0_VC38 0x00400000 23481fcb170STakashi Iwai #define HSR0_VC39 0x00800000 23581fcb170STakashi Iwai #define HSR0_VC40 0x01000000 23681fcb170STakashi Iwai #define HSR0_VC41 0x02000000 23781fcb170STakashi Iwai #define HSR0_VC42 0x04000000 23881fcb170STakashi Iwai #define HSR0_VC43 0x08000000 23981fcb170STakashi Iwai #define HSR0_VC44 0x10000000 24081fcb170STakashi Iwai #define HSR0_VC45 0x20000000 24181fcb170STakashi Iwai #define HSR0_VC46 0x40000000 24281fcb170STakashi Iwai #define HSR0_VC47 0x80000000 24381fcb170STakashi Iwai 24481fcb170STakashi Iwai /* 24581fcb170STakashi Iwai * The following defines are for the flags in the host interrupt control 24681fcb170STakashi Iwai * register. 24781fcb170STakashi Iwai */ 24881fcb170STakashi Iwai #define HICR_IEV 0x00000001 24981fcb170STakashi Iwai #define HICR_CHGM 0x00000002 25081fcb170STakashi Iwai 25181fcb170STakashi Iwai /* 25281fcb170STakashi Iwai * The following defines are for the flags in the DMA status register. 25381fcb170STakashi Iwai */ 25481fcb170STakashi Iwai #define DMSR_HP 0x00000001 25581fcb170STakashi Iwai #define DMSR_HR 0x00000002 25681fcb170STakashi Iwai #define DMSR_SP 0x00000004 25781fcb170STakashi Iwai #define DMSR_SR 0x00000008 25881fcb170STakashi Iwai 25981fcb170STakashi Iwai /* 26081fcb170STakashi Iwai * The following defines are for the flags in the host DMA source address 26181fcb170STakashi Iwai * register. 26281fcb170STakashi Iwai */ 26381fcb170STakashi Iwai #define HSAR_HOST_ADDR_MASK 0xFFFFFFFF 26481fcb170STakashi Iwai #define HSAR_DSP_ADDR_MASK 0x0000FFFF 26581fcb170STakashi Iwai #define HSAR_MEMID_MASK 0x000F0000 26681fcb170STakashi Iwai #define HSAR_MEMID_SP_DMEM0 0x00000000 26781fcb170STakashi Iwai #define HSAR_MEMID_SP_DMEM1 0x00010000 26881fcb170STakashi Iwai #define HSAR_MEMID_SP_PMEM 0x00020000 26981fcb170STakashi Iwai #define HSAR_MEMID_SP_DEBUG 0x00030000 27081fcb170STakashi Iwai #define HSAR_MEMID_OMNI_MEM 0x000E0000 27181fcb170STakashi Iwai #define HSAR_END 0x40000000 27281fcb170STakashi Iwai #define HSAR_ERR 0x80000000 27381fcb170STakashi Iwai 27481fcb170STakashi Iwai /* 27581fcb170STakashi Iwai * The following defines are for the flags in the host DMA destination address 27681fcb170STakashi Iwai * register. 27781fcb170STakashi Iwai */ 27881fcb170STakashi Iwai #define HDAR_HOST_ADDR_MASK 0xFFFFFFFF 27981fcb170STakashi Iwai #define HDAR_DSP_ADDR_MASK 0x0000FFFF 28081fcb170STakashi Iwai #define HDAR_MEMID_MASK 0x000F0000 28181fcb170STakashi Iwai #define HDAR_MEMID_SP_DMEM0 0x00000000 28281fcb170STakashi Iwai #define HDAR_MEMID_SP_DMEM1 0x00010000 28381fcb170STakashi Iwai #define HDAR_MEMID_SP_PMEM 0x00020000 28481fcb170STakashi Iwai #define HDAR_MEMID_SP_DEBUG 0x00030000 28581fcb170STakashi Iwai #define HDAR_MEMID_OMNI_MEM 0x000E0000 28681fcb170STakashi Iwai #define HDAR_END 0x40000000 28781fcb170STakashi Iwai #define HDAR_ERR 0x80000000 28881fcb170STakashi Iwai 28981fcb170STakashi Iwai /* 29081fcb170STakashi Iwai * The following defines are for the flags in the host DMA control register. 29181fcb170STakashi Iwai */ 29281fcb170STakashi Iwai #define HDMR_AC_MASK 0x0000F000 29381fcb170STakashi Iwai #define HDMR_AC_8_16 0x00001000 29481fcb170STakashi Iwai #define HDMR_AC_M_S 0x00002000 29581fcb170STakashi Iwai #define HDMR_AC_B_L 0x00004000 29681fcb170STakashi Iwai #define HDMR_AC_S_U 0x00008000 29781fcb170STakashi Iwai 29881fcb170STakashi Iwai /* 29981fcb170STakashi Iwai * The following defines are for the flags in the host DMA control register. 30081fcb170STakashi Iwai */ 30181fcb170STakashi Iwai #define HDCR_COUNT_MASK 0x000003FF 30281fcb170STakashi Iwai #define HDCR_DONE 0x00004000 30381fcb170STakashi Iwai #define HDCR_OPT 0x00008000 30481fcb170STakashi Iwai #define HDCR_WBD 0x00400000 30581fcb170STakashi Iwai #define HDCR_WBS 0x00800000 30681fcb170STakashi Iwai #define HDCR_DMS_MASK 0x07000000 30781fcb170STakashi Iwai #define HDCR_DMS_LINEAR 0x00000000 30881fcb170STakashi Iwai #define HDCR_DMS_16_DWORDS 0x01000000 30981fcb170STakashi Iwai #define HDCR_DMS_32_DWORDS 0x02000000 31081fcb170STakashi Iwai #define HDCR_DMS_64_DWORDS 0x03000000 31181fcb170STakashi Iwai #define HDCR_DMS_128_DWORDS 0x04000000 31281fcb170STakashi Iwai #define HDCR_DMS_256_DWORDS 0x05000000 31381fcb170STakashi Iwai #define HDCR_DMS_512_DWORDS 0x06000000 31481fcb170STakashi Iwai #define HDCR_DMS_1024_DWORDS 0x07000000 31581fcb170STakashi Iwai #define HDCR_DH 0x08000000 31681fcb170STakashi Iwai #define HDCR_SMS_MASK 0x70000000 31781fcb170STakashi Iwai #define HDCR_SMS_LINEAR 0x00000000 31881fcb170STakashi Iwai #define HDCR_SMS_16_DWORDS 0x10000000 31981fcb170STakashi Iwai #define HDCR_SMS_32_DWORDS 0x20000000 32081fcb170STakashi Iwai #define HDCR_SMS_64_DWORDS 0x30000000 32181fcb170STakashi Iwai #define HDCR_SMS_128_DWORDS 0x40000000 32281fcb170STakashi Iwai #define HDCR_SMS_256_DWORDS 0x50000000 32381fcb170STakashi Iwai #define HDCR_SMS_512_DWORDS 0x60000000 32481fcb170STakashi Iwai #define HDCR_SMS_1024_DWORDS 0x70000000 32581fcb170STakashi Iwai #define HDCR_SH 0x80000000 32681fcb170STakashi Iwai #define HDCR_COUNT_SHIFT 0 32781fcb170STakashi Iwai 32881fcb170STakashi Iwai /* 32981fcb170STakashi Iwai * The following defines are for the flags in the performance monitor control 33081fcb170STakashi Iwai * register. 33181fcb170STakashi Iwai */ 33281fcb170STakashi Iwai #define PFMC_C1SS_MASK 0x0000001F 33381fcb170STakashi Iwai #define PFMC_C1EV 0x00000020 33481fcb170STakashi Iwai #define PFMC_C1RS 0x00008000 33581fcb170STakashi Iwai #define PFMC_C2SS_MASK 0x001F0000 33681fcb170STakashi Iwai #define PFMC_C2EV 0x00200000 33781fcb170STakashi Iwai #define PFMC_C2RS 0x80000000 33881fcb170STakashi Iwai #define PFMC_C1SS_SHIFT 0 33981fcb170STakashi Iwai #define PFMC_C2SS_SHIFT 16 34081fcb170STakashi Iwai #define PFMC_BUS_GRANT 0 34181fcb170STakashi Iwai #define PFMC_GRANT_AFTER_REQ 1 34281fcb170STakashi Iwai #define PFMC_TRANSACTION 2 34381fcb170STakashi Iwai #define PFMC_DWORD_TRANSFER 3 34481fcb170STakashi Iwai #define PFMC_SLAVE_READ 4 34581fcb170STakashi Iwai #define PFMC_SLAVE_WRITE 5 34681fcb170STakashi Iwai #define PFMC_PREEMPTION 6 34781fcb170STakashi Iwai #define PFMC_DISCONNECT_RETRY 7 34881fcb170STakashi Iwai #define PFMC_INTERRUPT 8 34981fcb170STakashi Iwai #define PFMC_BUS_OWNERSHIP 9 35081fcb170STakashi Iwai #define PFMC_TRANSACTION_LAG 10 35181fcb170STakashi Iwai #define PFMC_PCI_CLOCK 11 35281fcb170STakashi Iwai #define PFMC_SERIAL_CLOCK 12 35381fcb170STakashi Iwai #define PFMC_SP_CLOCK 13 35481fcb170STakashi Iwai 35581fcb170STakashi Iwai /* 35681fcb170STakashi Iwai * The following defines are for the flags in the performance counter value 1 35781fcb170STakashi Iwai * register. 35881fcb170STakashi Iwai */ 35981fcb170STakashi Iwai #define PFCV1_PC1V_MASK 0xFFFFFFFF 36081fcb170STakashi Iwai #define PFCV1_PC1V_SHIFT 0 36181fcb170STakashi Iwai 36281fcb170STakashi Iwai /* 36381fcb170STakashi Iwai * The following defines are for the flags in the performance counter value 2 36481fcb170STakashi Iwai * register. 36581fcb170STakashi Iwai */ 36681fcb170STakashi Iwai #define PFCV2_PC2V_MASK 0xFFFFFFFF 36781fcb170STakashi Iwai #define PFCV2_PC2V_SHIFT 0 36881fcb170STakashi Iwai 36981fcb170STakashi Iwai /* 37081fcb170STakashi Iwai * The following defines are for the flags in the clock control register 1. 37181fcb170STakashi Iwai */ 37281fcb170STakashi Iwai #define CLKCR1_OSCS 0x00000001 37381fcb170STakashi Iwai #define CLKCR1_OSCP 0x00000002 37481fcb170STakashi Iwai #define CLKCR1_PLLSS_MASK 0x0000000C 37581fcb170STakashi Iwai #define CLKCR1_PLLSS_SERIAL 0x00000000 37681fcb170STakashi Iwai #define CLKCR1_PLLSS_CRYSTAL 0x00000004 37781fcb170STakashi Iwai #define CLKCR1_PLLSS_PCI 0x00000008 37881fcb170STakashi Iwai #define CLKCR1_PLLSS_RESERVED 0x0000000C 37981fcb170STakashi Iwai #define CLKCR1_PLLP 0x00000010 38081fcb170STakashi Iwai #define CLKCR1_SWCE 0x00000020 38181fcb170STakashi Iwai #define CLKCR1_PLLOS 0x00000040 38281fcb170STakashi Iwai 38381fcb170STakashi Iwai /* 38481fcb170STakashi Iwai * The following defines are for the flags in the clock control register 2. 38581fcb170STakashi Iwai */ 38681fcb170STakashi Iwai #define CLKCR2_PDIVS_MASK 0x0000000F 38781fcb170STakashi Iwai #define CLKCR2_PDIVS_1 0x00000001 38881fcb170STakashi Iwai #define CLKCR2_PDIVS_2 0x00000002 38981fcb170STakashi Iwai #define CLKCR2_PDIVS_4 0x00000004 39081fcb170STakashi Iwai #define CLKCR2_PDIVS_7 0x00000007 39181fcb170STakashi Iwai #define CLKCR2_PDIVS_8 0x00000008 39281fcb170STakashi Iwai #define CLKCR2_PDIVS_16 0x00000000 39381fcb170STakashi Iwai 39481fcb170STakashi Iwai /* 39581fcb170STakashi Iwai * The following defines are for the flags in the PLL multiplier register. 39681fcb170STakashi Iwai */ 39781fcb170STakashi Iwai #define PLLM_MASK 0x000000FF 39881fcb170STakashi Iwai #define PLLM_SHIFT 0 39981fcb170STakashi Iwai 40081fcb170STakashi Iwai /* 40181fcb170STakashi Iwai * The following defines are for the flags in the PLL capacitor coefficient 40281fcb170STakashi Iwai * register. 40381fcb170STakashi Iwai */ 40481fcb170STakashi Iwai #define PLLCC_CDR_MASK 0x00000007 40581fcb170STakashi Iwai #ifndef NO_CS4610 40681fcb170STakashi Iwai #define PLLCC_CDR_240_350_MHZ 0x00000000 40781fcb170STakashi Iwai #define PLLCC_CDR_184_265_MHZ 0x00000001 40881fcb170STakashi Iwai #define PLLCC_CDR_144_205_MHZ 0x00000002 40981fcb170STakashi Iwai #define PLLCC_CDR_111_160_MHZ 0x00000003 41081fcb170STakashi Iwai #define PLLCC_CDR_87_123_MHZ 0x00000004 41181fcb170STakashi Iwai #define PLLCC_CDR_67_96_MHZ 0x00000005 41281fcb170STakashi Iwai #define PLLCC_CDR_52_74_MHZ 0x00000006 41381fcb170STakashi Iwai #define PLLCC_CDR_45_58_MHZ 0x00000007 41481fcb170STakashi Iwai #endif 41581fcb170STakashi Iwai #ifndef NO_CS4612 41681fcb170STakashi Iwai #define PLLCC_CDR_271_398_MHZ 0x00000000 41781fcb170STakashi Iwai #define PLLCC_CDR_227_330_MHZ 0x00000001 41881fcb170STakashi Iwai #define PLLCC_CDR_167_239_MHZ 0x00000002 41981fcb170STakashi Iwai #define PLLCC_CDR_150_215_MHZ 0x00000003 42081fcb170STakashi Iwai #define PLLCC_CDR_107_154_MHZ 0x00000004 42181fcb170STakashi Iwai #define PLLCC_CDR_98_140_MHZ 0x00000005 42281fcb170STakashi Iwai #define PLLCC_CDR_73_104_MHZ 0x00000006 42381fcb170STakashi Iwai #define PLLCC_CDR_63_90_MHZ 0x00000007 42481fcb170STakashi Iwai #endif 42581fcb170STakashi Iwai #define PLLCC_LPF_MASK 0x000000F8 42681fcb170STakashi Iwai #ifndef NO_CS4610 42781fcb170STakashi Iwai #define PLLCC_LPF_23850_60000_KHZ 0x00000000 42881fcb170STakashi Iwai #define PLLCC_LPF_7960_26290_KHZ 0x00000008 42981fcb170STakashi Iwai #define PLLCC_LPF_4160_10980_KHZ 0x00000018 43081fcb170STakashi Iwai #define PLLCC_LPF_1740_4580_KHZ 0x00000038 43181fcb170STakashi Iwai #define PLLCC_LPF_724_1910_KHZ 0x00000078 43281fcb170STakashi Iwai #define PLLCC_LPF_317_798_KHZ 0x000000F8 43381fcb170STakashi Iwai #endif 43481fcb170STakashi Iwai #ifndef NO_CS4612 43581fcb170STakashi Iwai #define PLLCC_LPF_25580_64530_KHZ 0x00000000 43681fcb170STakashi Iwai #define PLLCC_LPF_14360_37270_KHZ 0x00000008 43781fcb170STakashi Iwai #define PLLCC_LPF_6100_16020_KHZ 0x00000018 43881fcb170STakashi Iwai #define PLLCC_LPF_2540_6690_KHZ 0x00000038 43981fcb170STakashi Iwai #define PLLCC_LPF_1050_2780_KHZ 0x00000078 44081fcb170STakashi Iwai #define PLLCC_LPF_450_1160_KHZ 0x000000F8 44181fcb170STakashi Iwai #endif 44281fcb170STakashi Iwai 44381fcb170STakashi Iwai /* 44481fcb170STakashi Iwai * The following defines are for the flags in the feature reporting register. 44581fcb170STakashi Iwai */ 44681fcb170STakashi Iwai #define FRR_FAB_MASK 0x00000003 44781fcb170STakashi Iwai #define FRR_MASK_MASK 0x0000001C 44881fcb170STakashi Iwai #ifdef NO_CS4612 44981fcb170STakashi Iwai #define FRR_CFOP_MASK 0x000000E0 45081fcb170STakashi Iwai #else 45181fcb170STakashi Iwai #define FRR_CFOP_MASK 0x00000FE0 45281fcb170STakashi Iwai #endif 45381fcb170STakashi Iwai #define FRR_CFOP_NOT_DVD 0x00000020 45481fcb170STakashi Iwai #define FRR_CFOP_A3D 0x00000040 45581fcb170STakashi Iwai #define FRR_CFOP_128_PIN 0x00000080 45681fcb170STakashi Iwai #ifndef NO_CS4612 45781fcb170STakashi Iwai #define FRR_CFOP_CS4280 0x00000800 45881fcb170STakashi Iwai #endif 45981fcb170STakashi Iwai #define FRR_FAB_SHIFT 0 46081fcb170STakashi Iwai #define FRR_MASK_SHIFT 2 46181fcb170STakashi Iwai #define FRR_CFOP_SHIFT 5 46281fcb170STakashi Iwai 46381fcb170STakashi Iwai /* 46481fcb170STakashi Iwai * The following defines are for the flags in the configuration load 1 46581fcb170STakashi Iwai * register. 46681fcb170STakashi Iwai */ 46781fcb170STakashi Iwai #define CFL1_CLOCK_SOURCE_MASK 0x00000003 46881fcb170STakashi Iwai #define CFL1_CLOCK_SOURCE_CS423X 0x00000000 46981fcb170STakashi Iwai #define CFL1_CLOCK_SOURCE_AC97 0x00000001 47081fcb170STakashi Iwai #define CFL1_CLOCK_SOURCE_CRYSTAL 0x00000002 47181fcb170STakashi Iwai #define CFL1_CLOCK_SOURCE_DUAL_AC97 0x00000003 47281fcb170STakashi Iwai #define CFL1_VALID_DATA_MASK 0x000000FF 47381fcb170STakashi Iwai 47481fcb170STakashi Iwai /* 47581fcb170STakashi Iwai * The following defines are for the flags in the configuration load 2 47681fcb170STakashi Iwai * register. 47781fcb170STakashi Iwai */ 47881fcb170STakashi Iwai #define CFL2_VALID_DATA_MASK 0x000000FF 47981fcb170STakashi Iwai 48081fcb170STakashi Iwai /* 48181fcb170STakashi Iwai * The following defines are for the flags in the serial port master control 48281fcb170STakashi Iwai * register 1. 48381fcb170STakashi Iwai */ 48481fcb170STakashi Iwai #define SERMC1_MSPE 0x00000001 48581fcb170STakashi Iwai #define SERMC1_PTC_MASK 0x0000000E 48681fcb170STakashi Iwai #define SERMC1_PTC_CS423X 0x00000000 48781fcb170STakashi Iwai #define SERMC1_PTC_AC97 0x00000002 48881fcb170STakashi Iwai #define SERMC1_PTC_DAC 0x00000004 48981fcb170STakashi Iwai #define SERMC1_PLB 0x00000010 49081fcb170STakashi Iwai #define SERMC1_XLB 0x00000020 49181fcb170STakashi Iwai 49281fcb170STakashi Iwai /* 49381fcb170STakashi Iwai * The following defines are for the flags in the serial port master control 49481fcb170STakashi Iwai * register 2. 49581fcb170STakashi Iwai */ 49681fcb170STakashi Iwai #define SERMC2_LROE 0x00000001 49781fcb170STakashi Iwai #define SERMC2_MCOE 0x00000002 49881fcb170STakashi Iwai #define SERMC2_MCDIV 0x00000004 49981fcb170STakashi Iwai 50081fcb170STakashi Iwai /* 50181fcb170STakashi Iwai * The following defines are for the flags in the serial port 1 configuration 50281fcb170STakashi Iwai * register. 50381fcb170STakashi Iwai */ 50481fcb170STakashi Iwai #define SERC1_SO1EN 0x00000001 50581fcb170STakashi Iwai #define SERC1_SO1F_MASK 0x0000000E 50681fcb170STakashi Iwai #define SERC1_SO1F_CS423X 0x00000000 50781fcb170STakashi Iwai #define SERC1_SO1F_AC97 0x00000002 50881fcb170STakashi Iwai #define SERC1_SO1F_DAC 0x00000004 50981fcb170STakashi Iwai #define SERC1_SO1F_SPDIF 0x00000006 51081fcb170STakashi Iwai 51181fcb170STakashi Iwai /* 51281fcb170STakashi Iwai * The following defines are for the flags in the serial port 2 configuration 51381fcb170STakashi Iwai * register. 51481fcb170STakashi Iwai */ 51581fcb170STakashi Iwai #define SERC2_SI1EN 0x00000001 51681fcb170STakashi Iwai #define SERC2_SI1F_MASK 0x0000000E 51781fcb170STakashi Iwai #define SERC2_SI1F_CS423X 0x00000000 51881fcb170STakashi Iwai #define SERC2_SI1F_AC97 0x00000002 51981fcb170STakashi Iwai #define SERC2_SI1F_ADC 0x00000004 52081fcb170STakashi Iwai #define SERC2_SI1F_SPDIF 0x00000006 52181fcb170STakashi Iwai 52281fcb170STakashi Iwai /* 52381fcb170STakashi Iwai * The following defines are for the flags in the serial port 3 configuration 52481fcb170STakashi Iwai * register. 52581fcb170STakashi Iwai */ 52681fcb170STakashi Iwai #define SERC3_SO2EN 0x00000001 52781fcb170STakashi Iwai #define SERC3_SO2F_MASK 0x00000006 52881fcb170STakashi Iwai #define SERC3_SO2F_DAC 0x00000000 52981fcb170STakashi Iwai #define SERC3_SO2F_SPDIF 0x00000002 53081fcb170STakashi Iwai 53181fcb170STakashi Iwai /* 53281fcb170STakashi Iwai * The following defines are for the flags in the serial port 4 configuration 53381fcb170STakashi Iwai * register. 53481fcb170STakashi Iwai */ 53581fcb170STakashi Iwai #define SERC4_SO3EN 0x00000001 53681fcb170STakashi Iwai #define SERC4_SO3F_MASK 0x00000006 53781fcb170STakashi Iwai #define SERC4_SO3F_DAC 0x00000000 53881fcb170STakashi Iwai #define SERC4_SO3F_SPDIF 0x00000002 53981fcb170STakashi Iwai 54081fcb170STakashi Iwai /* 54181fcb170STakashi Iwai * The following defines are for the flags in the serial port 5 configuration 54281fcb170STakashi Iwai * register. 54381fcb170STakashi Iwai */ 54481fcb170STakashi Iwai #define SERC5_SI2EN 0x00000001 54581fcb170STakashi Iwai #define SERC5_SI2F_MASK 0x00000006 54681fcb170STakashi Iwai #define SERC5_SI2F_ADC 0x00000000 54781fcb170STakashi Iwai #define SERC5_SI2F_SPDIF 0x00000002 54881fcb170STakashi Iwai 54981fcb170STakashi Iwai /* 55081fcb170STakashi Iwai * The following defines are for the flags in the serial port backdoor sample 55181fcb170STakashi Iwai * pointer register. 55281fcb170STakashi Iwai */ 55381fcb170STakashi Iwai #define SERBSP_FSP_MASK 0x0000000F 55481fcb170STakashi Iwai #define SERBSP_FSP_SHIFT 0 55581fcb170STakashi Iwai 55681fcb170STakashi Iwai /* 55781fcb170STakashi Iwai * The following defines are for the flags in the serial port backdoor status 55881fcb170STakashi Iwai * register. 55981fcb170STakashi Iwai */ 56081fcb170STakashi Iwai #define SERBST_RRDY 0x00000001 56181fcb170STakashi Iwai #define SERBST_WBSY 0x00000002 56281fcb170STakashi Iwai 56381fcb170STakashi Iwai /* 56481fcb170STakashi Iwai * The following defines are for the flags in the serial port backdoor command 56581fcb170STakashi Iwai * register. 56681fcb170STakashi Iwai */ 56781fcb170STakashi Iwai #define SERBCM_RDC 0x00000001 56881fcb170STakashi Iwai #define SERBCM_WRC 0x00000002 56981fcb170STakashi Iwai 57081fcb170STakashi Iwai /* 57181fcb170STakashi Iwai * The following defines are for the flags in the serial port backdoor address 57281fcb170STakashi Iwai * register. 57381fcb170STakashi Iwai */ 57481fcb170STakashi Iwai #ifdef NO_CS4612 57581fcb170STakashi Iwai #define SERBAD_FAD_MASK 0x000000FF 57681fcb170STakashi Iwai #else 57781fcb170STakashi Iwai #define SERBAD_FAD_MASK 0x000001FF 57881fcb170STakashi Iwai #endif 57981fcb170STakashi Iwai #define SERBAD_FAD_SHIFT 0 58081fcb170STakashi Iwai 58181fcb170STakashi Iwai /* 58281fcb170STakashi Iwai * The following defines are for the flags in the serial port backdoor 58381fcb170STakashi Iwai * configuration register. 58481fcb170STakashi Iwai */ 58581fcb170STakashi Iwai #define SERBCF_HBP 0x00000001 58681fcb170STakashi Iwai 58781fcb170STakashi Iwai /* 58881fcb170STakashi Iwai * The following defines are for the flags in the serial port backdoor write 58981fcb170STakashi Iwai * port register. 59081fcb170STakashi Iwai */ 59181fcb170STakashi Iwai #define SERBWP_FWD_MASK 0x000FFFFF 59281fcb170STakashi Iwai #define SERBWP_FWD_SHIFT 0 59381fcb170STakashi Iwai 59481fcb170STakashi Iwai /* 59581fcb170STakashi Iwai * The following defines are for the flags in the serial port backdoor read 59681fcb170STakashi Iwai * port register. 59781fcb170STakashi Iwai */ 59881fcb170STakashi Iwai #define SERBRP_FRD_MASK 0x000FFFFF 59981fcb170STakashi Iwai #define SERBRP_FRD_SHIFT 0 60081fcb170STakashi Iwai 60181fcb170STakashi Iwai /* 60281fcb170STakashi Iwai * The following defines are for the flags in the async FIFO address register. 60381fcb170STakashi Iwai */ 60481fcb170STakashi Iwai #ifndef NO_CS4612 60581fcb170STakashi Iwai #define ASER_FADDR_A1_MASK 0x000001FF 60681fcb170STakashi Iwai #define ASER_FADDR_EN1 0x00008000 60781fcb170STakashi Iwai #define ASER_FADDR_A2_MASK 0x01FF0000 60881fcb170STakashi Iwai #define ASER_FADDR_EN2 0x80000000 60981fcb170STakashi Iwai #define ASER_FADDR_A1_SHIFT 0 61081fcb170STakashi Iwai #define ASER_FADDR_A2_SHIFT 16 61181fcb170STakashi Iwai #endif 61281fcb170STakashi Iwai 61381fcb170STakashi Iwai /* 61481fcb170STakashi Iwai * The following defines are for the flags in the AC97 control register. 61581fcb170STakashi Iwai */ 61681fcb170STakashi Iwai #define ACCTL_RSTN 0x00000001 61781fcb170STakashi Iwai #define ACCTL_ESYN 0x00000002 61881fcb170STakashi Iwai #define ACCTL_VFRM 0x00000004 61981fcb170STakashi Iwai #define ACCTL_DCV 0x00000008 62081fcb170STakashi Iwai #define ACCTL_CRW 0x00000010 62181fcb170STakashi Iwai #define ACCTL_ASYN 0x00000020 62281fcb170STakashi Iwai #ifndef NO_CS4612 62381fcb170STakashi Iwai #define ACCTL_TC 0x00000040 62481fcb170STakashi Iwai #endif 62581fcb170STakashi Iwai 62681fcb170STakashi Iwai /* 62781fcb170STakashi Iwai * The following defines are for the flags in the AC97 status register. 62881fcb170STakashi Iwai */ 62981fcb170STakashi Iwai #define ACSTS_CRDY 0x00000001 63081fcb170STakashi Iwai #define ACSTS_VSTS 0x00000002 63181fcb170STakashi Iwai #ifndef NO_CS4612 63281fcb170STakashi Iwai #define ACSTS_WKUP 0x00000004 63381fcb170STakashi Iwai #endif 63481fcb170STakashi Iwai 63581fcb170STakashi Iwai /* 63681fcb170STakashi Iwai * The following defines are for the flags in the AC97 output slot valid 63781fcb170STakashi Iwai * register. 63881fcb170STakashi Iwai */ 63981fcb170STakashi Iwai #define ACOSV_SLV3 0x00000001 64081fcb170STakashi Iwai #define ACOSV_SLV4 0x00000002 64181fcb170STakashi Iwai #define ACOSV_SLV5 0x00000004 64281fcb170STakashi Iwai #define ACOSV_SLV6 0x00000008 64381fcb170STakashi Iwai #define ACOSV_SLV7 0x00000010 64481fcb170STakashi Iwai #define ACOSV_SLV8 0x00000020 64581fcb170STakashi Iwai #define ACOSV_SLV9 0x00000040 64681fcb170STakashi Iwai #define ACOSV_SLV10 0x00000080 64781fcb170STakashi Iwai #define ACOSV_SLV11 0x00000100 64881fcb170STakashi Iwai #define ACOSV_SLV12 0x00000200 64981fcb170STakashi Iwai 65081fcb170STakashi Iwai /* 65181fcb170STakashi Iwai * The following defines are for the flags in the AC97 command address 65281fcb170STakashi Iwai * register. 65381fcb170STakashi Iwai */ 65481fcb170STakashi Iwai #define ACCAD_CI_MASK 0x0000007F 65581fcb170STakashi Iwai #define ACCAD_CI_SHIFT 0 65681fcb170STakashi Iwai 65781fcb170STakashi Iwai /* 65881fcb170STakashi Iwai * The following defines are for the flags in the AC97 command data register. 65981fcb170STakashi Iwai */ 66081fcb170STakashi Iwai #define ACCDA_CD_MASK 0x0000FFFF 66181fcb170STakashi Iwai #define ACCDA_CD_SHIFT 0 66281fcb170STakashi Iwai 66381fcb170STakashi Iwai /* 66481fcb170STakashi Iwai * The following defines are for the flags in the AC97 input slot valid 66581fcb170STakashi Iwai * register. 66681fcb170STakashi Iwai */ 66781fcb170STakashi Iwai #define ACISV_ISV3 0x00000001 66881fcb170STakashi Iwai #define ACISV_ISV4 0x00000002 66981fcb170STakashi Iwai #define ACISV_ISV5 0x00000004 67081fcb170STakashi Iwai #define ACISV_ISV6 0x00000008 67181fcb170STakashi Iwai #define ACISV_ISV7 0x00000010 67281fcb170STakashi Iwai #define ACISV_ISV8 0x00000020 67381fcb170STakashi Iwai #define ACISV_ISV9 0x00000040 67481fcb170STakashi Iwai #define ACISV_ISV10 0x00000080 67581fcb170STakashi Iwai #define ACISV_ISV11 0x00000100 67681fcb170STakashi Iwai #define ACISV_ISV12 0x00000200 67781fcb170STakashi Iwai 67881fcb170STakashi Iwai /* 67981fcb170STakashi Iwai * The following defines are for the flags in the AC97 status address 68081fcb170STakashi Iwai * register. 68181fcb170STakashi Iwai */ 68281fcb170STakashi Iwai #define ACSAD_SI_MASK 0x0000007F 68381fcb170STakashi Iwai #define ACSAD_SI_SHIFT 0 68481fcb170STakashi Iwai 68581fcb170STakashi Iwai /* 68681fcb170STakashi Iwai * The following defines are for the flags in the AC97 status data register. 68781fcb170STakashi Iwai */ 68881fcb170STakashi Iwai #define ACSDA_SD_MASK 0x0000FFFF 68981fcb170STakashi Iwai #define ACSDA_SD_SHIFT 0 69081fcb170STakashi Iwai 69181fcb170STakashi Iwai /* 69281fcb170STakashi Iwai * The following defines are for the flags in the joystick poll/trigger 69381fcb170STakashi Iwai * register. 69481fcb170STakashi Iwai */ 69581fcb170STakashi Iwai #define JSPT_CAX 0x00000001 69681fcb170STakashi Iwai #define JSPT_CAY 0x00000002 69781fcb170STakashi Iwai #define JSPT_CBX 0x00000004 69881fcb170STakashi Iwai #define JSPT_CBY 0x00000008 69981fcb170STakashi Iwai #define JSPT_BA1 0x00000010 70081fcb170STakashi Iwai #define JSPT_BA2 0x00000020 70181fcb170STakashi Iwai #define JSPT_BB1 0x00000040 70281fcb170STakashi Iwai #define JSPT_BB2 0x00000080 70381fcb170STakashi Iwai 70481fcb170STakashi Iwai /* 70581fcb170STakashi Iwai * The following defines are for the flags in the joystick control register. 70681fcb170STakashi Iwai */ 70781fcb170STakashi Iwai #define JSCTL_SP_MASK 0x00000003 70881fcb170STakashi Iwai #define JSCTL_SP_SLOW 0x00000000 70981fcb170STakashi Iwai #define JSCTL_SP_MEDIUM_SLOW 0x00000001 71081fcb170STakashi Iwai #define JSCTL_SP_MEDIUM_FAST 0x00000002 71181fcb170STakashi Iwai #define JSCTL_SP_FAST 0x00000003 71281fcb170STakashi Iwai #define JSCTL_ARE 0x00000004 71381fcb170STakashi Iwai 71481fcb170STakashi Iwai /* 71581fcb170STakashi Iwai * The following defines are for the flags in the joystick coordinate pair 1 71681fcb170STakashi Iwai * readback register. 71781fcb170STakashi Iwai */ 71881fcb170STakashi Iwai #define JSC1_Y1V_MASK 0x0000FFFF 71981fcb170STakashi Iwai #define JSC1_X1V_MASK 0xFFFF0000 72081fcb170STakashi Iwai #define JSC1_Y1V_SHIFT 0 72181fcb170STakashi Iwai #define JSC1_X1V_SHIFT 16 72281fcb170STakashi Iwai 72381fcb170STakashi Iwai /* 72481fcb170STakashi Iwai * The following defines are for the flags in the joystick coordinate pair 2 72581fcb170STakashi Iwai * readback register. 72681fcb170STakashi Iwai */ 72781fcb170STakashi Iwai #define JSC2_Y2V_MASK 0x0000FFFF 72881fcb170STakashi Iwai #define JSC2_X2V_MASK 0xFFFF0000 72981fcb170STakashi Iwai #define JSC2_Y2V_SHIFT 0 73081fcb170STakashi Iwai #define JSC2_X2V_SHIFT 16 73181fcb170STakashi Iwai 73281fcb170STakashi Iwai /* 73381fcb170STakashi Iwai * The following defines are for the flags in the MIDI control register. 73481fcb170STakashi Iwai */ 73581fcb170STakashi Iwai #define MIDCR_TXE 0x00000001 /* Enable transmitting. */ 73681fcb170STakashi Iwai #define MIDCR_RXE 0x00000002 /* Enable receiving. */ 73781fcb170STakashi Iwai #define MIDCR_RIE 0x00000004 /* Interrupt upon tx ready. */ 73881fcb170STakashi Iwai #define MIDCR_TIE 0x00000008 /* Interrupt upon rx ready. */ 73981fcb170STakashi Iwai #define MIDCR_MLB 0x00000010 /* Enable midi loopback. */ 74081fcb170STakashi Iwai #define MIDCR_MRST 0x00000020 /* Reset interface. */ 74181fcb170STakashi Iwai 74281fcb170STakashi Iwai /* 74381fcb170STakashi Iwai * The following defines are for the flags in the MIDI status register. 74481fcb170STakashi Iwai */ 74581fcb170STakashi Iwai #define MIDSR_TBF 0x00000001 /* Tx FIFO is full. */ 74681fcb170STakashi Iwai #define MIDSR_RBE 0x00000002 /* Rx FIFO is empty. */ 74781fcb170STakashi Iwai 74881fcb170STakashi Iwai /* 74981fcb170STakashi Iwai * The following defines are for the flags in the MIDI write port register. 75081fcb170STakashi Iwai */ 75181fcb170STakashi Iwai #define MIDWP_MWD_MASK 0x000000FF 75281fcb170STakashi Iwai #define MIDWP_MWD_SHIFT 0 75381fcb170STakashi Iwai 75481fcb170STakashi Iwai /* 75581fcb170STakashi Iwai * The following defines are for the flags in the MIDI read port register. 75681fcb170STakashi Iwai */ 75781fcb170STakashi Iwai #define MIDRP_MRD_MASK 0x000000FF 75881fcb170STakashi Iwai #define MIDRP_MRD_SHIFT 0 75981fcb170STakashi Iwai 76081fcb170STakashi Iwai /* 76181fcb170STakashi Iwai * The following defines are for the flags in the joystick GPIO register. 76281fcb170STakashi Iwai */ 76381fcb170STakashi Iwai #define JSIO_DAX 0x00000001 76481fcb170STakashi Iwai #define JSIO_DAY 0x00000002 76581fcb170STakashi Iwai #define JSIO_DBX 0x00000004 76681fcb170STakashi Iwai #define JSIO_DBY 0x00000008 76781fcb170STakashi Iwai #define JSIO_AXOE 0x00000010 76881fcb170STakashi Iwai #define JSIO_AYOE 0x00000020 76981fcb170STakashi Iwai #define JSIO_BXOE 0x00000040 77081fcb170STakashi Iwai #define JSIO_BYOE 0x00000080 77181fcb170STakashi Iwai 77281fcb170STakashi Iwai /* 77381fcb170STakashi Iwai * The following defines are for the flags in the master async/sync serial 77481fcb170STakashi Iwai * port enable register. 77581fcb170STakashi Iwai */ 77681fcb170STakashi Iwai #ifndef NO_CS4612 77781fcb170STakashi Iwai #define ASER_MASTER_ME 0x00000001 77881fcb170STakashi Iwai #endif 77981fcb170STakashi Iwai 78081fcb170STakashi Iwai /* 78181fcb170STakashi Iwai * The following defines are for the flags in the configuration interface 78281fcb170STakashi Iwai * register. 78381fcb170STakashi Iwai */ 78481fcb170STakashi Iwai #define CFGI_CLK 0x00000001 78581fcb170STakashi Iwai #define CFGI_DOUT 0x00000002 78681fcb170STakashi Iwai #define CFGI_DIN_EEN 0x00000004 78781fcb170STakashi Iwai #define CFGI_EELD 0x00000008 78881fcb170STakashi Iwai 78981fcb170STakashi Iwai /* 79081fcb170STakashi Iwai * The following defines are for the flags in the subsystem ID and vendor ID 79181fcb170STakashi Iwai * register. 79281fcb170STakashi Iwai */ 79381fcb170STakashi Iwai #define SSVID_VID_MASK 0x0000FFFF 79481fcb170STakashi Iwai #define SSVID_SID_MASK 0xFFFF0000 79581fcb170STakashi Iwai #define SSVID_VID_SHIFT 0 79681fcb170STakashi Iwai #define SSVID_SID_SHIFT 16 79781fcb170STakashi Iwai 79881fcb170STakashi Iwai /* 79981fcb170STakashi Iwai * The following defines are for the flags in the GPIO pin interface register. 80081fcb170STakashi Iwai */ 80181fcb170STakashi Iwai #define GPIOR_VOLDN 0x00000001 80281fcb170STakashi Iwai #define GPIOR_VOLUP 0x00000002 80381fcb170STakashi Iwai #define GPIOR_SI2D 0x00000004 80481fcb170STakashi Iwai #define GPIOR_SI2OE 0x00000008 80581fcb170STakashi Iwai 80681fcb170STakashi Iwai /* 80781fcb170STakashi Iwai * The following defines are for the flags in the extended GPIO pin direction 80881fcb170STakashi Iwai * register. 80981fcb170STakashi Iwai */ 81081fcb170STakashi Iwai #ifndef NO_CS4612 81181fcb170STakashi Iwai #define EGPIODR_GPOE0 0x00000001 81281fcb170STakashi Iwai #define EGPIODR_GPOE1 0x00000002 81381fcb170STakashi Iwai #define EGPIODR_GPOE2 0x00000004 81481fcb170STakashi Iwai #define EGPIODR_GPOE3 0x00000008 81581fcb170STakashi Iwai #define EGPIODR_GPOE4 0x00000010 81681fcb170STakashi Iwai #define EGPIODR_GPOE5 0x00000020 81781fcb170STakashi Iwai #define EGPIODR_GPOE6 0x00000040 81881fcb170STakashi Iwai #define EGPIODR_GPOE7 0x00000080 81981fcb170STakashi Iwai #define EGPIODR_GPOE8 0x00000100 82081fcb170STakashi Iwai #endif 82181fcb170STakashi Iwai 82281fcb170STakashi Iwai /* 82381fcb170STakashi Iwai * The following defines are for the flags in the extended GPIO pin polarity/ 82481fcb170STakashi Iwai * type register. 82581fcb170STakashi Iwai */ 82681fcb170STakashi Iwai #ifndef NO_CS4612 82781fcb170STakashi Iwai #define EGPIOPTR_GPPT0 0x00000001 82881fcb170STakashi Iwai #define EGPIOPTR_GPPT1 0x00000002 82981fcb170STakashi Iwai #define EGPIOPTR_GPPT2 0x00000004 83081fcb170STakashi Iwai #define EGPIOPTR_GPPT3 0x00000008 83181fcb170STakashi Iwai #define EGPIOPTR_GPPT4 0x00000010 83281fcb170STakashi Iwai #define EGPIOPTR_GPPT5 0x00000020 83381fcb170STakashi Iwai #define EGPIOPTR_GPPT6 0x00000040 83481fcb170STakashi Iwai #define EGPIOPTR_GPPT7 0x00000080 83581fcb170STakashi Iwai #define EGPIOPTR_GPPT8 0x00000100 83681fcb170STakashi Iwai #endif 83781fcb170STakashi Iwai 83881fcb170STakashi Iwai /* 83981fcb170STakashi Iwai * The following defines are for the flags in the extended GPIO pin sticky 84081fcb170STakashi Iwai * register. 84181fcb170STakashi Iwai */ 84281fcb170STakashi Iwai #ifndef NO_CS4612 84381fcb170STakashi Iwai #define EGPIOTR_GPS0 0x00000001 84481fcb170STakashi Iwai #define EGPIOTR_GPS1 0x00000002 84581fcb170STakashi Iwai #define EGPIOTR_GPS2 0x00000004 84681fcb170STakashi Iwai #define EGPIOTR_GPS3 0x00000008 84781fcb170STakashi Iwai #define EGPIOTR_GPS4 0x00000010 84881fcb170STakashi Iwai #define EGPIOTR_GPS5 0x00000020 84981fcb170STakashi Iwai #define EGPIOTR_GPS6 0x00000040 85081fcb170STakashi Iwai #define EGPIOTR_GPS7 0x00000080 85181fcb170STakashi Iwai #define EGPIOTR_GPS8 0x00000100 85281fcb170STakashi Iwai #endif 85381fcb170STakashi Iwai 85481fcb170STakashi Iwai /* 85581fcb170STakashi Iwai * The following defines are for the flags in the extended GPIO ping wakeup 85681fcb170STakashi Iwai * register. 85781fcb170STakashi Iwai */ 85881fcb170STakashi Iwai #ifndef NO_CS4612 85981fcb170STakashi Iwai #define EGPIOWR_GPW0 0x00000001 86081fcb170STakashi Iwai #define EGPIOWR_GPW1 0x00000002 86181fcb170STakashi Iwai #define EGPIOWR_GPW2 0x00000004 86281fcb170STakashi Iwai #define EGPIOWR_GPW3 0x00000008 86381fcb170STakashi Iwai #define EGPIOWR_GPW4 0x00000010 86481fcb170STakashi Iwai #define EGPIOWR_GPW5 0x00000020 86581fcb170STakashi Iwai #define EGPIOWR_GPW6 0x00000040 86681fcb170STakashi Iwai #define EGPIOWR_GPW7 0x00000080 86781fcb170STakashi Iwai #define EGPIOWR_GPW8 0x00000100 86881fcb170STakashi Iwai #endif 86981fcb170STakashi Iwai 87081fcb170STakashi Iwai /* 87181fcb170STakashi Iwai * The following defines are for the flags in the extended GPIO pin status 87281fcb170STakashi Iwai * register. 87381fcb170STakashi Iwai */ 87481fcb170STakashi Iwai #ifndef NO_CS4612 87581fcb170STakashi Iwai #define EGPIOSR_GPS0 0x00000001 87681fcb170STakashi Iwai #define EGPIOSR_GPS1 0x00000002 87781fcb170STakashi Iwai #define EGPIOSR_GPS2 0x00000004 87881fcb170STakashi Iwai #define EGPIOSR_GPS3 0x00000008 87981fcb170STakashi Iwai #define EGPIOSR_GPS4 0x00000010 88081fcb170STakashi Iwai #define EGPIOSR_GPS5 0x00000020 88181fcb170STakashi Iwai #define EGPIOSR_GPS6 0x00000040 88281fcb170STakashi Iwai #define EGPIOSR_GPS7 0x00000080 88381fcb170STakashi Iwai #define EGPIOSR_GPS8 0x00000100 88481fcb170STakashi Iwai #endif 88581fcb170STakashi Iwai 88681fcb170STakashi Iwai /* 88781fcb170STakashi Iwai * The following defines are for the flags in the serial port 6 configuration 88881fcb170STakashi Iwai * register. 88981fcb170STakashi Iwai */ 89081fcb170STakashi Iwai #ifndef NO_CS4612 89181fcb170STakashi Iwai #define SERC6_ASDO2EN 0x00000001 89281fcb170STakashi Iwai #endif 89381fcb170STakashi Iwai 89481fcb170STakashi Iwai /* 89581fcb170STakashi Iwai * The following defines are for the flags in the serial port 7 configuration 89681fcb170STakashi Iwai * register. 89781fcb170STakashi Iwai */ 89881fcb170STakashi Iwai #ifndef NO_CS4612 89981fcb170STakashi Iwai #define SERC7_ASDI2EN 0x00000001 90081fcb170STakashi Iwai #define SERC7_POSILB 0x00000002 90181fcb170STakashi Iwai #define SERC7_SIPOLB 0x00000004 90281fcb170STakashi Iwai #define SERC7_SOSILB 0x00000008 90381fcb170STakashi Iwai #define SERC7_SISOLB 0x00000010 90481fcb170STakashi Iwai #endif 90581fcb170STakashi Iwai 90681fcb170STakashi Iwai /* 90781fcb170STakashi Iwai * The following defines are for the flags in the serial port AC link 90881fcb170STakashi Iwai * configuration register. 90981fcb170STakashi Iwai */ 91081fcb170STakashi Iwai #ifndef NO_CS4612 91181fcb170STakashi Iwai #define SERACC_CHIP_TYPE_MASK 0x00000001 91281fcb170STakashi Iwai #define SERACC_CHIP_TYPE_1_03 0x00000000 91381fcb170STakashi Iwai #define SERACC_CHIP_TYPE_2_0 0x00000001 91481fcb170STakashi Iwai #define SERACC_TWO_CODECS 0x00000002 91581fcb170STakashi Iwai #define SERACC_MDM 0x00000004 91681fcb170STakashi Iwai #define SERACC_HSP 0x00000008 91781fcb170STakashi Iwai #define SERACC_ODT 0x00000010 /* only CS4630 */ 91881fcb170STakashi Iwai #endif 91981fcb170STakashi Iwai 92081fcb170STakashi Iwai /* 92181fcb170STakashi Iwai * The following defines are for the flags in the AC97 control register 2. 92281fcb170STakashi Iwai */ 92381fcb170STakashi Iwai #ifndef NO_CS4612 92481fcb170STakashi Iwai #define ACCTL2_RSTN 0x00000001 92581fcb170STakashi Iwai #define ACCTL2_ESYN 0x00000002 92681fcb170STakashi Iwai #define ACCTL2_VFRM 0x00000004 92781fcb170STakashi Iwai #define ACCTL2_DCV 0x00000008 92881fcb170STakashi Iwai #define ACCTL2_CRW 0x00000010 92981fcb170STakashi Iwai #define ACCTL2_ASYN 0x00000020 93081fcb170STakashi Iwai #endif 93181fcb170STakashi Iwai 93281fcb170STakashi Iwai /* 93381fcb170STakashi Iwai * The following defines are for the flags in the AC97 status register 2. 93481fcb170STakashi Iwai */ 93581fcb170STakashi Iwai #ifndef NO_CS4612 93681fcb170STakashi Iwai #define ACSTS2_CRDY 0x00000001 93781fcb170STakashi Iwai #define ACSTS2_VSTS 0x00000002 93881fcb170STakashi Iwai #endif 93981fcb170STakashi Iwai 94081fcb170STakashi Iwai /* 94181fcb170STakashi Iwai * The following defines are for the flags in the AC97 output slot valid 94281fcb170STakashi Iwai * register 2. 94381fcb170STakashi Iwai */ 94481fcb170STakashi Iwai #ifndef NO_CS4612 94581fcb170STakashi Iwai #define ACOSV2_SLV3 0x00000001 94681fcb170STakashi Iwai #define ACOSV2_SLV4 0x00000002 94781fcb170STakashi Iwai #define ACOSV2_SLV5 0x00000004 94881fcb170STakashi Iwai #define ACOSV2_SLV6 0x00000008 94981fcb170STakashi Iwai #define ACOSV2_SLV7 0x00000010 95081fcb170STakashi Iwai #define ACOSV2_SLV8 0x00000020 95181fcb170STakashi Iwai #define ACOSV2_SLV9 0x00000040 95281fcb170STakashi Iwai #define ACOSV2_SLV10 0x00000080 95381fcb170STakashi Iwai #define ACOSV2_SLV11 0x00000100 95481fcb170STakashi Iwai #define ACOSV2_SLV12 0x00000200 95581fcb170STakashi Iwai #endif 95681fcb170STakashi Iwai 95781fcb170STakashi Iwai /* 95881fcb170STakashi Iwai * The following defines are for the flags in the AC97 command address 95981fcb170STakashi Iwai * register 2. 96081fcb170STakashi Iwai */ 96181fcb170STakashi Iwai #ifndef NO_CS4612 96281fcb170STakashi Iwai #define ACCAD2_CI_MASK 0x0000007F 96381fcb170STakashi Iwai #define ACCAD2_CI_SHIFT 0 96481fcb170STakashi Iwai #endif 96581fcb170STakashi Iwai 96681fcb170STakashi Iwai /* 96781fcb170STakashi Iwai * The following defines are for the flags in the AC97 command data register 96881fcb170STakashi Iwai * 2. 96981fcb170STakashi Iwai */ 97081fcb170STakashi Iwai #ifndef NO_CS4612 97181fcb170STakashi Iwai #define ACCDA2_CD_MASK 0x0000FFFF 97281fcb170STakashi Iwai #define ACCDA2_CD_SHIFT 0 97381fcb170STakashi Iwai #endif 97481fcb170STakashi Iwai 97581fcb170STakashi Iwai /* 97681fcb170STakashi Iwai * The following defines are for the flags in the AC97 input slot valid 97781fcb170STakashi Iwai * register 2. 97881fcb170STakashi Iwai */ 97981fcb170STakashi Iwai #ifndef NO_CS4612 98081fcb170STakashi Iwai #define ACISV2_ISV3 0x00000001 98181fcb170STakashi Iwai #define ACISV2_ISV4 0x00000002 98281fcb170STakashi Iwai #define ACISV2_ISV5 0x00000004 98381fcb170STakashi Iwai #define ACISV2_ISV6 0x00000008 98481fcb170STakashi Iwai #define ACISV2_ISV7 0x00000010 98581fcb170STakashi Iwai #define ACISV2_ISV8 0x00000020 98681fcb170STakashi Iwai #define ACISV2_ISV9 0x00000040 98781fcb170STakashi Iwai #define ACISV2_ISV10 0x00000080 98881fcb170STakashi Iwai #define ACISV2_ISV11 0x00000100 98981fcb170STakashi Iwai #define ACISV2_ISV12 0x00000200 99081fcb170STakashi Iwai #endif 99181fcb170STakashi Iwai 99281fcb170STakashi Iwai /* 99381fcb170STakashi Iwai * The following defines are for the flags in the AC97 status address 99481fcb170STakashi Iwai * register 2. 99581fcb170STakashi Iwai */ 99681fcb170STakashi Iwai #ifndef NO_CS4612 99781fcb170STakashi Iwai #define ACSAD2_SI_MASK 0x0000007F 99881fcb170STakashi Iwai #define ACSAD2_SI_SHIFT 0 99981fcb170STakashi Iwai #endif 100081fcb170STakashi Iwai 100181fcb170STakashi Iwai /* 100281fcb170STakashi Iwai * The following defines are for the flags in the AC97 status data register 2. 100381fcb170STakashi Iwai */ 100481fcb170STakashi Iwai #ifndef NO_CS4612 100581fcb170STakashi Iwai #define ACSDA2_SD_MASK 0x0000FFFF 100681fcb170STakashi Iwai #define ACSDA2_SD_SHIFT 0 100781fcb170STakashi Iwai #endif 100881fcb170STakashi Iwai 100981fcb170STakashi Iwai /* 101081fcb170STakashi Iwai * The following defines are for the flags in the I/O trap address and control 101181fcb170STakashi Iwai * registers (all 12). 101281fcb170STakashi Iwai */ 101381fcb170STakashi Iwai #ifndef NO_CS4612 101481fcb170STakashi Iwai #define IOTAC_SA_MASK 0x0000FFFF 101581fcb170STakashi Iwai #define IOTAC_MSK_MASK 0x000F0000 101681fcb170STakashi Iwai #define IOTAC_IODC_MASK 0x06000000 101781fcb170STakashi Iwai #define IOTAC_IODC_16_BIT 0x00000000 101881fcb170STakashi Iwai #define IOTAC_IODC_10_BIT 0x02000000 101981fcb170STakashi Iwai #define IOTAC_IODC_12_BIT 0x04000000 102081fcb170STakashi Iwai #define IOTAC_WSPI 0x08000000 102181fcb170STakashi Iwai #define IOTAC_RSPI 0x10000000 102281fcb170STakashi Iwai #define IOTAC_WSE 0x20000000 102381fcb170STakashi Iwai #define IOTAC_WE 0x40000000 102481fcb170STakashi Iwai #define IOTAC_RE 0x80000000 102581fcb170STakashi Iwai #define IOTAC_SA_SHIFT 0 102681fcb170STakashi Iwai #define IOTAC_MSK_SHIFT 16 102781fcb170STakashi Iwai #endif 102881fcb170STakashi Iwai 102981fcb170STakashi Iwai /* 103081fcb170STakashi Iwai * The following defines are for the flags in the I/O trap fast read registers 103181fcb170STakashi Iwai * (all 8). 103281fcb170STakashi Iwai */ 103381fcb170STakashi Iwai #ifndef NO_CS4612 103481fcb170STakashi Iwai #define IOTFR_D_MASK 0x0000FFFF 103581fcb170STakashi Iwai #define IOTFR_A_MASK 0x000F0000 103681fcb170STakashi Iwai #define IOTFR_R_MASK 0x0F000000 103781fcb170STakashi Iwai #define IOTFR_ALL 0x40000000 103881fcb170STakashi Iwai #define IOTFR_VL 0x80000000 103981fcb170STakashi Iwai #define IOTFR_D_SHIFT 0 104081fcb170STakashi Iwai #define IOTFR_A_SHIFT 16 104181fcb170STakashi Iwai #define IOTFR_R_SHIFT 24 104281fcb170STakashi Iwai #endif 104381fcb170STakashi Iwai 104481fcb170STakashi Iwai /* 104581fcb170STakashi Iwai * The following defines are for the flags in the I/O trap FIFO register. 104681fcb170STakashi Iwai */ 104781fcb170STakashi Iwai #ifndef NO_CS4612 104881fcb170STakashi Iwai #define IOTFIFO_BA_MASK 0x00003FFF 104981fcb170STakashi Iwai #define IOTFIFO_S_MASK 0x00FF0000 105081fcb170STakashi Iwai #define IOTFIFO_OF 0x40000000 105181fcb170STakashi Iwai #define IOTFIFO_SPIOF 0x80000000 105281fcb170STakashi Iwai #define IOTFIFO_BA_SHIFT 0 105381fcb170STakashi Iwai #define IOTFIFO_S_SHIFT 16 105481fcb170STakashi Iwai #endif 105581fcb170STakashi Iwai 105681fcb170STakashi Iwai /* 105781fcb170STakashi Iwai * The following defines are for the flags in the I/O trap retry read data 105881fcb170STakashi Iwai * register. 105981fcb170STakashi Iwai */ 106081fcb170STakashi Iwai #ifndef NO_CS4612 106181fcb170STakashi Iwai #define IOTRRD_D_MASK 0x0000FFFF 106281fcb170STakashi Iwai #define IOTRRD_RDV 0x80000000 106381fcb170STakashi Iwai #define IOTRRD_D_SHIFT 0 106481fcb170STakashi Iwai #endif 106581fcb170STakashi Iwai 106681fcb170STakashi Iwai /* 106781fcb170STakashi Iwai * The following defines are for the flags in the I/O trap FIFO pointer 106881fcb170STakashi Iwai * register. 106981fcb170STakashi Iwai */ 107081fcb170STakashi Iwai #ifndef NO_CS4612 107181fcb170STakashi Iwai #define IOTFP_CA_MASK 0x00003FFF 107281fcb170STakashi Iwai #define IOTFP_PA_MASK 0x3FFF0000 107381fcb170STakashi Iwai #define IOTFP_CA_SHIFT 0 107481fcb170STakashi Iwai #define IOTFP_PA_SHIFT 16 107581fcb170STakashi Iwai #endif 107681fcb170STakashi Iwai 107781fcb170STakashi Iwai /* 107881fcb170STakashi Iwai * The following defines are for the flags in the I/O trap control register. 107981fcb170STakashi Iwai */ 108081fcb170STakashi Iwai #ifndef NO_CS4612 108181fcb170STakashi Iwai #define IOTCR_ITD 0x00000001 108281fcb170STakashi Iwai #define IOTCR_HRV 0x00000002 108381fcb170STakashi Iwai #define IOTCR_SRV 0x00000004 108481fcb170STakashi Iwai #define IOTCR_DTI 0x00000008 108581fcb170STakashi Iwai #define IOTCR_DFI 0x00000010 108681fcb170STakashi Iwai #define IOTCR_DDP 0x00000020 108781fcb170STakashi Iwai #define IOTCR_JTE 0x00000040 108881fcb170STakashi Iwai #define IOTCR_PPE 0x00000080 108981fcb170STakashi Iwai #endif 109081fcb170STakashi Iwai 109181fcb170STakashi Iwai /* 109281fcb170STakashi Iwai * The following defines are for the flags in the direct PCI data register. 109381fcb170STakashi Iwai */ 109481fcb170STakashi Iwai #ifndef NO_CS4612 109581fcb170STakashi Iwai #define DPCID_D_MASK 0xFFFFFFFF 109681fcb170STakashi Iwai #define DPCID_D_SHIFT 0 109781fcb170STakashi Iwai #endif 109881fcb170STakashi Iwai 109981fcb170STakashi Iwai /* 110081fcb170STakashi Iwai * The following defines are for the flags in the direct PCI address register. 110181fcb170STakashi Iwai */ 110281fcb170STakashi Iwai #ifndef NO_CS4612 110381fcb170STakashi Iwai #define DPCIA_A_MASK 0xFFFFFFFF 110481fcb170STakashi Iwai #define DPCIA_A_SHIFT 0 110581fcb170STakashi Iwai #endif 110681fcb170STakashi Iwai 110781fcb170STakashi Iwai /* 110881fcb170STakashi Iwai * The following defines are for the flags in the direct PCI command register. 110981fcb170STakashi Iwai */ 111081fcb170STakashi Iwai #ifndef NO_CS4612 111181fcb170STakashi Iwai #define DPCIC_C_MASK 0x0000000F 111281fcb170STakashi Iwai #define DPCIC_C_IOREAD 0x00000002 111381fcb170STakashi Iwai #define DPCIC_C_IOWRITE 0x00000003 111481fcb170STakashi Iwai #define DPCIC_BE_MASK 0x000000F0 111581fcb170STakashi Iwai #endif 111681fcb170STakashi Iwai 111781fcb170STakashi Iwai /* 111881fcb170STakashi Iwai * The following defines are for the flags in the PC/PCI request register. 111981fcb170STakashi Iwai */ 112081fcb170STakashi Iwai #ifndef NO_CS4612 112181fcb170STakashi Iwai #define PCPCIR_RDC_MASK 0x00000007 112281fcb170STakashi Iwai #define PCPCIR_C_MASK 0x00007000 112381fcb170STakashi Iwai #define PCPCIR_REQ 0x00008000 112481fcb170STakashi Iwai #define PCPCIR_RDC_SHIFT 0 112581fcb170STakashi Iwai #define PCPCIR_C_SHIFT 12 112681fcb170STakashi Iwai #endif 112781fcb170STakashi Iwai 112881fcb170STakashi Iwai /* 112981fcb170STakashi Iwai * The following defines are for the flags in the PC/PCI grant register. 113081fcb170STakashi Iwai */ 113181fcb170STakashi Iwai #ifndef NO_CS4612 113281fcb170STakashi Iwai #define PCPCIG_GDC_MASK 0x00000007 113381fcb170STakashi Iwai #define PCPCIG_VL 0x00008000 113481fcb170STakashi Iwai #define PCPCIG_GDC_SHIFT 0 113581fcb170STakashi Iwai #endif 113681fcb170STakashi Iwai 113781fcb170STakashi Iwai /* 113881fcb170STakashi Iwai * The following defines are for the flags in the PC/PCI master enable 113981fcb170STakashi Iwai * register. 114081fcb170STakashi Iwai */ 114181fcb170STakashi Iwai #ifndef NO_CS4612 114281fcb170STakashi Iwai #define PCPCIEN_EN 0x00000001 114381fcb170STakashi Iwai #endif 114481fcb170STakashi Iwai 114581fcb170STakashi Iwai /* 114681fcb170STakashi Iwai * The following defines are for the flags in the extended PCI power 114781fcb170STakashi Iwai * management control register. 114881fcb170STakashi Iwai */ 114981fcb170STakashi Iwai #ifndef NO_CS4612 115081fcb170STakashi Iwai #define EPCIPMC_GWU 0x00000001 115181fcb170STakashi Iwai #define EPCIPMC_FSPC 0x00000002 115281fcb170STakashi Iwai #endif 115381fcb170STakashi Iwai 115481fcb170STakashi Iwai /* 115581fcb170STakashi Iwai * The following defines are for the flags in the SP control register. 115681fcb170STakashi Iwai */ 115781fcb170STakashi Iwai #define SPCR_RUN 0x00000001 115881fcb170STakashi Iwai #define SPCR_STPFR 0x00000002 115981fcb170STakashi Iwai #define SPCR_RUNFR 0x00000004 116081fcb170STakashi Iwai #define SPCR_TICK 0x00000008 116181fcb170STakashi Iwai #define SPCR_DRQEN 0x00000020 116281fcb170STakashi Iwai #define SPCR_RSTSP 0x00000040 116381fcb170STakashi Iwai #define SPCR_OREN 0x00000080 116481fcb170STakashi Iwai #ifndef NO_CS4612 116581fcb170STakashi Iwai #define SPCR_PCIINT 0x00000100 116681fcb170STakashi Iwai #define SPCR_OINTD 0x00000200 116781fcb170STakashi Iwai #define SPCR_CRE 0x00008000 116881fcb170STakashi Iwai #endif 116981fcb170STakashi Iwai 117081fcb170STakashi Iwai /* 117181fcb170STakashi Iwai * The following defines are for the flags in the debug index register. 117281fcb170STakashi Iwai */ 117381fcb170STakashi Iwai #define DREG_REGID_MASK 0x0000007F 117481fcb170STakashi Iwai #define DREG_DEBUG 0x00000080 117581fcb170STakashi Iwai #define DREG_RGBK_MASK 0x00000700 117681fcb170STakashi Iwai #define DREG_TRAP 0x00000800 117781fcb170STakashi Iwai #if !defined(NO_CS4612) 117881fcb170STakashi Iwai #if !defined(NO_CS4615) 117981fcb170STakashi Iwai #define DREG_TRAPX 0x00001000 118081fcb170STakashi Iwai #endif 118181fcb170STakashi Iwai #endif 118281fcb170STakashi Iwai #define DREG_REGID_SHIFT 0 118381fcb170STakashi Iwai #define DREG_RGBK_SHIFT 8 118481fcb170STakashi Iwai #define DREG_RGBK_REGID_MASK 0x0000077F 118581fcb170STakashi Iwai #define DREG_REGID_R0 0x00000010 118681fcb170STakashi Iwai #define DREG_REGID_R1 0x00000011 118781fcb170STakashi Iwai #define DREG_REGID_R2 0x00000012 118881fcb170STakashi Iwai #define DREG_REGID_R3 0x00000013 118981fcb170STakashi Iwai #define DREG_REGID_R4 0x00000014 119081fcb170STakashi Iwai #define DREG_REGID_R5 0x00000015 119181fcb170STakashi Iwai #define DREG_REGID_R6 0x00000016 119281fcb170STakashi Iwai #define DREG_REGID_R7 0x00000017 119381fcb170STakashi Iwai #define DREG_REGID_R8 0x00000018 119481fcb170STakashi Iwai #define DREG_REGID_R9 0x00000019 119581fcb170STakashi Iwai #define DREG_REGID_RA 0x0000001A 119681fcb170STakashi Iwai #define DREG_REGID_RB 0x0000001B 119781fcb170STakashi Iwai #define DREG_REGID_RC 0x0000001C 119881fcb170STakashi Iwai #define DREG_REGID_RD 0x0000001D 119981fcb170STakashi Iwai #define DREG_REGID_RE 0x0000001E 120081fcb170STakashi Iwai #define DREG_REGID_RF 0x0000001F 120181fcb170STakashi Iwai #define DREG_REGID_RA_BUS_LOW 0x00000020 120281fcb170STakashi Iwai #define DREG_REGID_RA_BUS_HIGH 0x00000038 120381fcb170STakashi Iwai #define DREG_REGID_YBUS_LOW 0x00000050 120481fcb170STakashi Iwai #define DREG_REGID_YBUS_HIGH 0x00000058 120581fcb170STakashi Iwai #define DREG_REGID_TRAP_0 0x00000100 120681fcb170STakashi Iwai #define DREG_REGID_TRAP_1 0x00000101 120781fcb170STakashi Iwai #define DREG_REGID_TRAP_2 0x00000102 120881fcb170STakashi Iwai #define DREG_REGID_TRAP_3 0x00000103 120981fcb170STakashi Iwai #define DREG_REGID_TRAP_4 0x00000104 121081fcb170STakashi Iwai #define DREG_REGID_TRAP_5 0x00000105 121181fcb170STakashi Iwai #define DREG_REGID_TRAP_6 0x00000106 121281fcb170STakashi Iwai #define DREG_REGID_TRAP_7 0x00000107 121381fcb170STakashi Iwai #define DREG_REGID_INDIRECT_ADDRESS 0x0000010E 121481fcb170STakashi Iwai #define DREG_REGID_TOP_OF_STACK 0x0000010F 121581fcb170STakashi Iwai #if !defined(NO_CS4612) 121681fcb170STakashi Iwai #if !defined(NO_CS4615) 121781fcb170STakashi Iwai #define DREG_REGID_TRAP_8 0x00000110 121881fcb170STakashi Iwai #define DREG_REGID_TRAP_9 0x00000111 121981fcb170STakashi Iwai #define DREG_REGID_TRAP_10 0x00000112 122081fcb170STakashi Iwai #define DREG_REGID_TRAP_11 0x00000113 122181fcb170STakashi Iwai #define DREG_REGID_TRAP_12 0x00000114 122281fcb170STakashi Iwai #define DREG_REGID_TRAP_13 0x00000115 122381fcb170STakashi Iwai #define DREG_REGID_TRAP_14 0x00000116 122481fcb170STakashi Iwai #define DREG_REGID_TRAP_15 0x00000117 122581fcb170STakashi Iwai #define DREG_REGID_TRAP_16 0x00000118 122681fcb170STakashi Iwai #define DREG_REGID_TRAP_17 0x00000119 122781fcb170STakashi Iwai #define DREG_REGID_TRAP_18 0x0000011A 122881fcb170STakashi Iwai #define DREG_REGID_TRAP_19 0x0000011B 122981fcb170STakashi Iwai #define DREG_REGID_TRAP_20 0x0000011C 123081fcb170STakashi Iwai #define DREG_REGID_TRAP_21 0x0000011D 123181fcb170STakashi Iwai #define DREG_REGID_TRAP_22 0x0000011E 123281fcb170STakashi Iwai #define DREG_REGID_TRAP_23 0x0000011F 123381fcb170STakashi Iwai #endif 123481fcb170STakashi Iwai #endif 123581fcb170STakashi Iwai #define DREG_REGID_RSA0_LOW 0x00000200 123681fcb170STakashi Iwai #define DREG_REGID_RSA0_HIGH 0x00000201 123781fcb170STakashi Iwai #define DREG_REGID_RSA1_LOW 0x00000202 123881fcb170STakashi Iwai #define DREG_REGID_RSA1_HIGH 0x00000203 123981fcb170STakashi Iwai #define DREG_REGID_RSA2 0x00000204 124081fcb170STakashi Iwai #define DREG_REGID_RSA3 0x00000205 124181fcb170STakashi Iwai #define DREG_REGID_RSI0_LOW 0x00000206 124281fcb170STakashi Iwai #define DREG_REGID_RSI0_HIGH 0x00000207 124381fcb170STakashi Iwai #define DREG_REGID_RSI1 0x00000208 124481fcb170STakashi Iwai #define DREG_REGID_RSI2 0x00000209 124581fcb170STakashi Iwai #define DREG_REGID_SAGUSTATUS 0x0000020A 124681fcb170STakashi Iwai #define DREG_REGID_RSCONFIG01_LOW 0x0000020B 124781fcb170STakashi Iwai #define DREG_REGID_RSCONFIG01_HIGH 0x0000020C 124881fcb170STakashi Iwai #define DREG_REGID_RSCONFIG23_LOW 0x0000020D 124981fcb170STakashi Iwai #define DREG_REGID_RSCONFIG23_HIGH 0x0000020E 125081fcb170STakashi Iwai #define DREG_REGID_RSDMA01E 0x0000020F 125181fcb170STakashi Iwai #define DREG_REGID_RSDMA23E 0x00000210 125281fcb170STakashi Iwai #define DREG_REGID_RSD0_LOW 0x00000211 125381fcb170STakashi Iwai #define DREG_REGID_RSD0_HIGH 0x00000212 125481fcb170STakashi Iwai #define DREG_REGID_RSD1_LOW 0x00000213 125581fcb170STakashi Iwai #define DREG_REGID_RSD1_HIGH 0x00000214 125681fcb170STakashi Iwai #define DREG_REGID_RSD2_LOW 0x00000215 125781fcb170STakashi Iwai #define DREG_REGID_RSD2_HIGH 0x00000216 125881fcb170STakashi Iwai #define DREG_REGID_RSD3_LOW 0x00000217 125981fcb170STakashi Iwai #define DREG_REGID_RSD3_HIGH 0x00000218 126081fcb170STakashi Iwai #define DREG_REGID_SRAR_HIGH 0x0000021A 126181fcb170STakashi Iwai #define DREG_REGID_SRAR_LOW 0x0000021B 126281fcb170STakashi Iwai #define DREG_REGID_DMA_STATE 0x0000021C 126381fcb170STakashi Iwai #define DREG_REGID_CURRENT_DMA_STREAM 0x0000021D 126481fcb170STakashi Iwai #define DREG_REGID_NEXT_DMA_STREAM 0x0000021E 126581fcb170STakashi Iwai #define DREG_REGID_CPU_STATUS 0x00000300 126681fcb170STakashi Iwai #define DREG_REGID_MAC_MODE 0x00000301 126781fcb170STakashi Iwai #define DREG_REGID_STACK_AND_REPEAT 0x00000302 126881fcb170STakashi Iwai #define DREG_REGID_INDEX0 0x00000304 126981fcb170STakashi Iwai #define DREG_REGID_INDEX1 0x00000305 127081fcb170STakashi Iwai #define DREG_REGID_DMA_STATE_0_3 0x00000400 127181fcb170STakashi Iwai #define DREG_REGID_DMA_STATE_4_7 0x00000404 127281fcb170STakashi Iwai #define DREG_REGID_DMA_STATE_8_11 0x00000408 127381fcb170STakashi Iwai #define DREG_REGID_DMA_STATE_12_15 0x0000040C 127481fcb170STakashi Iwai #define DREG_REGID_DMA_STATE_16_19 0x00000410 127581fcb170STakashi Iwai #define DREG_REGID_DMA_STATE_20_23 0x00000414 127681fcb170STakashi Iwai #define DREG_REGID_DMA_STATE_24_27 0x00000418 127781fcb170STakashi Iwai #define DREG_REGID_DMA_STATE_28_31 0x0000041C 127881fcb170STakashi Iwai #define DREG_REGID_DMA_STATE_32_35 0x00000420 127981fcb170STakashi Iwai #define DREG_REGID_DMA_STATE_36_39 0x00000424 128081fcb170STakashi Iwai #define DREG_REGID_DMA_STATE_40_43 0x00000428 128181fcb170STakashi Iwai #define DREG_REGID_DMA_STATE_44_47 0x0000042C 128281fcb170STakashi Iwai #define DREG_REGID_DMA_STATE_48_51 0x00000430 128381fcb170STakashi Iwai #define DREG_REGID_DMA_STATE_52_55 0x00000434 128481fcb170STakashi Iwai #define DREG_REGID_DMA_STATE_56_59 0x00000438 128581fcb170STakashi Iwai #define DREG_REGID_DMA_STATE_60_63 0x0000043C 128681fcb170STakashi Iwai #define DREG_REGID_DMA_STATE_64_67 0x00000440 128781fcb170STakashi Iwai #define DREG_REGID_DMA_STATE_68_71 0x00000444 128881fcb170STakashi Iwai #define DREG_REGID_DMA_STATE_72_75 0x00000448 128981fcb170STakashi Iwai #define DREG_REGID_DMA_STATE_76_79 0x0000044C 129081fcb170STakashi Iwai #define DREG_REGID_DMA_STATE_80_83 0x00000450 129181fcb170STakashi Iwai #define DREG_REGID_DMA_STATE_84_87 0x00000454 129281fcb170STakashi Iwai #define DREG_REGID_DMA_STATE_88_91 0x00000458 129381fcb170STakashi Iwai #define DREG_REGID_DMA_STATE_92_95 0x0000045C 129481fcb170STakashi Iwai #define DREG_REGID_TRAP_SELECT 0x00000500 129581fcb170STakashi Iwai #define DREG_REGID_TRAP_WRITE_0 0x00000500 129681fcb170STakashi Iwai #define DREG_REGID_TRAP_WRITE_1 0x00000501 129781fcb170STakashi Iwai #define DREG_REGID_TRAP_WRITE_2 0x00000502 129881fcb170STakashi Iwai #define DREG_REGID_TRAP_WRITE_3 0x00000503 129981fcb170STakashi Iwai #define DREG_REGID_TRAP_WRITE_4 0x00000504 130081fcb170STakashi Iwai #define DREG_REGID_TRAP_WRITE_5 0x00000505 130181fcb170STakashi Iwai #define DREG_REGID_TRAP_WRITE_6 0x00000506 130281fcb170STakashi Iwai #define DREG_REGID_TRAP_WRITE_7 0x00000507 130381fcb170STakashi Iwai #if !defined(NO_CS4612) 130481fcb170STakashi Iwai #if !defined(NO_CS4615) 130581fcb170STakashi Iwai #define DREG_REGID_TRAP_WRITE_8 0x00000510 130681fcb170STakashi Iwai #define DREG_REGID_TRAP_WRITE_9 0x00000511 130781fcb170STakashi Iwai #define DREG_REGID_TRAP_WRITE_10 0x00000512 130881fcb170STakashi Iwai #define DREG_REGID_TRAP_WRITE_11 0x00000513 130981fcb170STakashi Iwai #define DREG_REGID_TRAP_WRITE_12 0x00000514 131081fcb170STakashi Iwai #define DREG_REGID_TRAP_WRITE_13 0x00000515 131181fcb170STakashi Iwai #define DREG_REGID_TRAP_WRITE_14 0x00000516 131281fcb170STakashi Iwai #define DREG_REGID_TRAP_WRITE_15 0x00000517 131381fcb170STakashi Iwai #define DREG_REGID_TRAP_WRITE_16 0x00000518 131481fcb170STakashi Iwai #define DREG_REGID_TRAP_WRITE_17 0x00000519 131581fcb170STakashi Iwai #define DREG_REGID_TRAP_WRITE_18 0x0000051A 131681fcb170STakashi Iwai #define DREG_REGID_TRAP_WRITE_19 0x0000051B 131781fcb170STakashi Iwai #define DREG_REGID_TRAP_WRITE_20 0x0000051C 131881fcb170STakashi Iwai #define DREG_REGID_TRAP_WRITE_21 0x0000051D 131981fcb170STakashi Iwai #define DREG_REGID_TRAP_WRITE_22 0x0000051E 132081fcb170STakashi Iwai #define DREG_REGID_TRAP_WRITE_23 0x0000051F 132181fcb170STakashi Iwai #endif 132281fcb170STakashi Iwai #endif 132381fcb170STakashi Iwai #define DREG_REGID_MAC0_ACC0_LOW 0x00000600 132481fcb170STakashi Iwai #define DREG_REGID_MAC0_ACC1_LOW 0x00000601 132581fcb170STakashi Iwai #define DREG_REGID_MAC0_ACC2_LOW 0x00000602 132681fcb170STakashi Iwai #define DREG_REGID_MAC0_ACC3_LOW 0x00000603 132781fcb170STakashi Iwai #define DREG_REGID_MAC1_ACC0_LOW 0x00000604 132881fcb170STakashi Iwai #define DREG_REGID_MAC1_ACC1_LOW 0x00000605 132981fcb170STakashi Iwai #define DREG_REGID_MAC1_ACC2_LOW 0x00000606 133081fcb170STakashi Iwai #define DREG_REGID_MAC1_ACC3_LOW 0x00000607 133181fcb170STakashi Iwai #define DREG_REGID_MAC0_ACC0_MID 0x00000608 133281fcb170STakashi Iwai #define DREG_REGID_MAC0_ACC1_MID 0x00000609 133381fcb170STakashi Iwai #define DREG_REGID_MAC0_ACC2_MID 0x0000060A 133481fcb170STakashi Iwai #define DREG_REGID_MAC0_ACC3_MID 0x0000060B 133581fcb170STakashi Iwai #define DREG_REGID_MAC1_ACC0_MID 0x0000060C 133681fcb170STakashi Iwai #define DREG_REGID_MAC1_ACC1_MID 0x0000060D 133781fcb170STakashi Iwai #define DREG_REGID_MAC1_ACC2_MID 0x0000060E 133881fcb170STakashi Iwai #define DREG_REGID_MAC1_ACC3_MID 0x0000060F 133981fcb170STakashi Iwai #define DREG_REGID_MAC0_ACC0_HIGH 0x00000610 134081fcb170STakashi Iwai #define DREG_REGID_MAC0_ACC1_HIGH 0x00000611 134181fcb170STakashi Iwai #define DREG_REGID_MAC0_ACC2_HIGH 0x00000612 134281fcb170STakashi Iwai #define DREG_REGID_MAC0_ACC3_HIGH 0x00000613 134381fcb170STakashi Iwai #define DREG_REGID_MAC1_ACC0_HIGH 0x00000614 134481fcb170STakashi Iwai #define DREG_REGID_MAC1_ACC1_HIGH 0x00000615 134581fcb170STakashi Iwai #define DREG_REGID_MAC1_ACC2_HIGH 0x00000616 134681fcb170STakashi Iwai #define DREG_REGID_MAC1_ACC3_HIGH 0x00000617 134781fcb170STakashi Iwai #define DREG_REGID_RSHOUT_LOW 0x00000620 134881fcb170STakashi Iwai #define DREG_REGID_RSHOUT_MID 0x00000628 134981fcb170STakashi Iwai #define DREG_REGID_RSHOUT_HIGH 0x00000630 135081fcb170STakashi Iwai 135181fcb170STakashi Iwai /* 135281fcb170STakashi Iwai * The following defines are for the flags in the DMA stream requestor write 135381fcb170STakashi Iwai */ 135481fcb170STakashi Iwai #define DSRWP_DSR_MASK 0x0000000F 135581fcb170STakashi Iwai #define DSRWP_DSR_BG_RQ 0x00000001 135681fcb170STakashi Iwai #define DSRWP_DSR_PRIORITY_MASK 0x00000006 135781fcb170STakashi Iwai #define DSRWP_DSR_PRIORITY_0 0x00000000 135881fcb170STakashi Iwai #define DSRWP_DSR_PRIORITY_1 0x00000002 135981fcb170STakashi Iwai #define DSRWP_DSR_PRIORITY_2 0x00000004 136081fcb170STakashi Iwai #define DSRWP_DSR_PRIORITY_3 0x00000006 136181fcb170STakashi Iwai #define DSRWP_DSR_RQ_PENDING 0x00000008 136281fcb170STakashi Iwai 136381fcb170STakashi Iwai /* 136481fcb170STakashi Iwai * The following defines are for the flags in the trap write port register. 136581fcb170STakashi Iwai */ 136681fcb170STakashi Iwai #define TWPR_TW_MASK 0x0000FFFF 136781fcb170STakashi Iwai #define TWPR_TW_SHIFT 0 136881fcb170STakashi Iwai 136981fcb170STakashi Iwai /* 137081fcb170STakashi Iwai * The following defines are for the flags in the stack pointer write 137181fcb170STakashi Iwai * register. 137281fcb170STakashi Iwai */ 137381fcb170STakashi Iwai #define SPWR_STKP_MASK 0x0000000F 137481fcb170STakashi Iwai #define SPWR_STKP_SHIFT 0 137581fcb170STakashi Iwai 137681fcb170STakashi Iwai /* 137781fcb170STakashi Iwai * The following defines are for the flags in the SP interrupt register. 137881fcb170STakashi Iwai */ 137981fcb170STakashi Iwai #define SPIR_FRI 0x00000001 138081fcb170STakashi Iwai #define SPIR_DOI 0x00000002 138181fcb170STakashi Iwai #define SPIR_GPI2 0x00000004 138281fcb170STakashi Iwai #define SPIR_GPI3 0x00000008 138381fcb170STakashi Iwai #define SPIR_IP0 0x00000010 138481fcb170STakashi Iwai #define SPIR_IP1 0x00000020 138581fcb170STakashi Iwai #define SPIR_IP2 0x00000040 138681fcb170STakashi Iwai #define SPIR_IP3 0x00000080 138781fcb170STakashi Iwai 138881fcb170STakashi Iwai /* 138981fcb170STakashi Iwai * The following defines are for the flags in the functional group 1 register. 139081fcb170STakashi Iwai */ 139181fcb170STakashi Iwai #define FGR1_F1S_MASK 0x0000FFFF 139281fcb170STakashi Iwai #define FGR1_F1S_SHIFT 0 139381fcb170STakashi Iwai 139481fcb170STakashi Iwai /* 139581fcb170STakashi Iwai * The following defines are for the flags in the SP clock status register. 139681fcb170STakashi Iwai */ 139781fcb170STakashi Iwai #define SPCS_FRI 0x00000001 139881fcb170STakashi Iwai #define SPCS_DOI 0x00000002 139981fcb170STakashi Iwai #define SPCS_GPI2 0x00000004 140081fcb170STakashi Iwai #define SPCS_GPI3 0x00000008 140181fcb170STakashi Iwai #define SPCS_IP0 0x00000010 140281fcb170STakashi Iwai #define SPCS_IP1 0x00000020 140381fcb170STakashi Iwai #define SPCS_IP2 0x00000040 140481fcb170STakashi Iwai #define SPCS_IP3 0x00000080 140581fcb170STakashi Iwai #define SPCS_SPRUN 0x00000100 140681fcb170STakashi Iwai #define SPCS_SLEEP 0x00000200 140781fcb170STakashi Iwai #define SPCS_FG 0x00000400 140881fcb170STakashi Iwai #define SPCS_ORUN 0x00000800 140981fcb170STakashi Iwai #define SPCS_IRQ 0x00001000 141081fcb170STakashi Iwai #define SPCS_FGN_MASK 0x0000E000 141181fcb170STakashi Iwai #define SPCS_FGN_SHIFT 13 141281fcb170STakashi Iwai 141381fcb170STakashi Iwai /* 141481fcb170STakashi Iwai * The following defines are for the flags in the SP DMA requestor status 141581fcb170STakashi Iwai * register. 141681fcb170STakashi Iwai */ 141781fcb170STakashi Iwai #define SDSR_DCS_MASK 0x000000FF 141881fcb170STakashi Iwai #define SDSR_DCS_SHIFT 0 141981fcb170STakashi Iwai #define SDSR_DCS_NONE 0x00000007 142081fcb170STakashi Iwai 142181fcb170STakashi Iwai /* 142281fcb170STakashi Iwai * The following defines are for the flags in the frame timer register. 142381fcb170STakashi Iwai */ 142481fcb170STakashi Iwai #define FRMT_FTV_MASK 0x0000FFFF 142581fcb170STakashi Iwai #define FRMT_FTV_SHIFT 0 142681fcb170STakashi Iwai 142781fcb170STakashi Iwai /* 142881fcb170STakashi Iwai * The following defines are for the flags in the frame timer current count 142981fcb170STakashi Iwai * register. 143081fcb170STakashi Iwai */ 143181fcb170STakashi Iwai #define FRCC_FCC_MASK 0x0000FFFF 143281fcb170STakashi Iwai #define FRCC_FCC_SHIFT 0 143381fcb170STakashi Iwai 143481fcb170STakashi Iwai /* 143581fcb170STakashi Iwai * The following defines are for the flags in the frame timer save count 143681fcb170STakashi Iwai * register. 143781fcb170STakashi Iwai */ 143881fcb170STakashi Iwai #define FRSC_FCS_MASK 0x0000FFFF 143981fcb170STakashi Iwai #define FRSC_FCS_SHIFT 0 144081fcb170STakashi Iwai 144181fcb170STakashi Iwai /* 144281fcb170STakashi Iwai * The following define the various flags stored in the scatter/gather 144381fcb170STakashi Iwai * descriptors. 144481fcb170STakashi Iwai */ 144581fcb170STakashi Iwai #define DMA_SG_NEXT_ENTRY_MASK 0x00000FF8 144681fcb170STakashi Iwai #define DMA_SG_SAMPLE_END_MASK 0x0FFF0000 144781fcb170STakashi Iwai #define DMA_SG_SAMPLE_END_FLAG 0x10000000 144881fcb170STakashi Iwai #define DMA_SG_LOOP_END_FLAG 0x20000000 144981fcb170STakashi Iwai #define DMA_SG_SIGNAL_END_FLAG 0x40000000 145081fcb170STakashi Iwai #define DMA_SG_SIGNAL_PAGE_FLAG 0x80000000 145181fcb170STakashi Iwai #define DMA_SG_NEXT_ENTRY_SHIFT 3 145281fcb170STakashi Iwai #define DMA_SG_SAMPLE_END_SHIFT 16 145381fcb170STakashi Iwai 145481fcb170STakashi Iwai /* 145581fcb170STakashi Iwai * The following define the offsets of the fields within the on-chip generic 145681fcb170STakashi Iwai * DMA requestor. 145781fcb170STakashi Iwai */ 145881fcb170STakashi Iwai #define DMA_RQ_CONTROL1 0x00000000 145981fcb170STakashi Iwai #define DMA_RQ_CONTROL2 0x00000004 146081fcb170STakashi Iwai #define DMA_RQ_SOURCE_ADDR 0x00000008 146181fcb170STakashi Iwai #define DMA_RQ_DESTINATION_ADDR 0x0000000C 146281fcb170STakashi Iwai #define DMA_RQ_NEXT_PAGE_ADDR 0x00000010 146381fcb170STakashi Iwai #define DMA_RQ_NEXT_PAGE_SGDESC 0x00000014 146481fcb170STakashi Iwai #define DMA_RQ_LOOP_START_ADDR 0x00000018 146581fcb170STakashi Iwai #define DMA_RQ_POST_LOOP_ADDR 0x0000001C 146681fcb170STakashi Iwai #define DMA_RQ_PAGE_MAP_ADDR 0x00000020 146781fcb170STakashi Iwai 146881fcb170STakashi Iwai /* 146981fcb170STakashi Iwai * The following defines are for the flags in the first control word of the 147081fcb170STakashi Iwai * on-chip generic DMA requestor. 147181fcb170STakashi Iwai */ 147281fcb170STakashi Iwai #define DMA_RQ_C1_COUNT_MASK 0x000003FF 147381fcb170STakashi Iwai #define DMA_RQ_C1_DESTINATION_SCATTER 0x00001000 147481fcb170STakashi Iwai #define DMA_RQ_C1_SOURCE_GATHER 0x00002000 147581fcb170STakashi Iwai #define DMA_RQ_C1_DONE_FLAG 0x00004000 147681fcb170STakashi Iwai #define DMA_RQ_C1_OPTIMIZE_STATE 0x00008000 147781fcb170STakashi Iwai #define DMA_RQ_C1_SAMPLE_END_STATE_MASK 0x00030000 147881fcb170STakashi Iwai #define DMA_RQ_C1_FULL_PAGE 0x00000000 147981fcb170STakashi Iwai #define DMA_RQ_C1_BEFORE_SAMPLE_END 0x00010000 148081fcb170STakashi Iwai #define DMA_RQ_C1_PAGE_MAP_ERROR 0x00020000 148181fcb170STakashi Iwai #define DMA_RQ_C1_AT_SAMPLE_END 0x00030000 148281fcb170STakashi Iwai #define DMA_RQ_C1_LOOP_END_STATE_MASK 0x000C0000 148381fcb170STakashi Iwai #define DMA_RQ_C1_NOT_LOOP_END 0x00000000 148481fcb170STakashi Iwai #define DMA_RQ_C1_BEFORE_LOOP_END 0x00040000 148581fcb170STakashi Iwai #define DMA_RQ_C1_2PAGE_LOOP_BEGIN 0x00080000 148681fcb170STakashi Iwai #define DMA_RQ_C1_LOOP_BEGIN 0x000C0000 148781fcb170STakashi Iwai #define DMA_RQ_C1_PAGE_MAP_MASK 0x00300000 148881fcb170STakashi Iwai #define DMA_RQ_C1_PM_NONE_PENDING 0x00000000 148981fcb170STakashi Iwai #define DMA_RQ_C1_PM_NEXT_PENDING 0x00100000 149081fcb170STakashi Iwai #define DMA_RQ_C1_PM_RESERVED 0x00200000 149181fcb170STakashi Iwai #define DMA_RQ_C1_PM_LOOP_NEXT_PENDING 0x00300000 149281fcb170STakashi Iwai #define DMA_RQ_C1_WRITEBACK_DEST_FLAG 0x00400000 149381fcb170STakashi Iwai #define DMA_RQ_C1_WRITEBACK_SRC_FLAG 0x00800000 149481fcb170STakashi Iwai #define DMA_RQ_C1_DEST_SIZE_MASK 0x07000000 149581fcb170STakashi Iwai #define DMA_RQ_C1_DEST_LINEAR 0x00000000 149681fcb170STakashi Iwai #define DMA_RQ_C1_DEST_MOD16 0x01000000 149781fcb170STakashi Iwai #define DMA_RQ_C1_DEST_MOD32 0x02000000 149881fcb170STakashi Iwai #define DMA_RQ_C1_DEST_MOD64 0x03000000 149981fcb170STakashi Iwai #define DMA_RQ_C1_DEST_MOD128 0x04000000 150081fcb170STakashi Iwai #define DMA_RQ_C1_DEST_MOD256 0x05000000 150181fcb170STakashi Iwai #define DMA_RQ_C1_DEST_MOD512 0x06000000 150281fcb170STakashi Iwai #define DMA_RQ_C1_DEST_MOD1024 0x07000000 150381fcb170STakashi Iwai #define DMA_RQ_C1_DEST_ON_HOST 0x08000000 150481fcb170STakashi Iwai #define DMA_RQ_C1_SOURCE_SIZE_MASK 0x70000000 150581fcb170STakashi Iwai #define DMA_RQ_C1_SOURCE_LINEAR 0x00000000 150681fcb170STakashi Iwai #define DMA_RQ_C1_SOURCE_MOD16 0x10000000 150781fcb170STakashi Iwai #define DMA_RQ_C1_SOURCE_MOD32 0x20000000 150881fcb170STakashi Iwai #define DMA_RQ_C1_SOURCE_MOD64 0x30000000 150981fcb170STakashi Iwai #define DMA_RQ_C1_SOURCE_MOD128 0x40000000 151081fcb170STakashi Iwai #define DMA_RQ_C1_SOURCE_MOD256 0x50000000 151181fcb170STakashi Iwai #define DMA_RQ_C1_SOURCE_MOD512 0x60000000 151281fcb170STakashi Iwai #define DMA_RQ_C1_SOURCE_MOD1024 0x70000000 151381fcb170STakashi Iwai #define DMA_RQ_C1_SOURCE_ON_HOST 0x80000000 151481fcb170STakashi Iwai #define DMA_RQ_C1_COUNT_SHIFT 0 151581fcb170STakashi Iwai 151681fcb170STakashi Iwai /* 151781fcb170STakashi Iwai * The following defines are for the flags in the second control word of the 151881fcb170STakashi Iwai * on-chip generic DMA requestor. 151981fcb170STakashi Iwai */ 152081fcb170STakashi Iwai #define DMA_RQ_C2_VIRTUAL_CHANNEL_MASK 0x0000003F 152181fcb170STakashi Iwai #define DMA_RQ_C2_VIRTUAL_SIGNAL_MASK 0x00000300 152281fcb170STakashi Iwai #define DMA_RQ_C2_NO_VIRTUAL_SIGNAL 0x00000000 152381fcb170STakashi Iwai #define DMA_RQ_C2_SIGNAL_EVERY_DMA 0x00000100 152481fcb170STakashi Iwai #define DMA_RQ_C2_SIGNAL_SOURCE_PINGPONG 0x00000200 152581fcb170STakashi Iwai #define DMA_RQ_C2_SIGNAL_DEST_PINGPONG 0x00000300 152681fcb170STakashi Iwai #define DMA_RQ_C2_AUDIO_CONVERT_MASK 0x0000F000 152781fcb170STakashi Iwai #define DMA_RQ_C2_AC_NONE 0x00000000 152881fcb170STakashi Iwai #define DMA_RQ_C2_AC_8_TO_16_BIT 0x00001000 152981fcb170STakashi Iwai #define DMA_RQ_C2_AC_MONO_TO_STEREO 0x00002000 153081fcb170STakashi Iwai #define DMA_RQ_C2_AC_ENDIAN_CONVERT 0x00004000 153181fcb170STakashi Iwai #define DMA_RQ_C2_AC_SIGNED_CONVERT 0x00008000 153281fcb170STakashi Iwai #define DMA_RQ_C2_LOOP_END_MASK 0x0FFF0000 153381fcb170STakashi Iwai #define DMA_RQ_C2_LOOP_MASK 0x30000000 153481fcb170STakashi Iwai #define DMA_RQ_C2_NO_LOOP 0x00000000 153581fcb170STakashi Iwai #define DMA_RQ_C2_ONE_PAGE_LOOP 0x10000000 153681fcb170STakashi Iwai #define DMA_RQ_C2_TWO_PAGE_LOOP 0x20000000 153781fcb170STakashi Iwai #define DMA_RQ_C2_MULTI_PAGE_LOOP 0x30000000 153881fcb170STakashi Iwai #define DMA_RQ_C2_SIGNAL_LOOP_BACK 0x40000000 153981fcb170STakashi Iwai #define DMA_RQ_C2_SIGNAL_POST_BEGIN_PAGE 0x80000000 154081fcb170STakashi Iwai #define DMA_RQ_C2_VIRTUAL_CHANNEL_SHIFT 0 154181fcb170STakashi Iwai #define DMA_RQ_C2_LOOP_END_SHIFT 16 154281fcb170STakashi Iwai 154381fcb170STakashi Iwai /* 154481fcb170STakashi Iwai * The following defines are for the flags in the source and destination words 154581fcb170STakashi Iwai * of the on-chip generic DMA requestor. 154681fcb170STakashi Iwai */ 154781fcb170STakashi Iwai #define DMA_RQ_SD_ADDRESS_MASK 0x0000FFFF 154881fcb170STakashi Iwai #define DMA_RQ_SD_MEMORY_ID_MASK 0x000F0000 154981fcb170STakashi Iwai #define DMA_RQ_SD_SP_PARAM_ADDR 0x00000000 155081fcb170STakashi Iwai #define DMA_RQ_SD_SP_SAMPLE_ADDR 0x00010000 155181fcb170STakashi Iwai #define DMA_RQ_SD_SP_PROGRAM_ADDR 0x00020000 155281fcb170STakashi Iwai #define DMA_RQ_SD_SP_DEBUG_ADDR 0x00030000 155381fcb170STakashi Iwai #define DMA_RQ_SD_OMNIMEM_ADDR 0x000E0000 155481fcb170STakashi Iwai #define DMA_RQ_SD_END_FLAG 0x40000000 155581fcb170STakashi Iwai #define DMA_RQ_SD_ERROR_FLAG 0x80000000 155681fcb170STakashi Iwai #define DMA_RQ_SD_ADDRESS_SHIFT 0 155781fcb170STakashi Iwai 155881fcb170STakashi Iwai /* 155981fcb170STakashi Iwai * The following defines are for the flags in the page map address word of the 156081fcb170STakashi Iwai * on-chip generic DMA requestor. 156181fcb170STakashi Iwai */ 156281fcb170STakashi Iwai #define DMA_RQ_PMA_LOOP_THIRD_PAGE_ENTRY_MASK 0x00000FF8 156381fcb170STakashi Iwai #define DMA_RQ_PMA_PAGE_TABLE_MASK 0xFFFFF000 156481fcb170STakashi Iwai #define DMA_RQ_PMA_LOOP_THIRD_PAGE_ENTRY_SHIFT 3 156581fcb170STakashi Iwai #define DMA_RQ_PMA_PAGE_TABLE_SHIFT 12 156681fcb170STakashi Iwai 156781fcb170STakashi Iwai #define BA1_VARIDEC_BUF_1 0x000 156881fcb170STakashi Iwai 156981fcb170STakashi Iwai #define BA1_PDTC 0x0c0 /* BA1_PLAY_DMA_TRANSACTION_COUNT_REG */ 157081fcb170STakashi Iwai #define BA1_PFIE 0x0c4 /* BA1_PLAY_FORMAT_&_INTERRUPT_ENABLE_REG */ 157181fcb170STakashi Iwai #define BA1_PBA 0x0c8 /* BA1_PLAY_BUFFER_ADDRESS */ 157281fcb170STakashi Iwai #define BA1_PVOL 0x0f8 /* BA1_PLAY_VOLUME_REG */ 157381fcb170STakashi Iwai #define BA1_PSRC 0x288 /* BA1_PLAY_SAMPLE_RATE_CORRECTION_REG */ 157481fcb170STakashi Iwai #define BA1_PCTL 0x2a4 /* BA1_PLAY_CONTROL_REG */ 157581fcb170STakashi Iwai #define BA1_PPI 0x2b4 /* BA1_PLAY_PHASE_INCREMENT_REG */ 157681fcb170STakashi Iwai 157781fcb170STakashi Iwai #define BA1_CCTL 0x064 /* BA1_CAPTURE_CONTROL_REG */ 157881fcb170STakashi Iwai #define BA1_CIE 0x104 /* BA1_CAPTURE_INTERRUPT_ENABLE_REG */ 157981fcb170STakashi Iwai #define BA1_CBA 0x10c /* BA1_CAPTURE_BUFFER_ADDRESS */ 158081fcb170STakashi Iwai #define BA1_CSRC 0x2c8 /* BA1_CAPTURE_SAMPLE_RATE_CORRECTION_REG */ 158181fcb170STakashi Iwai #define BA1_CCI 0x2d8 /* BA1_CAPTURE_COEFFICIENT_INCREMENT_REG */ 158281fcb170STakashi Iwai #define BA1_CD 0x2e0 /* BA1_CAPTURE_DELAY_REG */ 158381fcb170STakashi Iwai #define BA1_CPI 0x2f4 /* BA1_CAPTURE_PHASE_INCREMENT_REG */ 158481fcb170STakashi Iwai #define BA1_CVOL 0x2f8 /* BA1_CAPTURE_VOLUME_REG */ 158581fcb170STakashi Iwai 158681fcb170STakashi Iwai #define BA1_CFG1 0x134 /* BA1_CAPTURE_FRAME_GROUP_1_REG */ 158781fcb170STakashi Iwai #define BA1_CFG2 0x138 /* BA1_CAPTURE_FRAME_GROUP_2_REG */ 158881fcb170STakashi Iwai #define BA1_CCST 0x13c /* BA1_CAPTURE_CONSTANT_REG */ 158981fcb170STakashi Iwai #define BA1_CSPB 0x340 /* BA1_CAPTURE_SPB_ADDRESS */ 159081fcb170STakashi Iwai 159181fcb170STakashi Iwai /* 159281fcb170STakashi Iwai * 159381fcb170STakashi Iwai */ 159481fcb170STakashi Iwai 159581fcb170STakashi Iwai #define CS46XX_MODE_OUTPUT (1<<0) /* MIDI UART - output */ 159681fcb170STakashi Iwai #define CS46XX_MODE_INPUT (1<<1) /* MIDI UART - input */ 159781fcb170STakashi Iwai 159881fcb170STakashi Iwai /* 159981fcb170STakashi Iwai * 160081fcb170STakashi Iwai */ 160181fcb170STakashi Iwai 160281fcb170STakashi Iwai #define SAVE_REG_MAX 0x10 160381fcb170STakashi Iwai #define POWER_DOWN_ALL 0x7f0f 160481fcb170STakashi Iwai 160581fcb170STakashi Iwai /* maxinum number of AC97 codecs connected, AC97 2.0 defined 4 */ 160681fcb170STakashi Iwai #define MAX_NR_AC97 4 160781fcb170STakashi Iwai #define CS46XX_PRIMARY_CODEC_INDEX 0 160881fcb170STakashi Iwai #define CS46XX_SECONDARY_CODEC_INDEX 1 160981fcb170STakashi Iwai #define CS46XX_SECONDARY_CODEC_OFFSET 0x80 161081fcb170STakashi Iwai #define CS46XX_DSP_CAPTURE_CHANNEL 1 161181fcb170STakashi Iwai 161281fcb170STakashi Iwai /* capture */ 161381fcb170STakashi Iwai #define CS46XX_DSP_CAPTURE_CHANNEL 1 161481fcb170STakashi Iwai 161581fcb170STakashi Iwai /* mixer */ 161681fcb170STakashi Iwai #define CS46XX_MIXER_SPDIF_INPUT_ELEMENT 1 161781fcb170STakashi Iwai #define CS46XX_MIXER_SPDIF_OUTPUT_ELEMENT 2 161881fcb170STakashi Iwai 161981fcb170STakashi Iwai 162081fcb170STakashi Iwai struct snd_cs46xx_pcm { 162181fcb170STakashi Iwai struct snd_dma_buffer hw_buf; 162281fcb170STakashi Iwai 162381fcb170STakashi Iwai unsigned int ctl; 162481fcb170STakashi Iwai unsigned int shift; /* Shift count to trasform frames in bytes */ 162581fcb170STakashi Iwai struct snd_pcm_indirect pcm_rec; 162681fcb170STakashi Iwai struct snd_pcm_substream *substream; 162781fcb170STakashi Iwai 162881fcb170STakashi Iwai struct dsp_pcm_channel_descriptor * pcm_channel; 162981fcb170STakashi Iwai 163081fcb170STakashi Iwai int pcm_channel_id; /* Fron Rear, Center Lfe ... */ 163181fcb170STakashi Iwai }; 163281fcb170STakashi Iwai 163381fcb170STakashi Iwai struct snd_cs46xx_region { 163481fcb170STakashi Iwai char name[24]; 163581fcb170STakashi Iwai unsigned long base; 163681fcb170STakashi Iwai void __iomem *remap_addr; 163781fcb170STakashi Iwai unsigned long size; 163881fcb170STakashi Iwai }; 163981fcb170STakashi Iwai 164081fcb170STakashi Iwai struct snd_cs46xx { 164181fcb170STakashi Iwai int irq; 164281fcb170STakashi Iwai unsigned long ba0_addr; 164381fcb170STakashi Iwai unsigned long ba1_addr; 164481fcb170STakashi Iwai union { 164581fcb170STakashi Iwai struct { 164681fcb170STakashi Iwai struct snd_cs46xx_region ba0; 164781fcb170STakashi Iwai struct snd_cs46xx_region data0; 164881fcb170STakashi Iwai struct snd_cs46xx_region data1; 164981fcb170STakashi Iwai struct snd_cs46xx_region pmem; 165081fcb170STakashi Iwai struct snd_cs46xx_region reg; 165181fcb170STakashi Iwai } name; 165281fcb170STakashi Iwai struct snd_cs46xx_region idx[5]; 165381fcb170STakashi Iwai } region; 165481fcb170STakashi Iwai 165581fcb170STakashi Iwai unsigned int mode; 165681fcb170STakashi Iwai 165781fcb170STakashi Iwai struct { 165881fcb170STakashi Iwai struct snd_dma_buffer hw_buf; 165981fcb170STakashi Iwai 166081fcb170STakashi Iwai unsigned int ctl; 166181fcb170STakashi Iwai unsigned int shift; /* Shift count to trasform frames in bytes */ 166281fcb170STakashi Iwai struct snd_pcm_indirect pcm_rec; 166381fcb170STakashi Iwai struct snd_pcm_substream *substream; 166481fcb170STakashi Iwai } capt; 166581fcb170STakashi Iwai 166681fcb170STakashi Iwai 166781fcb170STakashi Iwai int nr_ac97_codecs; 166881fcb170STakashi Iwai struct snd_ac97_bus *ac97_bus; 166981fcb170STakashi Iwai struct snd_ac97 *ac97[MAX_NR_AC97]; 167081fcb170STakashi Iwai 167181fcb170STakashi Iwai struct pci_dev *pci; 167281fcb170STakashi Iwai struct snd_card *card; 167381fcb170STakashi Iwai struct snd_pcm *pcm; 167481fcb170STakashi Iwai 167581fcb170STakashi Iwai struct snd_rawmidi *rmidi; 167681fcb170STakashi Iwai struct snd_rawmidi_substream *midi_input; 167781fcb170STakashi Iwai struct snd_rawmidi_substream *midi_output; 167881fcb170STakashi Iwai 167981fcb170STakashi Iwai spinlock_t reg_lock; 168081fcb170STakashi Iwai unsigned int midcr; 168181fcb170STakashi Iwai unsigned int uartm; 168281fcb170STakashi Iwai 168381fcb170STakashi Iwai int amplifier; 168481fcb170STakashi Iwai void (*amplifier_ctrl)(struct snd_cs46xx *, int); 168581fcb170STakashi Iwai void (*active_ctrl)(struct snd_cs46xx *, int); 168681fcb170STakashi Iwai void (*mixer_init)(struct snd_cs46xx *); 168781fcb170STakashi Iwai 168881fcb170STakashi Iwai int acpi_port; 168981fcb170STakashi Iwai struct snd_kcontrol *eapd_switch; /* for amplifier hack */ 169081fcb170STakashi Iwai int accept_valid; /* accept mmap valid (for OSS) */ 169181fcb170STakashi Iwai int in_suspend; 169281fcb170STakashi Iwai 169381fcb170STakashi Iwai struct gameport *gameport; 169481fcb170STakashi Iwai 169581fcb170STakashi Iwai #ifdef CONFIG_SND_CS46XX_NEW_DSP 169681fcb170STakashi Iwai struct mutex spos_mutex; 169781fcb170STakashi Iwai 169881fcb170STakashi Iwai struct dsp_spos_instance * dsp_spos_instance; 169981fcb170STakashi Iwai 170081fcb170STakashi Iwai struct snd_pcm *pcm_rear; 170181fcb170STakashi Iwai struct snd_pcm *pcm_center_lfe; 170281fcb170STakashi Iwai struct snd_pcm *pcm_iec958; 1703ad233a5fSTakashi Iwai 1704ad233a5fSTakashi Iwai #define CS46XX_DSP_MODULES 5 1705ad233a5fSTakashi Iwai struct dsp_module_desc *modules[CS46XX_DSP_MODULES]; 170681fcb170STakashi Iwai #else /* for compatibility */ 170781fcb170STakashi Iwai struct snd_cs46xx_pcm *playback_pcm; 170881fcb170STakashi Iwai unsigned int play_ctl; 1709ad233a5fSTakashi Iwai 1710ad233a5fSTakashi Iwai struct ba1_struct *ba1; 171181fcb170STakashi Iwai #endif 171281fcb170STakashi Iwai 1713c7561cd8STakashi Iwai #ifdef CONFIG_PM_SLEEP 171481fcb170STakashi Iwai u32 *saved_regs; 171581fcb170STakashi Iwai #endif 171681fcb170STakashi Iwai }; 171781fcb170STakashi Iwai 171881fcb170STakashi Iwai int snd_cs46xx_create(struct snd_card *card, 171981fcb170STakashi Iwai struct pci_dev *pci, 1720*5bff69b3STakashi Iwai int external_amp, int thinkpad); 172181fcb170STakashi Iwai extern const struct dev_pm_ops snd_cs46xx_pm; 172281fcb170STakashi Iwai 172372134c4dSLars-Peter Clausen int snd_cs46xx_pcm(struct snd_cs46xx *chip, int device); 172472134c4dSLars-Peter Clausen int snd_cs46xx_pcm_rear(struct snd_cs46xx *chip, int device); 172572134c4dSLars-Peter Clausen int snd_cs46xx_pcm_iec958(struct snd_cs46xx *chip, int device); 172672134c4dSLars-Peter Clausen int snd_cs46xx_pcm_center_lfe(struct snd_cs46xx *chip, int device); 172781fcb170STakashi Iwai int snd_cs46xx_mixer(struct snd_cs46xx *chip, int spdif_device); 172872134c4dSLars-Peter Clausen int snd_cs46xx_midi(struct snd_cs46xx *chip, int device); 172981fcb170STakashi Iwai int snd_cs46xx_start_dsp(struct snd_cs46xx *chip); 173081fcb170STakashi Iwai int snd_cs46xx_gameport(struct snd_cs46xx *chip); 173181fcb170STakashi Iwai 173281fcb170STakashi Iwai #endif /* __SOUND_CS46XX_H */ 1733