xref: /openbmc/linux/sound/pci/au88x0/au88x0_core.c (revision 7ae9fb1b7ecbb5d85d07857943f677fd1a559b18)
1005fdd53SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later
21da177e4SLinus Torvalds /*
31da177e4SLinus Torvalds  */
41da177e4SLinus Torvalds 
51da177e4SLinus Torvalds /*
61da177e4SLinus Torvalds     Vortex core low level functions.
71da177e4SLinus Torvalds 
81da177e4SLinus Torvalds  Author: Manuel Jander (mjander@users.sourceforge.cl)
91da177e4SLinus Torvalds  These functions are mainly the result of translations made
101da177e4SLinus Torvalds  from the original disassembly of the au88x0 binary drivers,
111da177e4SLinus Torvalds  written by Aureal before they went down.
121da177e4SLinus Torvalds  Many thanks to the Jeff Muizelaar, Kester Maddock, and whoever
131da177e4SLinus Torvalds  contributed to the OpenVortex project.
141da177e4SLinus Torvalds  The author of this file, put the few available pieces together
151da177e4SLinus Torvalds  and translated the rest of the riddle (Mix, Src and connection stuff).
161da177e4SLinus Torvalds  Some things are still to be discovered, and their meanings are unclear.
171da177e4SLinus Torvalds 
181da177e4SLinus Torvalds  Some of these functions aren't intended to be really used, rather
191da177e4SLinus Torvalds  to help to understand how does the AU88X0 chips work. Keep them in, because
201da177e4SLinus Torvalds  they could be used somewhere in the future.
211da177e4SLinus Torvalds 
221da177e4SLinus Torvalds  This code hasn't been tested or proof read thoroughly. If you wanna help,
231da177e4SLinus Torvalds  take a look at the AU88X0 assembly and check if this matches.
241da177e4SLinus Torvalds  Functions tested ok so far are (they show the desired effect
251da177e4SLinus Torvalds  at least):
261da177e4SLinus Torvalds    vortex_routes(); (1 bug fixed).
271da177e4SLinus Torvalds    vortex_adb_addroute();
281da177e4SLinus Torvalds    vortex_adb_addroutes();
291da177e4SLinus Torvalds    vortex_connect_codecplay();
301da177e4SLinus Torvalds    vortex_src_flushbuffers();
311da177e4SLinus Torvalds    vortex_adbdma_setmode();  note: still some unknown arguments!
321da177e4SLinus Torvalds    vortex_adbdma_startfifo();
331da177e4SLinus Torvalds    vortex_adbdma_stopfifo();
341da177e4SLinus Torvalds    vortex_fifo_setadbctrl(); note: still some unknown arguments!
351da177e4SLinus Torvalds    vortex_mix_setinputvolumebyte();
361da177e4SLinus Torvalds    vortex_mix_enableinput();
371da177e4SLinus Torvalds    vortex_mixer_addWTD(); (fixed)
381da177e4SLinus Torvalds    vortex_connection_adbdma_src_src();
391da177e4SLinus Torvalds    vortex_connection_adbdma_src();
401da177e4SLinus Torvalds    vortex_src_change_convratio();
411da177e4SLinus Torvalds    vortex_src_addWTD(); (fixed)
421da177e4SLinus Torvalds 
431da177e4SLinus Torvalds  History:
441da177e4SLinus Torvalds 
451da177e4SLinus Torvalds  01-03-2003 First revision.
461da177e4SLinus Torvalds  01-21-2003 Some bug fixes.
471da177e4SLinus Torvalds  17-02-2003 many bugfixes after a big versioning mess.
481da177e4SLinus Torvalds  18-02-2003 JAAAAAHHHUUUUUU!!!! The mixer works !! I'm just so happy !
491da177e4SLinus Torvalds 			 (2 hours later...) I cant believe it! Im really lucky today.
501da177e4SLinus Torvalds 			 Now the SRC is working too! Yeah! XMMS works !
511da177e4SLinus Torvalds  20-02-2003 First steps into the ALSA world.
521da177e4SLinus Torvalds  28-02-2003 As my birthday present, i discovered how the DMA buffer pages really
531da177e4SLinus Torvalds             work :-). It was all wrong.
541da177e4SLinus Torvalds  12-03-2003 ALSA driver starts working (2 channels).
551da177e4SLinus Torvalds  16-03-2003 More srcblock_setupchannel discoveries.
561da177e4SLinus Torvalds  12-04-2003 AU8830 playback support. Recording in the works.
571da177e4SLinus Torvalds  17-04-2003 vortex_route() and vortex_routes() bug fixes. AU8830 recording
581da177e4SLinus Torvalds  			works now, but chipn' dale effect is still there.
591da177e4SLinus Torvalds  16-05-2003 SrcSetupChannel cleanup. Moved the Src setup stuff entirely
601da177e4SLinus Torvalds             into au88x0_pcm.c .
611da177e4SLinus Torvalds  06-06-2003 Buffer shifter bugfix. Mixer volume fix.
621da177e4SLinus Torvalds  07-12-2003 A3D routing finally fixed. Believed to be OK.
631da177e4SLinus Torvalds  25-03-2004 Many thanks to Claudia, for such valuable bug reports.
641da177e4SLinus Torvalds 
651da177e4SLinus Torvalds */
661da177e4SLinus Torvalds 
671da177e4SLinus Torvalds #include "au88x0.h"
681da177e4SLinus Torvalds #include "au88x0_a3d.h"
691da177e4SLinus Torvalds #include <linux/delay.h>
701da177e4SLinus Torvalds 
711da177e4SLinus Torvalds /*  MIXER (CAsp4Mix.s and CAsp4Mixer.s) */
721da177e4SLinus Torvalds 
731da177e4SLinus Torvalds // FIXME: get rid of this.
741da177e4SLinus Torvalds static int mchannels[NR_MIXIN];
751da177e4SLinus Torvalds static int rampchs[NR_MIXIN];
761da177e4SLinus Torvalds 
vortex_mixer_en_sr(vortex_t * vortex,int channel)771da177e4SLinus Torvalds static void vortex_mixer_en_sr(vortex_t * vortex, int channel)
781da177e4SLinus Torvalds {
791da177e4SLinus Torvalds 	hwwrite(vortex->mmio, VORTEX_MIXER_SR,
801da177e4SLinus Torvalds 		hwread(vortex->mmio, VORTEX_MIXER_SR) | (0x1 << channel));
811da177e4SLinus Torvalds }
vortex_mixer_dis_sr(vortex_t * vortex,int channel)821da177e4SLinus Torvalds static void vortex_mixer_dis_sr(vortex_t * vortex, int channel)
831da177e4SLinus Torvalds {
841da177e4SLinus Torvalds 	hwwrite(vortex->mmio, VORTEX_MIXER_SR,
851da177e4SLinus Torvalds 		hwread(vortex->mmio, VORTEX_MIXER_SR) & ~(0x1 << channel));
861da177e4SLinus Torvalds }
871da177e4SLinus Torvalds 
881da177e4SLinus Torvalds #if 0
891da177e4SLinus Torvalds static void
901da177e4SLinus Torvalds vortex_mix_muteinputgain(vortex_t * vortex, unsigned char mix,
911da177e4SLinus Torvalds 			 unsigned char channel)
921da177e4SLinus Torvalds {
931da177e4SLinus Torvalds 	hwwrite(vortex->mmio, VORTEX_MIX_INVOL_A + ((mix << 5) + channel),
941da177e4SLinus Torvalds 		0x80);
951da177e4SLinus Torvalds 	hwwrite(vortex->mmio, VORTEX_MIX_INVOL_B + ((mix << 5) + channel),
961da177e4SLinus Torvalds 		0x80);
971da177e4SLinus Torvalds }
981da177e4SLinus Torvalds 
991da177e4SLinus Torvalds static int vortex_mix_getvolume(vortex_t * vortex, unsigned char mix)
1001da177e4SLinus Torvalds {
1011da177e4SLinus Torvalds 	int a;
1021da177e4SLinus Torvalds 	a = hwread(vortex->mmio, VORTEX_MIX_VOL_A + (mix << 2)) & 0xff;
1031da177e4SLinus Torvalds 	//FP2LinearFrac(a);
1041da177e4SLinus Torvalds 	return (a);
1051da177e4SLinus Torvalds }
1061da177e4SLinus Torvalds 
1071da177e4SLinus Torvalds static int
1081da177e4SLinus Torvalds vortex_mix_getinputvolume(vortex_t * vortex, unsigned char mix,
1091da177e4SLinus Torvalds 			  int channel, int *vol)
1101da177e4SLinus Torvalds {
1111da177e4SLinus Torvalds 	int a;
1121da177e4SLinus Torvalds 	if (!(mchannels[mix] & (1 << channel)))
1131da177e4SLinus Torvalds 		return 0;
1141da177e4SLinus Torvalds 	a = hwread(vortex->mmio,
1151da177e4SLinus Torvalds 		   VORTEX_MIX_INVOL_A + (((mix << 5) + channel) << 2));
1161da177e4SLinus Torvalds 	/*
1171da177e4SLinus Torvalds 	   if (rampchs[mix] == 0)
1181da177e4SLinus Torvalds 	   a = FP2LinearFrac(a);
1191da177e4SLinus Torvalds 	   else
1201da177e4SLinus Torvalds 	   a = FP2LinearFracWT(a);
1211da177e4SLinus Torvalds 	 */
1221da177e4SLinus Torvalds 	*vol = a;
1231da177e4SLinus Torvalds 	return (0);
1241da177e4SLinus Torvalds }
1251da177e4SLinus Torvalds 
1261da177e4SLinus Torvalds static unsigned int vortex_mix_boost6db(unsigned char vol)
1271da177e4SLinus Torvalds {
1281da177e4SLinus Torvalds 	return (vol + 8);	/* WOW! what a complex function! */
1291da177e4SLinus Torvalds }
1301da177e4SLinus Torvalds 
1311da177e4SLinus Torvalds static void vortex_mix_rampvolume(vortex_t * vortex, int mix)
1321da177e4SLinus Torvalds {
1331da177e4SLinus Torvalds 	int ch;
1341da177e4SLinus Torvalds 	char a;
1351da177e4SLinus Torvalds 	// This function is intended for ramping down only (see vortex_disableinput()).
1361da177e4SLinus Torvalds 	for (ch = 0; ch < 0x20; ch++) {
1371da177e4SLinus Torvalds 		if (((1 << ch) & rampchs[mix]) == 0)
1381da177e4SLinus Torvalds 			continue;
1391da177e4SLinus Torvalds 		a = hwread(vortex->mmio,
1401da177e4SLinus Torvalds 			   VORTEX_MIX_INVOL_B + (((mix << 5) + ch) << 2));
1411da177e4SLinus Torvalds 		if (a > -126) {
1421da177e4SLinus Torvalds 			a -= 2;
1431da177e4SLinus Torvalds 			hwwrite(vortex->mmio,
1441da177e4SLinus Torvalds 				VORTEX_MIX_INVOL_A +
1451da177e4SLinus Torvalds 				(((mix << 5) + ch) << 2), a);
1461da177e4SLinus Torvalds 			hwwrite(vortex->mmio,
1471da177e4SLinus Torvalds 				VORTEX_MIX_INVOL_B +
1481da177e4SLinus Torvalds 				(((mix << 5) + ch) << 2), a);
1491da177e4SLinus Torvalds 		} else
1501da177e4SLinus Torvalds 			vortex_mix_killinput(vortex, mix, ch);
1511da177e4SLinus Torvalds 	}
1521da177e4SLinus Torvalds }
1531da177e4SLinus Torvalds 
1541da177e4SLinus Torvalds static int
1551da177e4SLinus Torvalds vortex_mix_getenablebit(vortex_t * vortex, unsigned char mix, int mixin)
1561da177e4SLinus Torvalds {
1571da177e4SLinus Torvalds 	int addr, temp;
1581da177e4SLinus Torvalds 	if (mixin >= 0)
1591da177e4SLinus Torvalds 		addr = mixin;
1601da177e4SLinus Torvalds 	else
1611da177e4SLinus Torvalds 		addr = mixin + 3;
1621da177e4SLinus Torvalds 	addr = ((mix << 3) + (addr >> 2)) << 2;
1631da177e4SLinus Torvalds 	temp = hwread(vortex->mmio, VORTEX_MIX_ENIN + addr);
1641da177e4SLinus Torvalds 	return ((temp >> (mixin & 3)) & 1);
1651da177e4SLinus Torvalds }
1661da177e4SLinus Torvalds #endif
1671da177e4SLinus Torvalds static void
vortex_mix_setvolumebyte(vortex_t * vortex,unsigned char mix,unsigned char vol)1681da177e4SLinus Torvalds vortex_mix_setvolumebyte(vortex_t * vortex, unsigned char mix,
1691da177e4SLinus Torvalds 			 unsigned char vol)
1701da177e4SLinus Torvalds {
1711da177e4SLinus Torvalds 	int temp;
1721da177e4SLinus Torvalds 	hwwrite(vortex->mmio, VORTEX_MIX_VOL_A + (mix << 2), vol);
1731da177e4SLinus Torvalds 	if (1) {		/*if (this_10) */
1741da177e4SLinus Torvalds 		temp = hwread(vortex->mmio, VORTEX_MIX_VOL_B + (mix << 2));
1751da177e4SLinus Torvalds 		if ((temp != 0x80) || (vol == 0x80))
1761da177e4SLinus Torvalds 			return;
1771da177e4SLinus Torvalds 	}
1781da177e4SLinus Torvalds 	hwwrite(vortex->mmio, VORTEX_MIX_VOL_B + (mix << 2), vol);
1791da177e4SLinus Torvalds }
1801da177e4SLinus Torvalds 
1811da177e4SLinus Torvalds static void
vortex_mix_setinputvolumebyte(vortex_t * vortex,unsigned char mix,int mixin,unsigned char vol)1821da177e4SLinus Torvalds vortex_mix_setinputvolumebyte(vortex_t * vortex, unsigned char mix,
1831da177e4SLinus Torvalds 			      int mixin, unsigned char vol)
1841da177e4SLinus Torvalds {
1851da177e4SLinus Torvalds 	int temp;
1861da177e4SLinus Torvalds 
1871da177e4SLinus Torvalds 	hwwrite(vortex->mmio,
1881da177e4SLinus Torvalds 		VORTEX_MIX_INVOL_A + (((mix << 5) + mixin) << 2), vol);
1891da177e4SLinus Torvalds 	if (1) {		/* this_10, initialized to 1. */
1901da177e4SLinus Torvalds 		temp =
1911da177e4SLinus Torvalds 		    hwread(vortex->mmio,
1921da177e4SLinus Torvalds 			   VORTEX_MIX_INVOL_B + (((mix << 5) + mixin) << 2));
1931da177e4SLinus Torvalds 		if ((temp != 0x80) || (vol == 0x80))
1941da177e4SLinus Torvalds 			return;
1951da177e4SLinus Torvalds 	}
1961da177e4SLinus Torvalds 	hwwrite(vortex->mmio,
1971da177e4SLinus Torvalds 		VORTEX_MIX_INVOL_B + (((mix << 5) + mixin) << 2), vol);
1981da177e4SLinus Torvalds }
1991da177e4SLinus Torvalds 
2001da177e4SLinus Torvalds static void
vortex_mix_setenablebit(vortex_t * vortex,unsigned char mix,int mixin,int en)2011da177e4SLinus Torvalds vortex_mix_setenablebit(vortex_t * vortex, unsigned char mix, int mixin, int en)
2021da177e4SLinus Torvalds {
2031da177e4SLinus Torvalds 	int temp, addr;
2041da177e4SLinus Torvalds 
2051da177e4SLinus Torvalds 	if (mixin < 0)
2061da177e4SLinus Torvalds 		addr = (mixin + 3);
2071da177e4SLinus Torvalds 	else
2081da177e4SLinus Torvalds 		addr = mixin;
2091da177e4SLinus Torvalds 	addr = ((mix << 3) + (addr >> 2)) << 2;
2101da177e4SLinus Torvalds 	temp = hwread(vortex->mmio, VORTEX_MIX_ENIN + addr);
2111da177e4SLinus Torvalds 	if (en)
2121da177e4SLinus Torvalds 		temp |= (1 << (mixin & 3));
2131da177e4SLinus Torvalds 	else
2141da177e4SLinus Torvalds 		temp &= ~(1 << (mixin & 3));
2151da177e4SLinus Torvalds 	/* Mute input. Astatic void crackling? */
2161da177e4SLinus Torvalds 	hwwrite(vortex->mmio,
2171da177e4SLinus Torvalds 		VORTEX_MIX_INVOL_B + (((mix << 5) + mixin) << 2), 0x80);
2181da177e4SLinus Torvalds 	/* Looks like clear buffer. */
2191da177e4SLinus Torvalds 	hwwrite(vortex->mmio, VORTEX_MIX_SMP + (mixin << 2), 0x0);
2201da177e4SLinus Torvalds 	hwwrite(vortex->mmio, VORTEX_MIX_SMP + 4 + (mixin << 2), 0x0);
2211da177e4SLinus Torvalds 	/* Write enable bit. */
2221da177e4SLinus Torvalds 	hwwrite(vortex->mmio, VORTEX_MIX_ENIN + addr, temp);
2231da177e4SLinus Torvalds }
2241da177e4SLinus Torvalds 
2251da177e4SLinus Torvalds static void
vortex_mix_killinput(vortex_t * vortex,unsigned char mix,int mixin)2261da177e4SLinus Torvalds vortex_mix_killinput(vortex_t * vortex, unsigned char mix, int mixin)
2271da177e4SLinus Torvalds {
2281da177e4SLinus Torvalds 	rampchs[mix] &= ~(1 << mixin);
2291da177e4SLinus Torvalds 	vortex_mix_setinputvolumebyte(vortex, mix, mixin, 0x80);
2301da177e4SLinus Torvalds 	mchannels[mix] &= ~(1 << mixin);
2311da177e4SLinus Torvalds 	vortex_mix_setenablebit(vortex, mix, mixin, 0);
2321da177e4SLinus Torvalds }
2331da177e4SLinus Torvalds 
2341da177e4SLinus Torvalds static void
vortex_mix_enableinput(vortex_t * vortex,unsigned char mix,int mixin)2351da177e4SLinus Torvalds vortex_mix_enableinput(vortex_t * vortex, unsigned char mix, int mixin)
2361da177e4SLinus Torvalds {
2371da177e4SLinus Torvalds 	vortex_mix_killinput(vortex, mix, mixin);
2381da177e4SLinus Torvalds 	if ((mchannels[mix] & (1 << mixin)) == 0) {
2391da177e4SLinus Torvalds 		vortex_mix_setinputvolumebyte(vortex, mix, mixin, 0x80);	/*0x80 : mute */
2401da177e4SLinus Torvalds 		mchannels[mix] |= (1 << mixin);
2411da177e4SLinus Torvalds 	}
2421da177e4SLinus Torvalds 	vortex_mix_setenablebit(vortex, mix, mixin, 1);
2431da177e4SLinus Torvalds }
2441da177e4SLinus Torvalds 
2451da177e4SLinus Torvalds static void
vortex_mix_disableinput(vortex_t * vortex,unsigned char mix,int channel,int ramp)2461da177e4SLinus Torvalds vortex_mix_disableinput(vortex_t * vortex, unsigned char mix, int channel,
2471da177e4SLinus Torvalds 			int ramp)
2481da177e4SLinus Torvalds {
2491da177e4SLinus Torvalds 	if (ramp) {
2501da177e4SLinus Torvalds 		rampchs[mix] |= (1 << channel);
2511da177e4SLinus Torvalds 		// Register callback.
2521da177e4SLinus Torvalds 		//vortex_mix_startrampvolume(vortex);
2531da177e4SLinus Torvalds 		vortex_mix_killinput(vortex, mix, channel);
2541da177e4SLinus Torvalds 	} else
2551da177e4SLinus Torvalds 		vortex_mix_killinput(vortex, mix, channel);
2561da177e4SLinus Torvalds }
2571da177e4SLinus Torvalds 
2581da177e4SLinus Torvalds static int
vortex_mixer_addWTD(vortex_t * vortex,unsigned char mix,unsigned char ch)2591da177e4SLinus Torvalds vortex_mixer_addWTD(vortex_t * vortex, unsigned char mix, unsigned char ch)
2601da177e4SLinus Torvalds {
2611da177e4SLinus Torvalds 	int temp, lifeboat = 0, prev;
2621da177e4SLinus Torvalds 
2631da177e4SLinus Torvalds 	temp = hwread(vortex->mmio, VORTEX_MIXER_SR);
2641da177e4SLinus Torvalds 	if ((temp & (1 << ch)) == 0) {
2651da177e4SLinus Torvalds 		hwwrite(vortex->mmio, VORTEX_MIXER_CHNBASE + (ch << 2), mix);
2661da177e4SLinus Torvalds 		vortex_mixer_en_sr(vortex, ch);
2671da177e4SLinus Torvalds 		return 1;
2681da177e4SLinus Torvalds 	}
2691da177e4SLinus Torvalds 	prev = VORTEX_MIXER_CHNBASE + (ch << 2);
2701da177e4SLinus Torvalds 	temp = hwread(vortex->mmio, prev);
2711da177e4SLinus Torvalds 	while (temp & 0x10) {
2721da177e4SLinus Torvalds 		prev = VORTEX_MIXER_RTBASE + ((temp & 0xf) << 2);
2731da177e4SLinus Torvalds 		temp = hwread(vortex->mmio, prev);
2741da177e4SLinus Torvalds 		//printk(KERN_INFO "vortex: mixAddWTD: while addr=%x, val=%x\n", prev, temp);
2751da177e4SLinus Torvalds 		if ((++lifeboat) > 0xf) {
27670c84418SSudip Mukherjee 			dev_err(vortex->card->dev,
2771da177e4SLinus Torvalds 				"vortex_mixer_addWTD: lifeboat overflow\n");
2781da177e4SLinus Torvalds 			return 0;
2791da177e4SLinus Torvalds 		}
2801da177e4SLinus Torvalds 	}
2811da177e4SLinus Torvalds 	hwwrite(vortex->mmio, VORTEX_MIXER_RTBASE + ((temp & 0xf) << 2), mix);
2821da177e4SLinus Torvalds 	hwwrite(vortex->mmio, prev, (temp & 0xf) | 0x10);
2831da177e4SLinus Torvalds 	return 1;
2841da177e4SLinus Torvalds }
2851da177e4SLinus Torvalds 
2861da177e4SLinus Torvalds static int
vortex_mixer_delWTD(vortex_t * vortex,unsigned char mix,unsigned char ch)2871da177e4SLinus Torvalds vortex_mixer_delWTD(vortex_t * vortex, unsigned char mix, unsigned char ch)
2881da177e4SLinus Torvalds {
2891da177e4SLinus Torvalds 	int esp14 = -1, esp18, eax, ebx, edx, ebp, esi = 0;
2901da177e4SLinus Torvalds 	//int esp1f=edi(while)=src, esp10=ch;
2911da177e4SLinus Torvalds 
2921da177e4SLinus Torvalds 	eax = hwread(vortex->mmio, VORTEX_MIXER_SR);
2931da177e4SLinus Torvalds 	if (((1 << ch) & eax) == 0) {
29470c84418SSudip Mukherjee 		dev_err(vortex->card->dev, "mix ALARM %x\n", eax);
2951da177e4SLinus Torvalds 		return 0;
2961da177e4SLinus Torvalds 	}
2971da177e4SLinus Torvalds 	ebp = VORTEX_MIXER_CHNBASE + (ch << 2);
2981da177e4SLinus Torvalds 	esp18 = hwread(vortex->mmio, ebp);
2991da177e4SLinus Torvalds 	if (esp18 & 0x10) {
3001da177e4SLinus Torvalds 		ebx = (esp18 & 0xf);
3011da177e4SLinus Torvalds 		if (mix == ebx) {
3021da177e4SLinus Torvalds 			ebx = VORTEX_MIXER_RTBASE + (mix << 2);
3031da177e4SLinus Torvalds 			edx = hwread(vortex->mmio, ebx);
3041da177e4SLinus Torvalds 			//7b60
3051da177e4SLinus Torvalds 			hwwrite(vortex->mmio, ebp, edx);
3061da177e4SLinus Torvalds 			hwwrite(vortex->mmio, ebx, 0);
3071da177e4SLinus Torvalds 		} else {
3081da177e4SLinus Torvalds 			//7ad3
3091da177e4SLinus Torvalds 			edx =
3101da177e4SLinus Torvalds 			    hwread(vortex->mmio,
3111da177e4SLinus Torvalds 				   VORTEX_MIXER_RTBASE + (ebx << 2));
3121da177e4SLinus Torvalds 			//printk(KERN_INFO "vortex: mixdelWTD: 1 addr=%x, val=%x, src=%x\n", ebx, edx, src);
3131da177e4SLinus Torvalds 			while ((edx & 0xf) != mix) {
3141da177e4SLinus Torvalds 				if ((esi) > 0xf) {
31570c84418SSudip Mukherjee 					dev_err(vortex->card->dev,
31670c84418SSudip Mukherjee 						"mixdelWTD: error lifeboat overflow\n");
3171da177e4SLinus Torvalds 					return 0;
3181da177e4SLinus Torvalds 				}
3191da177e4SLinus Torvalds 				esp14 = ebx;
3201da177e4SLinus Torvalds 				ebx = edx & 0xf;
3211da177e4SLinus Torvalds 				ebp = ebx << 2;
3221da177e4SLinus Torvalds 				edx =
3231da177e4SLinus Torvalds 				    hwread(vortex->mmio,
3241da177e4SLinus Torvalds 					   VORTEX_MIXER_RTBASE + ebp);
3251da177e4SLinus Torvalds 				//printk(KERN_INFO "vortex: mixdelWTD: while addr=%x, val=%x\n", ebp, edx);
3261da177e4SLinus Torvalds 				esi++;
3271da177e4SLinus Torvalds 			}
3281da177e4SLinus Torvalds 			//7b30
3291da177e4SLinus Torvalds 			ebp = ebx << 2;
3301da177e4SLinus Torvalds 			if (edx & 0x10) {	/* Delete entry in between others */
3311da177e4SLinus Torvalds 				ebx = VORTEX_MIXER_RTBASE + ((edx & 0xf) << 2);
3321da177e4SLinus Torvalds 				edx = hwread(vortex->mmio, ebx);
3331da177e4SLinus Torvalds 				//7b60
3341da177e4SLinus Torvalds 				hwwrite(vortex->mmio,
3351da177e4SLinus Torvalds 					VORTEX_MIXER_RTBASE + ebp, edx);
3361da177e4SLinus Torvalds 				hwwrite(vortex->mmio, ebx, 0);
3371da177e4SLinus Torvalds 				//printk(KERN_INFO "vortex mixdelWTD between addr= 0x%x, val= 0x%x\n", ebp, edx);
3381da177e4SLinus Torvalds 			} else {	/* Delete last entry */
3391da177e4SLinus Torvalds 				//7b83
3401da177e4SLinus Torvalds 				if (esp14 == -1)
3411da177e4SLinus Torvalds 					hwwrite(vortex->mmio,
3421da177e4SLinus Torvalds 						VORTEX_MIXER_CHNBASE +
3431da177e4SLinus Torvalds 						(ch << 2), esp18 & 0xef);
3441da177e4SLinus Torvalds 				else {
3451da177e4SLinus Torvalds 					ebx = (0xffffffe0 & edx) | (0xf & ebx);
3461da177e4SLinus Torvalds 					hwwrite(vortex->mmio,
3471da177e4SLinus Torvalds 						VORTEX_MIXER_RTBASE +
3481da177e4SLinus Torvalds 						(esp14 << 2), ebx);
3491da177e4SLinus Torvalds 					//printk(KERN_INFO "vortex mixdelWTD last addr= 0x%x, val= 0x%x\n", esp14, ebx);
3501da177e4SLinus Torvalds 				}
3511da177e4SLinus Torvalds 				hwwrite(vortex->mmio,
3521da177e4SLinus Torvalds 					VORTEX_MIXER_RTBASE + ebp, 0);
3531da177e4SLinus Torvalds 				return 1;
3541da177e4SLinus Torvalds 			}
3551da177e4SLinus Torvalds 		}
3561da177e4SLinus Torvalds 	} else {
3571da177e4SLinus Torvalds 		//printk(KERN_INFO "removed last mix\n");
3581da177e4SLinus Torvalds 		//7be0
3591da177e4SLinus Torvalds 		vortex_mixer_dis_sr(vortex, ch);
3601da177e4SLinus Torvalds 		hwwrite(vortex->mmio, ebp, 0);
3611da177e4SLinus Torvalds 	}
3621da177e4SLinus Torvalds 	return 1;
3631da177e4SLinus Torvalds }
3641da177e4SLinus Torvalds 
vortex_mixer_init(vortex_t * vortex)3651da177e4SLinus Torvalds static void vortex_mixer_init(vortex_t * vortex)
3661da177e4SLinus Torvalds {
36797c67b65STakashi Iwai 	u32 addr;
3681da177e4SLinus Torvalds 	int x;
3691da177e4SLinus Torvalds 
3701da177e4SLinus Torvalds 	// FIXME: get rid of this crap.
3711da177e4SLinus Torvalds 	memset(mchannels, 0, NR_MIXOUT * sizeof(int));
3721da177e4SLinus Torvalds 	memset(rampchs, 0, NR_MIXOUT * sizeof(int));
3731da177e4SLinus Torvalds 
3741da177e4SLinus Torvalds 	addr = VORTEX_MIX_SMP + 0x17c;
3751da177e4SLinus Torvalds 	for (x = 0x5f; x >= 0; x--) {
3761da177e4SLinus Torvalds 		hwwrite(vortex->mmio, addr, 0);
3771da177e4SLinus Torvalds 		addr -= 4;
3781da177e4SLinus Torvalds 	}
3791da177e4SLinus Torvalds 	addr = VORTEX_MIX_ENIN + 0x1fc;
3801da177e4SLinus Torvalds 	for (x = 0x7f; x >= 0; x--) {
3811da177e4SLinus Torvalds 		hwwrite(vortex->mmio, addr, 0);
3821da177e4SLinus Torvalds 		addr -= 4;
3831da177e4SLinus Torvalds 	}
3841da177e4SLinus Torvalds 	addr = VORTEX_MIX_SMP + 0x17c;
3851da177e4SLinus Torvalds 	for (x = 0x5f; x >= 0; x--) {
3861da177e4SLinus Torvalds 		hwwrite(vortex->mmio, addr, 0);
3871da177e4SLinus Torvalds 		addr -= 4;
3881da177e4SLinus Torvalds 	}
3891da177e4SLinus Torvalds 	addr = VORTEX_MIX_INVOL_A + 0x7fc;
3901da177e4SLinus Torvalds 	for (x = 0x1ff; x >= 0; x--) {
3911da177e4SLinus Torvalds 		hwwrite(vortex->mmio, addr, 0x80);
3921da177e4SLinus Torvalds 		addr -= 4;
3931da177e4SLinus Torvalds 	}
3941da177e4SLinus Torvalds 	addr = VORTEX_MIX_VOL_A + 0x3c;
3951da177e4SLinus Torvalds 	for (x = 0xf; x >= 0; x--) {
3961da177e4SLinus Torvalds 		hwwrite(vortex->mmio, addr, 0x80);
3971da177e4SLinus Torvalds 		addr -= 4;
3981da177e4SLinus Torvalds 	}
3991da177e4SLinus Torvalds 	addr = VORTEX_MIX_INVOL_B + 0x7fc;
4001da177e4SLinus Torvalds 	for (x = 0x1ff; x >= 0; x--) {
4011da177e4SLinus Torvalds 		hwwrite(vortex->mmio, addr, 0x80);
4021da177e4SLinus Torvalds 		addr -= 4;
4031da177e4SLinus Torvalds 	}
4041da177e4SLinus Torvalds 	addr = VORTEX_MIX_VOL_B + 0x3c;
4051da177e4SLinus Torvalds 	for (x = 0xf; x >= 0; x--) {
4061da177e4SLinus Torvalds 		hwwrite(vortex->mmio, addr, 0x80);
4071da177e4SLinus Torvalds 		addr -= 4;
4081da177e4SLinus Torvalds 	}
4091da177e4SLinus Torvalds 	addr = VORTEX_MIXER_RTBASE + (MIXER_RTBASE_SIZE - 1) * 4;
4101da177e4SLinus Torvalds 	for (x = (MIXER_RTBASE_SIZE - 1); x >= 0; x--) {
4111da177e4SLinus Torvalds 		hwwrite(vortex->mmio, addr, 0x0);
4121da177e4SLinus Torvalds 		addr -= 4;
4131da177e4SLinus Torvalds 	}
4141da177e4SLinus Torvalds 	hwwrite(vortex->mmio, VORTEX_MIXER_SR, 0);
4151da177e4SLinus Torvalds 
4161da177e4SLinus Torvalds 	/* Set clipping ceiling (this may be all wrong). */
4171da177e4SLinus Torvalds 	/*
418c534cc84Sroel kluin 	for (x = 0; x < 0x80; x++) {
4191da177e4SLinus Torvalds 		hwwrite(vortex->mmio, VORTEX_MIXER_CLIP + (x << 2), 0x3ffff);
4201da177e4SLinus Torvalds 	}
4211da177e4SLinus Torvalds 	*/
4221da177e4SLinus Torvalds 	/*
4231da177e4SLinus Torvalds 	   call CAsp4Mix__Initialize_CAsp4HwIO____CAsp4Mixer____
4241da177e4SLinus Torvalds 	   Register ISR callback for volume smooth fade out.
4251da177e4SLinus Torvalds 	   Maybe this avoids clicks when press "stop" ?
4261da177e4SLinus Torvalds 	 */
4271da177e4SLinus Torvalds }
4281da177e4SLinus Torvalds 
4291da177e4SLinus Torvalds /*  SRC (CAsp4Src.s and CAsp4SrcBlock) */
4301da177e4SLinus Torvalds 
vortex_src_en_sr(vortex_t * vortex,int channel)4311da177e4SLinus Torvalds static void vortex_src_en_sr(vortex_t * vortex, int channel)
4321da177e4SLinus Torvalds {
4331da177e4SLinus Torvalds 	hwwrite(vortex->mmio, VORTEX_SRCBLOCK_SR,
4341da177e4SLinus Torvalds 		hwread(vortex->mmio, VORTEX_SRCBLOCK_SR) | (0x1 << channel));
4351da177e4SLinus Torvalds }
4361da177e4SLinus Torvalds 
vortex_src_dis_sr(vortex_t * vortex,int channel)4371da177e4SLinus Torvalds static void vortex_src_dis_sr(vortex_t * vortex, int channel)
4381da177e4SLinus Torvalds {
4391da177e4SLinus Torvalds 	hwwrite(vortex->mmio, VORTEX_SRCBLOCK_SR,
4401da177e4SLinus Torvalds 		hwread(vortex->mmio, VORTEX_SRCBLOCK_SR) & ~(0x1 << channel));
4411da177e4SLinus Torvalds }
4421da177e4SLinus Torvalds 
vortex_src_flushbuffers(vortex_t * vortex,unsigned char src)4431da177e4SLinus Torvalds static void vortex_src_flushbuffers(vortex_t * vortex, unsigned char src)
4441da177e4SLinus Torvalds {
4451da177e4SLinus Torvalds 	int i;
4461da177e4SLinus Torvalds 
4471da177e4SLinus Torvalds 	for (i = 0x1f; i >= 0; i--)
4481da177e4SLinus Torvalds 		hwwrite(vortex->mmio,
4491da177e4SLinus Torvalds 			VORTEX_SRC_DATA0 + (src << 7) + (i << 2), 0);
4501da177e4SLinus Torvalds 	hwwrite(vortex->mmio, VORTEX_SRC_DATA + (src << 3), 0);
4511da177e4SLinus Torvalds 	hwwrite(vortex->mmio, VORTEX_SRC_DATA + (src << 3) + 4, 0);
4521da177e4SLinus Torvalds }
4531da177e4SLinus Torvalds 
vortex_src_cleardrift(vortex_t * vortex,unsigned char src)4541da177e4SLinus Torvalds static void vortex_src_cleardrift(vortex_t * vortex, unsigned char src)
4551da177e4SLinus Torvalds {
4561da177e4SLinus Torvalds 	hwwrite(vortex->mmio, VORTEX_SRC_DRIFT0 + (src << 2), 0);
4571da177e4SLinus Torvalds 	hwwrite(vortex->mmio, VORTEX_SRC_DRIFT1 + (src << 2), 0);
4581da177e4SLinus Torvalds 	hwwrite(vortex->mmio, VORTEX_SRC_DRIFT2 + (src << 2), 1);
4591da177e4SLinus Torvalds }
4601da177e4SLinus Torvalds 
4611da177e4SLinus Torvalds static void
vortex_src_set_throttlesource(vortex_t * vortex,unsigned char src,int en)4621da177e4SLinus Torvalds vortex_src_set_throttlesource(vortex_t * vortex, unsigned char src, int en)
4631da177e4SLinus Torvalds {
4641da177e4SLinus Torvalds 	int temp;
4651da177e4SLinus Torvalds 
4661da177e4SLinus Torvalds 	temp = hwread(vortex->mmio, VORTEX_SRC_SOURCE);
4671da177e4SLinus Torvalds 	if (en)
4681da177e4SLinus Torvalds 		temp |= 1 << src;
4691da177e4SLinus Torvalds 	else
4701da177e4SLinus Torvalds 		temp &= ~(1 << src);
4711da177e4SLinus Torvalds 	hwwrite(vortex->mmio, VORTEX_SRC_SOURCE, temp);
4721da177e4SLinus Torvalds }
4731da177e4SLinus Torvalds 
4741da177e4SLinus Torvalds static int
vortex_src_persist_convratio(vortex_t * vortex,unsigned char src,int ratio)4751da177e4SLinus Torvalds vortex_src_persist_convratio(vortex_t * vortex, unsigned char src, int ratio)
4761da177e4SLinus Torvalds {
4771da177e4SLinus Torvalds 	int temp, lifeboat = 0;
4781da177e4SLinus Torvalds 
4791da177e4SLinus Torvalds 	do {
4801da177e4SLinus Torvalds 		hwwrite(vortex->mmio, VORTEX_SRC_CONVRATIO + (src << 2), ratio);
4811da177e4SLinus Torvalds 		temp = hwread(vortex->mmio, VORTEX_SRC_CONVRATIO + (src << 2));
4821da177e4SLinus Torvalds 		if ((++lifeboat) > 0x9) {
48370c84418SSudip Mukherjee 			dev_err(vortex->card->dev, "Src cvr fail\n");
4841da177e4SLinus Torvalds 			break;
4851da177e4SLinus Torvalds 		}
4861da177e4SLinus Torvalds 	}
4871da177e4SLinus Torvalds 	while (temp != ratio);
4881da177e4SLinus Torvalds 	return temp;
4891da177e4SLinus Torvalds }
4901da177e4SLinus Torvalds 
4911da177e4SLinus Torvalds #if 0
4921da177e4SLinus Torvalds static void vortex_src_slowlock(vortex_t * vortex, unsigned char src)
4931da177e4SLinus Torvalds {
4941da177e4SLinus Torvalds 	int temp;
4951da177e4SLinus Torvalds 
4961da177e4SLinus Torvalds 	hwwrite(vortex->mmio, VORTEX_SRC_DRIFT2 + (src << 2), 1);
4971da177e4SLinus Torvalds 	hwwrite(vortex->mmio, VORTEX_SRC_DRIFT0 + (src << 2), 0);
4981da177e4SLinus Torvalds 	temp = hwread(vortex->mmio, VORTEX_SRC_U0 + (src << 2));
4991da177e4SLinus Torvalds 	if (temp & 0x200)
5001da177e4SLinus Torvalds 		hwwrite(vortex->mmio, VORTEX_SRC_U0 + (src << 2),
5011da177e4SLinus Torvalds 			temp & ~0x200L);
5021da177e4SLinus Torvalds }
5031da177e4SLinus Torvalds 
5041da177e4SLinus Torvalds static void
5051da177e4SLinus Torvalds vortex_src_change_convratio(vortex_t * vortex, unsigned char src, int ratio)
5061da177e4SLinus Torvalds {
5071da177e4SLinus Torvalds 	int temp, a;
5081da177e4SLinus Torvalds 
5091da177e4SLinus Torvalds 	if ((ratio & 0x10000) && (ratio != 0x10000)) {
5101da177e4SLinus Torvalds 		if (ratio & 0x3fff)
5111da177e4SLinus Torvalds 			a = (0x11 - ((ratio >> 0xe) & 0x3)) - 1;
5121da177e4SLinus Torvalds 		else
5131da177e4SLinus Torvalds 			a = (0x11 - ((ratio >> 0xe) & 0x3)) - 2;
5141da177e4SLinus Torvalds 	} else
5151da177e4SLinus Torvalds 		a = 0xc;
5161da177e4SLinus Torvalds 	temp = hwread(vortex->mmio, VORTEX_SRC_U0 + (src << 2));
5171da177e4SLinus Torvalds 	if (((temp >> 4) & 0xf) != a)
5181da177e4SLinus Torvalds 		hwwrite(vortex->mmio, VORTEX_SRC_U0 + (src << 2),
5191da177e4SLinus Torvalds 			(temp & 0xf) | ((a & 0xf) << 4));
5201da177e4SLinus Torvalds 
5211da177e4SLinus Torvalds 	vortex_src_persist_convratio(vortex, src, ratio);
5221da177e4SLinus Torvalds }
5231da177e4SLinus Torvalds 
5241da177e4SLinus Torvalds static int
5251da177e4SLinus Torvalds vortex_src_checkratio(vortex_t * vortex, unsigned char src,
5261da177e4SLinus Torvalds 		      unsigned int desired_ratio)
5271da177e4SLinus Torvalds {
5281da177e4SLinus Torvalds 	int hw_ratio, lifeboat = 0;
5291da177e4SLinus Torvalds 
5301da177e4SLinus Torvalds 	hw_ratio = hwread(vortex->mmio, VORTEX_SRC_CONVRATIO + (src << 2));
5311da177e4SLinus Torvalds 
5321da177e4SLinus Torvalds 	while (hw_ratio != desired_ratio) {
5331da177e4SLinus Torvalds 		hwwrite(vortex->mmio, VORTEX_SRC_CONVRATIO + (src << 2), desired_ratio);
5341da177e4SLinus Torvalds 
5351da177e4SLinus Torvalds 		if ((lifeboat++) > 15) {
536e7e69265SSudip Mukherjee 			pr_err( "Vortex: could not set src-%d from %d to %d\n",
5371da177e4SLinus Torvalds 			       src, hw_ratio, desired_ratio);
5381da177e4SLinus Torvalds 			break;
5391da177e4SLinus Torvalds 		}
5401da177e4SLinus Torvalds 	}
5411da177e4SLinus Torvalds 
5421da177e4SLinus Torvalds 	return hw_ratio;
5431da177e4SLinus Torvalds }
5441da177e4SLinus Torvalds 
5451da177e4SLinus Torvalds #endif
5461da177e4SLinus Torvalds /*
5471da177e4SLinus Torvalds  Objective: Set samplerate for given SRC module.
5481da177e4SLinus Torvalds  Arguments:
5491da177e4SLinus Torvalds 	card:	pointer to vortex_t strcut.
5501da177e4SLinus Torvalds 	src:	Integer index of the SRC module.
5511da177e4SLinus Torvalds 	cr:		Current sample rate conversion factor.
5521da177e4SLinus Torvalds 	b:		unknown 16 bit value.
5531da177e4SLinus Torvalds 	sweep:	Enable Samplerate fade from cr toward tr flag.
5541da177e4SLinus Torvalds 	dirplay: 1: playback, 0: recording.
5551da177e4SLinus Torvalds 	sl:		Slow Lock flag.
5561da177e4SLinus Torvalds 	tr:		Target samplerate conversion.
5571da177e4SLinus Torvalds 	thsource: Throttle source flag (no idea what that means).
5581da177e4SLinus Torvalds */
vortex_src_setupchannel(vortex_t * card,unsigned char src,unsigned int cr,unsigned int b,int sweep,int d,int dirplay,int sl,unsigned int tr,int thsource)5591da177e4SLinus Torvalds static void vortex_src_setupchannel(vortex_t * card, unsigned char src,
5601da177e4SLinus Torvalds 			unsigned int cr, unsigned int b, int sweep, int d,
5611da177e4SLinus Torvalds 			int dirplay, int sl, unsigned int tr, int thsource)
5621da177e4SLinus Torvalds {
5631da177e4SLinus Torvalds 	// noplayback: d=2,4,7,0xa,0xb when using first 2 src's.
5641da177e4SLinus Torvalds 	// c: enables pitch sweep.
5651da177e4SLinus Torvalds 	// looks like g is c related. Maybe g is a sweep parameter ?
5661da177e4SLinus Torvalds 	// g = cvr
5671da177e4SLinus Torvalds 	// dirplay: 0 = recording, 1 = playback
5681da177e4SLinus Torvalds 	// d = src hw index.
5691da177e4SLinus Torvalds 
5701da177e4SLinus Torvalds 	int esi, ebp = 0, esp10;
5711da177e4SLinus Torvalds 
5721da177e4SLinus Torvalds 	vortex_src_flushbuffers(card, src);
5731da177e4SLinus Torvalds 
5741da177e4SLinus Torvalds 	if (sweep) {
5751da177e4SLinus Torvalds 		if ((tr & 0x10000) && (tr != 0x10000)) {
5761da177e4SLinus Torvalds 			tr = 0;
5771da177e4SLinus Torvalds 			esi = 0x7;
5781da177e4SLinus Torvalds 		} else {
5791da177e4SLinus Torvalds 			if ((((short)tr) < 0) && (tr != 0x8000)) {
5801da177e4SLinus Torvalds 				tr = 0;
5811da177e4SLinus Torvalds 				esi = 0x8;
5821da177e4SLinus Torvalds 			} else {
5831da177e4SLinus Torvalds 				tr = 1;
5841da177e4SLinus Torvalds 				esi = 0xc;
5851da177e4SLinus Torvalds 			}
5861da177e4SLinus Torvalds 		}
5871da177e4SLinus Torvalds 	} else {
5881da177e4SLinus Torvalds 		if ((cr & 0x10000) && (cr != 0x10000)) {
5891da177e4SLinus Torvalds 			tr = 0;	/*ebx = 0 */
5901da177e4SLinus Torvalds 			esi = 0x11 - ((cr >> 0xe) & 7);
5911da177e4SLinus Torvalds 			if (cr & 0x3fff)
5921da177e4SLinus Torvalds 				esi -= 1;
5931da177e4SLinus Torvalds 			else
5941da177e4SLinus Torvalds 				esi -= 2;
5951da177e4SLinus Torvalds 		} else {
5961da177e4SLinus Torvalds 			tr = 1;
5971da177e4SLinus Torvalds 			esi = 0xc;
5981da177e4SLinus Torvalds 		}
5991da177e4SLinus Torvalds 	}
6001da177e4SLinus Torvalds 	vortex_src_cleardrift(card, src);
6011da177e4SLinus Torvalds 	vortex_src_set_throttlesource(card, src, thsource);
6021da177e4SLinus Torvalds 
6031da177e4SLinus Torvalds 	if ((dirplay == 0) && (sweep == 0)) {
6041da177e4SLinus Torvalds 		if (tr)
6051da177e4SLinus Torvalds 			esp10 = 0xf;
6061da177e4SLinus Torvalds 		else
6071da177e4SLinus Torvalds 			esp10 = 0xc;
6081da177e4SLinus Torvalds 		ebp = 0;
6091da177e4SLinus Torvalds 	} else {
6101da177e4SLinus Torvalds 		if (tr)
6111da177e4SLinus Torvalds 			ebp = 0xf;
6121da177e4SLinus Torvalds 		else
6131da177e4SLinus Torvalds 			ebp = 0xc;
6141da177e4SLinus Torvalds 		esp10 = 0;
6151da177e4SLinus Torvalds 	}
6161da177e4SLinus Torvalds 	hwwrite(card->mmio, VORTEX_SRC_U0 + (src << 2),
6171da177e4SLinus Torvalds 		(sl << 0x9) | (sweep << 0x8) | ((esi & 0xf) << 4) | d);
6181da177e4SLinus Torvalds 	/* 0xc0   esi=0xc c=f=0 d=0 */
6191da177e4SLinus Torvalds 	vortex_src_persist_convratio(card, src, cr);
6201da177e4SLinus Torvalds 	hwwrite(card->mmio, VORTEX_SRC_U1 + (src << 2), b & 0xffff);
6211da177e4SLinus Torvalds 	/* 0   b=0 */
6221da177e4SLinus Torvalds 	hwwrite(card->mmio, VORTEX_SRC_U2 + (src << 2),
6231da177e4SLinus Torvalds 		(tr << 0x11) | (dirplay << 0x10) | (ebp << 0x8) | esp10);
6241da177e4SLinus Torvalds 	/* 0x30f00 e=g=1 esp10=0 ebp=f */
6251da177e4SLinus Torvalds 	//printk(KERN_INFO "vortex: SRC %d, d=0x%x, esi=0x%x, esp10=0x%x, ebp=0x%x\n", src, d, esi, esp10, ebp);
6261da177e4SLinus Torvalds }
6271da177e4SLinus Torvalds 
vortex_srcblock_init(vortex_t * vortex)6281da177e4SLinus Torvalds static void vortex_srcblock_init(vortex_t * vortex)
6291da177e4SLinus Torvalds {
63097c67b65STakashi Iwai 	u32 addr;
6311da177e4SLinus Torvalds 	int x;
6321da177e4SLinus Torvalds 	hwwrite(vortex->mmio, VORTEX_SRC_SOURCESIZE, 0x1ff);
6331da177e4SLinus Torvalds 	/*
6341da177e4SLinus Torvalds 	   for (x=0; x<0x10; x++) {
6351da177e4SLinus Torvalds 	   vortex_src_init(&vortex_src[x], x);
6361da177e4SLinus Torvalds 	   }
6371da177e4SLinus Torvalds 	 */
6381da177e4SLinus Torvalds 	//addr = 0xcc3c;
6391da177e4SLinus Torvalds 	//addr = 0x26c3c;
6401da177e4SLinus Torvalds 	addr = VORTEX_SRC_RTBASE + 0x3c;
6411da177e4SLinus Torvalds 	for (x = 0xf; x >= 0; x--) {
6421da177e4SLinus Torvalds 		hwwrite(vortex->mmio, addr, 0);
6431da177e4SLinus Torvalds 		addr -= 4;
6441da177e4SLinus Torvalds 	}
6451da177e4SLinus Torvalds 	//addr = 0xcc94;
6461da177e4SLinus Torvalds 	//addr = 0x26c94;
6471da177e4SLinus Torvalds 	addr = VORTEX_SRC_CHNBASE + 0x54;
6481da177e4SLinus Torvalds 	for (x = 0x15; x >= 0; x--) {
6491da177e4SLinus Torvalds 		hwwrite(vortex->mmio, addr, 0);
6501da177e4SLinus Torvalds 		addr -= 4;
6511da177e4SLinus Torvalds 	}
6521da177e4SLinus Torvalds }
6531da177e4SLinus Torvalds 
6541da177e4SLinus Torvalds static int
vortex_src_addWTD(vortex_t * vortex,unsigned char src,unsigned char ch)6551da177e4SLinus Torvalds vortex_src_addWTD(vortex_t * vortex, unsigned char src, unsigned char ch)
6561da177e4SLinus Torvalds {
6571da177e4SLinus Torvalds 	int temp, lifeboat = 0, prev;
6581da177e4SLinus Torvalds 	// esp13 = src
6591da177e4SLinus Torvalds 
6601da177e4SLinus Torvalds 	temp = hwread(vortex->mmio, VORTEX_SRCBLOCK_SR);
6611da177e4SLinus Torvalds 	if ((temp & (1 << ch)) == 0) {
6621da177e4SLinus Torvalds 		hwwrite(vortex->mmio, VORTEX_SRC_CHNBASE + (ch << 2), src);
6631da177e4SLinus Torvalds 		vortex_src_en_sr(vortex, ch);
6641da177e4SLinus Torvalds 		return 1;
6651da177e4SLinus Torvalds 	}
6661da177e4SLinus Torvalds 	prev = VORTEX_SRC_CHNBASE + (ch << 2);	/*ebp */
6671da177e4SLinus Torvalds 	temp = hwread(vortex->mmio, prev);
6681da177e4SLinus Torvalds 	//while (temp & NR_SRC) {
6691da177e4SLinus Torvalds 	while (temp & 0x10) {
6701da177e4SLinus Torvalds 		prev = VORTEX_SRC_RTBASE + ((temp & 0xf) << 2);	/*esp12 */
6711da177e4SLinus Torvalds 		//prev = VORTEX_SRC_RTBASE + ((temp & (NR_SRC-1)) << 2); /*esp12*/
6721da177e4SLinus Torvalds 		temp = hwread(vortex->mmio, prev);
6731da177e4SLinus Torvalds 		//printk(KERN_INFO "vortex: srcAddWTD: while addr=%x, val=%x\n", prev, temp);
6741da177e4SLinus Torvalds 		if ((++lifeboat) > 0xf) {
67570c84418SSudip Mukherjee 			dev_err(vortex->card->dev,
6761da177e4SLinus Torvalds 				"vortex_src_addWTD: lifeboat overflow\n");
6771da177e4SLinus Torvalds 			return 0;
6781da177e4SLinus Torvalds 		}
6791da177e4SLinus Torvalds 	}
6801da177e4SLinus Torvalds 	hwwrite(vortex->mmio, VORTEX_SRC_RTBASE + ((temp & 0xf) << 2), src);
6811da177e4SLinus Torvalds 	//hwwrite(vortex->mmio, prev, (temp & (NR_SRC-1)) | NR_SRC);
6821da177e4SLinus Torvalds 	hwwrite(vortex->mmio, prev, (temp & 0xf) | 0x10);
6831da177e4SLinus Torvalds 	return 1;
6841da177e4SLinus Torvalds }
6851da177e4SLinus Torvalds 
6861da177e4SLinus Torvalds static int
vortex_src_delWTD(vortex_t * vortex,unsigned char src,unsigned char ch)6871da177e4SLinus Torvalds vortex_src_delWTD(vortex_t * vortex, unsigned char src, unsigned char ch)
6881da177e4SLinus Torvalds {
6891da177e4SLinus Torvalds 	int esp14 = -1, esp18, eax, ebx, edx, ebp, esi = 0;
6901da177e4SLinus Torvalds 	//int esp1f=edi(while)=src, esp10=ch;
6911da177e4SLinus Torvalds 
6921da177e4SLinus Torvalds 	eax = hwread(vortex->mmio, VORTEX_SRCBLOCK_SR);
6931da177e4SLinus Torvalds 	if (((1 << ch) & eax) == 0) {
69470c84418SSudip Mukherjee 		dev_err(vortex->card->dev, "src alarm\n");
6951da177e4SLinus Torvalds 		return 0;
6961da177e4SLinus Torvalds 	}
6971da177e4SLinus Torvalds 	ebp = VORTEX_SRC_CHNBASE + (ch << 2);
6981da177e4SLinus Torvalds 	esp18 = hwread(vortex->mmio, ebp);
6991da177e4SLinus Torvalds 	if (esp18 & 0x10) {
7001da177e4SLinus Torvalds 		ebx = (esp18 & 0xf);
7011da177e4SLinus Torvalds 		if (src == ebx) {
7021da177e4SLinus Torvalds 			ebx = VORTEX_SRC_RTBASE + (src << 2);
7031da177e4SLinus Torvalds 			edx = hwread(vortex->mmio, ebx);
7041da177e4SLinus Torvalds 			//7b60
7051da177e4SLinus Torvalds 			hwwrite(vortex->mmio, ebp, edx);
7061da177e4SLinus Torvalds 			hwwrite(vortex->mmio, ebx, 0);
7071da177e4SLinus Torvalds 		} else {
7081da177e4SLinus Torvalds 			//7ad3
7091da177e4SLinus Torvalds 			edx =
7101da177e4SLinus Torvalds 			    hwread(vortex->mmio,
7111da177e4SLinus Torvalds 				   VORTEX_SRC_RTBASE + (ebx << 2));
7121da177e4SLinus Torvalds 			//printk(KERN_INFO "vortex: srcdelWTD: 1 addr=%x, val=%x, src=%x\n", ebx, edx, src);
7131da177e4SLinus Torvalds 			while ((edx & 0xf) != src) {
7141da177e4SLinus Torvalds 				if ((esi) > 0xf) {
71570c84418SSudip Mukherjee 					dev_warn(vortex->card->dev,
71670c84418SSudip Mukherjee 						 "srcdelWTD: error, lifeboat overflow\n");
7171da177e4SLinus Torvalds 					return 0;
7181da177e4SLinus Torvalds 				}
7191da177e4SLinus Torvalds 				esp14 = ebx;
7201da177e4SLinus Torvalds 				ebx = edx & 0xf;
7211da177e4SLinus Torvalds 				ebp = ebx << 2;
7221da177e4SLinus Torvalds 				edx =
7231da177e4SLinus Torvalds 				    hwread(vortex->mmio,
7241da177e4SLinus Torvalds 					   VORTEX_SRC_RTBASE + ebp);
7251da177e4SLinus Torvalds 				//printk(KERN_INFO "vortex: srcdelWTD: while addr=%x, val=%x\n", ebp, edx);
7261da177e4SLinus Torvalds 				esi++;
7271da177e4SLinus Torvalds 			}
7281da177e4SLinus Torvalds 			//7b30
7291da177e4SLinus Torvalds 			ebp = ebx << 2;
7301da177e4SLinus Torvalds 			if (edx & 0x10) {	/* Delete entry in between others */
7311da177e4SLinus Torvalds 				ebx = VORTEX_SRC_RTBASE + ((edx & 0xf) << 2);
7321da177e4SLinus Torvalds 				edx = hwread(vortex->mmio, ebx);
7331da177e4SLinus Torvalds 				//7b60
7341da177e4SLinus Torvalds 				hwwrite(vortex->mmio,
7351da177e4SLinus Torvalds 					VORTEX_SRC_RTBASE + ebp, edx);
7361da177e4SLinus Torvalds 				hwwrite(vortex->mmio, ebx, 0);
7371da177e4SLinus Torvalds 				//printk(KERN_INFO "vortex srcdelWTD between addr= 0x%x, val= 0x%x\n", ebp, edx);
7381da177e4SLinus Torvalds 			} else {	/* Delete last entry */
7391da177e4SLinus Torvalds 				//7b83
7401da177e4SLinus Torvalds 				if (esp14 == -1)
7411da177e4SLinus Torvalds 					hwwrite(vortex->mmio,
7421da177e4SLinus Torvalds 						VORTEX_SRC_CHNBASE +
7431da177e4SLinus Torvalds 						(ch << 2), esp18 & 0xef);
7441da177e4SLinus Torvalds 				else {
7451da177e4SLinus Torvalds 					ebx = (0xffffffe0 & edx) | (0xf & ebx);
7461da177e4SLinus Torvalds 					hwwrite(vortex->mmio,
7471da177e4SLinus Torvalds 						VORTEX_SRC_RTBASE +
7481da177e4SLinus Torvalds 						(esp14 << 2), ebx);
7491da177e4SLinus Torvalds 					//printk(KERN_INFO"vortex srcdelWTD last addr= 0x%x, val= 0x%x\n", esp14, ebx);
7501da177e4SLinus Torvalds 				}
7511da177e4SLinus Torvalds 				hwwrite(vortex->mmio,
7521da177e4SLinus Torvalds 					VORTEX_SRC_RTBASE + ebp, 0);
7531da177e4SLinus Torvalds 				return 1;
7541da177e4SLinus Torvalds 			}
7551da177e4SLinus Torvalds 		}
7561da177e4SLinus Torvalds 	} else {
7571da177e4SLinus Torvalds 		//7be0
7581da177e4SLinus Torvalds 		vortex_src_dis_sr(vortex, ch);
7591da177e4SLinus Torvalds 		hwwrite(vortex->mmio, ebp, 0);
7601da177e4SLinus Torvalds 	}
7611da177e4SLinus Torvalds 	return 1;
7621da177e4SLinus Torvalds }
7631da177e4SLinus Torvalds 
7641da177e4SLinus Torvalds  /*FIFO*/
7651da177e4SLinus Torvalds 
7661da177e4SLinus Torvalds static void
vortex_fifo_clearadbdata(vortex_t * vortex,int fifo,int x)7671da177e4SLinus Torvalds vortex_fifo_clearadbdata(vortex_t * vortex, int fifo, int x)
7681da177e4SLinus Torvalds {
7691da177e4SLinus Torvalds 	for (x--; x >= 0; x--)
7701da177e4SLinus Torvalds 		hwwrite(vortex->mmio,
7711da177e4SLinus Torvalds 			VORTEX_FIFO_ADBDATA +
7721da177e4SLinus Torvalds 			(((fifo << FIFO_SIZE_BITS) + x) << 2), 0);
7731da177e4SLinus Torvalds }
7741da177e4SLinus Torvalds 
7751da177e4SLinus Torvalds #if 0
7761da177e4SLinus Torvalds static void vortex_fifo_adbinitialize(vortex_t * vortex, int fifo, int j)
7771da177e4SLinus Torvalds {
7781da177e4SLinus Torvalds 	vortex_fifo_clearadbdata(vortex, fifo, FIFO_SIZE);
7791da177e4SLinus Torvalds #ifdef CHIP_AU8820
7801da177e4SLinus Torvalds 	hwwrite(vortex->mmio, VORTEX_FIFO_ADBCTRL + (fifo << 2),
7811da177e4SLinus Torvalds 		(FIFO_U1 | ((j & FIFO_MASK) << 0xb)));
7821da177e4SLinus Torvalds #else
7831da177e4SLinus Torvalds 	hwwrite(vortex->mmio, VORTEX_FIFO_ADBCTRL + (fifo << 2),
7841da177e4SLinus Torvalds 		(FIFO_U1 | ((j & FIFO_MASK) << 0xc)));
7851da177e4SLinus Torvalds #endif
7861da177e4SLinus Torvalds }
7871da177e4SLinus Torvalds #endif
vortex_fifo_setadbvalid(vortex_t * vortex,int fifo,int en)7881da177e4SLinus Torvalds static void vortex_fifo_setadbvalid(vortex_t * vortex, int fifo, int en)
7891da177e4SLinus Torvalds {
7901da177e4SLinus Torvalds 	hwwrite(vortex->mmio, VORTEX_FIFO_ADBCTRL + (fifo << 2),
7911da177e4SLinus Torvalds 		(hwread(vortex->mmio, VORTEX_FIFO_ADBCTRL + (fifo << 2)) &
7921da177e4SLinus Torvalds 		 0xffffffef) | ((1 & en) << 4) | FIFO_U1);
7931da177e4SLinus Torvalds }
7941da177e4SLinus Torvalds 
7951da177e4SLinus Torvalds static void
vortex_fifo_setadbctrl(vortex_t * vortex,int fifo,int stereo,int priority,int empty,int valid,int f)7963ae4e1f7SRaymond Yau vortex_fifo_setadbctrl(vortex_t * vortex, int fifo, int stereo, int priority,
7971da177e4SLinus Torvalds 		       int empty, int valid, int f)
7981da177e4SLinus Torvalds {
7991da177e4SLinus Torvalds 	int temp, lifeboat = 0;
8001da177e4SLinus Torvalds 	//int this_8[NR_ADB] = {0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0}; /* position */
8011da177e4SLinus Torvalds 	int this_4 = 0x2;
8021da177e4SLinus Torvalds 	/* f seems priority related.
8031da177e4SLinus Torvalds 	 * CAsp4AdbDma::SetPriority is the only place that calls SetAdbCtrl with f set to 1
8041da177e4SLinus Torvalds 	 * every where else it is set to 0. It seems, however, that CAsp4AdbDma::SetPriority
8051da177e4SLinus Torvalds 	 * is never called, thus the f related bits remain a mystery for now.
8061da177e4SLinus Torvalds 	 */
8071da177e4SLinus Torvalds 	do {
8081da177e4SLinus Torvalds 		temp = hwread(vortex->mmio, VORTEX_FIFO_ADBCTRL + (fifo << 2));
8091da177e4SLinus Torvalds 		if (lifeboat++ > 0xbb8) {
81070c84418SSudip Mukherjee 			dev_err(vortex->card->dev,
81170c84418SSudip Mukherjee 				"vortex_fifo_setadbctrl fail\n");
8121da177e4SLinus Torvalds 			break;
8131da177e4SLinus Torvalds 		}
8141da177e4SLinus Torvalds 	}
8151da177e4SLinus Torvalds 	while (temp & FIFO_RDONLY);
8161da177e4SLinus Torvalds 
8171da177e4SLinus Torvalds 	// AU8830 semes to take some special care about fifo content (data).
8181da177e4SLinus Torvalds 	// But i'm just to lazy to translate that :)
8191da177e4SLinus Torvalds 	if (valid) {
8201da177e4SLinus Torvalds 		if ((temp & FIFO_VALID) == 0) {
8211da177e4SLinus Torvalds 			//this_8[fifo] = 0;
8221da177e4SLinus Torvalds 			vortex_fifo_clearadbdata(vortex, fifo, FIFO_SIZE);	// this_4
8231da177e4SLinus Torvalds #ifdef CHIP_AU8820
8241da177e4SLinus Torvalds 			temp = (this_4 & 0x1f) << 0xb;
8251da177e4SLinus Torvalds #else
8261da177e4SLinus Torvalds 			temp = (this_4 & 0x3f) << 0xc;
8271da177e4SLinus Torvalds #endif
8283ae4e1f7SRaymond Yau 			temp = (temp & 0xfffffffd) | ((stereo & 1) << 1);
8291da177e4SLinus Torvalds 			temp = (temp & 0xfffffff3) | ((priority & 3) << 2);
8301da177e4SLinus Torvalds 			temp = (temp & 0xffffffef) | ((valid & 1) << 4);
8311da177e4SLinus Torvalds 			temp |= FIFO_U1;
8321da177e4SLinus Torvalds 			temp = (temp & 0xffffffdf) | ((empty & 1) << 5);
8331da177e4SLinus Torvalds #ifdef CHIP_AU8820
8341da177e4SLinus Torvalds 			temp = (temp & 0xfffbffff) | ((f & 1) << 0x12);
8351da177e4SLinus Torvalds #endif
8361da177e4SLinus Torvalds #ifdef CHIP_AU8830
8371da177e4SLinus Torvalds 			temp = (temp & 0xf7ffffff) | ((f & 1) << 0x1b);
8381da177e4SLinus Torvalds 			temp = (temp & 0xefffffff) | ((f & 1) << 0x1c);
8391da177e4SLinus Torvalds #endif
8401da177e4SLinus Torvalds #ifdef CHIP_AU8810
8411da177e4SLinus Torvalds 			temp = (temp & 0xfeffffff) | ((f & 1) << 0x18);
8421da177e4SLinus Torvalds 			temp = (temp & 0xfdffffff) | ((f & 1) << 0x19);
8431da177e4SLinus Torvalds #endif
8441da177e4SLinus Torvalds 		}
8451da177e4SLinus Torvalds 	} else {
8461da177e4SLinus Torvalds 		if (temp & FIFO_VALID) {
8471da177e4SLinus Torvalds #ifdef CHIP_AU8820
8481da177e4SLinus Torvalds 			temp = ((f & 1) << 0x12) | (temp & 0xfffbffef);
8491da177e4SLinus Torvalds #endif
8501da177e4SLinus Torvalds #ifdef CHIP_AU8830
8511da177e4SLinus Torvalds 			temp =
8521da177e4SLinus Torvalds 			    ((f & 1) << 0x1b) | (temp & 0xe7ffffef) | FIFO_BITS;
8531da177e4SLinus Torvalds #endif
8541da177e4SLinus Torvalds #ifdef CHIP_AU8810
8551da177e4SLinus Torvalds 			temp =
8561da177e4SLinus Torvalds 			    ((f & 1) << 0x18) | (temp & 0xfcffffef) | FIFO_BITS;
8571da177e4SLinus Torvalds #endif
8581da177e4SLinus Torvalds 		} else
8591da177e4SLinus Torvalds 			/*if (this_8[fifo]) */
8601da177e4SLinus Torvalds 			vortex_fifo_clearadbdata(vortex, fifo, FIFO_SIZE);
8611da177e4SLinus Torvalds 	}
8621da177e4SLinus Torvalds 	hwwrite(vortex->mmio, VORTEX_FIFO_ADBCTRL + (fifo << 2), temp);
8631da177e4SLinus Torvalds 	hwread(vortex->mmio, VORTEX_FIFO_ADBCTRL + (fifo << 2));
8641da177e4SLinus Torvalds }
8651da177e4SLinus Torvalds 
8661da177e4SLinus Torvalds #ifndef CHIP_AU8810
vortex_fifo_clearwtdata(vortex_t * vortex,int fifo,int x)8671da177e4SLinus Torvalds static void vortex_fifo_clearwtdata(vortex_t * vortex, int fifo, int x)
8681da177e4SLinus Torvalds {
8691da177e4SLinus Torvalds 	if (x < 1)
8701da177e4SLinus Torvalds 		return;
8711da177e4SLinus Torvalds 	for (x--; x >= 0; x--)
8721da177e4SLinus Torvalds 		hwwrite(vortex->mmio,
8731da177e4SLinus Torvalds 			VORTEX_FIFO_WTDATA +
8741da177e4SLinus Torvalds 			(((fifo << FIFO_SIZE_BITS) + x) << 2), 0);
8751da177e4SLinus Torvalds }
8761da177e4SLinus Torvalds 
vortex_fifo_wtinitialize(vortex_t * vortex,int fifo,int j)8771da177e4SLinus Torvalds static void vortex_fifo_wtinitialize(vortex_t * vortex, int fifo, int j)
8781da177e4SLinus Torvalds {
8791da177e4SLinus Torvalds 	vortex_fifo_clearwtdata(vortex, fifo, FIFO_SIZE);
8801da177e4SLinus Torvalds #ifdef CHIP_AU8820
8811da177e4SLinus Torvalds 	hwwrite(vortex->mmio, VORTEX_FIFO_WTCTRL + (fifo << 2),
8821da177e4SLinus Torvalds 		(FIFO_U1 | ((j & FIFO_MASK) << 0xb)));
8831da177e4SLinus Torvalds #else
8841da177e4SLinus Torvalds 	hwwrite(vortex->mmio, VORTEX_FIFO_WTCTRL + (fifo << 2),
8851da177e4SLinus Torvalds 		(FIFO_U1 | ((j & FIFO_MASK) << 0xc)));
8861da177e4SLinus Torvalds #endif
8871da177e4SLinus Torvalds }
8881da177e4SLinus Torvalds 
vortex_fifo_setwtvalid(vortex_t * vortex,int fifo,int en)8891da177e4SLinus Torvalds static void vortex_fifo_setwtvalid(vortex_t * vortex, int fifo, int en)
8901da177e4SLinus Torvalds {
8911da177e4SLinus Torvalds 	hwwrite(vortex->mmio, VORTEX_FIFO_WTCTRL + (fifo << 2),
8921da177e4SLinus Torvalds 		(hwread(vortex->mmio, VORTEX_FIFO_WTCTRL + (fifo << 2)) &
8931da177e4SLinus Torvalds 		 0xffffffef) | ((en & 1) << 4) | FIFO_U1);
8941da177e4SLinus Torvalds }
8951da177e4SLinus Torvalds 
8961da177e4SLinus Torvalds static void
vortex_fifo_setwtctrl(vortex_t * vortex,int fifo,int ctrl,int priority,int empty,int valid,int f)8971da177e4SLinus Torvalds vortex_fifo_setwtctrl(vortex_t * vortex, int fifo, int ctrl, int priority,
8981da177e4SLinus Torvalds 		      int empty, int valid, int f)
8991da177e4SLinus Torvalds {
9001da177e4SLinus Torvalds 	int temp = 0, lifeboat = 0;
9011da177e4SLinus Torvalds 	int this_4 = 2;
9021da177e4SLinus Torvalds 
9031da177e4SLinus Torvalds 	do {
9041da177e4SLinus Torvalds 		temp = hwread(vortex->mmio, VORTEX_FIFO_WTCTRL + (fifo << 2));
9051da177e4SLinus Torvalds 		if (lifeboat++ > 0xbb8) {
90670c84418SSudip Mukherjee 			dev_err(vortex->card->dev,
90770c84418SSudip Mukherjee 				"vortex_fifo_setwtctrl fail\n");
9081da177e4SLinus Torvalds 			break;
9091da177e4SLinus Torvalds 		}
9101da177e4SLinus Torvalds 	}
9111da177e4SLinus Torvalds 	while (temp & FIFO_RDONLY);
9121da177e4SLinus Torvalds 
9131da177e4SLinus Torvalds 	if (valid) {
9141da177e4SLinus Torvalds 		if ((temp & FIFO_VALID) == 0) {
9151da177e4SLinus Torvalds 			vortex_fifo_clearwtdata(vortex, fifo, FIFO_SIZE);	// this_4
9161da177e4SLinus Torvalds #ifdef CHIP_AU8820
9171da177e4SLinus Torvalds 			temp = (this_4 & 0x1f) << 0xb;
9181da177e4SLinus Torvalds #else
9191da177e4SLinus Torvalds 			temp = (this_4 & 0x3f) << 0xc;
9201da177e4SLinus Torvalds #endif
9211da177e4SLinus Torvalds 			temp = (temp & 0xfffffffd) | ((ctrl & 1) << 1);
9221da177e4SLinus Torvalds 			temp = (temp & 0xfffffff3) | ((priority & 3) << 2);
9231da177e4SLinus Torvalds 			temp = (temp & 0xffffffef) | ((valid & 1) << 4);
9241da177e4SLinus Torvalds 			temp |= FIFO_U1;
9251da177e4SLinus Torvalds 			temp = (temp & 0xffffffdf) | ((empty & 1) << 5);
9261da177e4SLinus Torvalds #ifdef CHIP_AU8820
9271da177e4SLinus Torvalds 			temp = (temp & 0xfffbffff) | ((f & 1) << 0x12);
9281da177e4SLinus Torvalds #endif
9291da177e4SLinus Torvalds #ifdef CHIP_AU8830
9301da177e4SLinus Torvalds 			temp = (temp & 0xf7ffffff) | ((f & 1) << 0x1b);
9311da177e4SLinus Torvalds 			temp = (temp & 0xefffffff) | ((f & 1) << 0x1c);
9321da177e4SLinus Torvalds #endif
9331da177e4SLinus Torvalds #ifdef CHIP_AU8810
9341da177e4SLinus Torvalds 			temp = (temp & 0xfeffffff) | ((f & 1) << 0x18);
9351da177e4SLinus Torvalds 			temp = (temp & 0xfdffffff) | ((f & 1) << 0x19);
9361da177e4SLinus Torvalds #endif
9371da177e4SLinus Torvalds 		}
9381da177e4SLinus Torvalds 	} else {
9391da177e4SLinus Torvalds 		if (temp & FIFO_VALID) {
9401da177e4SLinus Torvalds #ifdef CHIP_AU8820
9411da177e4SLinus Torvalds 			temp = ((f & 1) << 0x12) | (temp & 0xfffbffef);
9421da177e4SLinus Torvalds #endif
9431da177e4SLinus Torvalds #ifdef CHIP_AU8830
9441da177e4SLinus Torvalds 			temp =
9451da177e4SLinus Torvalds 			    ((f & 1) << 0x1b) | (temp & 0xe7ffffef) | FIFO_BITS;
9461da177e4SLinus Torvalds #endif
9471da177e4SLinus Torvalds #ifdef CHIP_AU8810
9481da177e4SLinus Torvalds 			temp =
9491da177e4SLinus Torvalds 			    ((f & 1) << 0x18) | (temp & 0xfcffffef) | FIFO_BITS;
9501da177e4SLinus Torvalds #endif
9511da177e4SLinus Torvalds 		} else
9521da177e4SLinus Torvalds 			/*if (this_8[fifo]) */
9531da177e4SLinus Torvalds 			vortex_fifo_clearwtdata(vortex, fifo, FIFO_SIZE);
9541da177e4SLinus Torvalds 	}
9551da177e4SLinus Torvalds 	hwwrite(vortex->mmio, VORTEX_FIFO_WTCTRL + (fifo << 2), temp);
9561da177e4SLinus Torvalds 	hwread(vortex->mmio, VORTEX_FIFO_WTCTRL + (fifo << 2));
9571da177e4SLinus Torvalds 
9581da177e4SLinus Torvalds /*
9591da177e4SLinus Torvalds     do {
9601da177e4SLinus Torvalds 		temp = hwread(vortex->mmio, VORTEX_FIFO_WTCTRL + (fifo << 2));
9611da177e4SLinus Torvalds 		if (lifeboat++ > 0xbb8) {
962e7e69265SSudip Mukherjee 			pr_err( "Vortex: vortex_fifo_setwtctrl fail (hanging)\n");
9631da177e4SLinus Torvalds 			break;
9641da177e4SLinus Torvalds 		}
9651da177e4SLinus Torvalds     } while ((temp & FIFO_RDONLY)&&(temp & FIFO_VALID)&&(temp != 0xFFFFFFFF));
9661da177e4SLinus Torvalds 
9671da177e4SLinus Torvalds 
9681da177e4SLinus Torvalds 	if (valid) {
9691da177e4SLinus Torvalds 		if (temp & FIFO_VALID) {
9701da177e4SLinus Torvalds 			temp = 0x40000;
9711da177e4SLinus Torvalds 			//temp |= 0x08000000;
9721da177e4SLinus Torvalds 			//temp |= 0x10000000;
9731da177e4SLinus Torvalds 			//temp |= 0x04000000;
9741da177e4SLinus Torvalds 			//temp |= 0x00400000;
9751da177e4SLinus Torvalds 			temp |= 0x1c400000;
9761da177e4SLinus Torvalds 			temp &= 0xFFFFFFF3;
9771da177e4SLinus Torvalds 			temp &= 0xFFFFFFEF;
9781da177e4SLinus Torvalds 			temp |= (valid & 1) << 4;
9791da177e4SLinus Torvalds 			hwwrite(vortex->mmio, VORTEX_FIFO_WTCTRL + (fifo << 2), temp);
9801da177e4SLinus Torvalds 			return;
9811da177e4SLinus Torvalds 		} else {
9821da177e4SLinus Torvalds 			vortex_fifo_clearwtdata(vortex, fifo, FIFO_SIZE);
9831da177e4SLinus Torvalds 			return;
9841da177e4SLinus Torvalds 		}
9851da177e4SLinus Torvalds 	} else {
9861da177e4SLinus Torvalds 		temp &= 0xffffffef;
9871da177e4SLinus Torvalds 		temp |= 0x08000000;
9881da177e4SLinus Torvalds 		temp |= 0x10000000;
9891da177e4SLinus Torvalds 		temp |= 0x04000000;
9901da177e4SLinus Torvalds 		temp |= 0x00400000;
9911da177e4SLinus Torvalds 		hwwrite(vortex->mmio, VORTEX_FIFO_WTCTRL + (fifo << 2), temp);
9921da177e4SLinus Torvalds 		temp = hwread(vortex->mmio, VORTEX_FIFO_WTCTRL + (fifo << 2));
9931da177e4SLinus Torvalds 		//((temp >> 6) & 0x3f)
9941da177e4SLinus Torvalds 
9951da177e4SLinus Torvalds 		priority = 0;
9961da177e4SLinus Torvalds 		if (((temp & 0x0fc0) ^ ((temp >> 6) & 0x0fc0)) & 0FFFFFFC0)
9971da177e4SLinus Torvalds 			vortex_fifo_clearwtdata(vortex, fifo, FIFO_SIZE);
9981da177e4SLinus Torvalds 		valid = 0xfb;
9991da177e4SLinus Torvalds 		temp = (temp & 0xfffffffd) | ((ctrl & 1) << 1);
10001da177e4SLinus Torvalds 		temp = (temp & 0xfffdffff) | ((f & 1) << 0x11);
10011da177e4SLinus Torvalds 		temp = (temp & 0xfffffff3) | ((priority & 3) << 2);
10021da177e4SLinus Torvalds 		temp = (temp & 0xffffffef) | ((valid & 1) << 4);
10031da177e4SLinus Torvalds 		temp = (temp & 0xffffffdf) | ((empty & 1) << 5);
10041da177e4SLinus Torvalds 		hwwrite(vortex->mmio, VORTEX_FIFO_WTCTRL + (fifo << 2), temp);
10051da177e4SLinus Torvalds 	}
10061da177e4SLinus Torvalds 
10071da177e4SLinus Torvalds 	*/
10081da177e4SLinus Torvalds 
10091da177e4SLinus Torvalds 	/*
10101da177e4SLinus Torvalds 	   temp = (temp & 0xfffffffd) | ((ctrl & 1) << 1);
10111da177e4SLinus Torvalds 	   temp = (temp & 0xfffdffff) | ((f & 1) << 0x11);
10121da177e4SLinus Torvalds 	   temp = (temp & 0xfffffff3) | ((priority & 3) << 2);
10131da177e4SLinus Torvalds 	   temp = (temp & 0xffffffef) | ((valid & 1) << 4);
10141da177e4SLinus Torvalds 	   temp = (temp & 0xffffffdf) | ((empty & 1) << 5);
10151da177e4SLinus Torvalds 	   #ifdef FIFO_BITS
10161da177e4SLinus Torvalds 	   temp = temp | FIFO_BITS | 40000;
10171da177e4SLinus Torvalds 	   #endif
10181da177e4SLinus Torvalds 	   // 0x1c440010, 0x1c400000
10191da177e4SLinus Torvalds 	   hwwrite(vortex->mmio, VORTEX_FIFO_WTCTRL + (fifo << 2), temp);
10201da177e4SLinus Torvalds 	 */
10211da177e4SLinus Torvalds }
10221da177e4SLinus Torvalds 
10231da177e4SLinus Torvalds #endif
vortex_fifo_init(vortex_t * vortex)10241da177e4SLinus Torvalds static void vortex_fifo_init(vortex_t * vortex)
10251da177e4SLinus Torvalds {
10261da177e4SLinus Torvalds 	int x;
102797c67b65STakashi Iwai 	u32 addr;
10281da177e4SLinus Torvalds 
10291da177e4SLinus Torvalds 	/* ADB DMA channels fifos. */
10301da177e4SLinus Torvalds 	addr = VORTEX_FIFO_ADBCTRL + ((NR_ADB - 1) * 4);
10311da177e4SLinus Torvalds 	for (x = NR_ADB - 1; x >= 0; x--) {
10321da177e4SLinus Torvalds 		hwwrite(vortex->mmio, addr, (FIFO_U0 | FIFO_U1));
10331da177e4SLinus Torvalds 		if (hwread(vortex->mmio, addr) != (FIFO_U0 | FIFO_U1))
103467956ed1SColin Ian King 			dev_err(vortex->card->dev, "bad adb fifo reset!\n");
10351da177e4SLinus Torvalds 		vortex_fifo_clearadbdata(vortex, x, FIFO_SIZE);
10361da177e4SLinus Torvalds 		addr -= 4;
10371da177e4SLinus Torvalds 	}
10381da177e4SLinus Torvalds 
10391da177e4SLinus Torvalds #ifndef CHIP_AU8810
10401da177e4SLinus Torvalds 	/* WT DMA channels fifos. */
10411da177e4SLinus Torvalds 	addr = VORTEX_FIFO_WTCTRL + ((NR_WT - 1) * 4);
10421da177e4SLinus Torvalds 	for (x = NR_WT - 1; x >= 0; x--) {
10431da177e4SLinus Torvalds 		hwwrite(vortex->mmio, addr, FIFO_U0);
10441da177e4SLinus Torvalds 		if (hwread(vortex->mmio, addr) != FIFO_U0)
104570c84418SSudip Mukherjee 			dev_err(vortex->card->dev,
104697c67b65STakashi Iwai 				"bad wt fifo reset (0x%08x, 0x%08x)!\n",
10471da177e4SLinus Torvalds 				addr, hwread(vortex->mmio, addr));
10481da177e4SLinus Torvalds 		vortex_fifo_clearwtdata(vortex, x, FIFO_SIZE);
10491da177e4SLinus Torvalds 		addr -= 4;
10501da177e4SLinus Torvalds 	}
10511da177e4SLinus Torvalds #endif
10521da177e4SLinus Torvalds 	/* trigger... */
10531da177e4SLinus Torvalds #ifdef CHIP_AU8820
10541da177e4SLinus Torvalds 	hwwrite(vortex->mmio, 0xf8c0, 0xd03);	//0x0843 0xd6b
10551da177e4SLinus Torvalds #else
10561da177e4SLinus Torvalds #ifdef CHIP_AU8830
10571da177e4SLinus Torvalds 	hwwrite(vortex->mmio, 0x17000, 0x61);	/* wt a */
10581da177e4SLinus Torvalds 	hwwrite(vortex->mmio, 0x17004, 0x61);	/* wt b */
10591da177e4SLinus Torvalds #endif
10601da177e4SLinus Torvalds 	hwwrite(vortex->mmio, 0x17008, 0x61);	/* adb */
10611da177e4SLinus Torvalds #endif
10621da177e4SLinus Torvalds }
10631da177e4SLinus Torvalds 
10641da177e4SLinus Torvalds /* ADBDMA */
10651da177e4SLinus Torvalds 
vortex_adbdma_init(vortex_t * vortex)10661da177e4SLinus Torvalds static void vortex_adbdma_init(vortex_t * vortex)
10671da177e4SLinus Torvalds {
10681da177e4SLinus Torvalds }
10691da177e4SLinus Torvalds 
vortex_adbdma_setfirstbuffer(vortex_t * vortex,int adbdma)10701da177e4SLinus Torvalds static void vortex_adbdma_setfirstbuffer(vortex_t * vortex, int adbdma)
10711da177e4SLinus Torvalds {
10721da177e4SLinus Torvalds 	stream_t *dma = &vortex->dma_adb[adbdma];
10731da177e4SLinus Torvalds 
10741da177e4SLinus Torvalds 	hwwrite(vortex->mmio, VORTEX_ADBDMA_CTRL + (adbdma << 2),
10751da177e4SLinus Torvalds 		dma->dma_ctrl);
10761da177e4SLinus Torvalds }
10771da177e4SLinus Torvalds 
vortex_adbdma_setstartbuffer(vortex_t * vortex,int adbdma,int sb)10781da177e4SLinus Torvalds static void vortex_adbdma_setstartbuffer(vortex_t * vortex, int adbdma, int sb)
10791da177e4SLinus Torvalds {
10801da177e4SLinus Torvalds 	stream_t *dma = &vortex->dma_adb[adbdma];
10811da177e4SLinus Torvalds 	//hwwrite(vortex->mmio, VORTEX_ADBDMA_START + (adbdma << 2), sb << (((NR_ADB-1)-((adbdma&0xf)*2))));
10821da177e4SLinus Torvalds 	hwwrite(vortex->mmio, VORTEX_ADBDMA_START + (adbdma << 2),
10831da177e4SLinus Torvalds 		sb << ((0xf - (adbdma & 0xf)) * 2));
10841da177e4SLinus Torvalds 	dma->period_real = dma->period_virt = sb;
10851da177e4SLinus Torvalds }
10861da177e4SLinus Torvalds 
10871da177e4SLinus Torvalds static void
vortex_adbdma_setbuffers(vortex_t * vortex,int adbdma,int psize,int count)10881da177e4SLinus Torvalds vortex_adbdma_setbuffers(vortex_t * vortex, int adbdma,
108977a23f26STakashi Iwai 			 int psize, int count)
10901da177e4SLinus Torvalds {
10911da177e4SLinus Torvalds 	stream_t *dma = &vortex->dma_adb[adbdma];
10921da177e4SLinus Torvalds 
10931da177e4SLinus Torvalds 	dma->period_bytes = psize;
10941da177e4SLinus Torvalds 	dma->nr_periods = count;
10951da177e4SLinus Torvalds 
10961da177e4SLinus Torvalds 	dma->cfg0 = 0;
10971da177e4SLinus Torvalds 	dma->cfg1 = 0;
10981da177e4SLinus Torvalds 	switch (count) {
10991da177e4SLinus Torvalds 		/* Four or more pages */
11001da177e4SLinus Torvalds 	default:
11011da177e4SLinus Torvalds 	case 4:
11021da177e4SLinus Torvalds 		dma->cfg1 |= 0x88000000 | 0x44000000 | 0x30000000 | (psize - 1);
11031da177e4SLinus Torvalds 		hwwrite(vortex->mmio,
11041da177e4SLinus Torvalds 			VORTEX_ADBDMA_BUFBASE + (adbdma << 4) + 0xc,
110577a23f26STakashi Iwai 			snd_pcm_sgbuf_get_addr(dma->substream, psize * 3));
1106e2d413f9STakashi Iwai 		fallthrough;
11071da177e4SLinus Torvalds 		/* 3 pages */
11081da177e4SLinus Torvalds 	case 3:
11091da177e4SLinus Torvalds 		dma->cfg0 |= 0x12000000;
11101da177e4SLinus Torvalds 		dma->cfg1 |= 0x80000000 | 0x40000000 | ((psize - 1) << 0xc);
11111da177e4SLinus Torvalds 		hwwrite(vortex->mmio,
11121da177e4SLinus Torvalds 			VORTEX_ADBDMA_BUFBASE + (adbdma << 4) + 0x8,
111377a23f26STakashi Iwai 			snd_pcm_sgbuf_get_addr(dma->substream, psize * 2));
1114e2d413f9STakashi Iwai 		fallthrough;
11151da177e4SLinus Torvalds 		/* 2 pages */
11161da177e4SLinus Torvalds 	case 2:
11171da177e4SLinus Torvalds 		dma->cfg0 |= 0x88000000 | 0x44000000 | 0x10000000 | (psize - 1);
11181da177e4SLinus Torvalds 		hwwrite(vortex->mmio,
11191da177e4SLinus Torvalds 			VORTEX_ADBDMA_BUFBASE + (adbdma << 4) + 0x4,
112077a23f26STakashi Iwai 			snd_pcm_sgbuf_get_addr(dma->substream, psize));
1121e2d413f9STakashi Iwai 		fallthrough;
11221da177e4SLinus Torvalds 		/* 1 page */
11231da177e4SLinus Torvalds 	case 1:
11241da177e4SLinus Torvalds 		dma->cfg0 |= 0x80000000 | 0x40000000 | ((psize - 1) << 0xc);
11251da177e4SLinus Torvalds 		hwwrite(vortex->mmio,
11261da177e4SLinus Torvalds 			VORTEX_ADBDMA_BUFBASE + (adbdma << 4),
112777a23f26STakashi Iwai 			snd_pcm_sgbuf_get_addr(dma->substream, 0));
11281da177e4SLinus Torvalds 		break;
11291da177e4SLinus Torvalds 	}
1130ee419653STakashi Iwai 	/*
1131e7e69265SSudip Mukherjee 	pr_debug( "vortex: cfg0 = 0x%x\nvortex: cfg1=0x%x\n",
1132ee419653STakashi Iwai 	       dma->cfg0, dma->cfg1);
1133ee419653STakashi Iwai 	*/
11341da177e4SLinus Torvalds 	hwwrite(vortex->mmio, VORTEX_ADBDMA_BUFCFG0 + (adbdma << 3), dma->cfg0);
11351da177e4SLinus Torvalds 	hwwrite(vortex->mmio, VORTEX_ADBDMA_BUFCFG1 + (adbdma << 3), dma->cfg1);
11361da177e4SLinus Torvalds 
11371da177e4SLinus Torvalds 	vortex_adbdma_setfirstbuffer(vortex, adbdma);
11381da177e4SLinus Torvalds 	vortex_adbdma_setstartbuffer(vortex, adbdma, 0);
11391da177e4SLinus Torvalds }
11401da177e4SLinus Torvalds 
11411da177e4SLinus Torvalds static void
vortex_adbdma_setmode(vortex_t * vortex,int adbdma,int ie,int dir,int fmt,int stereo,u32 offset)11421da177e4SLinus Torvalds vortex_adbdma_setmode(vortex_t * vortex, int adbdma, int ie, int dir,
11433ae4e1f7SRaymond Yau 		      int fmt, int stereo, u32 offset)
11441da177e4SLinus Torvalds {
11451da177e4SLinus Torvalds 	stream_t *dma = &vortex->dma_adb[adbdma];
11461da177e4SLinus Torvalds 
11473ae4e1f7SRaymond Yau 	dma->dma_unknown = stereo;
11481da177e4SLinus Torvalds 	dma->dma_ctrl =
11491da177e4SLinus Torvalds 	    ((offset & OFFSET_MASK) | (dma->dma_ctrl & ~OFFSET_MASK));
11501da177e4SLinus Torvalds 	/* Enable PCMOUT interrupts. */
11511da177e4SLinus Torvalds 	dma->dma_ctrl =
11521da177e4SLinus Torvalds 	    (dma->dma_ctrl & ~IE_MASK) | ((ie << IE_SHIFT) & IE_MASK);
11531da177e4SLinus Torvalds 
11541da177e4SLinus Torvalds 	dma->dma_ctrl =
11551da177e4SLinus Torvalds 	    (dma->dma_ctrl & ~DIR_MASK) | ((dir << DIR_SHIFT) & DIR_MASK);
11561da177e4SLinus Torvalds 	dma->dma_ctrl =
11571da177e4SLinus Torvalds 	    (dma->dma_ctrl & ~FMT_MASK) | ((fmt << FMT_SHIFT) & FMT_MASK);
11581da177e4SLinus Torvalds 
11591da177e4SLinus Torvalds 	hwwrite(vortex->mmio, VORTEX_ADBDMA_CTRL + (adbdma << 2),
11601da177e4SLinus Torvalds 		dma->dma_ctrl);
11611da177e4SLinus Torvalds 	hwread(vortex->mmio, VORTEX_ADBDMA_CTRL + (adbdma << 2));
11621da177e4SLinus Torvalds }
11631da177e4SLinus Torvalds 
vortex_adbdma_bufshift(vortex_t * vortex,int adbdma)11641da177e4SLinus Torvalds static int vortex_adbdma_bufshift(vortex_t * vortex, int adbdma)
11651da177e4SLinus Torvalds {
11661da177e4SLinus Torvalds 	stream_t *dma = &vortex->dma_adb[adbdma];
11671da177e4SLinus Torvalds 	int page, p, pp, delta, i;
11681da177e4SLinus Torvalds 
11691da177e4SLinus Torvalds 	page =
11701da177e4SLinus Torvalds 	    (hwread(vortex->mmio, VORTEX_ADBDMA_STAT + (adbdma << 2)) &
11711da177e4SLinus Torvalds 	     ADB_SUBBUF_MASK) >> ADB_SUBBUF_SHIFT;
11721da177e4SLinus Torvalds 	if (dma->nr_periods >= 4)
11731da177e4SLinus Torvalds 		delta = (page - dma->period_real) & 3;
11741da177e4SLinus Torvalds 	else {
11751da177e4SLinus Torvalds 		delta = (page - dma->period_real);
11761da177e4SLinus Torvalds 		if (delta < 0)
11771da177e4SLinus Torvalds 			delta += dma->nr_periods;
11781da177e4SLinus Torvalds 	}
11791da177e4SLinus Torvalds 	if (delta == 0)
11801da177e4SLinus Torvalds 		return 0;
11811da177e4SLinus Torvalds 
11821da177e4SLinus Torvalds 	/* refresh hw page table */
11831da177e4SLinus Torvalds 	if (dma->nr_periods > 4) {
11841da177e4SLinus Torvalds 		for (i = 0; i < delta; i++) {
11851da177e4SLinus Torvalds 			/* p: audio buffer page index */
11861da177e4SLinus Torvalds 			p = dma->period_virt + i + 4;
11871da177e4SLinus Torvalds 			if (p >= dma->nr_periods)
11881da177e4SLinus Torvalds 				p -= dma->nr_periods;
11891da177e4SLinus Torvalds 			/* pp: hardware DMA page index. */
11901da177e4SLinus Torvalds 			pp = dma->period_real + i;
11911da177e4SLinus Torvalds 			if (pp >= 4)
11921da177e4SLinus Torvalds 				pp -= 4;
11931da177e4SLinus Torvalds 			//hwwrite(vortex->mmio, VORTEX_ADBDMA_BUFBASE+(((adbdma << 2)+pp) << 2), dma->table[p].addr);
11941da177e4SLinus Torvalds 			hwwrite(vortex->mmio,
11951da177e4SLinus Torvalds 				VORTEX_ADBDMA_BUFBASE + (((adbdma << 2) + pp) << 2),
119677a23f26STakashi Iwai 				snd_pcm_sgbuf_get_addr(dma->substream,
11971da177e4SLinus Torvalds 				dma->period_bytes * p));
11981da177e4SLinus Torvalds 			/* Force write thru cache. */
11991da177e4SLinus Torvalds 			hwread(vortex->mmio, VORTEX_ADBDMA_BUFBASE +
12001da177e4SLinus Torvalds 			       (((adbdma << 2) + pp) << 2));
12011da177e4SLinus Torvalds 		}
12021da177e4SLinus Torvalds 	}
12031da177e4SLinus Torvalds 	dma->period_virt += delta;
12041da177e4SLinus Torvalds 	dma->period_real = page;
12051da177e4SLinus Torvalds 	if (dma->period_virt >= dma->nr_periods)
12061da177e4SLinus Torvalds 		dma->period_virt -= dma->nr_periods;
12071da177e4SLinus Torvalds 	if (delta != 1)
120870c84418SSudip Mukherjee 		dev_info(vortex->card->dev,
120970c84418SSudip Mukherjee 			 "%d virt=%d, real=%d, delta=%d\n",
12101da177e4SLinus Torvalds 			 adbdma, dma->period_virt, dma->period_real, delta);
12111da177e4SLinus Torvalds 
12121da177e4SLinus Torvalds 	return delta;
12131da177e4SLinus Torvalds }
12141da177e4SLinus Torvalds 
12151da177e4SLinus Torvalds 
vortex_adbdma_resetup(vortex_t * vortex,int adbdma)12161da177e4SLinus Torvalds static void vortex_adbdma_resetup(vortex_t *vortex, int adbdma) {
12171da177e4SLinus Torvalds 	stream_t *dma = &vortex->dma_adb[adbdma];
12181da177e4SLinus Torvalds 	int p, pp, i;
12191da177e4SLinus Torvalds 
12201da177e4SLinus Torvalds 	/* refresh hw page table */
12211da177e4SLinus Torvalds 	for (i=0 ; i < 4 && i < dma->nr_periods; i++) {
12221da177e4SLinus Torvalds 		/* p: audio buffer page index */
12231da177e4SLinus Torvalds 		p = dma->period_virt + i;
12241da177e4SLinus Torvalds 		if (p >= dma->nr_periods)
12251da177e4SLinus Torvalds 			p -= dma->nr_periods;
12261da177e4SLinus Torvalds 		/* pp: hardware DMA page index. */
12271da177e4SLinus Torvalds 		pp = dma->period_real + i;
12281da177e4SLinus Torvalds 		if (dma->nr_periods < 4) {
12291da177e4SLinus Torvalds 			if (pp >= dma->nr_periods)
12301da177e4SLinus Torvalds 				pp -= dma->nr_periods;
12311da177e4SLinus Torvalds 		}
12321da177e4SLinus Torvalds 		else {
12331da177e4SLinus Torvalds 			if (pp >= 4)
12341da177e4SLinus Torvalds 				pp -= 4;
12351da177e4SLinus Torvalds 		}
123677a23f26STakashi Iwai 		hwwrite(vortex->mmio,
123777a23f26STakashi Iwai 			VORTEX_ADBDMA_BUFBASE + (((adbdma << 2) + pp) << 2),
123877a23f26STakashi Iwai 			snd_pcm_sgbuf_get_addr(dma->substream,
123977a23f26STakashi Iwai 					       dma->period_bytes * p));
12401da177e4SLinus Torvalds 		/* Force write thru cache. */
12411da177e4SLinus Torvalds 		hwread(vortex->mmio, VORTEX_ADBDMA_BUFBASE + (((adbdma << 2)+pp) << 2));
12421da177e4SLinus Torvalds 	}
12431da177e4SLinus Torvalds }
12441da177e4SLinus Torvalds 
vortex_adbdma_getlinearpos(vortex_t * vortex,int adbdma)124542b16b3fSJesper Juhl static inline int vortex_adbdma_getlinearpos(vortex_t * vortex, int adbdma)
12461da177e4SLinus Torvalds {
12471da177e4SLinus Torvalds 	stream_t *dma = &vortex->dma_adb[adbdma];
12485e5677f2SRaymond Yau 	int temp, page, delta;
12491da177e4SLinus Torvalds 
12501da177e4SLinus Torvalds 	temp = hwread(vortex->mmio, VORTEX_ADBDMA_STAT + (adbdma << 2));
12515e5677f2SRaymond Yau 	page = (temp & ADB_SUBBUF_MASK) >> ADB_SUBBUF_SHIFT;
12525e5677f2SRaymond Yau 	if (dma->nr_periods >= 4)
12535e5677f2SRaymond Yau 		delta = (page - dma->period_real) & 3;
12545e5677f2SRaymond Yau 	else {
12555e5677f2SRaymond Yau 		delta = (page - dma->period_real);
12565e5677f2SRaymond Yau 		if (delta < 0)
12575e5677f2SRaymond Yau 			delta += dma->nr_periods;
12585e5677f2SRaymond Yau 	}
12595e5677f2SRaymond Yau 	return (dma->period_virt + delta) * dma->period_bytes
12605e5677f2SRaymond Yau 		+ (temp & (dma->period_bytes - 1));
12611da177e4SLinus Torvalds }
12621da177e4SLinus Torvalds 
vortex_adbdma_startfifo(vortex_t * vortex,int adbdma)12631da177e4SLinus Torvalds static void vortex_adbdma_startfifo(vortex_t * vortex, int adbdma)
12641da177e4SLinus Torvalds {
12651da177e4SLinus Torvalds 	int this_8 = 0 /*empty */ , this_4 = 0 /*priority */ ;
12661da177e4SLinus Torvalds 	stream_t *dma = &vortex->dma_adb[adbdma];
12671da177e4SLinus Torvalds 
12681da177e4SLinus Torvalds 	switch (dma->fifo_status) {
12691da177e4SLinus Torvalds 	case FIFO_START:
12701da177e4SLinus Torvalds 		vortex_fifo_setadbvalid(vortex, adbdma,
12711da177e4SLinus Torvalds 					dma->fifo_enabled ? 1 : 0);
12721da177e4SLinus Torvalds 		break;
12731da177e4SLinus Torvalds 	case FIFO_STOP:
12741da177e4SLinus Torvalds 		this_8 = 1;
12751da177e4SLinus Torvalds 		hwwrite(vortex->mmio, VORTEX_ADBDMA_CTRL + (adbdma << 2),
12761da177e4SLinus Torvalds 			dma->dma_ctrl);
12771da177e4SLinus Torvalds 		vortex_fifo_setadbctrl(vortex, adbdma, dma->dma_unknown,
12781da177e4SLinus Torvalds 				       this_4, this_8,
12791da177e4SLinus Torvalds 				       dma->fifo_enabled ? 1 : 0, 0);
12801da177e4SLinus Torvalds 		break;
12811da177e4SLinus Torvalds 	case FIFO_PAUSE:
12821da177e4SLinus Torvalds 		vortex_fifo_setadbctrl(vortex, adbdma, dma->dma_unknown,
12831da177e4SLinus Torvalds 				       this_4, this_8,
12841da177e4SLinus Torvalds 				       dma->fifo_enabled ? 1 : 0, 0);
12851da177e4SLinus Torvalds 		break;
12861da177e4SLinus Torvalds 	}
12871da177e4SLinus Torvalds 	dma->fifo_status = FIFO_START;
12881da177e4SLinus Torvalds }
12891da177e4SLinus Torvalds 
vortex_adbdma_resumefifo(vortex_t * vortex,int adbdma)12901da177e4SLinus Torvalds static void vortex_adbdma_resumefifo(vortex_t * vortex, int adbdma)
12911da177e4SLinus Torvalds {
12921da177e4SLinus Torvalds 	stream_t *dma = &vortex->dma_adb[adbdma];
12931da177e4SLinus Torvalds 
12941da177e4SLinus Torvalds 	int this_8 = 1, this_4 = 0;
12951da177e4SLinus Torvalds 	switch (dma->fifo_status) {
12961da177e4SLinus Torvalds 	case FIFO_STOP:
12971da177e4SLinus Torvalds 		hwwrite(vortex->mmio, VORTEX_ADBDMA_CTRL + (adbdma << 2),
12981da177e4SLinus Torvalds 			dma->dma_ctrl);
12991da177e4SLinus Torvalds 		vortex_fifo_setadbctrl(vortex, adbdma, dma->dma_unknown,
13001da177e4SLinus Torvalds 				       this_4, this_8,
13011da177e4SLinus Torvalds 				       dma->fifo_enabled ? 1 : 0, 0);
13021da177e4SLinus Torvalds 		break;
13031da177e4SLinus Torvalds 	case FIFO_PAUSE:
13041da177e4SLinus Torvalds 		vortex_fifo_setadbctrl(vortex, adbdma, dma->dma_unknown,
13051da177e4SLinus Torvalds 				       this_4, this_8,
13061da177e4SLinus Torvalds 				       dma->fifo_enabled ? 1 : 0, 0);
13071da177e4SLinus Torvalds 		break;
13081da177e4SLinus Torvalds 	}
13091da177e4SLinus Torvalds 	dma->fifo_status = FIFO_START;
13101da177e4SLinus Torvalds }
13111da177e4SLinus Torvalds 
vortex_adbdma_pausefifo(vortex_t * vortex,int adbdma)13121da177e4SLinus Torvalds static void vortex_adbdma_pausefifo(vortex_t * vortex, int adbdma)
13131da177e4SLinus Torvalds {
13141da177e4SLinus Torvalds 	stream_t *dma = &vortex->dma_adb[adbdma];
13151da177e4SLinus Torvalds 
13161da177e4SLinus Torvalds 	int this_8 = 0, this_4 = 0;
13171da177e4SLinus Torvalds 	switch (dma->fifo_status) {
13181da177e4SLinus Torvalds 	case FIFO_START:
13191da177e4SLinus Torvalds 		vortex_fifo_setadbctrl(vortex, adbdma, dma->dma_unknown,
13201da177e4SLinus Torvalds 				       this_4, this_8, 0, 0);
13211da177e4SLinus Torvalds 		break;
13221da177e4SLinus Torvalds 	case FIFO_STOP:
13231da177e4SLinus Torvalds 		hwwrite(vortex->mmio, VORTEX_ADBDMA_CTRL + (adbdma << 2),
13241da177e4SLinus Torvalds 			dma->dma_ctrl);
13251da177e4SLinus Torvalds 		vortex_fifo_setadbctrl(vortex, adbdma, dma->dma_unknown,
13261da177e4SLinus Torvalds 				       this_4, this_8, 0, 0);
13271da177e4SLinus Torvalds 		break;
13281da177e4SLinus Torvalds 	}
13291da177e4SLinus Torvalds 	dma->fifo_status = FIFO_PAUSE;
13301da177e4SLinus Torvalds }
13311da177e4SLinus Torvalds 
vortex_adbdma_stopfifo(vortex_t * vortex,int adbdma)13321da177e4SLinus Torvalds static void vortex_adbdma_stopfifo(vortex_t * vortex, int adbdma)
13331da177e4SLinus Torvalds {
13341da177e4SLinus Torvalds 	stream_t *dma = &vortex->dma_adb[adbdma];
13351da177e4SLinus Torvalds 
13361da177e4SLinus Torvalds 	int this_4 = 0, this_8 = 0;
13371da177e4SLinus Torvalds 	if (dma->fifo_status == FIFO_START)
13381da177e4SLinus Torvalds 		vortex_fifo_setadbctrl(vortex, adbdma, dma->dma_unknown,
13391da177e4SLinus Torvalds 				       this_4, this_8, 0, 0);
13401da177e4SLinus Torvalds 	else if (dma->fifo_status == FIFO_STOP)
13411da177e4SLinus Torvalds 		return;
13421da177e4SLinus Torvalds 	dma->fifo_status = FIFO_STOP;
13431da177e4SLinus Torvalds 	dma->fifo_enabled = 0;
13441da177e4SLinus Torvalds }
13451da177e4SLinus Torvalds 
13461da177e4SLinus Torvalds /* WTDMA */
13471da177e4SLinus Torvalds 
13481da177e4SLinus Torvalds #ifndef CHIP_AU8810
vortex_wtdma_setfirstbuffer(vortex_t * vortex,int wtdma)13491da177e4SLinus Torvalds static void vortex_wtdma_setfirstbuffer(vortex_t * vortex, int wtdma)
13501da177e4SLinus Torvalds {
13511da177e4SLinus Torvalds 	//int this_7c=dma_ctrl;
13521da177e4SLinus Torvalds 	stream_t *dma = &vortex->dma_wt[wtdma];
13531da177e4SLinus Torvalds 
13541da177e4SLinus Torvalds 	hwwrite(vortex->mmio, VORTEX_WTDMA_CTRL + (wtdma << 2), dma->dma_ctrl);
13551da177e4SLinus Torvalds }
13561da177e4SLinus Torvalds 
vortex_wtdma_setstartbuffer(vortex_t * vortex,int wtdma,int sb)13571da177e4SLinus Torvalds static void vortex_wtdma_setstartbuffer(vortex_t * vortex, int wtdma, int sb)
13581da177e4SLinus Torvalds {
13591da177e4SLinus Torvalds 	stream_t *dma = &vortex->dma_wt[wtdma];
13601da177e4SLinus Torvalds 	//hwwrite(vortex->mmio, VORTEX_WTDMA_START + (wtdma << 2), sb << ((0x1f-(wtdma&0xf)*2)));
13611da177e4SLinus Torvalds 	hwwrite(vortex->mmio, VORTEX_WTDMA_START + (wtdma << 2),
13621da177e4SLinus Torvalds 		sb << ((0xf - (wtdma & 0xf)) * 2));
13631da177e4SLinus Torvalds 	dma->period_real = dma->period_virt = sb;
13641da177e4SLinus Torvalds }
13651da177e4SLinus Torvalds 
13661da177e4SLinus Torvalds static void
vortex_wtdma_setbuffers(vortex_t * vortex,int wtdma,int psize,int count)13671da177e4SLinus Torvalds vortex_wtdma_setbuffers(vortex_t * vortex, int wtdma,
136877a23f26STakashi Iwai 			int psize, int count)
13691da177e4SLinus Torvalds {
13701da177e4SLinus Torvalds 	stream_t *dma = &vortex->dma_wt[wtdma];
13711da177e4SLinus Torvalds 
13721da177e4SLinus Torvalds 	dma->period_bytes = psize;
13731da177e4SLinus Torvalds 	dma->nr_periods = count;
13741da177e4SLinus Torvalds 
13751da177e4SLinus Torvalds 	dma->cfg0 = 0;
13761da177e4SLinus Torvalds 	dma->cfg1 = 0;
13771da177e4SLinus Torvalds 	switch (count) {
13781da177e4SLinus Torvalds 		/* Four or more pages */
13791da177e4SLinus Torvalds 	default:
13801da177e4SLinus Torvalds 	case 4:
13811da177e4SLinus Torvalds 		dma->cfg1 |= 0x88000000 | 0x44000000 | 0x30000000 | (psize-1);
13821da177e4SLinus Torvalds 		hwwrite(vortex->mmio, VORTEX_WTDMA_BUFBASE + (wtdma << 4) + 0xc,
138377a23f26STakashi Iwai 			snd_pcm_sgbuf_get_addr(dma->substream, psize * 3));
1384e2d413f9STakashi Iwai 		fallthrough;
13851da177e4SLinus Torvalds 		/* 3 pages */
13861da177e4SLinus Torvalds 	case 3:
13871da177e4SLinus Torvalds 		dma->cfg0 |= 0x12000000;
13881da177e4SLinus Torvalds 		dma->cfg1 |= 0x80000000 | 0x40000000 | ((psize-1) << 0xc);
13891da177e4SLinus Torvalds 		hwwrite(vortex->mmio, VORTEX_WTDMA_BUFBASE + (wtdma << 4)  + 0x8,
139077a23f26STakashi Iwai 			snd_pcm_sgbuf_get_addr(dma->substream, psize * 2));
1391e2d413f9STakashi Iwai 		fallthrough;
13921da177e4SLinus Torvalds 		/* 2 pages */
13931da177e4SLinus Torvalds 	case 2:
13941da177e4SLinus Torvalds 		dma->cfg0 |= 0x88000000 | 0x44000000 | 0x10000000 | (psize-1);
13951da177e4SLinus Torvalds 		hwwrite(vortex->mmio, VORTEX_WTDMA_BUFBASE + (wtdma << 4) + 0x4,
139677a23f26STakashi Iwai 			snd_pcm_sgbuf_get_addr(dma->substream, psize));
1397e2d413f9STakashi Iwai 		fallthrough;
13981da177e4SLinus Torvalds 		/* 1 page */
13991da177e4SLinus Torvalds 	case 1:
14001da177e4SLinus Torvalds 		dma->cfg0 |= 0x80000000 | 0x40000000 | ((psize-1) << 0xc);
14011da177e4SLinus Torvalds 		hwwrite(vortex->mmio, VORTEX_WTDMA_BUFBASE + (wtdma << 4),
140277a23f26STakashi Iwai 			snd_pcm_sgbuf_get_addr(dma->substream, 0));
14031da177e4SLinus Torvalds 		break;
14041da177e4SLinus Torvalds 	}
14051da177e4SLinus Torvalds 	hwwrite(vortex->mmio, VORTEX_WTDMA_BUFCFG0 + (wtdma << 3), dma->cfg0);
14061da177e4SLinus Torvalds 	hwwrite(vortex->mmio, VORTEX_WTDMA_BUFCFG1 + (wtdma << 3), dma->cfg1);
14071da177e4SLinus Torvalds 
14081da177e4SLinus Torvalds 	vortex_wtdma_setfirstbuffer(vortex, wtdma);
14091da177e4SLinus Torvalds 	vortex_wtdma_setstartbuffer(vortex, wtdma, 0);
14101da177e4SLinus Torvalds }
14111da177e4SLinus Torvalds 
14121da177e4SLinus Torvalds static void
vortex_wtdma_setmode(vortex_t * vortex,int wtdma,int ie,int fmt,int d,u32 offset)14131da177e4SLinus Torvalds vortex_wtdma_setmode(vortex_t * vortex, int wtdma, int ie, int fmt, int d,
141497c67b65STakashi Iwai 		     /*int e, */ u32 offset)
14151da177e4SLinus Torvalds {
14161da177e4SLinus Torvalds 	stream_t *dma = &vortex->dma_wt[wtdma];
14171da177e4SLinus Torvalds 
14181da177e4SLinus Torvalds 	//dma->this_08 = e;
14191da177e4SLinus Torvalds 	dma->dma_unknown = d;
14201da177e4SLinus Torvalds 	dma->dma_ctrl = 0;
14211da177e4SLinus Torvalds 	dma->dma_ctrl =
14221da177e4SLinus Torvalds 	    ((offset & OFFSET_MASK) | (dma->dma_ctrl & ~OFFSET_MASK));
14231da177e4SLinus Torvalds 	/* PCMOUT interrupt */
14241da177e4SLinus Torvalds 	dma->dma_ctrl =
14251da177e4SLinus Torvalds 	    (dma->dma_ctrl & ~IE_MASK) | ((ie << IE_SHIFT) & IE_MASK);
14261da177e4SLinus Torvalds 	/* Always playback. */
14271da177e4SLinus Torvalds 	dma->dma_ctrl |= (1 << DIR_SHIFT);
14281da177e4SLinus Torvalds 	/* Audio Format */
14291da177e4SLinus Torvalds 	dma->dma_ctrl =
14301da177e4SLinus Torvalds 	    (dma->dma_ctrl & FMT_MASK) | ((fmt << FMT_SHIFT) & FMT_MASK);
14311da177e4SLinus Torvalds 	/* Write into hardware */
14321da177e4SLinus Torvalds 	hwwrite(vortex->mmio, VORTEX_WTDMA_CTRL + (wtdma << 2), dma->dma_ctrl);
14331da177e4SLinus Torvalds }
14341da177e4SLinus Torvalds 
vortex_wtdma_bufshift(vortex_t * vortex,int wtdma)14351da177e4SLinus Torvalds static int vortex_wtdma_bufshift(vortex_t * vortex, int wtdma)
14361da177e4SLinus Torvalds {
14371da177e4SLinus Torvalds 	stream_t *dma = &vortex->dma_wt[wtdma];
14381da177e4SLinus Torvalds 	int page, p, pp, delta, i;
14391da177e4SLinus Torvalds 
14401da177e4SLinus Torvalds 	page =
144162db7152STakashi Iwai 	    (hwread(vortex->mmio, VORTEX_WTDMA_STAT + (wtdma << 2))
144262db7152STakashi Iwai 	     >> WT_SUBBUF_SHIFT) & WT_SUBBUF_MASK;
14431da177e4SLinus Torvalds 	if (dma->nr_periods >= 4)
14441da177e4SLinus Torvalds 		delta = (page - dma->period_real) & 3;
14451da177e4SLinus Torvalds 	else {
14461da177e4SLinus Torvalds 		delta = (page - dma->period_real);
14471da177e4SLinus Torvalds 		if (delta < 0)
14481da177e4SLinus Torvalds 			delta += dma->nr_periods;
14491da177e4SLinus Torvalds 	}
14501da177e4SLinus Torvalds 	if (delta == 0)
14511da177e4SLinus Torvalds 		return 0;
14521da177e4SLinus Torvalds 
14531da177e4SLinus Torvalds 	/* refresh hw page table */
14541da177e4SLinus Torvalds 	if (dma->nr_periods > 4) {
14551da177e4SLinus Torvalds 		for (i = 0; i < delta; i++) {
14561da177e4SLinus Torvalds 			/* p: audio buffer page index */
14571da177e4SLinus Torvalds 			p = dma->period_virt + i + 4;
14581da177e4SLinus Torvalds 			if (p >= dma->nr_periods)
14591da177e4SLinus Torvalds 				p -= dma->nr_periods;
14601da177e4SLinus Torvalds 			/* pp: hardware DMA page index. */
14611da177e4SLinus Torvalds 			pp = dma->period_real + i;
14621da177e4SLinus Torvalds 			if (pp >= 4)
14631da177e4SLinus Torvalds 				pp -= 4;
14641da177e4SLinus Torvalds 			hwwrite(vortex->mmio,
14651da177e4SLinus Torvalds 				VORTEX_WTDMA_BUFBASE +
14661da177e4SLinus Torvalds 				(((wtdma << 2) + pp) << 2),
146777a23f26STakashi Iwai 				snd_pcm_sgbuf_get_addr(dma->substream,
146877a23f26STakashi Iwai 						       dma->period_bytes * p));
14691da177e4SLinus Torvalds 			/* Force write thru cache. */
14701da177e4SLinus Torvalds 			hwread(vortex->mmio, VORTEX_WTDMA_BUFBASE +
14711da177e4SLinus Torvalds 			       (((wtdma << 2) + pp) << 2));
14721da177e4SLinus Torvalds 		}
14731da177e4SLinus Torvalds 	}
14741da177e4SLinus Torvalds 	dma->period_virt += delta;
14751da177e4SLinus Torvalds 	if (dma->period_virt >= dma->nr_periods)
14761da177e4SLinus Torvalds 		dma->period_virt -= dma->nr_periods;
14771da177e4SLinus Torvalds 	dma->period_real = page;
14781da177e4SLinus Torvalds 
14791da177e4SLinus Torvalds 	if (delta != 1)
148070c84418SSudip Mukherjee 		dev_warn(vortex->card->dev, "wt virt = %d, delta = %d\n",
14811da177e4SLinus Torvalds 			 dma->period_virt, delta);
14821da177e4SLinus Torvalds 
14831da177e4SLinus Torvalds 	return delta;
14841da177e4SLinus Torvalds }
14851da177e4SLinus Torvalds 
14861da177e4SLinus Torvalds #if 0
14871da177e4SLinus Torvalds static void
14881da177e4SLinus Torvalds vortex_wtdma_getposition(vortex_t * vortex, int wtdma, int *subbuf, int *pos)
14891da177e4SLinus Torvalds {
14901da177e4SLinus Torvalds 	int temp;
14911da177e4SLinus Torvalds 	temp = hwread(vortex->mmio, VORTEX_WTDMA_STAT + (wtdma << 2));
14921da177e4SLinus Torvalds 	*subbuf = (temp >> WT_SUBBUF_SHIFT) & WT_SUBBUF_MASK;
14931da177e4SLinus Torvalds 	*pos = temp & POS_MASK;
14941da177e4SLinus Torvalds }
14951da177e4SLinus Torvalds 
14961da177e4SLinus Torvalds static int vortex_wtdma_getcursubuffer(vortex_t * vortex, int wtdma)
14971da177e4SLinus Torvalds {
14981da177e4SLinus Torvalds 	return ((hwread(vortex->mmio, VORTEX_WTDMA_STAT + (wtdma << 2)) >>
14991da177e4SLinus Torvalds 		 POS_SHIFT) & POS_MASK);
15001da177e4SLinus Torvalds }
15011da177e4SLinus Torvalds #endif
vortex_wtdma_getlinearpos(vortex_t * vortex,int wtdma)150242b16b3fSJesper Juhl static inline int vortex_wtdma_getlinearpos(vortex_t * vortex, int wtdma)
15031da177e4SLinus Torvalds {
15041da177e4SLinus Torvalds 	stream_t *dma = &vortex->dma_wt[wtdma];
15051da177e4SLinus Torvalds 	int temp;
15061da177e4SLinus Torvalds 
15071da177e4SLinus Torvalds 	temp = hwread(vortex->mmio, VORTEX_WTDMA_STAT + (wtdma << 2));
15083fd43858SJaroslav Kysela 	temp = (dma->period_virt * dma->period_bytes) + (temp & (dma->period_bytes - 1));
15091da177e4SLinus Torvalds 	return temp;
15101da177e4SLinus Torvalds }
15111da177e4SLinus Torvalds 
vortex_wtdma_startfifo(vortex_t * vortex,int wtdma)15121da177e4SLinus Torvalds static void vortex_wtdma_startfifo(vortex_t * vortex, int wtdma)
15131da177e4SLinus Torvalds {
15141da177e4SLinus Torvalds 	stream_t *dma = &vortex->dma_wt[wtdma];
15151da177e4SLinus Torvalds 	int this_8 = 0, this_4 = 0;
15161da177e4SLinus Torvalds 
15171da177e4SLinus Torvalds 	switch (dma->fifo_status) {
15181da177e4SLinus Torvalds 	case FIFO_START:
15191da177e4SLinus Torvalds 		vortex_fifo_setwtvalid(vortex, wtdma,
15201da177e4SLinus Torvalds 				       dma->fifo_enabled ? 1 : 0);
15211da177e4SLinus Torvalds 		break;
15221da177e4SLinus Torvalds 	case FIFO_STOP:
15231da177e4SLinus Torvalds 		this_8 = 1;
15241da177e4SLinus Torvalds 		hwwrite(vortex->mmio, VORTEX_WTDMA_CTRL + (wtdma << 2),
15251da177e4SLinus Torvalds 			dma->dma_ctrl);
15261da177e4SLinus Torvalds 		vortex_fifo_setwtctrl(vortex, wtdma, dma->dma_unknown,
15271da177e4SLinus Torvalds 				      this_4, this_8,
15281da177e4SLinus Torvalds 				      dma->fifo_enabled ? 1 : 0, 0);
15291da177e4SLinus Torvalds 		break;
15301da177e4SLinus Torvalds 	case FIFO_PAUSE:
15311da177e4SLinus Torvalds 		vortex_fifo_setwtctrl(vortex, wtdma, dma->dma_unknown,
15321da177e4SLinus Torvalds 				      this_4, this_8,
15331da177e4SLinus Torvalds 				      dma->fifo_enabled ? 1 : 0, 0);
15341da177e4SLinus Torvalds 		break;
15351da177e4SLinus Torvalds 	}
15361da177e4SLinus Torvalds 	dma->fifo_status = FIFO_START;
15371da177e4SLinus Torvalds }
15381da177e4SLinus Torvalds 
vortex_wtdma_resumefifo(vortex_t * vortex,int wtdma)15391da177e4SLinus Torvalds static void vortex_wtdma_resumefifo(vortex_t * vortex, int wtdma)
15401da177e4SLinus Torvalds {
15411da177e4SLinus Torvalds 	stream_t *dma = &vortex->dma_wt[wtdma];
15421da177e4SLinus Torvalds 
15431da177e4SLinus Torvalds 	int this_8 = 0, this_4 = 0;
15441da177e4SLinus Torvalds 	switch (dma->fifo_status) {
15451da177e4SLinus Torvalds 	case FIFO_STOP:
15461da177e4SLinus Torvalds 		hwwrite(vortex->mmio, VORTEX_WTDMA_CTRL + (wtdma << 2),
15471da177e4SLinus Torvalds 			dma->dma_ctrl);
15481da177e4SLinus Torvalds 		vortex_fifo_setwtctrl(vortex, wtdma, dma->dma_unknown,
15491da177e4SLinus Torvalds 				      this_4, this_8,
15501da177e4SLinus Torvalds 				      dma->fifo_enabled ? 1 : 0, 0);
15511da177e4SLinus Torvalds 		break;
15521da177e4SLinus Torvalds 	case FIFO_PAUSE:
15531da177e4SLinus Torvalds 		vortex_fifo_setwtctrl(vortex, wtdma, dma->dma_unknown,
15541da177e4SLinus Torvalds 				      this_4, this_8,
15551da177e4SLinus Torvalds 				      dma->fifo_enabled ? 1 : 0, 0);
15561da177e4SLinus Torvalds 		break;
15571da177e4SLinus Torvalds 	}
15581da177e4SLinus Torvalds 	dma->fifo_status = FIFO_START;
15591da177e4SLinus Torvalds }
15601da177e4SLinus Torvalds 
vortex_wtdma_pausefifo(vortex_t * vortex,int wtdma)15611da177e4SLinus Torvalds static void vortex_wtdma_pausefifo(vortex_t * vortex, int wtdma)
15621da177e4SLinus Torvalds {
15631da177e4SLinus Torvalds 	stream_t *dma = &vortex->dma_wt[wtdma];
15641da177e4SLinus Torvalds 
15651da177e4SLinus Torvalds 	int this_8 = 0, this_4 = 0;
15661da177e4SLinus Torvalds 	switch (dma->fifo_status) {
15671da177e4SLinus Torvalds 	case FIFO_START:
15681da177e4SLinus Torvalds 		vortex_fifo_setwtctrl(vortex, wtdma, dma->dma_unknown,
15691da177e4SLinus Torvalds 				      this_4, this_8, 0, 0);
15701da177e4SLinus Torvalds 		break;
15711da177e4SLinus Torvalds 	case FIFO_STOP:
15721da177e4SLinus Torvalds 		hwwrite(vortex->mmio, VORTEX_WTDMA_CTRL + (wtdma << 2),
15731da177e4SLinus Torvalds 			dma->dma_ctrl);
15741da177e4SLinus Torvalds 		vortex_fifo_setwtctrl(vortex, wtdma, dma->dma_unknown,
15751da177e4SLinus Torvalds 				      this_4, this_8, 0, 0);
15761da177e4SLinus Torvalds 		break;
15771da177e4SLinus Torvalds 	}
15781da177e4SLinus Torvalds 	dma->fifo_status = FIFO_PAUSE;
15791da177e4SLinus Torvalds }
15801da177e4SLinus Torvalds 
vortex_wtdma_stopfifo(vortex_t * vortex,int wtdma)15811da177e4SLinus Torvalds static void vortex_wtdma_stopfifo(vortex_t * vortex, int wtdma)
15821da177e4SLinus Torvalds {
15831da177e4SLinus Torvalds 	stream_t *dma = &vortex->dma_wt[wtdma];
15841da177e4SLinus Torvalds 
15851da177e4SLinus Torvalds 	int this_4 = 0, this_8 = 0;
15861da177e4SLinus Torvalds 	if (dma->fifo_status == FIFO_START)
15871da177e4SLinus Torvalds 		vortex_fifo_setwtctrl(vortex, wtdma, dma->dma_unknown,
15881da177e4SLinus Torvalds 				      this_4, this_8, 0, 0);
15891da177e4SLinus Torvalds 	else if (dma->fifo_status == FIFO_STOP)
15901da177e4SLinus Torvalds 		return;
15911da177e4SLinus Torvalds 	dma->fifo_status = FIFO_STOP;
15921da177e4SLinus Torvalds 	dma->fifo_enabled = 0;
15931da177e4SLinus Torvalds }
15941da177e4SLinus Torvalds 
15951da177e4SLinus Torvalds #endif
15961da177e4SLinus Torvalds /* ADB Routes */
15971da177e4SLinus Torvalds 
15981da177e4SLinus Torvalds typedef int ADBRamLink;
vortex_adb_init(vortex_t * vortex)15991da177e4SLinus Torvalds static void vortex_adb_init(vortex_t * vortex)
16001da177e4SLinus Torvalds {
16011da177e4SLinus Torvalds 	int i;
16021da177e4SLinus Torvalds 	/* it looks like we are writing more than we need to...
16031da177e4SLinus Torvalds 	 * if we write what we are supposed to it breaks things... */
16041da177e4SLinus Torvalds 	hwwrite(vortex->mmio, VORTEX_ADB_SR, 0);
16051da177e4SLinus Torvalds 	for (i = 0; i < VORTEX_ADB_RTBASE_COUNT; i++)
16061da177e4SLinus Torvalds 		hwwrite(vortex->mmio, VORTEX_ADB_RTBASE + (i << 2),
16071da177e4SLinus Torvalds 			hwread(vortex->mmio,
16081da177e4SLinus Torvalds 			       VORTEX_ADB_RTBASE + (i << 2)) | ROUTE_MASK);
16091da177e4SLinus Torvalds 	for (i = 0; i < VORTEX_ADB_CHNBASE_COUNT; i++) {
16101da177e4SLinus Torvalds 		hwwrite(vortex->mmio, VORTEX_ADB_CHNBASE + (i << 2),
16111da177e4SLinus Torvalds 			hwread(vortex->mmio,
16121da177e4SLinus Torvalds 			       VORTEX_ADB_CHNBASE + (i << 2)) | ROUTE_MASK);
16131da177e4SLinus Torvalds 	}
16141da177e4SLinus Torvalds }
16151da177e4SLinus Torvalds 
vortex_adb_en_sr(vortex_t * vortex,int channel)16161da177e4SLinus Torvalds static void vortex_adb_en_sr(vortex_t * vortex, int channel)
16171da177e4SLinus Torvalds {
16181da177e4SLinus Torvalds 	hwwrite(vortex->mmio, VORTEX_ADB_SR,
16191da177e4SLinus Torvalds 		hwread(vortex->mmio, VORTEX_ADB_SR) | (0x1 << channel));
16201da177e4SLinus Torvalds }
16211da177e4SLinus Torvalds 
vortex_adb_dis_sr(vortex_t * vortex,int channel)16221da177e4SLinus Torvalds static void vortex_adb_dis_sr(vortex_t * vortex, int channel)
16231da177e4SLinus Torvalds {
16241da177e4SLinus Torvalds 	hwwrite(vortex->mmio, VORTEX_ADB_SR,
16251da177e4SLinus Torvalds 		hwread(vortex->mmio, VORTEX_ADB_SR) & ~(0x1 << channel));
16261da177e4SLinus Torvalds }
16271da177e4SLinus Torvalds 
16281da177e4SLinus Torvalds static void
vortex_adb_addroutes(vortex_t * vortex,unsigned char channel,ADBRamLink * route,int rnum)16291da177e4SLinus Torvalds vortex_adb_addroutes(vortex_t * vortex, unsigned char channel,
16301da177e4SLinus Torvalds 		     ADBRamLink * route, int rnum)
16311da177e4SLinus Torvalds {
16321da177e4SLinus Torvalds 	int temp, prev, lifeboat = 0;
16331da177e4SLinus Torvalds 
16341da177e4SLinus Torvalds 	if ((rnum <= 0) || (route == NULL))
16351da177e4SLinus Torvalds 		return;
16361da177e4SLinus Torvalds 	/* Write last routes. */
16371da177e4SLinus Torvalds 	rnum--;
16381da177e4SLinus Torvalds 	hwwrite(vortex->mmio,
16391da177e4SLinus Torvalds 		VORTEX_ADB_RTBASE + ((route[rnum] & ADB_MASK) << 2),
16401da177e4SLinus Torvalds 		ROUTE_MASK);
16411da177e4SLinus Torvalds 	while (rnum > 0) {
16421da177e4SLinus Torvalds 		hwwrite(vortex->mmio,
16431da177e4SLinus Torvalds 			VORTEX_ADB_RTBASE +
16441da177e4SLinus Torvalds 			((route[rnum - 1] & ADB_MASK) << 2), route[rnum]);
16451da177e4SLinus Torvalds 		rnum--;
16461da177e4SLinus Torvalds 	}
16471da177e4SLinus Torvalds 	/* Write first route. */
16481da177e4SLinus Torvalds 	temp =
16491da177e4SLinus Torvalds 	    hwread(vortex->mmio,
16501da177e4SLinus Torvalds 		   VORTEX_ADB_CHNBASE + (channel << 2)) & ADB_MASK;
16511da177e4SLinus Torvalds 	if (temp == ADB_MASK) {
16521da177e4SLinus Torvalds 		/* First entry on this channel. */
16531da177e4SLinus Torvalds 		hwwrite(vortex->mmio, VORTEX_ADB_CHNBASE + (channel << 2),
16541da177e4SLinus Torvalds 			route[0]);
16551da177e4SLinus Torvalds 		vortex_adb_en_sr(vortex, channel);
16561da177e4SLinus Torvalds 		return;
16571da177e4SLinus Torvalds 	}
16581da177e4SLinus Torvalds 	/* Not first entry on this channel. Need to link. */
16591da177e4SLinus Torvalds 	do {
16601da177e4SLinus Torvalds 		prev = temp;
16611da177e4SLinus Torvalds 		temp =
16621da177e4SLinus Torvalds 		    hwread(vortex->mmio,
16631da177e4SLinus Torvalds 			   VORTEX_ADB_RTBASE + (temp << 2)) & ADB_MASK;
16641da177e4SLinus Torvalds 		if ((lifeboat++) > ADB_MASK) {
166570c84418SSudip Mukherjee 			dev_err(vortex->card->dev,
16661da177e4SLinus Torvalds 				"vortex_adb_addroutes: unending route! 0x%x\n",
16671da177e4SLinus Torvalds 				*route);
16681da177e4SLinus Torvalds 			return;
16691da177e4SLinus Torvalds 		}
16701da177e4SLinus Torvalds 	}
16711da177e4SLinus Torvalds 	while (temp != ADB_MASK);
16721da177e4SLinus Torvalds 	hwwrite(vortex->mmio, VORTEX_ADB_RTBASE + (prev << 2), route[0]);
16731da177e4SLinus Torvalds }
16741da177e4SLinus Torvalds 
16751da177e4SLinus Torvalds static void
vortex_adb_delroutes(vortex_t * vortex,unsigned char channel,ADBRamLink route0,ADBRamLink route1)16761da177e4SLinus Torvalds vortex_adb_delroutes(vortex_t * vortex, unsigned char channel,
16771da177e4SLinus Torvalds 		     ADBRamLink route0, ADBRamLink route1)
16781da177e4SLinus Torvalds {
16791da177e4SLinus Torvalds 	int temp, lifeboat = 0, prev;
16801da177e4SLinus Torvalds 
16811da177e4SLinus Torvalds 	/* Find route. */
16821da177e4SLinus Torvalds 	temp =
16831da177e4SLinus Torvalds 	    hwread(vortex->mmio,
16841da177e4SLinus Torvalds 		   VORTEX_ADB_CHNBASE + (channel << 2)) & ADB_MASK;
16851da177e4SLinus Torvalds 	if (temp == (route0 & ADB_MASK)) {
16861da177e4SLinus Torvalds 		temp =
16871da177e4SLinus Torvalds 		    hwread(vortex->mmio,
16881da177e4SLinus Torvalds 			   VORTEX_ADB_RTBASE + ((route1 & ADB_MASK) << 2));
16891da177e4SLinus Torvalds 		if ((temp & ADB_MASK) == ADB_MASK)
16901da177e4SLinus Torvalds 			vortex_adb_dis_sr(vortex, channel);
16911da177e4SLinus Torvalds 		hwwrite(vortex->mmio, VORTEX_ADB_CHNBASE + (channel << 2),
16921da177e4SLinus Torvalds 			temp);
16931da177e4SLinus Torvalds 		return;
16941da177e4SLinus Torvalds 	}
16951da177e4SLinus Torvalds 	do {
16961da177e4SLinus Torvalds 		prev = temp;
16971da177e4SLinus Torvalds 		temp =
16981da177e4SLinus Torvalds 		    hwread(vortex->mmio,
16991da177e4SLinus Torvalds 			   VORTEX_ADB_RTBASE + (prev << 2)) & ADB_MASK;
17001da177e4SLinus Torvalds 		if (((lifeboat++) > ADB_MASK) || (temp == ADB_MASK)) {
170170c84418SSudip Mukherjee 			dev_err(vortex->card->dev,
17021da177e4SLinus Torvalds 				"vortex_adb_delroutes: route not found! 0x%x\n",
17031da177e4SLinus Torvalds 				route0);
17041da177e4SLinus Torvalds 			return;
17051da177e4SLinus Torvalds 		}
17061da177e4SLinus Torvalds 	}
17071da177e4SLinus Torvalds 	while (temp != (route0 & ADB_MASK));
17081da177e4SLinus Torvalds 	temp = hwread(vortex->mmio, VORTEX_ADB_RTBASE + (temp << 2));
17091da177e4SLinus Torvalds 	if ((temp & ADB_MASK) == route1)
17101da177e4SLinus Torvalds 		temp = hwread(vortex->mmio, VORTEX_ADB_RTBASE + (temp << 2));
17111da177e4SLinus Torvalds 	/* Make bridge over deleted route. */
17121da177e4SLinus Torvalds 	hwwrite(vortex->mmio, VORTEX_ADB_RTBASE + (prev << 2), temp);
17131da177e4SLinus Torvalds }
17141da177e4SLinus Torvalds 
17151da177e4SLinus Torvalds static void
vortex_route(vortex_t * vortex,int en,unsigned char channel,unsigned char source,unsigned char dest)17161da177e4SLinus Torvalds vortex_route(vortex_t * vortex, int en, unsigned char channel,
17171da177e4SLinus Torvalds 	     unsigned char source, unsigned char dest)
17181da177e4SLinus Torvalds {
17191da177e4SLinus Torvalds 	ADBRamLink route;
17201da177e4SLinus Torvalds 
17211da177e4SLinus Torvalds 	route = ((source & ADB_MASK) << ADB_SHIFT) | (dest & ADB_MASK);
17221da177e4SLinus Torvalds 	if (en) {
17231da177e4SLinus Torvalds 		vortex_adb_addroutes(vortex, channel, &route, 1);
17241da177e4SLinus Torvalds 		if ((source < (OFFSET_SRCOUT + NR_SRC))
17251da177e4SLinus Torvalds 		    && (source >= OFFSET_SRCOUT))
17261da177e4SLinus Torvalds 			vortex_src_addWTD(vortex, (source - OFFSET_SRCOUT),
17271da177e4SLinus Torvalds 					  channel);
17281da177e4SLinus Torvalds 		else if ((source < (OFFSET_MIXOUT + NR_MIXOUT))
17291da177e4SLinus Torvalds 			 && (source >= OFFSET_MIXOUT))
17301da177e4SLinus Torvalds 			vortex_mixer_addWTD(vortex,
17311da177e4SLinus Torvalds 					    (source - OFFSET_MIXOUT), channel);
17321da177e4SLinus Torvalds 	} else {
17331da177e4SLinus Torvalds 		vortex_adb_delroutes(vortex, channel, route, route);
17341da177e4SLinus Torvalds 		if ((source < (OFFSET_SRCOUT + NR_SRC))
17351da177e4SLinus Torvalds 		    && (source >= OFFSET_SRCOUT))
17361da177e4SLinus Torvalds 			vortex_src_delWTD(vortex, (source - OFFSET_SRCOUT),
17371da177e4SLinus Torvalds 					  channel);
17381da177e4SLinus Torvalds 		else if ((source < (OFFSET_MIXOUT + NR_MIXOUT))
17391da177e4SLinus Torvalds 			 && (source >= OFFSET_MIXOUT))
17401da177e4SLinus Torvalds 			vortex_mixer_delWTD(vortex,
17411da177e4SLinus Torvalds 					    (source - OFFSET_MIXOUT), channel);
17421da177e4SLinus Torvalds 	}
17431da177e4SLinus Torvalds }
17441da177e4SLinus Torvalds 
17451da177e4SLinus Torvalds #if 0
17461da177e4SLinus Torvalds static void
17471da177e4SLinus Torvalds vortex_routes(vortex_t * vortex, int en, unsigned char channel,
17481da177e4SLinus Torvalds 	      unsigned char source, unsigned char dest0, unsigned char dest1)
17491da177e4SLinus Torvalds {
17501da177e4SLinus Torvalds 	ADBRamLink route[2];
17511da177e4SLinus Torvalds 
17521da177e4SLinus Torvalds 	route[0] = ((source & ADB_MASK) << ADB_SHIFT) | (dest0 & ADB_MASK);
17531da177e4SLinus Torvalds 	route[1] = ((source & ADB_MASK) << ADB_SHIFT) | (dest1 & ADB_MASK);
17541da177e4SLinus Torvalds 
17551da177e4SLinus Torvalds 	if (en) {
17561da177e4SLinus Torvalds 		vortex_adb_addroutes(vortex, channel, route, 2);
17571da177e4SLinus Torvalds 		if ((source < (OFFSET_SRCOUT + NR_SRC))
17581da177e4SLinus Torvalds 		    && (source >= (OFFSET_SRCOUT)))
17591da177e4SLinus Torvalds 			vortex_src_addWTD(vortex, (source - OFFSET_SRCOUT),
17601da177e4SLinus Torvalds 					  channel);
17611da177e4SLinus Torvalds 		else if ((source < (OFFSET_MIXOUT + NR_MIXOUT))
17621da177e4SLinus Torvalds 			 && (source >= (OFFSET_MIXOUT)))
17631da177e4SLinus Torvalds 			vortex_mixer_addWTD(vortex,
17641da177e4SLinus Torvalds 					    (source - OFFSET_MIXOUT), channel);
17651da177e4SLinus Torvalds 	} else {
17661da177e4SLinus Torvalds 		vortex_adb_delroutes(vortex, channel, route[0], route[1]);
17671da177e4SLinus Torvalds 		if ((source < (OFFSET_SRCOUT + NR_SRC))
17681da177e4SLinus Torvalds 		    && (source >= (OFFSET_SRCOUT)))
17691da177e4SLinus Torvalds 			vortex_src_delWTD(vortex, (source - OFFSET_SRCOUT),
17701da177e4SLinus Torvalds 					  channel);
17711da177e4SLinus Torvalds 		else if ((source < (OFFSET_MIXOUT + NR_MIXOUT))
17721da177e4SLinus Torvalds 			 && (source >= (OFFSET_MIXOUT)))
17731da177e4SLinus Torvalds 			vortex_mixer_delWTD(vortex,
17741da177e4SLinus Torvalds 					    (source - OFFSET_MIXOUT), channel);
17751da177e4SLinus Torvalds 	}
17761da177e4SLinus Torvalds }
17771da177e4SLinus Torvalds 
17781da177e4SLinus Torvalds #endif
17791da177e4SLinus Torvalds /* Route two sources to same target. Sources must be of same class !!! */
17801da177e4SLinus Torvalds static void
vortex_routeLRT(vortex_t * vortex,int en,unsigned char ch,unsigned char source0,unsigned char source1,unsigned char dest)17811da177e4SLinus Torvalds vortex_routeLRT(vortex_t * vortex, int en, unsigned char ch,
17821da177e4SLinus Torvalds 		unsigned char source0, unsigned char source1,
17831da177e4SLinus Torvalds 		unsigned char dest)
17841da177e4SLinus Torvalds {
17851da177e4SLinus Torvalds 	ADBRamLink route[2];
17861da177e4SLinus Torvalds 
17871da177e4SLinus Torvalds 	route[0] = ((source0 & ADB_MASK) << ADB_SHIFT) | (dest & ADB_MASK);
17881da177e4SLinus Torvalds 	route[1] = ((source1 & ADB_MASK) << ADB_SHIFT) | (dest & ADB_MASK);
17891da177e4SLinus Torvalds 
17901da177e4SLinus Torvalds 	if (dest < 0x10)
17911da177e4SLinus Torvalds 		route[1] = (route[1] & ~ADB_MASK) | (dest + 0x20);	/* fifo A */
17921da177e4SLinus Torvalds 
17931da177e4SLinus Torvalds 	if (en) {
17941da177e4SLinus Torvalds 		vortex_adb_addroutes(vortex, ch, route, 2);
17951da177e4SLinus Torvalds 		if ((source0 < (OFFSET_SRCOUT + NR_SRC))
17961da177e4SLinus Torvalds 		    && (source0 >= OFFSET_SRCOUT)) {
17971da177e4SLinus Torvalds 			vortex_src_addWTD(vortex,
17981da177e4SLinus Torvalds 					  (source0 - OFFSET_SRCOUT), ch);
17991da177e4SLinus Torvalds 			vortex_src_addWTD(vortex,
18001da177e4SLinus Torvalds 					  (source1 - OFFSET_SRCOUT), ch);
18011da177e4SLinus Torvalds 		} else if ((source0 < (OFFSET_MIXOUT + NR_MIXOUT))
18021da177e4SLinus Torvalds 			   && (source0 >= OFFSET_MIXOUT)) {
18031da177e4SLinus Torvalds 			vortex_mixer_addWTD(vortex,
18041da177e4SLinus Torvalds 					    (source0 - OFFSET_MIXOUT), ch);
18051da177e4SLinus Torvalds 			vortex_mixer_addWTD(vortex,
18061da177e4SLinus Torvalds 					    (source1 - OFFSET_MIXOUT), ch);
18071da177e4SLinus Torvalds 		}
18081da177e4SLinus Torvalds 	} else {
18091da177e4SLinus Torvalds 		vortex_adb_delroutes(vortex, ch, route[0], route[1]);
18101da177e4SLinus Torvalds 		if ((source0 < (OFFSET_SRCOUT + NR_SRC))
18111da177e4SLinus Torvalds 		    && (source0 >= OFFSET_SRCOUT)) {
18121da177e4SLinus Torvalds 			vortex_src_delWTD(vortex,
18131da177e4SLinus Torvalds 					  (source0 - OFFSET_SRCOUT), ch);
18141da177e4SLinus Torvalds 			vortex_src_delWTD(vortex,
18151da177e4SLinus Torvalds 					  (source1 - OFFSET_SRCOUT), ch);
18161da177e4SLinus Torvalds 		} else if ((source0 < (OFFSET_MIXOUT + NR_MIXOUT))
18171da177e4SLinus Torvalds 			   && (source0 >= OFFSET_MIXOUT)) {
18181da177e4SLinus Torvalds 			vortex_mixer_delWTD(vortex,
18191da177e4SLinus Torvalds 					    (source0 - OFFSET_MIXOUT), ch);
18201da177e4SLinus Torvalds 			vortex_mixer_delWTD(vortex,
18211da177e4SLinus Torvalds 					    (source1 - OFFSET_MIXOUT), ch);
18221da177e4SLinus Torvalds 		}
18231da177e4SLinus Torvalds 	}
18241da177e4SLinus Torvalds }
18251da177e4SLinus Torvalds 
18261da177e4SLinus Torvalds /* Connection stuff */
18271da177e4SLinus Torvalds 
18281da177e4SLinus Torvalds // Connect adbdma to src('s).
18291da177e4SLinus Torvalds static void
vortex_connection_adbdma_src(vortex_t * vortex,int en,unsigned char ch,unsigned char adbdma,unsigned char src)18301da177e4SLinus Torvalds vortex_connection_adbdma_src(vortex_t * vortex, int en, unsigned char ch,
18311da177e4SLinus Torvalds 			     unsigned char adbdma, unsigned char src)
18321da177e4SLinus Torvalds {
18331da177e4SLinus Torvalds 	vortex_route(vortex, en, ch, ADB_DMA(adbdma), ADB_SRCIN(src));
18341da177e4SLinus Torvalds }
18351da177e4SLinus Torvalds 
18361da177e4SLinus Torvalds // Connect SRC to mixin.
18371da177e4SLinus Torvalds static void
vortex_connection_src_mixin(vortex_t * vortex,int en,unsigned char channel,unsigned char src,unsigned char mixin)18381da177e4SLinus Torvalds vortex_connection_src_mixin(vortex_t * vortex, int en,
18391da177e4SLinus Torvalds 			    unsigned char channel, unsigned char src,
18401da177e4SLinus Torvalds 			    unsigned char mixin)
18411da177e4SLinus Torvalds {
18421da177e4SLinus Torvalds 	vortex_route(vortex, en, channel, ADB_SRCOUT(src), ADB_MIXIN(mixin));
18431da177e4SLinus Torvalds }
18441da177e4SLinus Torvalds 
18451da177e4SLinus Torvalds // Connect mixin with mix output.
18461da177e4SLinus Torvalds static void
vortex_connection_mixin_mix(vortex_t * vortex,int en,unsigned char mixin,unsigned char mix,int a)18471da177e4SLinus Torvalds vortex_connection_mixin_mix(vortex_t * vortex, int en, unsigned char mixin,
18481da177e4SLinus Torvalds 			    unsigned char mix, int a)
18491da177e4SLinus Torvalds {
18501da177e4SLinus Torvalds 	if (en) {
18511da177e4SLinus Torvalds 		vortex_mix_enableinput(vortex, mix, mixin);
18521da177e4SLinus Torvalds 		vortex_mix_setinputvolumebyte(vortex, mix, mixin, MIX_DEFIGAIN);	// added to original code.
18531da177e4SLinus Torvalds 	} else
18541da177e4SLinus Torvalds 		vortex_mix_disableinput(vortex, mix, mixin, a);
18551da177e4SLinus Torvalds }
18561da177e4SLinus Torvalds 
18571da177e4SLinus Torvalds // Connect absolut address to mixin.
18581da177e4SLinus Torvalds static void
vortex_connection_adb_mixin(vortex_t * vortex,int en,unsigned char channel,unsigned char source,unsigned char mixin)18591da177e4SLinus Torvalds vortex_connection_adb_mixin(vortex_t * vortex, int en,
18601da177e4SLinus Torvalds 			    unsigned char channel, unsigned char source,
18611da177e4SLinus Torvalds 			    unsigned char mixin)
18621da177e4SLinus Torvalds {
18631da177e4SLinus Torvalds 	vortex_route(vortex, en, channel, source, ADB_MIXIN(mixin));
18641da177e4SLinus Torvalds }
18651da177e4SLinus Torvalds 
18661da177e4SLinus Torvalds static void
vortex_connection_src_adbdma(vortex_t * vortex,int en,unsigned char ch,unsigned char src,unsigned char adbdma)18671da177e4SLinus Torvalds vortex_connection_src_adbdma(vortex_t * vortex, int en, unsigned char ch,
18681da177e4SLinus Torvalds 			     unsigned char src, unsigned char adbdma)
18691da177e4SLinus Torvalds {
18701da177e4SLinus Torvalds 	vortex_route(vortex, en, ch, ADB_SRCOUT(src), ADB_DMA(adbdma));
18711da177e4SLinus Torvalds }
18721da177e4SLinus Torvalds 
18731da177e4SLinus Torvalds static void
vortex_connection_src_src_adbdma(vortex_t * vortex,int en,unsigned char ch,unsigned char src0,unsigned char src1,unsigned char adbdma)18741da177e4SLinus Torvalds vortex_connection_src_src_adbdma(vortex_t * vortex, int en,
18751da177e4SLinus Torvalds 				 unsigned char ch, unsigned char src0,
18761da177e4SLinus Torvalds 				 unsigned char src1, unsigned char adbdma)
18771da177e4SLinus Torvalds {
18781da177e4SLinus Torvalds 
18791da177e4SLinus Torvalds 	vortex_routeLRT(vortex, en, ch, ADB_SRCOUT(src0), ADB_SRCOUT(src1),
18801da177e4SLinus Torvalds 			ADB_DMA(adbdma));
18811da177e4SLinus Torvalds }
18821da177e4SLinus Torvalds 
18831da177e4SLinus Torvalds // mix to absolut address.
18841da177e4SLinus Torvalds static void
vortex_connection_mix_adb(vortex_t * vortex,int en,unsigned char ch,unsigned char mix,unsigned char dest)18851da177e4SLinus Torvalds vortex_connection_mix_adb(vortex_t * vortex, int en, unsigned char ch,
18861da177e4SLinus Torvalds 			  unsigned char mix, unsigned char dest)
18871da177e4SLinus Torvalds {
18881da177e4SLinus Torvalds 	vortex_route(vortex, en, ch, ADB_MIXOUT(mix), dest);
18891da177e4SLinus Torvalds 	vortex_mix_setvolumebyte(vortex, mix, MIX_DEFOGAIN);	// added to original code.
18901da177e4SLinus Torvalds }
18911da177e4SLinus Torvalds 
18921da177e4SLinus Torvalds // mixer to src.
18931da177e4SLinus Torvalds static void
vortex_connection_mix_src(vortex_t * vortex,int en,unsigned char ch,unsigned char mix,unsigned char src)18941da177e4SLinus Torvalds vortex_connection_mix_src(vortex_t * vortex, int en, unsigned char ch,
18951da177e4SLinus Torvalds 			  unsigned char mix, unsigned char src)
18961da177e4SLinus Torvalds {
18971da177e4SLinus Torvalds 	vortex_route(vortex, en, ch, ADB_MIXOUT(mix), ADB_SRCIN(src));
18981da177e4SLinus Torvalds 	vortex_mix_setvolumebyte(vortex, mix, MIX_DEFOGAIN);	// added to original code.
18991da177e4SLinus Torvalds }
19001da177e4SLinus Torvalds 
19011da177e4SLinus Torvalds #if 0
19021da177e4SLinus Torvalds static void
19031da177e4SLinus Torvalds vortex_connection_adbdma_src_src(vortex_t * vortex, int en,
19041da177e4SLinus Torvalds 				 unsigned char channel,
19051da177e4SLinus Torvalds 				 unsigned char adbdma, unsigned char src0,
19061da177e4SLinus Torvalds 				 unsigned char src1)
19071da177e4SLinus Torvalds {
19081da177e4SLinus Torvalds 	vortex_routes(vortex, en, channel, ADB_DMA(adbdma),
19091da177e4SLinus Torvalds 		      ADB_SRCIN(src0), ADB_SRCIN(src1));
19101da177e4SLinus Torvalds }
19111da177e4SLinus Torvalds 
19121da177e4SLinus Torvalds // Connect two mix to AdbDma.
19131da177e4SLinus Torvalds static void
19141da177e4SLinus Torvalds vortex_connection_mix_mix_adbdma(vortex_t * vortex, int en,
19151da177e4SLinus Torvalds 				 unsigned char ch, unsigned char mix0,
19161da177e4SLinus Torvalds 				 unsigned char mix1, unsigned char adbdma)
19171da177e4SLinus Torvalds {
19181da177e4SLinus Torvalds 
19191da177e4SLinus Torvalds 	ADBRamLink routes[2];
19201da177e4SLinus Torvalds 	routes[0] =
19211da177e4SLinus Torvalds 	    (((mix0 +
19221da177e4SLinus Torvalds 	       OFFSET_MIXOUT) & ADB_MASK) << ADB_SHIFT) | (adbdma & ADB_MASK);
19231da177e4SLinus Torvalds 	routes[1] =
19241da177e4SLinus Torvalds 	    (((mix1 + OFFSET_MIXOUT) & ADB_MASK) << ADB_SHIFT) | ((adbdma +
19251da177e4SLinus Torvalds 								   0x20) &
19261da177e4SLinus Torvalds 								  ADB_MASK);
19271da177e4SLinus Torvalds 	if (en) {
19281da177e4SLinus Torvalds 		vortex_adb_addroutes(vortex, ch, routes, 0x2);
19291da177e4SLinus Torvalds 		vortex_mixer_addWTD(vortex, mix0, ch);
19301da177e4SLinus Torvalds 		vortex_mixer_addWTD(vortex, mix1, ch);
19311da177e4SLinus Torvalds 	} else {
19321da177e4SLinus Torvalds 		vortex_adb_delroutes(vortex, ch, routes[0], routes[1]);
19331da177e4SLinus Torvalds 		vortex_mixer_delWTD(vortex, mix0, ch);
19341da177e4SLinus Torvalds 		vortex_mixer_delWTD(vortex, mix1, ch);
19351da177e4SLinus Torvalds 	}
19361da177e4SLinus Torvalds }
19371da177e4SLinus Torvalds #endif
19381da177e4SLinus Torvalds 
19391da177e4SLinus Torvalds /* CODEC connect. */
19401da177e4SLinus Torvalds 
19411da177e4SLinus Torvalds static void
vortex_connect_codecplay(vortex_t * vortex,int en,unsigned char mixers[])19421da177e4SLinus Torvalds vortex_connect_codecplay(vortex_t * vortex, int en, unsigned char mixers[])
19431da177e4SLinus Torvalds {
19441da177e4SLinus Torvalds #ifdef CHIP_AU8820
19451da177e4SLinus Torvalds 	vortex_connection_mix_adb(vortex, en, 0x11, mixers[0], ADB_CODECOUT(0));
19461da177e4SLinus Torvalds 	vortex_connection_mix_adb(vortex, en, 0x11, mixers[1], ADB_CODECOUT(1));
19471da177e4SLinus Torvalds #else
19481da177e4SLinus Torvalds #if 1
19491da177e4SLinus Torvalds 	// Connect front channels through EQ.
19501da177e4SLinus Torvalds 	vortex_connection_mix_adb(vortex, en, 0x11, mixers[0], ADB_EQIN(0));
19511da177e4SLinus Torvalds 	vortex_connection_mix_adb(vortex, en, 0x11, mixers[1], ADB_EQIN(1));
19521da177e4SLinus Torvalds 	/* Lower volume, since EQ has some gain. */
19531da177e4SLinus Torvalds 	vortex_mix_setvolumebyte(vortex, mixers[0], 0);
19541da177e4SLinus Torvalds 	vortex_mix_setvolumebyte(vortex, mixers[1], 0);
19551da177e4SLinus Torvalds 	vortex_route(vortex, en, 0x11, ADB_EQOUT(0), ADB_CODECOUT(0));
19561da177e4SLinus Torvalds 	vortex_route(vortex, en, 0x11, ADB_EQOUT(1), ADB_CODECOUT(1));
19571da177e4SLinus Torvalds 
19581da177e4SLinus Torvalds 	/* Check if reg 0x28 has SDAC bit set. */
19591da177e4SLinus Torvalds 	if (VORTEX_IS_QUAD(vortex)) {
19601da177e4SLinus Torvalds 		/* Rear channel. Note: ADB_CODECOUT(0+2) and (1+2) is for AC97 modem */
19611da177e4SLinus Torvalds 		vortex_connection_mix_adb(vortex, en, 0x11, mixers[2],
19621da177e4SLinus Torvalds 					  ADB_CODECOUT(0 + 4));
19631da177e4SLinus Torvalds 		vortex_connection_mix_adb(vortex, en, 0x11, mixers[3],
19641da177e4SLinus Torvalds 					  ADB_CODECOUT(1 + 4));
1965e7e69265SSudip Mukherjee 		/* pr_debug( "SDAC detected "); */
19661da177e4SLinus Torvalds 	}
19671da177e4SLinus Torvalds #else
19681da177e4SLinus Torvalds 	// Use plain direct output to codec.
19691da177e4SLinus Torvalds 	vortex_connection_mix_adb(vortex, en, 0x11, mixers[0], ADB_CODECOUT(0));
19701da177e4SLinus Torvalds 	vortex_connection_mix_adb(vortex, en, 0x11, mixers[1], ADB_CODECOUT(1));
19711da177e4SLinus Torvalds #endif
19721da177e4SLinus Torvalds #endif
19731da177e4SLinus Torvalds }
19741da177e4SLinus Torvalds 
19751da177e4SLinus Torvalds static void
vortex_connect_codecrec(vortex_t * vortex,int en,unsigned char mixin0,unsigned char mixin1)19761da177e4SLinus Torvalds vortex_connect_codecrec(vortex_t * vortex, int en, unsigned char mixin0,
19771da177e4SLinus Torvalds 			unsigned char mixin1)
19781da177e4SLinus Torvalds {
19791da177e4SLinus Torvalds 	/*
19801da177e4SLinus Torvalds 	   Enable: 0x1, 0x1
19811da177e4SLinus Torvalds 	   Channel: 0x11, 0x11
19821da177e4SLinus Torvalds 	   ADB Source address: 0x48, 0x49
19831da177e4SLinus Torvalds 	   Destination Asp4Topology_0x9c,0x98
19841da177e4SLinus Torvalds 	 */
19851da177e4SLinus Torvalds 	vortex_connection_adb_mixin(vortex, en, 0x11, ADB_CODECIN(0), mixin0);
19861da177e4SLinus Torvalds 	vortex_connection_adb_mixin(vortex, en, 0x11, ADB_CODECIN(1), mixin1);
19871da177e4SLinus Torvalds }
19881da177e4SLinus Torvalds 
19891da177e4SLinus Torvalds // Higher level ADB audio path (de)allocator.
19901da177e4SLinus Torvalds 
19911da177e4SLinus Torvalds /* Resource manager */
1992eafcdbdbSTakashi Iwai static const int resnum[VORTEX_RESOURCE_LAST] =
19931da177e4SLinus Torvalds     { NR_ADB, NR_SRC, NR_MIXIN, NR_MIXOUT, NR_A3D };
19941da177e4SLinus Torvalds /*
19951da177e4SLinus Torvalds  Checkout/Checkin resource of given type.
19961da177e4SLinus Torvalds  resmap: resource map to be used. If NULL means that we want to allocate
19971da177e4SLinus Torvalds  a DMA resource (root of all other resources of a dma channel).
19981da177e4SLinus Torvalds  out: Mean checkout if != 0. Else mean Checkin resource.
19991da177e4SLinus Torvalds  restype: Indicates type of resource to be checked in or out.
20001da177e4SLinus Torvalds */
2001*ee03c0f2SJason A. Donenfeld static int
vortex_adb_checkinout(vortex_t * vortex,int resmap[],int out,int restype)20021da177e4SLinus Torvalds vortex_adb_checkinout(vortex_t * vortex, int resmap[], int out, int restype)
20031da177e4SLinus Torvalds {
20041da177e4SLinus Torvalds 	int i, qty = resnum[restype], resinuse = 0;
20051da177e4SLinus Torvalds 
20061da177e4SLinus Torvalds 	if (out) {
20071da177e4SLinus Torvalds 		/* Gather used resources by all streams. */
20081da177e4SLinus Torvalds 		for (i = 0; i < NR_ADB; i++) {
20091da177e4SLinus Torvalds 			resinuse |= vortex->dma_adb[i].resources[restype];
20101da177e4SLinus Torvalds 		}
20111da177e4SLinus Torvalds 		resinuse |= vortex->fixed_res[restype];
20121da177e4SLinus Torvalds 		/* Find and take free resource. */
20131da177e4SLinus Torvalds 		for (i = 0; i < qty; i++) {
20141da177e4SLinus Torvalds 			if ((resinuse & (1 << i)) == 0) {
20151da177e4SLinus Torvalds 				if (resmap != NULL)
20161da177e4SLinus Torvalds 					resmap[restype] |= (1 << i);
20171da177e4SLinus Torvalds 				else
20181da177e4SLinus Torvalds 					vortex->dma_adb[i].resources[restype] |= (1 << i);
2019ee419653STakashi Iwai 				/*
2020e7e69265SSudip Mukherjee 				pr_debug(
2021ee419653STakashi Iwai 				       "vortex: ResManager: type %d out %d\n",
2022ee419653STakashi Iwai 				       restype, i);
2023ee419653STakashi Iwai 				*/
20241da177e4SLinus Torvalds 				return i;
20251da177e4SLinus Torvalds 			}
20261da177e4SLinus Torvalds 		}
20271da177e4SLinus Torvalds 	} else {
20281da177e4SLinus Torvalds 		if (resmap == NULL)
20291da177e4SLinus Torvalds 			return -EINVAL;
20301da177e4SLinus Torvalds 		/* Checkin first resource of type restype. */
20311da177e4SLinus Torvalds 		for (i = 0; i < qty; i++) {
20321da177e4SLinus Torvalds 			if (resmap[restype] & (1 << i)) {
20331da177e4SLinus Torvalds 				resmap[restype] &= ~(1 << i);
2034ee419653STakashi Iwai 				/*
2035e7e69265SSudip Mukherjee 				pr_debug(
2036ee419653STakashi Iwai 				       "vortex: ResManager: type %d in %d\n",
2037ee419653STakashi Iwai 				       restype, i);
2038ee419653STakashi Iwai 				*/
20391da177e4SLinus Torvalds 				return i;
20401da177e4SLinus Torvalds 			}
20411da177e4SLinus Torvalds 		}
20421da177e4SLinus Torvalds 	}
204370c84418SSudip Mukherjee 	dev_err(vortex->card->dev,
204470c84418SSudip Mukherjee 		"FATAL: ResManager: resource type %d exhausted.\n",
204570c84418SSudip Mukherjee 		restype);
20461da177e4SLinus Torvalds 	return -ENOMEM;
20471da177e4SLinus Torvalds }
20481da177e4SLinus Torvalds 
20491da177e4SLinus Torvalds /* Default Connections  */
20501da177e4SLinus Torvalds 
vortex_connect_default(vortex_t * vortex,int en)20511da177e4SLinus Torvalds static void vortex_connect_default(vortex_t * vortex, int en)
20521da177e4SLinus Torvalds {
20531da177e4SLinus Torvalds 	// Connect AC97 codec.
20541da177e4SLinus Torvalds 	vortex->mixplayb[0] = vortex_adb_checkinout(vortex, vortex->fixed_res, en,
20551da177e4SLinus Torvalds 				  VORTEX_RESOURCE_MIXOUT);
20561da177e4SLinus Torvalds 	vortex->mixplayb[1] = vortex_adb_checkinout(vortex, vortex->fixed_res, en,
20571da177e4SLinus Torvalds 				  VORTEX_RESOURCE_MIXOUT);
20581da177e4SLinus Torvalds 	if (VORTEX_IS_QUAD(vortex)) {
20591da177e4SLinus Torvalds 		vortex->mixplayb[2] = vortex_adb_checkinout(vortex, vortex->fixed_res, en,
20601da177e4SLinus Torvalds 					  VORTEX_RESOURCE_MIXOUT);
20611da177e4SLinus Torvalds 		vortex->mixplayb[3] = vortex_adb_checkinout(vortex, vortex->fixed_res, en,
20621da177e4SLinus Torvalds 					  VORTEX_RESOURCE_MIXOUT);
20631da177e4SLinus Torvalds 	}
20641da177e4SLinus Torvalds 	vortex_connect_codecplay(vortex, en, vortex->mixplayb);
20651da177e4SLinus Torvalds 
20661da177e4SLinus Torvalds 	vortex->mixcapt[0] = vortex_adb_checkinout(vortex, vortex->fixed_res, en,
20671da177e4SLinus Torvalds 				  VORTEX_RESOURCE_MIXIN);
20681da177e4SLinus Torvalds 	vortex->mixcapt[1] = vortex_adb_checkinout(vortex, vortex->fixed_res, en,
20691da177e4SLinus Torvalds 				  VORTEX_RESOURCE_MIXIN);
20701da177e4SLinus Torvalds 	vortex_connect_codecrec(vortex, en, MIX_CAPT(0), MIX_CAPT(1));
20711da177e4SLinus Torvalds 
20721da177e4SLinus Torvalds 	// Connect SPDIF
20731da177e4SLinus Torvalds #ifndef CHIP_AU8820
20741da177e4SLinus Torvalds 	vortex->mixspdif[0] = vortex_adb_checkinout(vortex, vortex->fixed_res, en,
20751da177e4SLinus Torvalds 				  VORTEX_RESOURCE_MIXOUT);
20761da177e4SLinus Torvalds 	vortex->mixspdif[1] = vortex_adb_checkinout(vortex, vortex->fixed_res, en,
20771da177e4SLinus Torvalds 				  VORTEX_RESOURCE_MIXOUT);
20781da177e4SLinus Torvalds 	vortex_connection_mix_adb(vortex, en, 0x14, vortex->mixspdif[0],
20791da177e4SLinus Torvalds 				  ADB_SPDIFOUT(0));
20801da177e4SLinus Torvalds 	vortex_connection_mix_adb(vortex, en, 0x14, vortex->mixspdif[1],
20811da177e4SLinus Torvalds 				  ADB_SPDIFOUT(1));
20821da177e4SLinus Torvalds #endif
20831da177e4SLinus Torvalds 	// Connect WT
20841da177e4SLinus Torvalds #ifndef CHIP_AU8810
20851da177e4SLinus Torvalds 	vortex_wt_connect(vortex, en);
20861da177e4SLinus Torvalds #endif
20871da177e4SLinus Torvalds 	// A3D (crosstalk canceler and A3D slices). AU8810 disabled for now.
20881da177e4SLinus Torvalds #ifndef CHIP_AU8820
20891da177e4SLinus Torvalds 	vortex_Vort3D_connect(vortex, en);
20901da177e4SLinus Torvalds #endif
20911da177e4SLinus Torvalds 	// Connect I2S
20921da177e4SLinus Torvalds 
20931da177e4SLinus Torvalds 	// Connect DSP interface for SQ3500 turbo (not here i think...)
20941da177e4SLinus Torvalds 
20951da177e4SLinus Torvalds 	// Connect AC98 modem codec
20961da177e4SLinus Torvalds 
20971da177e4SLinus Torvalds }
20981da177e4SLinus Torvalds 
20991da177e4SLinus Torvalds /*
21001da177e4SLinus Torvalds   Allocate nr_ch pcm audio routes if dma < 0. If dma >= 0, existing routes
21011da177e4SLinus Torvalds   are deallocated.
21021da177e4SLinus Torvalds   dma: DMA engine routes to be deallocated when dma >= 0.
21031da177e4SLinus Torvalds   nr_ch: Number of channels to be de/allocated.
21041da177e4SLinus Torvalds   dir: direction of stream. Uses same values as substream->stream.
21051da177e4SLinus Torvalds   type: Type of audio output/source (codec, spdif, i2s, dsp, etc)
21061da177e4SLinus Torvalds   Return: Return allocated DMA or same DMA passed as "dma" when dma >= 0.
21071da177e4SLinus Torvalds */
21081da177e4SLinus Torvalds static int
vortex_adb_allocroute(vortex_t * vortex,int dma,int nr_ch,int dir,int type,int subdev)2109bb92b7c4SRaymond Yau vortex_adb_allocroute(vortex_t *vortex, int dma, int nr_ch, int dir,
2110bb92b7c4SRaymond Yau 			int type, int subdev)
21111da177e4SLinus Torvalds {
21121da177e4SLinus Torvalds 	stream_t *stream;
21131da177e4SLinus Torvalds 	int i, en;
2114bb92b7c4SRaymond Yau 	struct pcm_vol *p;
21151da177e4SLinus Torvalds 
21161da177e4SLinus Torvalds 	if (dma >= 0) {
21171da177e4SLinus Torvalds 		en = 0;
21181da177e4SLinus Torvalds 		vortex_adb_checkinout(vortex,
21191da177e4SLinus Torvalds 				      vortex->dma_adb[dma].resources, en,
21201da177e4SLinus Torvalds 				      VORTEX_RESOURCE_DMA);
21211da177e4SLinus Torvalds 	} else {
21221da177e4SLinus Torvalds 		en = 1;
2123c2b0718fSTakashi Iwai 		dma = vortex_adb_checkinout(vortex, NULL, en,
2124c2b0718fSTakashi Iwai 					    VORTEX_RESOURCE_DMA);
2125c2b0718fSTakashi Iwai 		if (dma < 0)
21261da177e4SLinus Torvalds 			return -EBUSY;
21271da177e4SLinus Torvalds 	}
21281da177e4SLinus Torvalds 
21291da177e4SLinus Torvalds 	stream = &vortex->dma_adb[dma];
21301da177e4SLinus Torvalds 	stream->dma = dma;
21311da177e4SLinus Torvalds 	stream->dir = dir;
21321da177e4SLinus Torvalds 	stream->type = type;
21331da177e4SLinus Torvalds 
21341da177e4SLinus Torvalds 	/* PLAYBACK ROUTES. */
21351da177e4SLinus Torvalds 	if (dir == SNDRV_PCM_STREAM_PLAYBACK) {
21361da177e4SLinus Torvalds 		int src[4], mix[4], ch_top;
21371da177e4SLinus Torvalds #ifndef CHIP_AU8820
21381da177e4SLinus Torvalds 		int a3d = 0;
21391da177e4SLinus Torvalds #endif
21401da177e4SLinus Torvalds 		/* Get SRC and MIXER hardware resources. */
21411da177e4SLinus Torvalds 		if (stream->type != VORTEX_PCM_SPDIF) {
21421da177e4SLinus Torvalds 			for (i = 0; i < nr_ch; i++) {
2143c2b0718fSTakashi Iwai 				src[i] = vortex_adb_checkinout(vortex,
21441da177e4SLinus Torvalds 							       stream->resources, en,
2145c2b0718fSTakashi Iwai 							       VORTEX_RESOURCE_SRC);
2146c2b0718fSTakashi Iwai 				if (src[i] < 0) {
21471da177e4SLinus Torvalds 					memset(stream->resources, 0,
2148639db596STakashi Iwai 					       sizeof(stream->resources));
21491da177e4SLinus Torvalds 					return -EBUSY;
21501da177e4SLinus Torvalds 				}
21511da177e4SLinus Torvalds 				if (stream->type != VORTEX_PCM_A3D) {
2152c2b0718fSTakashi Iwai 					mix[i] = vortex_adb_checkinout(vortex,
21531da177e4SLinus Torvalds 								       stream->resources,
21541da177e4SLinus Torvalds 								       en,
2155c2b0718fSTakashi Iwai 								       VORTEX_RESOURCE_MIXIN);
2156c2b0718fSTakashi Iwai 					if (mix[i] < 0) {
21571da177e4SLinus Torvalds 						memset(stream->resources,
21581da177e4SLinus Torvalds 						       0,
2159639db596STakashi Iwai 						       sizeof(stream->resources));
21601da177e4SLinus Torvalds 						return -EBUSY;
21611da177e4SLinus Torvalds 					}
21621da177e4SLinus Torvalds 				}
21631da177e4SLinus Torvalds 			}
21641da177e4SLinus Torvalds 		}
21651da177e4SLinus Torvalds #ifndef CHIP_AU8820
21661da177e4SLinus Torvalds 		if (stream->type == VORTEX_PCM_A3D) {
2167c2b0718fSTakashi Iwai 			a3d = vortex_adb_checkinout(vortex,
21681da177e4SLinus Torvalds 						    stream->resources, en,
2169c2b0718fSTakashi Iwai 						    VORTEX_RESOURCE_A3D);
2170c2b0718fSTakashi Iwai 			if (a3d < 0) {
21711da177e4SLinus Torvalds 				memset(stream->resources, 0,
2172639db596STakashi Iwai 				       sizeof(stream->resources));
217370c84418SSudip Mukherjee 				dev_err(vortex->card->dev,
217470c84418SSudip Mukherjee 					"out of A3D sources. Sorry\n");
21751da177e4SLinus Torvalds 				return -EBUSY;
21761da177e4SLinus Torvalds 			}
21771da177e4SLinus Torvalds 			/* (De)Initialize A3D hardware source. */
21786a40dc5aSSudip Mukherjee 			vortex_Vort3D_InitializeSource(&vortex->a3d[a3d], en,
21796a40dc5aSSudip Mukherjee 						       vortex);
21801da177e4SLinus Torvalds 		}
21811da177e4SLinus Torvalds 		/* Make SPDIF out exclusive to "spdif" device when in use. */
21821da177e4SLinus Torvalds 		if ((stream->type == VORTEX_PCM_SPDIF) && (en)) {
21831da177e4SLinus Torvalds 			vortex_route(vortex, 0, 0x14,
21841da177e4SLinus Torvalds 				     ADB_MIXOUT(vortex->mixspdif[0]),
21851da177e4SLinus Torvalds 				     ADB_SPDIFOUT(0));
21861da177e4SLinus Torvalds 			vortex_route(vortex, 0, 0x14,
21871da177e4SLinus Torvalds 				     ADB_MIXOUT(vortex->mixspdif[1]),
21881da177e4SLinus Torvalds 				     ADB_SPDIFOUT(1));
21891da177e4SLinus Torvalds 		}
21901da177e4SLinus Torvalds #endif
21911da177e4SLinus Torvalds 		/* Make playback routes. */
21921da177e4SLinus Torvalds 		for (i = 0; i < nr_ch; i++) {
21931da177e4SLinus Torvalds 			if (stream->type == VORTEX_PCM_ADB) {
21941da177e4SLinus Torvalds 				vortex_connection_adbdma_src(vortex, en,
21951da177e4SLinus Torvalds 							     src[nr_ch - 1],
21961da177e4SLinus Torvalds 							     dma,
21971da177e4SLinus Torvalds 							     src[i]);
21981da177e4SLinus Torvalds 				vortex_connection_src_mixin(vortex, en,
21991da177e4SLinus Torvalds 							    0x11, src[i],
22001da177e4SLinus Torvalds 							    mix[i]);
22011da177e4SLinus Torvalds 				vortex_connection_mixin_mix(vortex, en,
22021da177e4SLinus Torvalds 							    mix[i],
22031da177e4SLinus Torvalds 							    MIX_PLAYB(i), 0);
22041da177e4SLinus Torvalds #ifndef CHIP_AU8820
22051da177e4SLinus Torvalds 				vortex_connection_mixin_mix(vortex, en,
22061da177e4SLinus Torvalds 							    mix[i],
22071da177e4SLinus Torvalds 							    MIX_SPDIF(i % 2), 0);
22081da177e4SLinus Torvalds 				vortex_mix_setinputvolumebyte(vortex,
22091da177e4SLinus Torvalds 							      MIX_SPDIF(i % 2),
22101da177e4SLinus Torvalds 							      mix[i],
22111da177e4SLinus Torvalds 							      MIX_DEFIGAIN);
22121da177e4SLinus Torvalds #endif
22131da177e4SLinus Torvalds 			}
22141da177e4SLinus Torvalds #ifndef CHIP_AU8820
22151da177e4SLinus Torvalds 			if (stream->type == VORTEX_PCM_A3D) {
22161da177e4SLinus Torvalds 				vortex_connection_adbdma_src(vortex, en,
22171da177e4SLinus Torvalds 							     src[nr_ch - 1],
22181da177e4SLinus Torvalds 								 dma,
22191da177e4SLinus Torvalds 							     src[i]);
22201da177e4SLinus Torvalds 				vortex_route(vortex, en, 0x11, ADB_SRCOUT(src[i]), ADB_A3DIN(a3d));
22211da177e4SLinus Torvalds 				/* XTalk test. */
22221da177e4SLinus Torvalds 				//vortex_route(vortex, en, 0x11, dma, ADB_XTALKIN(i?9:4));
22231da177e4SLinus Torvalds 				//vortex_route(vortex, en, 0x11, ADB_SRCOUT(src[i]), ADB_XTALKIN(i?4:9));
22241da177e4SLinus Torvalds 			}
22251da177e4SLinus Torvalds 			if (stream->type == VORTEX_PCM_SPDIF)
22261da177e4SLinus Torvalds 				vortex_route(vortex, en, 0x14,
22271da177e4SLinus Torvalds 					     ADB_DMA(stream->dma),
22281da177e4SLinus Torvalds 					     ADB_SPDIFOUT(i));
22291da177e4SLinus Torvalds #endif
22301da177e4SLinus Torvalds 		}
22311da177e4SLinus Torvalds 		if (stream->type != VORTEX_PCM_SPDIF && stream->type != VORTEX_PCM_A3D) {
22321da177e4SLinus Torvalds 			ch_top = (VORTEX_IS_QUAD(vortex) ? 4 : 2);
22331da177e4SLinus Torvalds 			for (i = nr_ch; i < ch_top; i++) {
22341da177e4SLinus Torvalds 				vortex_connection_mixin_mix(vortex, en,
22351da177e4SLinus Torvalds 							    mix[i % nr_ch],
22361da177e4SLinus Torvalds 							    MIX_PLAYB(i), 0);
22371da177e4SLinus Torvalds #ifndef CHIP_AU8820
22381da177e4SLinus Torvalds 				vortex_connection_mixin_mix(vortex, en,
22391da177e4SLinus Torvalds 							    mix[i % nr_ch],
22401da177e4SLinus Torvalds 							    MIX_SPDIF(i % 2),
22411da177e4SLinus Torvalds 								0);
22421da177e4SLinus Torvalds 				vortex_mix_setinputvolumebyte(vortex,
22431da177e4SLinus Torvalds 							      MIX_SPDIF(i % 2),
22441da177e4SLinus Torvalds 							      mix[i % nr_ch],
22451da177e4SLinus Torvalds 							      MIX_DEFIGAIN);
22461da177e4SLinus Torvalds #endif
22471da177e4SLinus Torvalds 			}
2248bb92b7c4SRaymond Yau 			if (stream->type == VORTEX_PCM_ADB && en) {
2249bb92b7c4SRaymond Yau 				p = &vortex->pcm_vol[subdev];
2250bb92b7c4SRaymond Yau 				p->dma = dma;
2251bb92b7c4SRaymond Yau 				for (i = 0; i < nr_ch; i++)
2252bb92b7c4SRaymond Yau 					p->mixin[i] = mix[i];
2253bb92b7c4SRaymond Yau 				for (i = 0; i < ch_top; i++)
2254bb92b7c4SRaymond Yau 					p->vol[i] = 0;
2255bb92b7c4SRaymond Yau 			}
22561da177e4SLinus Torvalds 		}
22571da177e4SLinus Torvalds #ifndef CHIP_AU8820
22581da177e4SLinus Torvalds 		else {
22591da177e4SLinus Torvalds 			if (nr_ch == 1 && stream->type == VORTEX_PCM_SPDIF)
22601da177e4SLinus Torvalds 				vortex_route(vortex, en, 0x14,
22611da177e4SLinus Torvalds 					     ADB_DMA(stream->dma),
22621da177e4SLinus Torvalds 					     ADB_SPDIFOUT(1));
22631da177e4SLinus Torvalds 		}
22641da177e4SLinus Torvalds 		/* Reconnect SPDIF out when "spdif" device is down. */
22651da177e4SLinus Torvalds 		if ((stream->type == VORTEX_PCM_SPDIF) && (!en)) {
22661da177e4SLinus Torvalds 			vortex_route(vortex, 1, 0x14,
22671da177e4SLinus Torvalds 				     ADB_MIXOUT(vortex->mixspdif[0]),
22681da177e4SLinus Torvalds 				     ADB_SPDIFOUT(0));
22691da177e4SLinus Torvalds 			vortex_route(vortex, 1, 0x14,
22701da177e4SLinus Torvalds 				     ADB_MIXOUT(vortex->mixspdif[1]),
22711da177e4SLinus Torvalds 				     ADB_SPDIFOUT(1));
22721da177e4SLinus Torvalds 		}
22731da177e4SLinus Torvalds #endif
22741da177e4SLinus Torvalds 	/* CAPTURE ROUTES. */
22751da177e4SLinus Torvalds 	} else {
22761da177e4SLinus Torvalds 		int src[2], mix[2];
22771da177e4SLinus Torvalds 
227813f99ebdSArnd Bergmann 		if (nr_ch < 1)
227913f99ebdSArnd Bergmann 			return -EINVAL;
228013f99ebdSArnd Bergmann 
22811da177e4SLinus Torvalds 		/* Get SRC and MIXER hardware resources. */
22821da177e4SLinus Torvalds 		for (i = 0; i < nr_ch; i++) {
2283c2b0718fSTakashi Iwai 			mix[i] = vortex_adb_checkinout(vortex,
22841da177e4SLinus Torvalds 						       stream->resources, en,
2285c2b0718fSTakashi Iwai 						       VORTEX_RESOURCE_MIXOUT);
2286c2b0718fSTakashi Iwai 			if (mix[i] < 0) {
22871da177e4SLinus Torvalds 				memset(stream->resources, 0,
2288639db596STakashi Iwai 				       sizeof(stream->resources));
22891da177e4SLinus Torvalds 				return -EBUSY;
22901da177e4SLinus Torvalds 			}
2291c2b0718fSTakashi Iwai 			src[i] = vortex_adb_checkinout(vortex,
22921da177e4SLinus Torvalds 						       stream->resources, en,
2293c2b0718fSTakashi Iwai 						       VORTEX_RESOURCE_SRC);
2294c2b0718fSTakashi Iwai 			if (src[i] < 0) {
22951da177e4SLinus Torvalds 				memset(stream->resources, 0,
2296639db596STakashi Iwai 				       sizeof(stream->resources));
22971da177e4SLinus Torvalds 				return -EBUSY;
22981da177e4SLinus Torvalds 			}
22991da177e4SLinus Torvalds 		}
23001da177e4SLinus Torvalds 
23011da177e4SLinus Torvalds 		/* Make capture routes. */
23021da177e4SLinus Torvalds 		vortex_connection_mixin_mix(vortex, en, MIX_CAPT(0), mix[0], 0);
23031da177e4SLinus Torvalds 		vortex_connection_mix_src(vortex, en, 0x11, mix[0], src[0]);
23041da177e4SLinus Torvalds 		if (nr_ch == 1) {
23051da177e4SLinus Torvalds 			vortex_connection_mixin_mix(vortex, en,
23061da177e4SLinus Torvalds 						    MIX_CAPT(1), mix[0], 0);
23071da177e4SLinus Torvalds 			vortex_connection_src_adbdma(vortex, en,
23081da177e4SLinus Torvalds 						     src[0],
23091da177e4SLinus Torvalds 						     src[0], dma);
23101da177e4SLinus Torvalds 		} else {
23111da177e4SLinus Torvalds 			vortex_connection_mixin_mix(vortex, en,
23121da177e4SLinus Torvalds 						    MIX_CAPT(1), mix[1], 0);
23131da177e4SLinus Torvalds 			vortex_connection_mix_src(vortex, en, 0x11, mix[1],
23141da177e4SLinus Torvalds 						  src[1]);
23151da177e4SLinus Torvalds 			vortex_connection_src_src_adbdma(vortex, en,
23161da177e4SLinus Torvalds 							 src[1], src[0],
23171da177e4SLinus Torvalds 							 src[1], dma);
23181da177e4SLinus Torvalds 		}
23191da177e4SLinus Torvalds 	}
23201da177e4SLinus Torvalds 	vortex->dma_adb[dma].nr_ch = nr_ch;
23211da177e4SLinus Torvalds 
23221da177e4SLinus Torvalds #if 0
23231da177e4SLinus Torvalds 	/* AC97 Codec channel setup. FIXME: this has no effect on some cards !! */
23241da177e4SLinus Torvalds 	if (nr_ch < 4) {
23251da177e4SLinus Torvalds 		/* Copy stereo to rear channel (surround) */
23261da177e4SLinus Torvalds 		snd_ac97_write_cache(vortex->codec,
23271da177e4SLinus Torvalds 				     AC97_SIGMATEL_DAC2INVERT,
23281da177e4SLinus Torvalds 				     snd_ac97_read(vortex->codec,
23291da177e4SLinus Torvalds 						   AC97_SIGMATEL_DAC2INVERT)
23301da177e4SLinus Torvalds 				     | 4);
23311da177e4SLinus Torvalds 	} else {
23321da177e4SLinus Torvalds 		/* Allow separate front and rear channels. */
23331da177e4SLinus Torvalds 		snd_ac97_write_cache(vortex->codec,
23341da177e4SLinus Torvalds 				     AC97_SIGMATEL_DAC2INVERT,
23351da177e4SLinus Torvalds 				     snd_ac97_read(vortex->codec,
23361da177e4SLinus Torvalds 						   AC97_SIGMATEL_DAC2INVERT)
23371da177e4SLinus Torvalds 				     & ~((u32)
23381da177e4SLinus Torvalds 					 4));
23391da177e4SLinus Torvalds 	}
23401da177e4SLinus Torvalds #endif
23411da177e4SLinus Torvalds 	return dma;
23421da177e4SLinus Torvalds }
23431da177e4SLinus Torvalds 
23441da177e4SLinus Torvalds /*
23451da177e4SLinus Torvalds  Set the SampleRate of the SRC's attached to the given DMA engine.
23461da177e4SLinus Torvalds  */
23471da177e4SLinus Torvalds static void
vortex_adb_setsrc(vortex_t * vortex,int adbdma,unsigned int rate,int dir)23481da177e4SLinus Torvalds vortex_adb_setsrc(vortex_t * vortex, int adbdma, unsigned int rate, int dir)
23491da177e4SLinus Torvalds {
23501da177e4SLinus Torvalds 	stream_t *stream = &(vortex->dma_adb[adbdma]);
23511da177e4SLinus Torvalds 	int i, cvrt;
23521da177e4SLinus Torvalds 
23531da177e4SLinus Torvalds 	/* dir=1:play ; dir=0:rec */
23541da177e4SLinus Torvalds 	if (dir)
23551da177e4SLinus Torvalds 		cvrt = SRC_RATIO(rate, 48000);
23561da177e4SLinus Torvalds 	else
23571da177e4SLinus Torvalds 		cvrt = SRC_RATIO(48000, rate);
23581da177e4SLinus Torvalds 
23591da177e4SLinus Torvalds 	/* Setup SRC's */
23601da177e4SLinus Torvalds 	for (i = 0; i < NR_SRC; i++) {
23611da177e4SLinus Torvalds 		if (stream->resources[VORTEX_RESOURCE_SRC] & (1 << i))
23621da177e4SLinus Torvalds 			vortex_src_setupchannel(vortex, i, cvrt, 0, 0, i, dir, 1, cvrt, dir);
23631da177e4SLinus Torvalds 	}
23641da177e4SLinus Torvalds }
23651da177e4SLinus Torvalds 
23661da177e4SLinus Torvalds // Timer and ISR functions.
23671da177e4SLinus Torvalds 
vortex_settimer(vortex_t * vortex,int period)23681da177e4SLinus Torvalds static void vortex_settimer(vortex_t * vortex, int period)
23691da177e4SLinus Torvalds {
23701da177e4SLinus Torvalds 	//set the timer period to <period> 48000ths of a second.
23711da177e4SLinus Torvalds 	hwwrite(vortex->mmio, VORTEX_IRQ_STAT, period);
23721da177e4SLinus Torvalds }
23731da177e4SLinus Torvalds 
23741da177e4SLinus Torvalds #if 0
23751da177e4SLinus Torvalds static void vortex_enable_timer_int(vortex_t * card)
23761da177e4SLinus Torvalds {
23771da177e4SLinus Torvalds 	hwwrite(card->mmio, VORTEX_IRQ_CTRL,
23781da177e4SLinus Torvalds 		hwread(card->mmio, VORTEX_IRQ_CTRL) | IRQ_TIMER | 0x60);
23791da177e4SLinus Torvalds }
23801da177e4SLinus Torvalds 
23811da177e4SLinus Torvalds static void vortex_disable_timer_int(vortex_t * card)
23821da177e4SLinus Torvalds {
23831da177e4SLinus Torvalds 	hwwrite(card->mmio, VORTEX_IRQ_CTRL,
23841da177e4SLinus Torvalds 		hwread(card->mmio, VORTEX_IRQ_CTRL) & ~IRQ_TIMER);
23851da177e4SLinus Torvalds }
23861da177e4SLinus Torvalds 
23871da177e4SLinus Torvalds #endif
vortex_enable_int(vortex_t * card)23881da177e4SLinus Torvalds static void vortex_enable_int(vortex_t * card)
23891da177e4SLinus Torvalds {
23901da177e4SLinus Torvalds 	// CAsp4ISR__EnableVortexInt_void_
23911da177e4SLinus Torvalds 	hwwrite(card->mmio, VORTEX_CTRL,
23921da177e4SLinus Torvalds 		hwread(card->mmio, VORTEX_CTRL) | CTRL_IRQ_ENABLE);
23931da177e4SLinus Torvalds 	hwwrite(card->mmio, VORTEX_IRQ_CTRL,
23941da177e4SLinus Torvalds 		(hwread(card->mmio, VORTEX_IRQ_CTRL) & 0xffffefc0) | 0x24);
23951da177e4SLinus Torvalds }
23961da177e4SLinus Torvalds 
vortex_disable_int(vortex_t * card)23971da177e4SLinus Torvalds static void vortex_disable_int(vortex_t * card)
23981da177e4SLinus Torvalds {
23991da177e4SLinus Torvalds 	hwwrite(card->mmio, VORTEX_CTRL,
24001da177e4SLinus Torvalds 		hwread(card->mmio, VORTEX_CTRL) & ~CTRL_IRQ_ENABLE);
24011da177e4SLinus Torvalds }
24021da177e4SLinus Torvalds 
vortex_interrupt(int irq,void * dev_id)24037d12e780SDavid Howells static irqreturn_t vortex_interrupt(int irq, void *dev_id)
24041da177e4SLinus Torvalds {
24051da177e4SLinus Torvalds 	vortex_t *vortex = dev_id;
24061da177e4SLinus Torvalds 	int i, handled;
24071da177e4SLinus Torvalds 	u32 source;
24081da177e4SLinus Torvalds 
24091da177e4SLinus Torvalds 	//check if the interrupt is ours.
24101da177e4SLinus Torvalds 	if (!(hwread(vortex->mmio, VORTEX_STAT) & 0x1))
24111da177e4SLinus Torvalds 		return IRQ_NONE;
24121da177e4SLinus Torvalds 
2413561de31aSJoe Perches 	// This is the Interrupt Enable flag we set before (consistency check).
24141da177e4SLinus Torvalds 	if (!(hwread(vortex->mmio, VORTEX_CTRL) & CTRL_IRQ_ENABLE))
24151da177e4SLinus Torvalds 		return IRQ_NONE;
24161da177e4SLinus Torvalds 
24171da177e4SLinus Torvalds 	source = hwread(vortex->mmio, VORTEX_IRQ_SOURCE);
24181da177e4SLinus Torvalds 	// Reset IRQ flags.
24191da177e4SLinus Torvalds 	hwwrite(vortex->mmio, VORTEX_IRQ_SOURCE, source);
24201da177e4SLinus Torvalds 	hwread(vortex->mmio, VORTEX_IRQ_SOURCE);
24211da177e4SLinus Torvalds 	// Is at least one IRQ flag set?
24221da177e4SLinus Torvalds 	if (source == 0) {
242370c84418SSudip Mukherjee 		dev_err(vortex->card->dev, "missing irq source\n");
24241da177e4SLinus Torvalds 		return IRQ_NONE;
24251da177e4SLinus Torvalds 	}
24261da177e4SLinus Torvalds 
24271da177e4SLinus Torvalds 	handled = 0;
24281da177e4SLinus Torvalds 	// Attend every interrupt source.
24291da177e4SLinus Torvalds 	if (unlikely(source & IRQ_ERR_MASK)) {
24301da177e4SLinus Torvalds 		if (source & IRQ_FATAL) {
243170c84418SSudip Mukherjee 			dev_err(vortex->card->dev, "IRQ fatal error\n");
24321da177e4SLinus Torvalds 		}
24331da177e4SLinus Torvalds 		if (source & IRQ_PARITY) {
243470c84418SSudip Mukherjee 			dev_err(vortex->card->dev, "IRQ parity error\n");
24351da177e4SLinus Torvalds 		}
24361da177e4SLinus Torvalds 		if (source & IRQ_REG) {
243770c84418SSudip Mukherjee 			dev_err(vortex->card->dev, "IRQ reg error\n");
24381da177e4SLinus Torvalds 		}
24391da177e4SLinus Torvalds 		if (source & IRQ_FIFO) {
244070c84418SSudip Mukherjee 			dev_err(vortex->card->dev, "IRQ fifo error\n");
24411da177e4SLinus Torvalds 		}
24421da177e4SLinus Torvalds 		if (source & IRQ_DMA) {
244370c84418SSudip Mukherjee 			dev_err(vortex->card->dev, "IRQ dma error\n");
24441da177e4SLinus Torvalds 		}
24451da177e4SLinus Torvalds 		handled = 1;
24461da177e4SLinus Torvalds 	}
24471da177e4SLinus Torvalds 	if (source & IRQ_PCMOUT) {
24481da177e4SLinus Torvalds 		/* ALSA period acknowledge. */
24491da177e4SLinus Torvalds 		spin_lock(&vortex->lock);
24501da177e4SLinus Torvalds 		for (i = 0; i < NR_ADB; i++) {
24511da177e4SLinus Torvalds 			if (vortex->dma_adb[i].fifo_status == FIFO_START) {
2452e9ab33d0SJaroslav Kysela 				if (!vortex_adbdma_bufshift(vortex, i))
2453e9ab33d0SJaroslav Kysela 					continue;
24541da177e4SLinus Torvalds 				spin_unlock(&vortex->lock);
24551da177e4SLinus Torvalds 				snd_pcm_period_elapsed(vortex->dma_adb[i].
24561da177e4SLinus Torvalds 						       substream);
24571da177e4SLinus Torvalds 				spin_lock(&vortex->lock);
24581da177e4SLinus Torvalds 			}
24591da177e4SLinus Torvalds 		}
24601da177e4SLinus Torvalds #ifndef CHIP_AU8810
24611da177e4SLinus Torvalds 		for (i = 0; i < NR_WT; i++) {
24621da177e4SLinus Torvalds 			if (vortex->dma_wt[i].fifo_status == FIFO_START) {
24637dd7a2fdSTakashi Iwai 				/* FIXME: we ignore the return value from
24647dd7a2fdSTakashi Iwai 				 * vortex_wtdma_bufshift() below as the delta
24657dd7a2fdSTakashi Iwai 				 * calculation seems not working for wavetable
24667dd7a2fdSTakashi Iwai 				 * by some reason
24677dd7a2fdSTakashi Iwai 				 */
24687dd7a2fdSTakashi Iwai 				vortex_wtdma_bufshift(vortex, i);
24691da177e4SLinus Torvalds 				spin_unlock(&vortex->lock);
24701da177e4SLinus Torvalds 				snd_pcm_period_elapsed(vortex->dma_wt[i].
24711da177e4SLinus Torvalds 						       substream);
24721da177e4SLinus Torvalds 				spin_lock(&vortex->lock);
24731da177e4SLinus Torvalds 			}
24741da177e4SLinus Torvalds 		}
24751da177e4SLinus Torvalds #endif
24761da177e4SLinus Torvalds 		spin_unlock(&vortex->lock);
24771da177e4SLinus Torvalds 		handled = 1;
24781da177e4SLinus Torvalds 	}
24791da177e4SLinus Torvalds 	//Acknowledge the Timer interrupt
24801da177e4SLinus Torvalds 	if (source & IRQ_TIMER) {
24811da177e4SLinus Torvalds 		hwread(vortex->mmio, VORTEX_IRQ_STAT);
24821da177e4SLinus Torvalds 		handled = 1;
24831da177e4SLinus Torvalds 	}
2484c6b76d1fSTakashi Iwai 	if ((source & IRQ_MIDI) && vortex->rmidi) {
24851da177e4SLinus Torvalds 		snd_mpu401_uart_interrupt(vortex->irq,
24867d12e780SDavid Howells 					  vortex->rmidi->private_data);
24871da177e4SLinus Torvalds 		handled = 1;
24881da177e4SLinus Torvalds 	}
24891da177e4SLinus Torvalds 
24901da177e4SLinus Torvalds 	if (!handled) {
249170c84418SSudip Mukherjee 		dev_err(vortex->card->dev, "unknown irq source %x\n", source);
24921da177e4SLinus Torvalds 	}
24931da177e4SLinus Torvalds 	return IRQ_RETVAL(handled);
24941da177e4SLinus Torvalds }
24951da177e4SLinus Torvalds 
24961da177e4SLinus Torvalds /* Codec */
24971da177e4SLinus Torvalds 
24981da177e4SLinus Torvalds #define POLL_COUNT 1000
vortex_codec_init(vortex_t * vortex)24991da177e4SLinus Torvalds static void vortex_codec_init(vortex_t * vortex)
25001da177e4SLinus Torvalds {
25011da177e4SLinus Torvalds 	int i;
25021da177e4SLinus Torvalds 
25031da177e4SLinus Torvalds 	for (i = 0; i < 32; i++) {
25041da177e4SLinus Torvalds 		/* the windows driver writes -i, so we write -i */
25051da177e4SLinus Torvalds 		hwwrite(vortex->mmio, (VORTEX_CODEC_CHN + (i << 2)), -i);
25061da177e4SLinus Torvalds 		msleep(2);
25071da177e4SLinus Torvalds 	}
25081da177e4SLinus Torvalds 	if (0) {
25091da177e4SLinus Torvalds 		hwwrite(vortex->mmio, VORTEX_CODEC_CTRL, 0x8068);
25101da177e4SLinus Torvalds 		msleep(1);
25111da177e4SLinus Torvalds 		hwwrite(vortex->mmio, VORTEX_CODEC_CTRL, 0x00e8);
25121da177e4SLinus Torvalds 		msleep(1);
25131da177e4SLinus Torvalds 	} else {
25141da177e4SLinus Torvalds 		hwwrite(vortex->mmio, VORTEX_CODEC_CTRL, 0x00a8);
25151da177e4SLinus Torvalds 		msleep(2);
25161da177e4SLinus Torvalds 		hwwrite(vortex->mmio, VORTEX_CODEC_CTRL, 0x80a8);
25171da177e4SLinus Torvalds 		msleep(2);
25181da177e4SLinus Torvalds 		hwwrite(vortex->mmio, VORTEX_CODEC_CTRL, 0x80e8);
25191da177e4SLinus Torvalds 		msleep(2);
25201da177e4SLinus Torvalds 		hwwrite(vortex->mmio, VORTEX_CODEC_CTRL, 0x80a8);
25211da177e4SLinus Torvalds 		msleep(2);
25221da177e4SLinus Torvalds 		hwwrite(vortex->mmio, VORTEX_CODEC_CTRL, 0x00a8);
25231da177e4SLinus Torvalds 		msleep(2);
25241da177e4SLinus Torvalds 		hwwrite(vortex->mmio, VORTEX_CODEC_CTRL, 0x00e8);
25251da177e4SLinus Torvalds 	}
25261da177e4SLinus Torvalds 	for (i = 0; i < 32; i++) {
25271da177e4SLinus Torvalds 		hwwrite(vortex->mmio, (VORTEX_CODEC_CHN + (i << 2)), -i);
25281da177e4SLinus Torvalds 		msleep(5);
25291da177e4SLinus Torvalds 	}
25301da177e4SLinus Torvalds 	hwwrite(vortex->mmio, VORTEX_CODEC_CTRL, 0xe8);
25311da177e4SLinus Torvalds 	msleep(1);
25321da177e4SLinus Torvalds 	/* Enable codec channels 0 and 1. */
25331da177e4SLinus Torvalds 	hwwrite(vortex->mmio, VORTEX_CODEC_EN,
25341da177e4SLinus Torvalds 		hwread(vortex->mmio, VORTEX_CODEC_EN) | EN_CODEC);
25351da177e4SLinus Torvalds }
25361da177e4SLinus Torvalds 
25371da177e4SLinus Torvalds static void
vortex_codec_write(struct snd_ac97 * codec,unsigned short addr,unsigned short data)25382fd16874STakashi Iwai vortex_codec_write(struct snd_ac97 * codec, unsigned short addr, unsigned short data)
25391da177e4SLinus Torvalds {
25401da177e4SLinus Torvalds 
25411da177e4SLinus Torvalds 	vortex_t *card = (vortex_t *) codec->private_data;
25421da177e4SLinus Torvalds 	unsigned int lifeboat = 0;
25431da177e4SLinus Torvalds 
25441da177e4SLinus Torvalds 	/* wait for transactions to clear */
25451da177e4SLinus Torvalds 	while (!(hwread(card->mmio, VORTEX_CODEC_CTRL) & 0x100)) {
25461da177e4SLinus Torvalds 		udelay(100);
25471da177e4SLinus Torvalds 		if (lifeboat++ > POLL_COUNT) {
254870c84418SSudip Mukherjee 			dev_err(card->card->dev, "ac97 codec stuck busy\n");
25491da177e4SLinus Torvalds 			return;
25501da177e4SLinus Torvalds 		}
25511da177e4SLinus Torvalds 	}
25521da177e4SLinus Torvalds 	/* write register */
25531da177e4SLinus Torvalds 	hwwrite(card->mmio, VORTEX_CODEC_IO,
25541da177e4SLinus Torvalds 		((addr << VORTEX_CODEC_ADDSHIFT) & VORTEX_CODEC_ADDMASK) |
25551da177e4SLinus Torvalds 		((data << VORTEX_CODEC_DATSHIFT) & VORTEX_CODEC_DATMASK) |
2556f2b31737SSasha Khapyorsky 		VORTEX_CODEC_WRITE |
2557f2b31737SSasha Khapyorsky 		(codec->num << VORTEX_CODEC_ID_SHIFT) );
25581da177e4SLinus Torvalds 
25591da177e4SLinus Torvalds 	/* Flush Caches. */
25601da177e4SLinus Torvalds 	hwread(card->mmio, VORTEX_CODEC_IO);
25611da177e4SLinus Torvalds }
25621da177e4SLinus Torvalds 
vortex_codec_read(struct snd_ac97 * codec,unsigned short addr)25632fd16874STakashi Iwai static unsigned short vortex_codec_read(struct snd_ac97 * codec, unsigned short addr)
25641da177e4SLinus Torvalds {
25651da177e4SLinus Torvalds 
25661da177e4SLinus Torvalds 	vortex_t *card = (vortex_t *) codec->private_data;
25671da177e4SLinus Torvalds 	u32 read_addr, data;
25681da177e4SLinus Torvalds 	unsigned lifeboat = 0;
25691da177e4SLinus Torvalds 
25701da177e4SLinus Torvalds 	/* wait for transactions to clear */
25711da177e4SLinus Torvalds 	while (!(hwread(card->mmio, VORTEX_CODEC_CTRL) & 0x100)) {
25721da177e4SLinus Torvalds 		udelay(100);
25731da177e4SLinus Torvalds 		if (lifeboat++ > POLL_COUNT) {
257470c84418SSudip Mukherjee 			dev_err(card->card->dev, "ac97 codec stuck busy\n");
25751da177e4SLinus Torvalds 			return 0xffff;
25761da177e4SLinus Torvalds 		}
25771da177e4SLinus Torvalds 	}
25781da177e4SLinus Torvalds 	/* set up read address */
2579f2b31737SSasha Khapyorsky 	read_addr = ((addr << VORTEX_CODEC_ADDSHIFT) & VORTEX_CODEC_ADDMASK) |
2580f2b31737SSasha Khapyorsky 		(codec->num << VORTEX_CODEC_ID_SHIFT) ;
25811da177e4SLinus Torvalds 	hwwrite(card->mmio, VORTEX_CODEC_IO, read_addr);
25821da177e4SLinus Torvalds 
25831da177e4SLinus Torvalds 	/* wait for address */
25841da177e4SLinus Torvalds 	do {
25851da177e4SLinus Torvalds 		udelay(100);
25861da177e4SLinus Torvalds 		data = hwread(card->mmio, VORTEX_CODEC_IO);
25871da177e4SLinus Torvalds 		if (lifeboat++ > POLL_COUNT) {
258870c84418SSudip Mukherjee 			dev_err(card->card->dev,
258970c84418SSudip Mukherjee 				"ac97 address never arrived\n");
25901da177e4SLinus Torvalds 			return 0xffff;
25911da177e4SLinus Torvalds 		}
25921da177e4SLinus Torvalds 	} while ((data & VORTEX_CODEC_ADDMASK) !=
25931da177e4SLinus Torvalds 		 (addr << VORTEX_CODEC_ADDSHIFT));
25941da177e4SLinus Torvalds 
25951da177e4SLinus Torvalds 	/* return data. */
25961da177e4SLinus Torvalds 	return (u16) (data & VORTEX_CODEC_DATMASK);
25971da177e4SLinus Torvalds }
25981da177e4SLinus Torvalds 
25991da177e4SLinus Torvalds /* SPDIF support  */
26001da177e4SLinus Torvalds 
vortex_spdif_init(vortex_t * vortex,int spdif_sr,int spdif_mode)26011da177e4SLinus Torvalds static void vortex_spdif_init(vortex_t * vortex, int spdif_sr, int spdif_mode)
26021da177e4SLinus Torvalds {
26031da177e4SLinus Torvalds 	int i, this_38 = 0, this_04 = 0, this_08 = 0, this_0c = 0;
26041da177e4SLinus Torvalds 
26051da177e4SLinus Torvalds 	/* CAsp4Spdif::InitializeSpdifHardware(void) */
26061da177e4SLinus Torvalds 	hwwrite(vortex->mmio, VORTEX_SPDIF_FLAGS,
26071da177e4SLinus Torvalds 		hwread(vortex->mmio, VORTEX_SPDIF_FLAGS) & 0xfff3fffd);
26081da177e4SLinus Torvalds 	//for (i=0x291D4; i<0x29200; i+=4)
26091da177e4SLinus Torvalds 	for (i = 0; i < 11; i++)
26101da177e4SLinus Torvalds 		hwwrite(vortex->mmio, VORTEX_SPDIF_CFG1 + (i << 2), 0);
26111da177e4SLinus Torvalds 	//hwwrite(vortex->mmio, 0x29190, hwread(vortex->mmio, 0x29190) | 0xc0000);
26121da177e4SLinus Torvalds 	hwwrite(vortex->mmio, VORTEX_CODEC_EN,
26131da177e4SLinus Torvalds 		hwread(vortex->mmio, VORTEX_CODEC_EN) | EN_SPDIF);
26141da177e4SLinus Torvalds 
26151da177e4SLinus Torvalds 	/* CAsp4Spdif::ProgramSRCInHardware(enum  SPDIF_SR,enum  SPDIFMODE) */
26161da177e4SLinus Torvalds 	if (this_04 && this_08) {
26171da177e4SLinus Torvalds 		int edi;
26181da177e4SLinus Torvalds 
26191da177e4SLinus Torvalds 		i = (((0x5DC00000 / spdif_sr) + 1) >> 1);
26201da177e4SLinus Torvalds 		if (i > 0x800) {
26211da177e4SLinus Torvalds 			if (i < 0x1ffff)
26221da177e4SLinus Torvalds 				edi = (i >> 1);
26231da177e4SLinus Torvalds 			else
26241da177e4SLinus Torvalds 				edi = 0x1ffff;
26251da177e4SLinus Torvalds 		} else {
262606748357SColin Ian King 			edi = 0x800;
26271da177e4SLinus Torvalds 		}
26281da177e4SLinus Torvalds 		/* this_04 and this_08 are the CASp4Src's (samplerate converters) */
26291da177e4SLinus Torvalds 		vortex_src_setupchannel(vortex, this_04, edi, 0, 1,
26301da177e4SLinus Torvalds 					this_0c, 1, 0, edi, 1);
26311da177e4SLinus Torvalds 		vortex_src_setupchannel(vortex, this_08, edi, 0, 1,
26321da177e4SLinus Torvalds 					this_0c, 1, 0, edi, 1);
26331da177e4SLinus Torvalds 	}
26341da177e4SLinus Torvalds 
26351da177e4SLinus Torvalds 	i = spdif_sr;
26361da177e4SLinus Torvalds 	spdif_sr |= 0x8c;
26371da177e4SLinus Torvalds 	switch (i) {
26381da177e4SLinus Torvalds 	case 32000:
26391da177e4SLinus Torvalds 		this_38 &= 0xFFFFFFFE;
26401da177e4SLinus Torvalds 		this_38 &= 0xFFFFFFFD;
26411da177e4SLinus Torvalds 		this_38 &= 0xF3FFFFFF;
26421da177e4SLinus Torvalds 		this_38 |= 0x03000000;	/* set 32khz samplerate */
26431da177e4SLinus Torvalds 		this_38 &= 0xFFFFFF3F;
26441da177e4SLinus Torvalds 		spdif_sr &= 0xFFFFFFFD;
26451da177e4SLinus Torvalds 		spdif_sr |= 1;
26461da177e4SLinus Torvalds 		break;
26471da177e4SLinus Torvalds 	case 44100:
26481da177e4SLinus Torvalds 		this_38 &= 0xFFFFFFFE;
26491da177e4SLinus Torvalds 		this_38 &= 0xFFFFFFFD;
26501da177e4SLinus Torvalds 		this_38 &= 0xF0FFFFFF;
26511da177e4SLinus Torvalds 		this_38 |= 0x03000000;
26521da177e4SLinus Torvalds 		this_38 &= 0xFFFFFF3F;
26531da177e4SLinus Torvalds 		spdif_sr &= 0xFFFFFFFC;
26541da177e4SLinus Torvalds 		break;
26551da177e4SLinus Torvalds 	case 48000:
26561da177e4SLinus Torvalds 		if (spdif_mode == 1) {
26571da177e4SLinus Torvalds 			this_38 &= 0xFFFFFFFE;
26581da177e4SLinus Torvalds 			this_38 &= 0xFFFFFFFD;
26591da177e4SLinus Torvalds 			this_38 &= 0xF2FFFFFF;
26601da177e4SLinus Torvalds 			this_38 |= 0x02000000;	/* set 48khz samplerate */
26611da177e4SLinus Torvalds 			this_38 &= 0xFFFFFF3F;
26621da177e4SLinus Torvalds 		} else {
26631da177e4SLinus Torvalds 			/* J. Gordon Wolfe: I think this stuff is for AC3 */
26641da177e4SLinus Torvalds 			this_38 |= 0x00000003;
26651da177e4SLinus Torvalds 			this_38 &= 0xFFFFFFBF;
26661da177e4SLinus Torvalds 			this_38 |= 0x80;
26671da177e4SLinus Torvalds 		}
26681da177e4SLinus Torvalds 		spdif_sr |= 2;
26691da177e4SLinus Torvalds 		spdif_sr &= 0xFFFFFFFE;
26701da177e4SLinus Torvalds 		break;
26711da177e4SLinus Torvalds 
26721da177e4SLinus Torvalds 	}
26731da177e4SLinus Torvalds 	/* looks like the next 2 lines transfer a 16-bit value into 2 8-bit
26741da177e4SLinus Torvalds 	   registers. seems to be for the standard IEC/SPDIF initialization
26751da177e4SLinus Torvalds 	   stuff */
26761da177e4SLinus Torvalds 	hwwrite(vortex->mmio, VORTEX_SPDIF_CFG0, this_38 & 0xffff);
26771da177e4SLinus Torvalds 	hwwrite(vortex->mmio, VORTEX_SPDIF_CFG1, this_38 >> 0x10);
26781da177e4SLinus Torvalds 	hwwrite(vortex->mmio, VORTEX_SPDIF_SMPRATE, spdif_sr);
26791da177e4SLinus Torvalds }
26801da177e4SLinus Torvalds 
26811da177e4SLinus Torvalds /* Initialization */
26821da177e4SLinus Torvalds 
vortex_core_init(vortex_t * vortex)2683e23e7a14SBill Pemberton static int vortex_core_init(vortex_t *vortex)
26841da177e4SLinus Torvalds {
26851da177e4SLinus Torvalds 
268670c84418SSudip Mukherjee 	dev_info(vortex->card->dev, "init started\n");
26871da177e4SLinus Torvalds 	/* Hardware Init. */
26881da177e4SLinus Torvalds 	hwwrite(vortex->mmio, VORTEX_CTRL, 0xffffffff);
26891da177e4SLinus Torvalds 	msleep(5);
26901da177e4SLinus Torvalds 	hwwrite(vortex->mmio, VORTEX_CTRL,
26911da177e4SLinus Torvalds 		hwread(vortex->mmio, VORTEX_CTRL) & 0xffdfffff);
26921da177e4SLinus Torvalds 	msleep(5);
26931da177e4SLinus Torvalds 	/* Reset IRQ flags */
26941da177e4SLinus Torvalds 	hwwrite(vortex->mmio, VORTEX_IRQ_SOURCE, 0xffffffff);
26951da177e4SLinus Torvalds 	hwread(vortex->mmio, VORTEX_IRQ_STAT);
26961da177e4SLinus Torvalds 
26971da177e4SLinus Torvalds 	vortex_codec_init(vortex);
26981da177e4SLinus Torvalds 
26991da177e4SLinus Torvalds #ifdef CHIP_AU8830
27001da177e4SLinus Torvalds 	hwwrite(vortex->mmio, VORTEX_CTRL,
27011da177e4SLinus Torvalds 		hwread(vortex->mmio, VORTEX_CTRL) | 0x1000000);
27021da177e4SLinus Torvalds #endif
27031da177e4SLinus Torvalds 
27041da177e4SLinus Torvalds 	/* Init audio engine. */
27051da177e4SLinus Torvalds 	vortex_adbdma_init(vortex);
27061da177e4SLinus Torvalds 	hwwrite(vortex->mmio, VORTEX_ENGINE_CTRL, 0x0);	//, 0xc83c7e58, 0xc5f93e58
27071da177e4SLinus Torvalds 	vortex_adb_init(vortex);
27081da177e4SLinus Torvalds 	/* Init processing blocks. */
27091da177e4SLinus Torvalds 	vortex_fifo_init(vortex);
27101da177e4SLinus Torvalds 	vortex_mixer_init(vortex);
27111da177e4SLinus Torvalds 	vortex_srcblock_init(vortex);
27121da177e4SLinus Torvalds #ifndef CHIP_AU8820
27131da177e4SLinus Torvalds 	vortex_eq_init(vortex);
27141da177e4SLinus Torvalds 	vortex_spdif_init(vortex, 48000, 1);
2715f40b6890STakashi Iwai 	vortex_Vort3D_enable(vortex);
27161da177e4SLinus Torvalds #endif
27171da177e4SLinus Torvalds #ifndef CHIP_AU8810
27181da177e4SLinus Torvalds 	vortex_wt_init(vortex);
27191da177e4SLinus Torvalds #endif
27201da177e4SLinus Torvalds 	// Moved to au88x0.c
27211da177e4SLinus Torvalds 	//vortex_connect_default(vortex, 1);
27221da177e4SLinus Torvalds 
27231da177e4SLinus Torvalds 	vortex_settimer(vortex, 0x90);
27241da177e4SLinus Torvalds 	// Enable Interrupts.
27251da177e4SLinus Torvalds 	// vortex_enable_int() must be first !!
27261da177e4SLinus Torvalds 	//  hwwrite(vortex->mmio, VORTEX_IRQ_CTRL, 0);
27271da177e4SLinus Torvalds 	// vortex_enable_int(vortex);
27281da177e4SLinus Torvalds 	//vortex_enable_timer_int(vortex);
27291da177e4SLinus Torvalds 	//vortex_disable_timer_int(vortex);
27301da177e4SLinus Torvalds 
273170c84418SSudip Mukherjee 	dev_info(vortex->card->dev, "init.... done.\n");
27321da177e4SLinus Torvalds 	spin_lock_init(&vortex->lock);
27331da177e4SLinus Torvalds 
27341da177e4SLinus Torvalds 	return 0;
27351da177e4SLinus Torvalds }
27361da177e4SLinus Torvalds 
vortex_core_shutdown(vortex_t * vortex)27371da177e4SLinus Torvalds static int vortex_core_shutdown(vortex_t * vortex)
27381da177e4SLinus Torvalds {
27391da177e4SLinus Torvalds 
274070c84418SSudip Mukherjee 	dev_info(vortex->card->dev, "shutdown started\n");
27411da177e4SLinus Torvalds #ifndef CHIP_AU8820
27421da177e4SLinus Torvalds 	vortex_eq_free(vortex);
2743f40b6890STakashi Iwai 	vortex_Vort3D_disable(vortex);
27441da177e4SLinus Torvalds #endif
27451da177e4SLinus Torvalds 	//vortex_disable_timer_int(vortex);
27461da177e4SLinus Torvalds 	vortex_disable_int(vortex);
27471da177e4SLinus Torvalds 	vortex_connect_default(vortex, 0);
27481da177e4SLinus Torvalds 	/* Reset all DMA fifos. */
27491da177e4SLinus Torvalds 	vortex_fifo_init(vortex);
27501da177e4SLinus Torvalds 	/* Erase all audio routes. */
27511da177e4SLinus Torvalds 	vortex_adb_init(vortex);
27521da177e4SLinus Torvalds 
27531da177e4SLinus Torvalds 	/* Disable MPU401 */
27541da177e4SLinus Torvalds 	//hwwrite(vortex->mmio, VORTEX_IRQ_CTRL, hwread(vortex->mmio, VORTEX_IRQ_CTRL) & ~IRQ_MIDI);
27551da177e4SLinus Torvalds 	//hwwrite(vortex->mmio, VORTEX_CTRL, hwread(vortex->mmio, VORTEX_CTRL) & ~CTRL_MIDI_EN);
27561da177e4SLinus Torvalds 
27571da177e4SLinus Torvalds 	hwwrite(vortex->mmio, VORTEX_IRQ_CTRL, 0);
27581da177e4SLinus Torvalds 	hwwrite(vortex->mmio, VORTEX_CTRL, 0);
27591da177e4SLinus Torvalds 	msleep(5);
27601da177e4SLinus Torvalds 	hwwrite(vortex->mmio, VORTEX_IRQ_SOURCE, 0xffff);
27611da177e4SLinus Torvalds 
276270c84418SSudip Mukherjee 	dev_info(vortex->card->dev, "shutdown.... done.\n");
27631da177e4SLinus Torvalds 	return 0;
27641da177e4SLinus Torvalds }
27651da177e4SLinus Torvalds 
27661da177e4SLinus Torvalds /* Alsa support. */
27671da177e4SLinus Torvalds 
vortex_alsafmt_aspfmt(snd_pcm_format_t alsafmt,vortex_t * v)276810d3d91eSTakashi Iwai static int vortex_alsafmt_aspfmt(snd_pcm_format_t alsafmt, vortex_t *v)
27691da177e4SLinus Torvalds {
27701da177e4SLinus Torvalds 	int fmt;
27711da177e4SLinus Torvalds 
27721da177e4SLinus Torvalds 	switch (alsafmt) {
27731da177e4SLinus Torvalds 	case SNDRV_PCM_FORMAT_U8:
27741da177e4SLinus Torvalds 		fmt = 0x1;
27751da177e4SLinus Torvalds 		break;
27761da177e4SLinus Torvalds 	case SNDRV_PCM_FORMAT_MU_LAW:
27771da177e4SLinus Torvalds 		fmt = 0x2;
27781da177e4SLinus Torvalds 		break;
27791da177e4SLinus Torvalds 	case SNDRV_PCM_FORMAT_A_LAW:
27801da177e4SLinus Torvalds 		fmt = 0x3;
27811da177e4SLinus Torvalds 		break;
27821da177e4SLinus Torvalds 	case SNDRV_PCM_FORMAT_SPECIAL:
27831da177e4SLinus Torvalds 		fmt = 0x4;	/* guess. */
27841da177e4SLinus Torvalds 		break;
27851da177e4SLinus Torvalds 	case SNDRV_PCM_FORMAT_IEC958_SUBFRAME_LE:
27861da177e4SLinus Torvalds 		fmt = 0x5;	/* guess. */
27871da177e4SLinus Torvalds 		break;
27881da177e4SLinus Torvalds 	case SNDRV_PCM_FORMAT_S16_LE:
27891da177e4SLinus Torvalds 		fmt = 0x8;
27901da177e4SLinus Torvalds 		break;
27911da177e4SLinus Torvalds 	case SNDRV_PCM_FORMAT_S16_BE:
27921da177e4SLinus Torvalds 		fmt = 0x9;	/* check this... */
27931da177e4SLinus Torvalds 		break;
27941da177e4SLinus Torvalds 	default:
27951da177e4SLinus Torvalds 		fmt = 0x8;
279670c84418SSudip Mukherjee 		dev_err(v->card->dev,
279770c84418SSudip Mukherjee 			"format unsupported %d\n", alsafmt);
27981da177e4SLinus Torvalds 		break;
27991da177e4SLinus Torvalds 	}
28001da177e4SLinus Torvalds 	return fmt;
28011da177e4SLinus Torvalds }
28021da177e4SLinus Torvalds 
28031da177e4SLinus Torvalds /* Some not yet useful translations. */
28041da177e4SLinus Torvalds #if 0
28051da177e4SLinus Torvalds typedef enum {
28061da177e4SLinus Torvalds 	ASPFMTLINEAR16 = 0,	/* 0x8 */
28071da177e4SLinus Torvalds 	ASPFMTLINEAR8,		/* 0x1 */
28081da177e4SLinus Torvalds 	ASPFMTULAW,		/* 0x2 */
28091da177e4SLinus Torvalds 	ASPFMTALAW,		/* 0x3 */
28101da177e4SLinus Torvalds 	ASPFMTSPORT,		/* ? */
28111da177e4SLinus Torvalds 	ASPFMTSPDIF,		/* ? */
28121da177e4SLinus Torvalds } ASPENCODING;
28131da177e4SLinus Torvalds 
28141da177e4SLinus Torvalds static int
28151da177e4SLinus Torvalds vortex_translateformat(vortex_t * vortex, char bits, char nch, int encod)
28161da177e4SLinus Torvalds {
28171da177e4SLinus Torvalds 	int a, this_194;
28181da177e4SLinus Torvalds 
281983807400STakashi Iwai 	if ((bits != 8) && (bits != 16))
28201da177e4SLinus Torvalds 		return -1;
28211da177e4SLinus Torvalds 
28221da177e4SLinus Torvalds 	switch (encod) {
28231da177e4SLinus Torvalds 	case 0:
28241da177e4SLinus Torvalds 		if (bits == 0x10)
28251da177e4SLinus Torvalds 			a = 8;	// 16 bit
28261da177e4SLinus Torvalds 		break;
28271da177e4SLinus Torvalds 	case 1:
28281da177e4SLinus Torvalds 		if (bits == 8)
28291da177e4SLinus Torvalds 			a = 1;	// 8 bit
28301da177e4SLinus Torvalds 		break;
28311da177e4SLinus Torvalds 	case 2:
28321da177e4SLinus Torvalds 		a = 2;		// U_LAW
28331da177e4SLinus Torvalds 		break;
28341da177e4SLinus Torvalds 	case 3:
28351da177e4SLinus Torvalds 		a = 3;		// A_LAW
28361da177e4SLinus Torvalds 		break;
28371da177e4SLinus Torvalds 	}
28381da177e4SLinus Torvalds 	switch (nch) {
28391da177e4SLinus Torvalds 	case 1:
28401da177e4SLinus Torvalds 		this_194 = 0;
28411da177e4SLinus Torvalds 		break;
28421da177e4SLinus Torvalds 	case 2:
28431da177e4SLinus Torvalds 		this_194 = 1;
28441da177e4SLinus Torvalds 		break;
28451da177e4SLinus Torvalds 	case 4:
28461da177e4SLinus Torvalds 		this_194 = 1;
28471da177e4SLinus Torvalds 		break;
28481da177e4SLinus Torvalds 	case 6:
28491da177e4SLinus Torvalds 		this_194 = 1;
28501da177e4SLinus Torvalds 		break;
28511da177e4SLinus Torvalds 	}
28521da177e4SLinus Torvalds 	return (a);
28531da177e4SLinus Torvalds }
28541da177e4SLinus Torvalds 
28551da177e4SLinus Torvalds static void vortex_cdmacore_setformat(vortex_t * vortex, int bits, int nch)
28561da177e4SLinus Torvalds {
28571da177e4SLinus Torvalds 	short int d, this_148;
28581da177e4SLinus Torvalds 
28591da177e4SLinus Torvalds 	d = ((bits >> 3) * nch);
28601da177e4SLinus Torvalds 	this_148 = 0xbb80 / d;
28611da177e4SLinus Torvalds }
28621da177e4SLinus Torvalds #endif
2863