xref: /openbmc/linux/sound/pci/au88x0/au8830.h (revision 498495dba268b20e8eadd7fe93c140c68b6cc9d2)
1*b2441318SGreg Kroah-Hartman /* SPDX-License-Identifier: GPL-2.0 */
21da177e4SLinus Torvalds /*
31da177e4SLinus Torvalds     Aureal Vortex Soundcard driver.
41da177e4SLinus Torvalds 
51da177e4SLinus Torvalds     IO addr collected from asp4core.vxd:
61da177e4SLinus Torvalds     function    address
71da177e4SLinus Torvalds     0005D5A0    13004
81da177e4SLinus Torvalds     00080674    14004
91da177e4SLinus Torvalds     00080AFF    12818
101da177e4SLinus Torvalds 
111da177e4SLinus Torvalds  */
121da177e4SLinus Torvalds 
131da177e4SLinus Torvalds #define CHIP_AU8830
141da177e4SLinus Torvalds 
1513eb4ab8SRaymond Yau #define CARD_NAME "Aureal Vortex 2"
161da177e4SLinus Torvalds #define CARD_NAME_SHORT "au8830"
171da177e4SLinus Torvalds 
181da177e4SLinus Torvalds #define NR_ADB 0x20
191da177e4SLinus Torvalds #define NR_SRC 0x10
201da177e4SLinus Torvalds #define NR_A3D 0x10
211da177e4SLinus Torvalds #define NR_MIXIN 0x20
221da177e4SLinus Torvalds #define NR_MIXOUT 0x10
231da177e4SLinus Torvalds #define NR_WT 0x40
241da177e4SLinus Torvalds 
251da177e4SLinus Torvalds /* ADBDMA */
261da177e4SLinus Torvalds #define VORTEX_ADBDMA_STAT 0x27e00	/* read only, subbuffer, DMA pos */
271da177e4SLinus Torvalds #define		POS_MASK 0x00000fff
281da177e4SLinus Torvalds #define     POS_SHIFT 0x0
291da177e4SLinus Torvalds #define 	ADB_SUBBUF_MASK 0x00003000	/* ADB only. */
301da177e4SLinus Torvalds #define     ADB_SUBBUF_SHIFT 0xc	/* ADB only. */
311da177e4SLinus Torvalds #define VORTEX_ADBDMA_CTRL 0x27a00	/* write only; format, flags, DMA pos */
321da177e4SLinus Torvalds #define		OFFSET_MASK 0x00000fff
331da177e4SLinus Torvalds #define     OFFSET_SHIFT 0x0
341da177e4SLinus Torvalds #define		IE_MASK 0x00001000	/* interrupt enable. */
351da177e4SLinus Torvalds #define     IE_SHIFT 0xc
361da177e4SLinus Torvalds #define     DIR_MASK 0x00002000	/* Direction. */
371da177e4SLinus Torvalds #define     DIR_SHIFT 0xd
381da177e4SLinus Torvalds #define		FMT_MASK 0x0003c000
391da177e4SLinus Torvalds #define		FMT_SHIFT 0xe
401da177e4SLinus Torvalds #define		ADB_FIFO_EN_SHIFT	0x15
411da177e4SLinus Torvalds #define		ADB_FIFO_EN			(1 << 0x15)
421da177e4SLinus Torvalds // The ADB masks and shift also are valid for the wtdma, except if specified otherwise.
431da177e4SLinus Torvalds #define VORTEX_ADBDMA_BUFCFG0 0x27800
441da177e4SLinus Torvalds #define VORTEX_ADBDMA_BUFCFG1 0x27804
451da177e4SLinus Torvalds #define VORTEX_ADBDMA_BUFBASE 0x27400
461da177e4SLinus Torvalds #define VORTEX_ADBDMA_START 0x27c00	/* Which subbuffer starts */
471da177e4SLinus Torvalds 
481da177e4SLinus Torvalds #define VORTEX_ADBDMA_STATUS 0x27A90	/* stored at AdbDma->this_10 / 2 DWORD in size. */
491da177e4SLinus Torvalds /* Starting at the MSB, each pair of bits seem to be the current DMA page. */
501da177e4SLinus Torvalds /* This current page bits are consistent (same value) with VORTEX_ADBDMA_STAT) */
511da177e4SLinus Torvalds 
521da177e4SLinus Torvalds /* DMA */
531da177e4SLinus Torvalds #define VORTEX_ENGINE_CTRL 0x27ae8
541da177e4SLinus Torvalds #define 	ENGINE_INIT 0x1380000
551da177e4SLinus Torvalds 
561da177e4SLinus Torvalds /* WTDMA */
571da177e4SLinus Torvalds #define VORTEX_WTDMA_CTRL 0x27900	/* format, DMA pos */
581da177e4SLinus Torvalds #define VORTEX_WTDMA_STAT 0x27d00	/* DMA subbuf, DMA pos */
591da177e4SLinus Torvalds #define     WT_SUBBUF_MASK 0x3
601da177e4SLinus Torvalds #define     WT_SUBBUF_SHIFT 0xc
611da177e4SLinus Torvalds #define VORTEX_WTDMA_BUFBASE 0x27000
621da177e4SLinus Torvalds #define VORTEX_WTDMA_BUFCFG0 0x27600
631da177e4SLinus Torvalds #define VORTEX_WTDMA_BUFCFG1 0x27604
641da177e4SLinus Torvalds #define VORTEX_WTDMA_START 0x27b00	/* which subbuffer is first */
651da177e4SLinus Torvalds 
661da177e4SLinus Torvalds /* ADB */
671da177e4SLinus Torvalds #define VORTEX_ADB_SR 0x28400	/* Samplerates enable/disable */
681da177e4SLinus Torvalds #define VORTEX_ADB_RTBASE 0x28000
691da177e4SLinus Torvalds #define VORTEX_ADB_RTBASE_COUNT 173
701da177e4SLinus Torvalds #define VORTEX_ADB_CHNBASE 0x282b4
711da177e4SLinus Torvalds #define VORTEX_ADB_CHNBASE_COUNT 24
721da177e4SLinus Torvalds #define 	ROUTE_MASK	0xffff
731da177e4SLinus Torvalds #define		SOURCE_MASK	0xff00
741da177e4SLinus Torvalds #define     ADB_MASK   0xff
751da177e4SLinus Torvalds #define		ADB_SHIFT 0x8
761da177e4SLinus Torvalds /* ADB address */
771da177e4SLinus Torvalds #define		OFFSET_ADBDMA	0x00
781da177e4SLinus Torvalds #define		OFFSET_ADBDMAB	0x20
791da177e4SLinus Torvalds #define		OFFSET_SRCIN	0x40
801da177e4SLinus Torvalds #define		OFFSET_SRCOUT	0x20	/* ch 0x11 */
811da177e4SLinus Torvalds #define		OFFSET_MIXIN	0x50	/* ch 0x11 */
821da177e4SLinus Torvalds #define		OFFSET_MIXOUT	0x30	/* ch 0x11 */
831da177e4SLinus Torvalds #define		OFFSET_CODECIN	0x70 /* ch 0x11 */	/* adb source */
841da177e4SLinus Torvalds #define		OFFSET_CODECOUT	0x88 /* ch 0x11 */	/* adb target */
851da177e4SLinus Torvalds #define		OFFSET_SPORTIN	0x78	/* ch 0x13 ADB source. 2 routes. */
861da177e4SLinus Torvalds #define		OFFSET_SPORTOUT	0x90	/* ch 0x13 ADB sink. 2 routes. */
871da177e4SLinus Torvalds #define		OFFSET_SPDIFIN	0x7A	/* ch 0x14 ADB source. */
881da177e4SLinus Torvalds #define		OFFSET_SPDIFOUT	0x92	/* ch 0x14 ADB sink. */
891da177e4SLinus Torvalds #define		OFFSET_AC98IN	0x7c	/* ch 0x14 ADB source. */
901da177e4SLinus Torvalds #define		OFFSET_AC98OUT	0x94	/* ch 0x14 ADB sink. */
911da177e4SLinus Torvalds #define		OFFSET_EQIN		0xa0	/* ch 0x11 */
921da177e4SLinus Torvalds #define		OFFSET_EQOUT	0x7e /* ch 0x11 */	/* 2 routes on ch 0x11 */
931da177e4SLinus Torvalds #define		OFFSET_A3DIN	0x70	/* ADB sink. */
941da177e4SLinus Torvalds #define		OFFSET_A3DOUT	0xA6	/* ADB source. 2 routes per slice = 8 */
951da177e4SLinus Torvalds #define		OFFSET_WT0		0x40	/* WT bank 0 output. 0x40 - 0x65 */
961da177e4SLinus Torvalds #define		OFFSET_WT1		0x80	/* WT bank 1 output. 0x80 - 0xA5 */
971da177e4SLinus Torvalds /* WT sources offset : 0x00-0x1f Direct stream. */
981da177e4SLinus Torvalds /* WT sources offset : 0x20-0x25 Mixed Output. */
991da177e4SLinus Torvalds #define		OFFSET_XTALKOUT	0x66	/* crosstalk canceller (source) 2 routes */
1001da177e4SLinus Torvalds #define		OFFSET_XTALKIN	0x96	/* crosstalk canceller (sink). 10 routes */
1011da177e4SLinus Torvalds #define		OFFSET_EFXOUT	0x68	/* ADB source. 8 routes. */
1021da177e4SLinus Torvalds #define		OFFSET_EFXIN	0x80	/* ADB sink. 8 routes. */
1031da177e4SLinus Torvalds 
1041da177e4SLinus Torvalds /* ADB route translate helper */
1051da177e4SLinus Torvalds #define ADB_DMA(x) (x)
1061da177e4SLinus Torvalds #define ADB_SRCOUT(x) (x + OFFSET_SRCOUT)
1071da177e4SLinus Torvalds #define ADB_SRCIN(x) (x + OFFSET_SRCIN)
1081da177e4SLinus Torvalds #define ADB_MIXOUT(x) (x + OFFSET_MIXOUT)
1091da177e4SLinus Torvalds #define ADB_MIXIN(x) (x + OFFSET_MIXIN)
1101da177e4SLinus Torvalds #define ADB_CODECIN(x) (x + OFFSET_CODECIN)
1111da177e4SLinus Torvalds #define ADB_CODECOUT(x) (x + OFFSET_CODECOUT)
1121da177e4SLinus Torvalds #define ADB_SPORTIN(x) (x + OFFSET_SPORTIN)
1131da177e4SLinus Torvalds #define ADB_SPORTOUT(x) (x + OFFSET_SPORTOUT)
1141da177e4SLinus Torvalds #define ADB_SPDIFIN(x)	(x + OFFSET_SPDIFIN)
1151da177e4SLinus Torvalds #define ADB_SPDIFOUT(x)	(x + OFFSET_SPDIFOUT)
1161da177e4SLinus Torvalds #define ADB_EQIN(x) (x + OFFSET_EQIN)
1171da177e4SLinus Torvalds #define ADB_EQOUT(x) (x + OFFSET_EQOUT)
1181da177e4SLinus Torvalds #define ADB_A3DOUT(x) (x + OFFSET_A3DOUT)	/* 0x10 A3D blocks */
1191da177e4SLinus Torvalds #define ADB_A3DIN(x) (x + OFFSET_A3DIN)
1201da177e4SLinus Torvalds //#define ADB_WTOUT(x) ((x<x20)?(x + OFFSET_WT0):(x + OFFSET_WT1))
1211da177e4SLinus Torvalds #define ADB_WTOUT(x,y) (((x)==0)?((y) + OFFSET_WT0):((y) + OFFSET_WT1))
1221da177e4SLinus Torvalds #define ADB_XTALKIN(x) ((x) + OFFSET_XTALKIN)
1231da177e4SLinus Torvalds #define ADB_XTALKOUT(x) ((x) + OFFSET_XTALKOUT)
1241da177e4SLinus Torvalds 
1251da177e4SLinus Torvalds #define MIX_DEFIGAIN 0x08
1261da177e4SLinus Torvalds #define MIX_DEFOGAIN 0x08	/* 0x8->6dB  (6dB = x4) 16 to 18 bit conversion? */
1271da177e4SLinus Torvalds 
1281da177e4SLinus Torvalds /* MIXER */
1291da177e4SLinus Torvalds #define VORTEX_MIXER_SR 0x21f00
1301da177e4SLinus Torvalds #define VORTEX_MIXER_CLIP 0x21f80
1311da177e4SLinus Torvalds #define VORTEX_MIXER_CHNBASE 0x21e40
1321da177e4SLinus Torvalds #define VORTEX_MIXER_RTBASE 0x21e00
1331da177e4SLinus Torvalds #define 	MIXER_RTBASE_SIZE 0x38
1341da177e4SLinus Torvalds #define VORTEX_MIX_ENIN 0x21a00	/* Input enable bits. 4 bits wide. */
1351da177e4SLinus Torvalds #define VORTEX_MIX_SMP 0x21c00	/* wave data buffers. AU8820: 0x9c00 */
1361da177e4SLinus Torvalds 
1371da177e4SLinus Torvalds /* MIX */
1381da177e4SLinus Torvalds #define VORTEX_MIX_INVOL_B 0x20000	/* Input volume current */
1391da177e4SLinus Torvalds #define VORTEX_MIX_VOL_B 0x20800	/* Output Volume current */
1401da177e4SLinus Torvalds #define VORTEX_MIX_INVOL_A 0x21000	/* Input Volume target */
1411da177e4SLinus Torvalds #define VORTEX_MIX_VOL_A 0x21800	/* Output Volume target */
1421da177e4SLinus Torvalds 
1431da177e4SLinus Torvalds #define 	VOL_MIN 0x80	/* Input volume when muted. */
1441da177e4SLinus Torvalds #define		VOL_MAX 0x7f	/* FIXME: Not confirmed! Just guessed. */
1451da177e4SLinus Torvalds 
1461da177e4SLinus Torvalds /* SRC */
1471da177e4SLinus Torvalds #define VORTEX_SRC_CHNBASE		0x26c40
1481da177e4SLinus Torvalds #define VORTEX_SRC_RTBASE		0x26c00
1491da177e4SLinus Torvalds #define VORTEX_SRCBLOCK_SR		0x26cc0
1501da177e4SLinus Torvalds #define VORTEX_SRC_SOURCE		0x26cc4
1511da177e4SLinus Torvalds #define VORTEX_SRC_SOURCESIZE	0x26cc8
1521da177e4SLinus Torvalds /* Params
1531da177e4SLinus Torvalds 	0x26e00	: 1 U0
1541da177e4SLinus Torvalds 	0x26e40	: 2 CR
1551da177e4SLinus Torvalds 	0x26e80	: 3 U3
1561da177e4SLinus Torvalds 	0x26ec0	: 4 DRIFT1
1571da177e4SLinus Torvalds 	0x26f00 : 5 U1
1581da177e4SLinus Torvalds 	0x26f40	: 6 DRIFT2
1591da177e4SLinus Torvalds 	0x26f80	: 7 U2 : Target rate, direction
1601da177e4SLinus Torvalds */
1611da177e4SLinus Torvalds 
1621da177e4SLinus Torvalds #define VORTEX_SRC_CONVRATIO	0x26e40
1631da177e4SLinus Torvalds #define VORTEX_SRC_DRIFT0		0x26e80
1641da177e4SLinus Torvalds #define VORTEX_SRC_DRIFT1		0x26ec0
1651da177e4SLinus Torvalds #define VORTEX_SRC_DRIFT2		0x26f40
1661da177e4SLinus Torvalds #define VORTEX_SRC_U0			0x26e00
1671da177e4SLinus Torvalds #define		U0_SLOWLOCK		0x200
1681da177e4SLinus Torvalds #define VORTEX_SRC_U1			0x26f00
1691da177e4SLinus Torvalds #define VORTEX_SRC_U2			0x26f80
1701da177e4SLinus Torvalds #define VORTEX_SRC_DATA			0x26800	/* 0xc800 */
1711da177e4SLinus Torvalds #define VORTEX_SRC_DATA0		0x26000
1721da177e4SLinus Torvalds 
1731da177e4SLinus Torvalds /* FIFO */
1741da177e4SLinus Torvalds #define VORTEX_FIFO_ADBCTRL 0x16100	/* Control bits. */
1751da177e4SLinus Torvalds #define VORTEX_FIFO_WTCTRL 0x16000
1761da177e4SLinus Torvalds #define		FIFO_RDONLY	0x00000001
1771da177e4SLinus Torvalds #define		FIFO_CTRL	0x00000002	/* Allow ctrl. ? */
1781da177e4SLinus Torvalds #define		FIFO_VALID	0x00000010
1791da177e4SLinus Torvalds #define 	FIFO_EMPTY	0x00000020
1801da177e4SLinus Torvalds #define		FIFO_U0		0x00002000	/* Unknown. */
1811da177e4SLinus Torvalds #define		FIFO_U1		0x00040000
1821da177e4SLinus Torvalds #define		FIFO_SIZE_BITS 6
1831da177e4SLinus Torvalds #define		FIFO_SIZE	(1<<(FIFO_SIZE_BITS))	// 0x40
1841da177e4SLinus Torvalds #define 	FIFO_MASK	(FIFO_SIZE-1)	//0x3f    /* at shift left 0xc */
1851da177e4SLinus Torvalds #define 	FIFO_BITS	0x1c400000
1861da177e4SLinus Torvalds #define VORTEX_FIFO_ADBDATA 0x14000
1871da177e4SLinus Torvalds #define VORTEX_FIFO_WTDATA 0x10000
1881da177e4SLinus Torvalds 
1891da177e4SLinus Torvalds #define VORTEX_FIFO_GIRT	0x17000	/* wt0, wt1, adb */
1901da177e4SLinus Torvalds #define		GIRT_COUNT	3
1911da177e4SLinus Torvalds 
1921da177e4SLinus Torvalds /* CODEC */
1931da177e4SLinus Torvalds 
1941da177e4SLinus Torvalds #define VORTEX_CODEC_CHN 0x29080	/* The name "CHN" is wrong. */
1951da177e4SLinus Torvalds 
1961da177e4SLinus Torvalds #define VORTEX_CODEC_CTRL 0x29184
1971da177e4SLinus Torvalds #define VORTEX_CODEC_IO 0x29188
1981da177e4SLinus Torvalds 
1991da177e4SLinus Torvalds #define VORTEX_CODEC_SPORTCTRL 0x2918c
2001da177e4SLinus Torvalds 
2011da177e4SLinus Torvalds #define VORTEX_CODEC_EN 0x29190
2021da177e4SLinus Torvalds #define		EN_AUDIO0		0x00000300
2031da177e4SLinus Torvalds #define		EN_MODEM		0x00000c00
2041da177e4SLinus Torvalds #define		EN_AUDIO1		0x00003000
2051da177e4SLinus Torvalds #define		EN_SPORT		0x00030000
2061da177e4SLinus Torvalds #define		EN_SPDIF		0x000c0000
2071da177e4SLinus Torvalds #define		EN_CODEC		(EN_AUDIO1 | EN_AUDIO0)
2081da177e4SLinus Torvalds 
2091da177e4SLinus Torvalds #define VORTEX_SPDIF_SMPRATE	0x29194
2101da177e4SLinus Torvalds 
2111da177e4SLinus Torvalds #define VORTEX_SPDIF_FLAGS		0x2205c
2121da177e4SLinus Torvalds #define VORTEX_SPDIF_CFG0		0x291D0	/* status data */
2131da177e4SLinus Torvalds #define VORTEX_SPDIF_CFG1		0x291D4
2141da177e4SLinus Torvalds 
2151da177e4SLinus Torvalds #define VORTEX_SMP_TIME			0x29198	/* Sample counter/timer */
2161da177e4SLinus Torvalds #define VORTEX_SMP_TIMER		0x2919c
2171da177e4SLinus Torvalds #define VORTEX_CODEC2_CTRL		0x291a0
2181da177e4SLinus Torvalds 
2191da177e4SLinus Torvalds #define VORTEX_MODEM_CTRL		0x291ac
2201da177e4SLinus Torvalds 
2211da177e4SLinus Torvalds /* IRQ */
2221da177e4SLinus Torvalds #define VORTEX_IRQ_SOURCE 0x2a000	/* Interrupt source flags. */
2231da177e4SLinus Torvalds #define VORTEX_IRQ_CTRL 0x2a004	/* Interrupt source mask. */
2241da177e4SLinus Torvalds 
2251da177e4SLinus Torvalds //#define VORTEX_IRQ_U0 0x2a008 /* ?? */
2261da177e4SLinus Torvalds #define VORTEX_STAT		0x2a008	/* Some sort of status */
2271da177e4SLinus Torvalds #define 	STAT_IRQ	0x00000001	/* This bitis set if the IRQ is valid. */
2281da177e4SLinus Torvalds 
2291da177e4SLinus Torvalds #define VORTEX_CTRL		0x2a00c
2301da177e4SLinus Torvalds #define 	CTRL_MIDI_EN	0x00000001
2311da177e4SLinus Torvalds #define 	CTRL_MIDI_PORT	0x00000060
2321da177e4SLinus Torvalds #define 	CTRL_GAME_EN	0x00000008
2331da177e4SLinus Torvalds #define 	CTRL_GAME_PORT	0x00000e00
2341da177e4SLinus Torvalds #define 	CTRL_IRQ_ENABLE	0x00004000
2351da177e4SLinus Torvalds #define		CTRL_SPDIF		0x00000000	/* unknown. Please find this value */
2361da177e4SLinus Torvalds #define 	CTRL_SPORT		0x00200000
2371da177e4SLinus Torvalds #define 	CTRL_RST		0x00800000
2381da177e4SLinus Torvalds #define 	CTRL_UNKNOWN	0x01000000
2391da177e4SLinus Torvalds 
2401da177e4SLinus Torvalds /* write: Timer period config / read: TIMER IRQ ack. */
2411da177e4SLinus Torvalds #define VORTEX_IRQ_STAT 0x2919c
2421da177e4SLinus Torvalds 
2431da177e4SLinus Torvalds 		     /* MIDI *//* GAME. */
2441da177e4SLinus Torvalds #define VORTEX_MIDI_DATA 0x28800
2451da177e4SLinus Torvalds #define VORTEX_MIDI_CMD 0x28804	/* Write command / Read status */
2461da177e4SLinus Torvalds 
2471da177e4SLinus Torvalds #define VORTEX_GAME_LEGACY 0x28808
2481da177e4SLinus Torvalds #define VORTEX_CTRL2 0x2880c
2491da177e4SLinus Torvalds #define		CTRL2_GAME_ADCMODE 0x40
2501da177e4SLinus Torvalds #define VORTEX_GAME_AXIS 0x28810	/* Axis base register. 4 axis's */
2511da177e4SLinus Torvalds #define		AXIS_SIZE 4
2521da177e4SLinus Torvalds #define		AXIS_RANGE 0x1fff
253