xref: /openbmc/linux/sound/pci/au88x0/au8820.h (revision 498495dba268b20e8eadd7fe93c140c68b6cc9d2)
1*b2441318SGreg Kroah-Hartman /* SPDX-License-Identifier: GPL-2.0 */
21da177e4SLinus Torvalds /*
31da177e4SLinus Torvalds     Aureal Vortex Soundcard driver.
41da177e4SLinus Torvalds 
51da177e4SLinus Torvalds     IO addr collected from asp4core.vxd:
61da177e4SLinus Torvalds     function    address
71da177e4SLinus Torvalds     0005D5A0    13004
81da177e4SLinus Torvalds     00080674    14004
91da177e4SLinus Torvalds     00080AFF    12818
101da177e4SLinus Torvalds 
111da177e4SLinus Torvalds  */
121da177e4SLinus Torvalds 
131da177e4SLinus Torvalds #define CHIP_AU8820
141da177e4SLinus Torvalds 
1513eb4ab8SRaymond Yau #define CARD_NAME "Aureal Vortex"
161da177e4SLinus Torvalds #define CARD_NAME_SHORT "au8820"
171da177e4SLinus Torvalds 
181da177e4SLinus Torvalds /* Number of ADB and WT channels */
191da177e4SLinus Torvalds #define NR_ADB		0x10
201da177e4SLinus Torvalds #define NR_WT		0x20
211da177e4SLinus Torvalds #define NR_SRC		0x10
221da177e4SLinus Torvalds #define NR_A3D		0x00
231da177e4SLinus Torvalds #define NR_MIXIN	0x10
241da177e4SLinus Torvalds #define NR_MIXOUT 	0x10
251da177e4SLinus Torvalds 
261da177e4SLinus Torvalds 
271da177e4SLinus Torvalds /* ADBDMA */
281da177e4SLinus Torvalds #define VORTEX_ADBDMA_STAT 0x105c0	/* read only, subbuffer, DMA pos */
291da177e4SLinus Torvalds #define		POS_MASK 0x00000fff
301da177e4SLinus Torvalds #define     POS_SHIFT 0x0
311da177e4SLinus Torvalds #define 	ADB_SUBBUF_MASK 0x00003000	/* ADB only. */
321da177e4SLinus Torvalds #define     ADB_SUBBUF_SHIFT 0xc	/* ADB only. */
331da177e4SLinus Torvalds #define VORTEX_ADBDMA_CTRL 0x10580	/* write only, format, flags, DMA pos */
341da177e4SLinus Torvalds #define		OFFSET_MASK 0x00000fff
351da177e4SLinus Torvalds #define     OFFSET_SHIFT 0x0
361da177e4SLinus Torvalds #define		IE_MASK 0x00001000	/* interrupt enable. */
371da177e4SLinus Torvalds #define     IE_SHIFT 0xc
381da177e4SLinus Torvalds #define     DIR_MASK 0x00002000	/* Direction. */
391da177e4SLinus Torvalds #define     DIR_SHIFT 0xd
401da177e4SLinus Torvalds #define		FMT_MASK 0x0003c000
411da177e4SLinus Torvalds #define		FMT_SHIFT 0xe
421da177e4SLinus Torvalds // The masks and shift also work for the wtdma, if not specified otherwise.
431da177e4SLinus Torvalds #define VORTEX_ADBDMA_BUFCFG0 0x10400
441da177e4SLinus Torvalds #define VORTEX_ADBDMA_BUFCFG1 0x10404
451da177e4SLinus Torvalds #define VORTEX_ADBDMA_BUFBASE 0x10200
461da177e4SLinus Torvalds #define VORTEX_ADBDMA_START 0x106c0	/* Which subbuffer starts */
471da177e4SLinus Torvalds #define VORTEX_ADBDMA_STATUS 0x10600	/* stored at AdbDma->this_10 / 2 DWORD in size. */
481da177e4SLinus Torvalds 
491da177e4SLinus Torvalds /* ADB */
501da177e4SLinus Torvalds #define VORTEX_ADB_SR 0x10a00	/* Samplerates enable/disable */
511da177e4SLinus Torvalds #define VORTEX_ADB_RTBASE 0x10800
521da177e4SLinus Torvalds #define VORTEX_ADB_RTBASE_COUNT 103
531da177e4SLinus Torvalds #define VORTEX_ADB_CHNBASE 0x1099c
541da177e4SLinus Torvalds #define VORTEX_ADB_CHNBASE_COUNT 22
551da177e4SLinus Torvalds #define 	ROUTE_MASK	0x3fff
561da177e4SLinus Torvalds #define     ADB_MASK   0x7f
571da177e4SLinus Torvalds #define		ADB_SHIFT 0x7
581da177e4SLinus Torvalds //#define     ADB_MIX_MASK 0xf
591da177e4SLinus Torvalds /* ADB address */
601da177e4SLinus Torvalds #define		OFFSET_ADBDMA	0x00
611da177e4SLinus Torvalds #define		OFFSET_SRCOUT	0x10	/* on channel 0x11 */
621da177e4SLinus Torvalds #define		OFFSET_SRCIN	0x10	/* on channel < 0x11 */
631da177e4SLinus Torvalds #define		OFFSET_MIXOUT	0x20	/* source */
641da177e4SLinus Torvalds #define		OFFSET_MIXIN	0x30	/* sink */
651da177e4SLinus Torvalds #define		OFFSET_CODECIN	0x48	/* ADB source */
661da177e4SLinus Torvalds #define		OFFSET_CODECOUT	0x58	/* ADB sink/target */
671da177e4SLinus Torvalds #define		OFFSET_SPORTOUT	0x60	/* sink */
681da177e4SLinus Torvalds #define		OFFSET_SPORTIN	0x50	/* source */
691da177e4SLinus Torvalds #define		OFFSET_EFXOUT	0x50	/* sink */
701da177e4SLinus Torvalds #define		OFFSET_EFXIN	0x40	/* source */
711da177e4SLinus Torvalds #define		OFFSET_A3DOUT	0x00	/* This card has no HRTF :( */
721da177e4SLinus Torvalds #define		OFFSET_A3DIN	0x00
731da177e4SLinus Torvalds #define		OFFSET_WTOUT	0x58	/*  */
741da177e4SLinus Torvalds 
751da177e4SLinus Torvalds /* ADB route translate helper */
761da177e4SLinus Torvalds #define ADB_DMA(x) (x + OFFSET_ADBDMA)
771da177e4SLinus Torvalds #define ADB_SRCOUT(x) (x + OFFSET_SRCOUT)
781da177e4SLinus Torvalds #define ADB_SRCIN(x) (x + OFFSET_SRCIN)
791da177e4SLinus Torvalds #define ADB_MIXOUT(x) (x + OFFSET_MIXOUT)
801da177e4SLinus Torvalds #define ADB_MIXIN(x) (x + OFFSET_MIXIN)
811da177e4SLinus Torvalds #define ADB_CODECIN(x) (x + OFFSET_CODECIN)
821da177e4SLinus Torvalds #define ADB_CODECOUT(x) (x + OFFSET_CODECOUT)
831da177e4SLinus Torvalds #define ADB_SPORTOUT(x) (x + OFFSET_SPORTOUT)
841da177e4SLinus Torvalds #define ADB_SPORTIN(x) (x + OFFSET_SPORTIN)	/*  */
851da177e4SLinus Torvalds #define ADB_A3DOUT(x) (x + OFFSET_A3DOUT)	/* 8 A3D blocks */
861da177e4SLinus Torvalds #define ADB_A3DIN(x) (x + OFFSET_A3DIN)
871da177e4SLinus Torvalds #define ADB_WTOUT(x,y) (y + OFFSET_WTOUT)
881da177e4SLinus Torvalds 
891da177e4SLinus Torvalds /* WTDMA */
901da177e4SLinus Torvalds #define VORTEX_WTDMA_CTRL 0x10500	/* format, DMA pos */
911da177e4SLinus Torvalds #define VORTEX_WTDMA_STAT 0x10500	/* DMA subbuf, DMA pos */
921da177e4SLinus Torvalds #define     WT_SUBBUF_MASK (0x3 << WT_SUBBUF_SHIFT)
931da177e4SLinus Torvalds #define     WT_SUBBUF_SHIFT 0x15
941da177e4SLinus Torvalds #define VORTEX_WTDMA_BUFBASE 0x10000
951da177e4SLinus Torvalds #define VORTEX_WTDMA_BUFCFG0 0x10300
961da177e4SLinus Torvalds #define VORTEX_WTDMA_BUFCFG1 0x10304
971da177e4SLinus Torvalds #define VORTEX_WTDMA_START 0x10640	/* which subbuffer is first */
981da177e4SLinus Torvalds 
991da177e4SLinus Torvalds #define VORTEX_WT_BASE 0x9000
1001da177e4SLinus Torvalds 
1011da177e4SLinus Torvalds /* MIXER */
1021da177e4SLinus Torvalds #define VORTEX_MIXER_SR 0x9f00
1031da177e4SLinus Torvalds #define VORTEX_MIXER_CLIP 0x9f80
1041da177e4SLinus Torvalds #define VORTEX_MIXER_CHNBASE 0x9e40
1051da177e4SLinus Torvalds #define VORTEX_MIXER_RTBASE 0x9e00
1061da177e4SLinus Torvalds #define 	MIXER_RTBASE_SIZE 0x26
1071da177e4SLinus Torvalds #define VORTEX_MIX_ENIN 0x9a00	/* Input enable bits. 4 bits wide. */
1081da177e4SLinus Torvalds #define VORTEX_MIX_SMP 0x9c00
1091da177e4SLinus Torvalds 
1101da177e4SLinus Torvalds /* MIX */
1111da177e4SLinus Torvalds #define VORTEX_MIX_INVOL_A 0x9000	/* in? */
1121da177e4SLinus Torvalds #define VORTEX_MIX_INVOL_B 0x8000	/* out? */
1131da177e4SLinus Torvalds #define VORTEX_MIX_VOL_A 0x9800
1141da177e4SLinus Torvalds #define VORTEX_MIX_VOL_B 0x8800
1151da177e4SLinus Torvalds 
1161da177e4SLinus Torvalds #define 	VOL_MIN 0x80	/* Input volume when muted. */
1171da177e4SLinus Torvalds #define		VOL_MAX 0x7f	/* FIXME: Not confirmed! Just guessed. */
1181da177e4SLinus Torvalds 
1191da177e4SLinus Torvalds //#define MIX_OUTL    0xe
1201da177e4SLinus Torvalds //#define MIX_OUTR    0xf
1211da177e4SLinus Torvalds //#define MIX_INL     0xe
1221da177e4SLinus Torvalds //#define MIX_INR     0xf
1231da177e4SLinus Torvalds #define MIX_DEFIGAIN 0x08	/* 0x8 => 6dB */
1241da177e4SLinus Torvalds #define MIX_DEFOGAIN 0x08
1251da177e4SLinus Torvalds 
1261da177e4SLinus Torvalds /* SRC */
1271da177e4SLinus Torvalds #define VORTEX_SRCBLOCK_SR	0xccc0
1281da177e4SLinus Torvalds #define VORTEX_SRC_CHNBASE	0xcc40
1291da177e4SLinus Torvalds #define VORTEX_SRC_RTBASE	0xcc00
1301da177e4SLinus Torvalds #define VORTEX_SRC_SOURCE	0xccc4
1311da177e4SLinus Torvalds #define VORTEX_SRC_SOURCESIZE 0xccc8
1321da177e4SLinus Torvalds #define VORTEX_SRC_U0		0xce00
1331da177e4SLinus Torvalds #define VORTEX_SRC_DRIFT0	0xce80
1341da177e4SLinus Torvalds #define VORTEX_SRC_DRIFT1	0xcec0
1351da177e4SLinus Torvalds #define VORTEX_SRC_U1		0xcf00
1361da177e4SLinus Torvalds #define VORTEX_SRC_DRIFT2	0xcf40
1371da177e4SLinus Torvalds #define VORTEX_SRC_U2		0xcf80
1381da177e4SLinus Torvalds #define VORTEX_SRC_DATA		0xc800
1391da177e4SLinus Torvalds #define VORTEX_SRC_DATA0	0xc000
1401da177e4SLinus Torvalds #define VORTEX_SRC_CONVRATIO 0xce40
1411da177e4SLinus Torvalds //#define     SRC_RATIO(x) ((((x<<15)/48000) + 1)/2) /* Playback */
1421da177e4SLinus Torvalds //#define     SRC_RATIO2(x) ((((48000<<15)/x) + 1)/2) /* Recording */
1431da177e4SLinus Torvalds 
1441da177e4SLinus Torvalds /* FIFO */
1451da177e4SLinus Torvalds #define VORTEX_FIFO_ADBCTRL 0xf800	/* Control bits. */
1461da177e4SLinus Torvalds #define VORTEX_FIFO_WTCTRL 0xf840
1471da177e4SLinus Torvalds #define		FIFO_RDONLY	0x00000001
1481da177e4SLinus Torvalds #define		FIFO_CTRL	0x00000002	/* Allow ctrl. ? */
1491da177e4SLinus Torvalds #define		FIFO_VALID	0x00000010
1501da177e4SLinus Torvalds #define 	FIFO_EMPTY	0x00000020
1511da177e4SLinus Torvalds #define		FIFO_U0		0x00001000	/* Unknown. */
1521da177e4SLinus Torvalds #define		FIFO_U1		0x00010000
1531da177e4SLinus Torvalds #define		FIFO_SIZE_BITS 5
1541da177e4SLinus Torvalds #define		FIFO_SIZE	(1<<FIFO_SIZE_BITS)	// 0x20
1551da177e4SLinus Torvalds #define 	FIFO_MASK	(FIFO_SIZE-1)	//0x1f    /* at shift left 0xc */
1561da177e4SLinus Torvalds #define VORTEX_FIFO_ADBDATA 0xe000
1571da177e4SLinus Torvalds #define VORTEX_FIFO_WTDATA 0xe800
1581da177e4SLinus Torvalds 
1591da177e4SLinus Torvalds /* CODEC */
1601da177e4SLinus Torvalds #define VORTEX_CODEC_CTRL 0x11984
1611da177e4SLinus Torvalds #define VORTEX_CODEC_EN 0x11990
1621da177e4SLinus Torvalds #define		EN_CODEC	0x00000300
1631da177e4SLinus Torvalds #define		EN_SPORT	0x00030000
1641da177e4SLinus Torvalds #define		EN_SPDIF	0x000c0000
1651da177e4SLinus Torvalds #define VORTEX_CODEC_CHN 0x11880
1661da177e4SLinus Torvalds #define VORTEX_CODEC_IO 0x11988
1671da177e4SLinus Torvalds 
1681da177e4SLinus Torvalds #define VORTEX_SPDIF_FLAGS		0x1005c	/* FIXME */
1691da177e4SLinus Torvalds #define VORTEX_SPDIF_CFG0		0x119D0
1701da177e4SLinus Torvalds #define VORTEX_SPDIF_CFG1		0x119D4
1711da177e4SLinus Torvalds #define VORTEX_SPDIF_SMPRATE	0x11994
1721da177e4SLinus Torvalds 
1731da177e4SLinus Torvalds /* Sample timer */
1741da177e4SLinus Torvalds #define VORTEX_SMP_TIME 0x11998
1751da177e4SLinus Torvalds 
1761da177e4SLinus Torvalds /* IRQ */
1771da177e4SLinus Torvalds #define VORTEX_IRQ_SOURCE 0x12800	/* Interrupt source flags. */
1781da177e4SLinus Torvalds #define VORTEX_IRQ_CTRL 0x12804	/* Interrupt source mask. */
1791da177e4SLinus Torvalds 
1801da177e4SLinus Torvalds #define VORTEX_STAT		0x12808	/* ?? */
1811da177e4SLinus Torvalds 
1821da177e4SLinus Torvalds #define VORTEX_CTRL 0x1280c
1831da177e4SLinus Torvalds #define 	CTRL_MIDI_EN 0x00000001
1841da177e4SLinus Torvalds #define 	CTRL_MIDI_PORT 0x00000060
1851da177e4SLinus Torvalds #define 	CTRL_GAME_EN 0x00000008
1861da177e4SLinus Torvalds #define 	CTRL_GAME_PORT 0x00000e00
1871da177e4SLinus Torvalds #define 	CTRL_IRQ_ENABLE 0x4000
1881da177e4SLinus Torvalds 
1891da177e4SLinus Torvalds /* write: Timer period config / read: TIMER IRQ ack. */
1901da177e4SLinus Torvalds #define VORTEX_IRQ_STAT 0x1199c
1911da177e4SLinus Torvalds 
1921da177e4SLinus Torvalds /* DMA */
1931da177e4SLinus Torvalds #define VORTEX_DMA_BUFFER 0x10200
1941da177e4SLinus Torvalds #define VORTEX_ENGINE_CTRL 0x1060c
1951da177e4SLinus Torvalds #define 	ENGINE_INIT 0x0L
1961da177e4SLinus Torvalds 
1971da177e4SLinus Torvalds 		     /* MIDI *//* GAME. */
1981da177e4SLinus Torvalds #define VORTEX_MIDI_DATA 0x11000
1991da177e4SLinus Torvalds #define VORTEX_MIDI_CMD 0x11004	/* Write command / Read status */
2001da177e4SLinus Torvalds #define VORTEX_GAME_LEGACY 0x11008
2011da177e4SLinus Torvalds #define VORTEX_CTRL2 0x1100c
2021da177e4SLinus Torvalds #define 	CTRL2_GAME_ADCMODE 0x40
2031da177e4SLinus Torvalds #define VORTEX_GAME_AXIS 0x11010
2041da177e4SLinus Torvalds #define 	AXIS_SIZE 4
2051da177e4SLinus Torvalds #define		AXIS_RANGE 0x1fff
206