1*b2441318SGreg Kroah-Hartman /* SPDX-License-Identifier: GPL-2.0 */ 21da177e4SLinus Torvalds /* 31da177e4SLinus Torvalds Aureal Advantage Soundcard driver. 41da177e4SLinus Torvalds */ 51da177e4SLinus Torvalds 61da177e4SLinus Torvalds #define CHIP_AU8810 71da177e4SLinus Torvalds 813eb4ab8SRaymond Yau #define CARD_NAME "Aureal Advantage" 91da177e4SLinus Torvalds #define CARD_NAME_SHORT "au8810" 101da177e4SLinus Torvalds 111da177e4SLinus Torvalds #define NR_ADB 0x10 121da177e4SLinus Torvalds #define NR_WT 0x00 131da177e4SLinus Torvalds #define NR_SRC 0x10 141da177e4SLinus Torvalds #define NR_A3D 0x10 151da177e4SLinus Torvalds #define NR_MIXIN 0x20 161da177e4SLinus Torvalds #define NR_MIXOUT 0x10 171da177e4SLinus Torvalds 181da177e4SLinus Torvalds 191da177e4SLinus Torvalds /* ADBDMA */ 201da177e4SLinus Torvalds #define VORTEX_ADBDMA_STAT 0x27e00 /* read only, subbuffer, DMA pos */ 211da177e4SLinus Torvalds #define POS_MASK 0x00000fff 221da177e4SLinus Torvalds #define POS_SHIFT 0x0 231da177e4SLinus Torvalds #define ADB_SUBBUF_MASK 0x00003000 /* ADB only. */ 241da177e4SLinus Torvalds #define ADB_SUBBUF_SHIFT 0xc /* ADB only. */ 251da177e4SLinus Torvalds #define VORTEX_ADBDMA_CTRL 0x27180 /* write only; format, flags, DMA pos */ 261da177e4SLinus Torvalds #define OFFSET_MASK 0x00000fff 271da177e4SLinus Torvalds #define OFFSET_SHIFT 0x0 281da177e4SLinus Torvalds #define IE_MASK 0x00001000 /* interrupt enable. */ 291da177e4SLinus Torvalds #define IE_SHIFT 0xc 301da177e4SLinus Torvalds #define DIR_MASK 0x00002000 /* Direction */ 311da177e4SLinus Torvalds #define DIR_SHIFT 0xd 321da177e4SLinus Torvalds #define FMT_MASK 0x0003c000 331da177e4SLinus Torvalds #define FMT_SHIFT 0xe 341da177e4SLinus Torvalds // The ADB masks and shift also are valid for the wtdma, except if specified otherwise. 351da177e4SLinus Torvalds #define VORTEX_ADBDMA_BUFCFG0 0x27100 361da177e4SLinus Torvalds #define VORTEX_ADBDMA_BUFCFG1 0x27104 371da177e4SLinus Torvalds #define VORTEX_ADBDMA_BUFBASE 0x27000 381da177e4SLinus Torvalds #define VORTEX_ADBDMA_START 0x27c00 /* Which subbuffer starts */ 391da177e4SLinus Torvalds 401da177e4SLinus Torvalds #define VORTEX_ADBDMA_STATUS 0x27A90 /* stored at AdbDma->this_10 / 2 DWORD in size. */ 411da177e4SLinus Torvalds 421da177e4SLinus Torvalds /* WTDMA */ 431da177e4SLinus Torvalds #define VORTEX_WTDMA_CTRL 0x27fd8 /* format, DMA pos */ 441da177e4SLinus Torvalds #define VORTEX_WTDMA_STAT 0x27fe8 /* DMA subbuf, DMA pos */ 451da177e4SLinus Torvalds #define WT_SUBBUF_MASK 0x3 461da177e4SLinus Torvalds #define WT_SUBBUF_SHIFT 0xc 471da177e4SLinus Torvalds #define VORTEX_WTDMA_BUFBASE 0x27fc0 481da177e4SLinus Torvalds #define VORTEX_WTDMA_BUFCFG0 0x27fd0 491da177e4SLinus Torvalds #define VORTEX_WTDMA_BUFCFG1 0x27fd4 501da177e4SLinus Torvalds #define VORTEX_WTDMA_START 0x27fe4 /* which subbuffer is first */ 511da177e4SLinus Torvalds 521da177e4SLinus Torvalds /* ADB */ 531da177e4SLinus Torvalds #define VORTEX_ADB_SR 0x28400 /* Samplerates enable/disable */ 541da177e4SLinus Torvalds #define VORTEX_ADB_RTBASE 0x28000 551da177e4SLinus Torvalds #define VORTEX_ADB_RTBASE_COUNT 173 561da177e4SLinus Torvalds #define VORTEX_ADB_CHNBASE 0x282b4 571da177e4SLinus Torvalds #define VORTEX_ADB_CHNBASE_COUNT 24 581da177e4SLinus Torvalds #define ROUTE_MASK 0xffff 591da177e4SLinus Torvalds #define SOURCE_MASK 0xff00 601da177e4SLinus Torvalds #define ADB_MASK 0xff 611da177e4SLinus Torvalds #define ADB_SHIFT 0x8 621da177e4SLinus Torvalds 631da177e4SLinus Torvalds /* ADB address */ 641da177e4SLinus Torvalds #define OFFSET_ADBDMA 0x00 651da177e4SLinus Torvalds #define OFFSET_SRCIN 0x40 661da177e4SLinus Torvalds #define OFFSET_SRCOUT 0x20 671da177e4SLinus Torvalds #define OFFSET_MIXIN 0x50 681da177e4SLinus Torvalds #define OFFSET_MIXOUT 0x30 691da177e4SLinus Torvalds #define OFFSET_CODECIN 0x70 701da177e4SLinus Torvalds #define OFFSET_CODECOUT 0x88 711da177e4SLinus Torvalds #define OFFSET_SPORTIN 0x78 /* ch 0x13 */ 721da177e4SLinus Torvalds #define OFFSET_SPORTOUT 0x90 731da177e4SLinus Torvalds #define OFFSET_SPDIFOUT 0x92 /* ch 0x14 check this! */ 741da177e4SLinus Torvalds #define OFFSET_EQIN 0xa0 751da177e4SLinus Torvalds #define OFFSET_EQOUT 0x7e /* 2 routes on ch 0x11 */ 761da177e4SLinus Torvalds #define OFFSET_XTALKOUT 0x66 /* crosstalk canceller (source) */ 771da177e4SLinus Torvalds #define OFFSET_XTALKIN 0x96 /* crosstalk canceller (sink) */ 781da177e4SLinus Torvalds #define OFFSET_A3DIN 0x70 /* ADB sink. */ 791da177e4SLinus Torvalds #define OFFSET_A3DOUT 0xA6 /* ADB source. 2 routes per slice = 8 */ 801da177e4SLinus Torvalds #define OFFSET_EFXIN 0x80 /* ADB sink. */ 811da177e4SLinus Torvalds #define OFFSET_EFXOUT 0x68 /* ADB source. */ 821da177e4SLinus Torvalds 831da177e4SLinus Torvalds /* ADB route translate helper */ 841da177e4SLinus Torvalds #define ADB_DMA(x) (x) 851da177e4SLinus Torvalds #define ADB_SRCOUT(x) (x + OFFSET_SRCOUT) 861da177e4SLinus Torvalds #define ADB_SRCIN(x) (x + OFFSET_SRCIN) 871da177e4SLinus Torvalds #define ADB_MIXOUT(x) (x + OFFSET_MIXOUT) 881da177e4SLinus Torvalds #define ADB_MIXIN(x) (x + OFFSET_MIXIN) 891da177e4SLinus Torvalds #define ADB_CODECIN(x) (x + OFFSET_CODECIN) 901da177e4SLinus Torvalds #define ADB_CODECOUT(x) (x + OFFSET_CODECOUT) 911da177e4SLinus Torvalds #define ADB_SPORTIN(x) (x + OFFSET_SPORTIN) 921da177e4SLinus Torvalds #define ADB_SPORTOUT(x) (x + OFFSET_SPORTOUT) 931da177e4SLinus Torvalds #define ADB_SPDIFOUT(x) (x + OFFSET_SPDIFOUT) 941da177e4SLinus Torvalds #define ADB_EQIN(x) (x + OFFSET_EQIN) 951da177e4SLinus Torvalds #define ADB_EQOUT(x) (x + OFFSET_EQOUT) 961da177e4SLinus Torvalds #define ADB_A3DOUT(x) (x + OFFSET_A3DOUT) /* 0x10 A3D blocks */ 971da177e4SLinus Torvalds #define ADB_A3DIN(x) (x + OFFSET_A3DIN) 981da177e4SLinus Torvalds #define ADB_XTALKIN(x) (x + OFFSET_XTALKIN) 991da177e4SLinus Torvalds #define ADB_XTALKOUT(x) (x + OFFSET_XTALKOUT) 1001da177e4SLinus Torvalds 1011da177e4SLinus Torvalds #define MIX_OUTL 0xe 1021da177e4SLinus Torvalds #define MIX_OUTR 0xf 1031da177e4SLinus Torvalds #define MIX_INL 0x1e 1041da177e4SLinus Torvalds #define MIX_INR 0x1f 1051da177e4SLinus Torvalds #define MIX_DEFIGAIN 0x08 /* 0x8 => 6dB */ 1061da177e4SLinus Torvalds #define MIX_DEFOGAIN 0x08 1071da177e4SLinus Torvalds 1081da177e4SLinus Torvalds /* MIXER */ 1091da177e4SLinus Torvalds #define VORTEX_MIXER_SR 0x21f00 1101da177e4SLinus Torvalds #define VORTEX_MIXER_CLIP 0x21f80 1111da177e4SLinus Torvalds #define VORTEX_MIXER_CHNBASE 0x21e40 1121da177e4SLinus Torvalds #define VORTEX_MIXER_RTBASE 0x21e00 1131da177e4SLinus Torvalds #define MIXER_RTBASE_SIZE 0x38 1141da177e4SLinus Torvalds #define VORTEX_MIX_ENIN 0x21a00 /* Input enable bits. 4 bits wide. */ 1151da177e4SLinus Torvalds #define VORTEX_MIX_SMP 0x21c00 /* AU8820: 0x9c00 */ 1161da177e4SLinus Torvalds 1171da177e4SLinus Torvalds /* MIX */ 1181da177e4SLinus Torvalds #define VORTEX_MIX_INVOL_A 0x21000 /* in? */ 1191da177e4SLinus Torvalds #define VORTEX_MIX_INVOL_B 0x20000 /* out? */ 1201da177e4SLinus Torvalds #define VORTEX_MIX_VOL_A 0x21800 1211da177e4SLinus Torvalds #define VORTEX_MIX_VOL_B 0x20800 1221da177e4SLinus Torvalds 1231da177e4SLinus Torvalds #define VOL_MIN 0x80 /* Input volume when muted. */ 1241da177e4SLinus Torvalds #define VOL_MAX 0x7f /* FIXME: Not confirmed! Just guessed. */ 1251da177e4SLinus Torvalds 1261da177e4SLinus Torvalds /* SRC */ 1271da177e4SLinus Torvalds #define VORTEX_SRC_CHNBASE 0x26c40 1281da177e4SLinus Torvalds #define VORTEX_SRC_RTBASE 0x26c00 1291da177e4SLinus Torvalds #define VORTEX_SRCBLOCK_SR 0x26cc0 1301da177e4SLinus Torvalds #define VORTEX_SRC_SOURCE 0x26cc4 1311da177e4SLinus Torvalds #define VORTEX_SRC_SOURCESIZE 0x26cc8 1321da177e4SLinus Torvalds /* Params 1331da177e4SLinus Torvalds 0x26e00 : 1 U0 1341da177e4SLinus Torvalds 0x26e40 : 2 CR 1351da177e4SLinus Torvalds 0x26e80 : 3 U3 1361da177e4SLinus Torvalds 0x26ec0 : 4 DRIFT1 1371da177e4SLinus Torvalds 0x26f00 : 5 U1 1381da177e4SLinus Torvalds 0x26f40 : 6 DRIFT2 1391da177e4SLinus Torvalds 0x26f80 : 7 U2 : Target rate, direction 1401da177e4SLinus Torvalds */ 1411da177e4SLinus Torvalds 1421da177e4SLinus Torvalds #define VORTEX_SRC_CONVRATIO 0x26e40 1431da177e4SLinus Torvalds #define VORTEX_SRC_DRIFT0 0x26e80 1441da177e4SLinus Torvalds #define VORTEX_SRC_DRIFT1 0x26ec0 1451da177e4SLinus Torvalds #define VORTEX_SRC_DRIFT2 0x26f40 1461da177e4SLinus Torvalds #define VORTEX_SRC_U0 0x26e00 1471da177e4SLinus Torvalds #define U0_SLOWLOCK 0x200 1481da177e4SLinus Torvalds #define VORTEX_SRC_U1 0x26f00 1491da177e4SLinus Torvalds #define VORTEX_SRC_U2 0x26f80 1501da177e4SLinus Torvalds #define VORTEX_SRC_DATA 0x26800 /* 0xc800 */ 1511da177e4SLinus Torvalds #define VORTEX_SRC_DATA0 0x26000 1521da177e4SLinus Torvalds 1531da177e4SLinus Torvalds /* FIFO */ 1541da177e4SLinus Torvalds #define VORTEX_FIFO_ADBCTRL 0x16100 /* Control bits. */ 1551da177e4SLinus Torvalds #define VORTEX_FIFO_WTCTRL 0x16000 1561da177e4SLinus Torvalds #define FIFO_RDONLY 0x00000001 1571da177e4SLinus Torvalds #define FIFO_CTRL 0x00000002 /* Allow ctrl. ? */ 1581da177e4SLinus Torvalds #define FIFO_VALID 0x00000010 1591da177e4SLinus Torvalds #define FIFO_EMPTY 0x00000020 1601da177e4SLinus Torvalds #define FIFO_U0 0x00001000 /* Unknown. */ 1611da177e4SLinus Torvalds #define FIFO_U1 0x00010000 1621da177e4SLinus Torvalds #define FIFO_SIZE_BITS 5 1631da177e4SLinus Torvalds #define FIFO_SIZE (1<<FIFO_SIZE_BITS) // 0x20 1641da177e4SLinus Torvalds #define FIFO_MASK (FIFO_SIZE-1) //0x1f /* at shift left 0xc */ 1651da177e4SLinus Torvalds //#define FIFO_MASK 0x1f /* at shift left 0xb */ 1661da177e4SLinus Torvalds //#define FIFO_SIZE 0x20 1671da177e4SLinus Torvalds #define FIFO_BITS 0x03880000 1681da177e4SLinus Torvalds #define VORTEX_FIFO_ADBDATA 0x14000 1691da177e4SLinus Torvalds #define VORTEX_FIFO_WTDATA 0x10000 1701da177e4SLinus Torvalds 1711da177e4SLinus Torvalds /* CODEC */ 1721da177e4SLinus Torvalds #define VORTEX_CODEC_CTRL 0x29184 1731da177e4SLinus Torvalds #define VORTEX_CODEC_EN 0x29190 1741da177e4SLinus Torvalds #define EN_CODEC0 0x00000300 1751da177e4SLinus Torvalds #define EN_AC98 0x00000c00 /* Modem AC98 slots. */ 1761da177e4SLinus Torvalds #define EN_CODEC1 0x00003000 1771da177e4SLinus Torvalds #define EN_CODEC (EN_CODEC0 | EN_CODEC1) 1781da177e4SLinus Torvalds #define EN_SPORT 0x00030000 1791da177e4SLinus Torvalds #define EN_SPDIF 0x000c0000 1801da177e4SLinus Torvalds 1811da177e4SLinus Torvalds #define VORTEX_CODEC_CHN 0x29080 1821da177e4SLinus Torvalds #define VORTEX_CODEC_IO 0x29188 1831da177e4SLinus Torvalds 1841da177e4SLinus Torvalds /* SPDIF */ 1851da177e4SLinus Torvalds #define VORTEX_SPDIF_FLAGS 0x2205c 1861da177e4SLinus Torvalds #define VORTEX_SPDIF_CFG0 0x291D0 1871da177e4SLinus Torvalds #define VORTEX_SPDIF_CFG1 0x291D4 1881da177e4SLinus Torvalds #define VORTEX_SPDIF_SMPRATE 0x29194 1891da177e4SLinus Torvalds 1901da177e4SLinus Torvalds /* Sample timer */ 1911da177e4SLinus Torvalds #define VORTEX_SMP_TIME 0x29198 1921da177e4SLinus Torvalds 1931da177e4SLinus Torvalds #define VORTEX_MODEM_CTRL 0x291ac 1941da177e4SLinus Torvalds 1951da177e4SLinus Torvalds /* IRQ */ 1961da177e4SLinus Torvalds #define VORTEX_IRQ_SOURCE 0x2a000 /* Interrupt source flags. */ 1971da177e4SLinus Torvalds #define VORTEX_IRQ_CTRL 0x2a004 /* Interrupt source mask. */ 1981da177e4SLinus Torvalds 1991da177e4SLinus Torvalds #define VORTEX_STAT 0x2a008 /* Status */ 2001da177e4SLinus Torvalds 2011da177e4SLinus Torvalds #define VORTEX_CTRL 0x2a00c 2021da177e4SLinus Torvalds #define CTRL_MIDI_EN 0x00000001 2031da177e4SLinus Torvalds #define CTRL_MIDI_PORT 0x00000060 2041da177e4SLinus Torvalds #define CTRL_GAME_EN 0x00000008 2051da177e4SLinus Torvalds #define CTRL_GAME_PORT 0x00000e00 2061da177e4SLinus Torvalds //#define CTRL_IRQ_ENABLE 0x01004000 2071da177e4SLinus Torvalds #define CTRL_IRQ_ENABLE 0x00004000 2081da177e4SLinus Torvalds 2091da177e4SLinus Torvalds /* write: Timer period config / read: TIMER IRQ ack. */ 2101da177e4SLinus Torvalds #define VORTEX_IRQ_STAT 0x2919c 2111da177e4SLinus Torvalds 2121da177e4SLinus Torvalds /* DMA */ 2131da177e4SLinus Torvalds #define VORTEX_ENGINE_CTRL 0x27ae8 2141da177e4SLinus Torvalds #define ENGINE_INIT 0x1380000 2151da177e4SLinus Torvalds 2161da177e4SLinus Torvalds /* MIDI *//* GAME. */ 2171da177e4SLinus Torvalds #define VORTEX_MIDI_DATA 0x28800 2181da177e4SLinus Torvalds #define VORTEX_MIDI_CMD 0x28804 /* Write command / Read status */ 2191da177e4SLinus Torvalds 2201da177e4SLinus Torvalds #define VORTEX_CTRL2 0x2880c 2211da177e4SLinus Torvalds #define CTRL2_GAME_ADCMODE 0x40 2221da177e4SLinus Torvalds #define VORTEX_GAME_LEGACY 0x28808 2231da177e4SLinus Torvalds #define VORTEX_GAME_AXIS 0x28810 2241da177e4SLinus Torvalds #define AXIS_SIZE 4 2251da177e4SLinus Torvalds #define AXIS_RANGE 0x1fff 226