1*b2441318SGreg Kroah-Hartman /* SPDX-License-Identifier: GPL-2.0 */ 212bb5b78SClemens Ladisch /* Analog Devices 1889 audio driver 312bb5b78SClemens Ladisch * Copyright (C) 2004, Kyle McMartin <kyle@parisc-linux.org> 412bb5b78SClemens Ladisch */ 512bb5b78SClemens Ladisch 612bb5b78SClemens Ladisch #ifndef __AD1889_H__ 712bb5b78SClemens Ladisch #define __AD1889_H__ 812bb5b78SClemens Ladisch 912bb5b78SClemens Ladisch #define AD_DS_WSMC 0x00 /* wave/synthesis channel mixer control */ 1012bb5b78SClemens Ladisch #define AD_DS_WSMC_SYEN 0x0004 /* synthesis channel enable */ 1112bb5b78SClemens Ladisch #define AD_DS_WSMC_SYRQ 0x0030 /* synth. fifo request point */ 1212bb5b78SClemens Ladisch #define AD_DS_WSMC_WA16 0x0100 /* wave channel 16bit select */ 1312bb5b78SClemens Ladisch #define AD_DS_WSMC_WAST 0x0200 /* wave channel stereo select */ 1412bb5b78SClemens Ladisch #define AD_DS_WSMC_WAEN 0x0400 /* wave channel enable */ 1512bb5b78SClemens Ladisch #define AD_DS_WSMC_WARQ 0x3000 /* wave fifo request point */ 1612bb5b78SClemens Ladisch 1712bb5b78SClemens Ladisch #define AD_DS_RAMC 0x02 /* resampler/ADC channel mixer control */ 1812bb5b78SClemens Ladisch #define AD_DS_RAMC_AD16 0x0001 /* ADC channel 16bit select */ 1912bb5b78SClemens Ladisch #define AD_DS_RAMC_ADST 0x0002 /* ADC channel stereo select */ 2012bb5b78SClemens Ladisch #define AD_DS_RAMC_ADEN 0x0004 /* ADC channel enable */ 2112bb5b78SClemens Ladisch #define AD_DS_RAMC_ACRQ 0x0030 /* ADC fifo request point */ 2212bb5b78SClemens Ladisch #define AD_DS_RAMC_REEN 0x0400 /* resampler channel enable */ 2312bb5b78SClemens Ladisch #define AD_DS_RAMC_RERQ 0x3000 /* res. fifo request point */ 2412bb5b78SClemens Ladisch 2512bb5b78SClemens Ladisch #define AD_DS_WADA 0x04 /* wave channel mix attenuation */ 2612bb5b78SClemens Ladisch #define AD_DS_WADA_RWAM 0x0080 /* right wave mute */ 2712bb5b78SClemens Ladisch #define AD_DS_WADA_RWAA 0x001f /* right wave attenuation */ 2812bb5b78SClemens Ladisch #define AD_DS_WADA_LWAM 0x8000 /* left wave mute */ 2912bb5b78SClemens Ladisch #define AD_DS_WADA_LWAA 0x3e00 /* left wave attenuation */ 3012bb5b78SClemens Ladisch 3112bb5b78SClemens Ladisch #define AD_DS_SYDA 0x06 /* synthesis channel mix attenuation */ 3212bb5b78SClemens Ladisch #define AD_DS_SYDA_RSYM 0x0080 /* right synthesis mute */ 3312bb5b78SClemens Ladisch #define AD_DS_SYDA_RSYA 0x001f /* right synthesis attenuation */ 3412bb5b78SClemens Ladisch #define AD_DS_SYDA_LSYM 0x8000 /* left synthesis mute */ 3512bb5b78SClemens Ladisch #define AD_DS_SYDA_LSYA 0x3e00 /* left synthesis attenuation */ 3612bb5b78SClemens Ladisch 3712bb5b78SClemens Ladisch #define AD_DS_WAS 0x08 /* wave channel sample rate */ 3812bb5b78SClemens Ladisch #define AD_DS_WAS_WAS 0xffff /* sample rate mask */ 3912bb5b78SClemens Ladisch 4012bb5b78SClemens Ladisch #define AD_DS_RES 0x0a /* resampler channel sample rate */ 4112bb5b78SClemens Ladisch #define AD_DS_RES_RES 0xffff /* sample rate mask */ 4212bb5b78SClemens Ladisch 4312bb5b78SClemens Ladisch #define AD_DS_CCS 0x0c /* chip control/status */ 4412bb5b78SClemens Ladisch #define AD_DS_CCS_ADO 0x0001 /* ADC channel overflow */ 4512bb5b78SClemens Ladisch #define AD_DS_CCS_REO 0x0002 /* resampler channel overflow */ 4612bb5b78SClemens Ladisch #define AD_DS_CCS_SYU 0x0004 /* synthesis channel underflow */ 4712bb5b78SClemens Ladisch #define AD_DS_CCS_WAU 0x0008 /* wave channel underflow */ 4812bb5b78SClemens Ladisch /* bits 4 -> 7, 9, 11 -> 14 reserved */ 4912bb5b78SClemens Ladisch #define AD_DS_CCS_XTD 0x0100 /* xtd delay control (4096 clock cycles) */ 5012bb5b78SClemens Ladisch #define AD_DS_CCS_PDALL 0x0400 /* power */ 5112bb5b78SClemens Ladisch #define AD_DS_CCS_CLKEN 0x8000 /* clock */ 5212bb5b78SClemens Ladisch 5312bb5b78SClemens Ladisch #define AD_DMA_RESBA 0x40 /* RES base address */ 5412bb5b78SClemens Ladisch #define AD_DMA_RESCA 0x44 /* RES current address */ 5512bb5b78SClemens Ladisch #define AD_DMA_RESBC 0x48 /* RES base count */ 5612bb5b78SClemens Ladisch #define AD_DMA_RESCC 0x4c /* RES current count */ 5712bb5b78SClemens Ladisch 5812bb5b78SClemens Ladisch #define AD_DMA_ADCBA 0x50 /* ADC base address */ 5912bb5b78SClemens Ladisch #define AD_DMA_ADCCA 0x54 /* ADC current address */ 6012bb5b78SClemens Ladisch #define AD_DMA_ADCBC 0x58 /* ADC base count */ 6112bb5b78SClemens Ladisch #define AD_DMA_ADCCC 0x5c /* ADC current count */ 6212bb5b78SClemens Ladisch 6312bb5b78SClemens Ladisch #define AD_DMA_SYNBA 0x60 /* synth base address */ 6412bb5b78SClemens Ladisch #define AD_DMA_SYNCA 0x64 /* synth current address */ 6512bb5b78SClemens Ladisch #define AD_DMA_SYNBC 0x68 /* synth base count */ 6612bb5b78SClemens Ladisch #define AD_DMA_SYNCC 0x6c /* synth current count */ 6712bb5b78SClemens Ladisch 6812bb5b78SClemens Ladisch #define AD_DMA_WAVBA 0x70 /* wave base address */ 6912bb5b78SClemens Ladisch #define AD_DMA_WAVCA 0x74 /* wave current address */ 7012bb5b78SClemens Ladisch #define AD_DMA_WAVBC 0x78 /* wave base count */ 7112bb5b78SClemens Ladisch #define AD_DMA_WAVCC 0x7c /* wave current count */ 7212bb5b78SClemens Ladisch 7312bb5b78SClemens Ladisch #define AD_DMA_RESIC 0x80 /* RES dma interrupt current byte count */ 7412bb5b78SClemens Ladisch #define AD_DMA_RESIB 0x84 /* RES dma interrupt base byte count */ 7512bb5b78SClemens Ladisch 7612bb5b78SClemens Ladisch #define AD_DMA_ADCIC 0x88 /* ADC dma interrupt current byte count */ 7712bb5b78SClemens Ladisch #define AD_DMA_ADCIB 0x8c /* ADC dma interrupt base byte count */ 7812bb5b78SClemens Ladisch 7912bb5b78SClemens Ladisch #define AD_DMA_SYNIC 0x90 /* synth dma interrupt current byte count */ 8012bb5b78SClemens Ladisch #define AD_DMA_SYNIB 0x94 /* synth dma interrupt base byte count */ 8112bb5b78SClemens Ladisch 8212bb5b78SClemens Ladisch #define AD_DMA_WAVIC 0x98 /* wave dma interrupt current byte count */ 8312bb5b78SClemens Ladisch #define AD_DMA_WAVIB 0x9c /* wave dma interrupt base byte count */ 8412bb5b78SClemens Ladisch 8512bb5b78SClemens Ladisch #define AD_DMA_ICC 0xffffff /* current byte count mask */ 8612bb5b78SClemens Ladisch #define AD_DMA_IBC 0xffffff /* base byte count mask */ 8712bb5b78SClemens Ladisch /* bits 24 -> 31 reserved */ 8812bb5b78SClemens Ladisch 8912bb5b78SClemens Ladisch /* 4 bytes pad */ 9012bb5b78SClemens Ladisch #define AD_DMA_ADC 0xa8 /* ADC dma control and status */ 9112bb5b78SClemens Ladisch #define AD_DMA_SYNTH 0xb0 /* Synth dma control and status */ 9212bb5b78SClemens Ladisch #define AD_DMA_WAV 0xb8 /* wave dma control and status */ 9312bb5b78SClemens Ladisch #define AD_DMA_RES 0xa0 /* Resample dma control and status */ 9412bb5b78SClemens Ladisch 9512bb5b78SClemens Ladisch #define AD_DMA_SGDE 0x0001 /* SGD mode enable */ 9612bb5b78SClemens Ladisch #define AD_DMA_LOOP 0x0002 /* loop enable */ 9712bb5b78SClemens Ladisch #define AD_DMA_IM 0x000c /* interrupt mode mask */ 9812bb5b78SClemens Ladisch #define AD_DMA_IM_DIS (~AD_DMA_IM) /* disable */ 9912bb5b78SClemens Ladisch #define AD_DMA_IM_CNT 0x0004 /* interrupt on count */ 10012bb5b78SClemens Ladisch #define AD_DMA_IM_SGD 0x0008 /* interrupt on SGD flag */ 10112bb5b78SClemens Ladisch #define AD_DMA_IM_EOL 0x000c /* interrupt on End of Linked List */ 10212bb5b78SClemens Ladisch #define AD_DMA_SGDS 0x0030 /* SGD status */ 10312bb5b78SClemens Ladisch #define AD_DMA_SFLG 0x0040 /* SGD flag */ 10412bb5b78SClemens Ladisch #define AD_DMA_EOL 0x0080 /* SGD end of list */ 10512bb5b78SClemens Ladisch /* bits 8 -> 15 reserved */ 10612bb5b78SClemens Ladisch 10712bb5b78SClemens Ladisch #define AD_DMA_DISR 0xc0 /* dma interrupt status */ 10812bb5b78SClemens Ladisch #define AD_DMA_DISR_RESI 0x000001 /* resampler channel interrupt */ 10912bb5b78SClemens Ladisch #define AD_DMA_DISR_ADCI 0x000002 /* ADC channel interrupt */ 11012bb5b78SClemens Ladisch #define AD_DMA_DISR_SYNI 0x000004 /* synthesis channel interrupt */ 11112bb5b78SClemens Ladisch #define AD_DMA_DISR_WAVI 0x000008 /* wave channel interrupt */ 11212bb5b78SClemens Ladisch /* bits 4, 5 reserved */ 11312bb5b78SClemens Ladisch #define AD_DMA_DISR_SEPS 0x000040 /* serial eeprom status */ 11412bb5b78SClemens Ladisch /* bits 7 -> 13 reserved */ 11512bb5b78SClemens Ladisch #define AD_DMA_DISR_PMAI 0x004000 /* pci master abort interrupt */ 11612bb5b78SClemens Ladisch #define AD_DMA_DISR_PTAI 0x008000 /* pci target abort interrupt */ 11712bb5b78SClemens Ladisch #define AD_DMA_DISR_PTAE 0x010000 /* pci target abort interrupt enable */ 11812bb5b78SClemens Ladisch #define AD_DMA_DISR_PMAE 0x020000 /* pci master abort interrupt enable */ 11912bb5b78SClemens Ladisch /* bits 19 -> 31 reserved */ 12012bb5b78SClemens Ladisch 12112bb5b78SClemens Ladisch /* interrupt mask */ 12212bb5b78SClemens Ladisch #define AD_INTR_MASK (AD_DMA_DISR_RESI|AD_DMA_DISR_ADCI| \ 12312bb5b78SClemens Ladisch AD_DMA_DISR_WAVI|AD_DMA_DISR_SYNI| \ 12412bb5b78SClemens Ladisch AD_DMA_DISR_PMAI|AD_DMA_DISR_PTAI) 12512bb5b78SClemens Ladisch 12612bb5b78SClemens Ladisch #define AD_DMA_CHSS 0xc4 /* dma channel stop status */ 12712bb5b78SClemens Ladisch #define AD_DMA_CHSS_RESS 0x000001 /* resampler channel stopped */ 12812bb5b78SClemens Ladisch #define AD_DMA_CHSS_ADCS 0x000002 /* ADC channel stopped */ 12912bb5b78SClemens Ladisch #define AD_DMA_CHSS_SYNS 0x000004 /* synthesis channel stopped */ 13012bb5b78SClemens Ladisch #define AD_DMA_CHSS_WAVS 0x000008 /* wave channel stopped */ 13112bb5b78SClemens Ladisch 13212bb5b78SClemens Ladisch #define AD_GPIO_IPC 0xc8 /* gpio port control */ 13312bb5b78SClemens Ladisch #define AD_GPIO_OP 0xca /* gpio output port status */ 13412bb5b78SClemens Ladisch #define AD_GPIO_IP 0xcc /* gpio input port status */ 13512bb5b78SClemens Ladisch 13612bb5b78SClemens Ladisch #define AD_AC97_BASE 0x100 /* ac97 base register */ 13712bb5b78SClemens Ladisch 13812bb5b78SClemens Ladisch #define AD_AC97_RESET 0x100 /* reset */ 13912bb5b78SClemens Ladisch 14012bb5b78SClemens Ladisch #define AD_AC97_PWR_CTL 0x126 /* == AC97_POWERDOWN */ 14112bb5b78SClemens Ladisch #define AD_AC97_PWR_ADC 0x0001 /* ADC ready status */ 14212bb5b78SClemens Ladisch #define AD_AC97_PWR_DAC 0x0002 /* DAC ready status */ 14312bb5b78SClemens Ladisch #define AD_AC97_PWR_PR0 0x0100 /* PR0 (ADC) powerdown */ 14412bb5b78SClemens Ladisch #define AD_AC97_PWR_PR1 0x0200 /* PR1 (DAC) powerdown */ 14512bb5b78SClemens Ladisch 14612bb5b78SClemens Ladisch #define AD_MISC_CTL 0x176 /* misc control */ 14712bb5b78SClemens Ladisch #define AD_MISC_CTL_DACZ 0x8000 /* set for zero fill, unset for repeat */ 14812bb5b78SClemens Ladisch #define AD_MISC_CTL_ARSR 0x0001 /* set for SR1, unset for SR0 */ 14912bb5b78SClemens Ladisch #define AD_MISC_CTL_ALSR 0x0100 15012bb5b78SClemens Ladisch #define AD_MISC_CTL_DLSR 0x0400 15112bb5b78SClemens Ladisch #define AD_MISC_CTL_DRSR 0x0004 15212bb5b78SClemens Ladisch 15312bb5b78SClemens Ladisch #define AD_AC97_SR0 0x178 /* sample rate 0, 0xbb80 == 48K */ 15412bb5b78SClemens Ladisch #define AD_AC97_SR0_48K 0xbb80 /* 48KHz */ 15512bb5b78SClemens Ladisch #define AD_AC97_SR1 0x17a /* sample rate 1 */ 15612bb5b78SClemens Ladisch 15712bb5b78SClemens Ladisch #define AD_AC97_ACIC 0x180 /* ac97 codec interface control */ 15812bb5b78SClemens Ladisch #define AD_AC97_ACIC_ACIE 0x0001 /* analog codec interface enable */ 15912bb5b78SClemens Ladisch #define AD_AC97_ACIC_ACRD 0x0002 /* analog codec reset disable */ 16012bb5b78SClemens Ladisch #define AD_AC97_ACIC_ASOE 0x0004 /* audio stream output enable */ 16112bb5b78SClemens Ladisch #define AD_AC97_ACIC_VSRM 0x0008 /* variable sample rate mode */ 16212bb5b78SClemens Ladisch #define AD_AC97_ACIC_FSDH 0x0100 /* force SDATA_OUT high */ 16312bb5b78SClemens Ladisch #define AD_AC97_ACIC_FSYH 0x0200 /* force sync high */ 16412bb5b78SClemens Ladisch #define AD_AC97_ACIC_ACRDY 0x8000 /* analog codec ready status */ 16512bb5b78SClemens Ladisch /* bits 10 -> 14 reserved */ 16612bb5b78SClemens Ladisch 16712bb5b78SClemens Ladisch 16812bb5b78SClemens Ladisch #define AD_DS_MEMSIZE 512 16912bb5b78SClemens Ladisch #define AD_OPL_MEMSIZE 16 17012bb5b78SClemens Ladisch #define AD_MIDI_MEMSIZE 16 17112bb5b78SClemens Ladisch 17212bb5b78SClemens Ladisch #define AD_WAV_STATE 0 17312bb5b78SClemens Ladisch #define AD_ADC_STATE 1 17412bb5b78SClemens Ladisch #define AD_MAX_STATES 2 17512bb5b78SClemens Ladisch 17612bb5b78SClemens Ladisch #define AD_CHAN_WAV 0x0001 17712bb5b78SClemens Ladisch #define AD_CHAN_ADC 0x0002 17812bb5b78SClemens Ladisch #define AD_CHAN_RES 0x0004 17912bb5b78SClemens Ladisch #define AD_CHAN_SYN 0x0008 18012bb5b78SClemens Ladisch 18112bb5b78SClemens Ladisch 18212bb5b78SClemens Ladisch /* The chip would support 4 GB buffers and 16 MB periods, 18312bb5b78SClemens Ladisch * but let's not overdo it ... */ 18412bb5b78SClemens Ladisch #define BUFFER_BYTES_MAX (256 * 1024) 18512bb5b78SClemens Ladisch #define PERIOD_BYTES_MIN 32 18612bb5b78SClemens Ladisch #define PERIOD_BYTES_MAX (BUFFER_BYTES_MAX / 2) 18712bb5b78SClemens Ladisch #define PERIODS_MIN 2 18812bb5b78SClemens Ladisch #define PERIODS_MAX (BUFFER_BYTES_MAX / PERIOD_BYTES_MIN) 18912bb5b78SClemens Ladisch 19012bb5b78SClemens Ladisch #endif /* __AD1889_H__ */ 191