1*82c29810SThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-only */ 2787dba37SThomas Bogendoerfer #ifndef __HAL2_H 3787dba37SThomas Bogendoerfer #define __HAL2_H 4787dba37SThomas Bogendoerfer 5787dba37SThomas Bogendoerfer /* 6787dba37SThomas Bogendoerfer * Driver for HAL2 sound processors 7787dba37SThomas Bogendoerfer * Copyright (c) 1999 Ulf Carlsson <ulfc@bun.falkenberg.se> 8787dba37SThomas Bogendoerfer * Copyright (c) 2001, 2002, 2003 Ladislav Michl <ladis@linux-mips.org> 9787dba37SThomas Bogendoerfer */ 10787dba37SThomas Bogendoerfer 11787dba37SThomas Bogendoerfer #include <linux/types.h> 12787dba37SThomas Bogendoerfer 13787dba37SThomas Bogendoerfer /* Indirect status register */ 14787dba37SThomas Bogendoerfer 15787dba37SThomas Bogendoerfer #define H2_ISR_TSTATUS 0x01 /* RO: transaction status 1=busy */ 16787dba37SThomas Bogendoerfer #define H2_ISR_USTATUS 0x02 /* RO: utime status bit 1=armed */ 17787dba37SThomas Bogendoerfer #define H2_ISR_QUAD_MODE 0x04 /* codec mode 0=indigo 1=quad */ 18787dba37SThomas Bogendoerfer #define H2_ISR_GLOBAL_RESET_N 0x08 /* chip global reset 0=reset */ 19787dba37SThomas Bogendoerfer #define H2_ISR_CODEC_RESET_N 0x10 /* codec/synth reset 0=reset */ 20787dba37SThomas Bogendoerfer 21787dba37SThomas Bogendoerfer /* Revision register */ 22787dba37SThomas Bogendoerfer 23787dba37SThomas Bogendoerfer #define H2_REV_AUDIO_PRESENT 0x8000 /* RO: audio present 0=present */ 24787dba37SThomas Bogendoerfer #define H2_REV_BOARD_M 0x7000 /* RO: bits 14:12, board revision */ 25787dba37SThomas Bogendoerfer #define H2_REV_MAJOR_CHIP_M 0x00F0 /* RO: bits 7:4, major chip revision */ 26787dba37SThomas Bogendoerfer #define H2_REV_MINOR_CHIP_M 0x000F /* RO: bits 3:0, minor chip revision */ 27787dba37SThomas Bogendoerfer 28787dba37SThomas Bogendoerfer /* Indirect address register */ 29787dba37SThomas Bogendoerfer 30787dba37SThomas Bogendoerfer /* 31787dba37SThomas Bogendoerfer * Address of indirect internal register to be accessed. A write to this 32787dba37SThomas Bogendoerfer * register initiates read or write access to the indirect registers in the 33787dba37SThomas Bogendoerfer * HAL2. Note that there af four indirect data registers for write access to 34787dba37SThomas Bogendoerfer * registers larger than 16 byte. 35787dba37SThomas Bogendoerfer */ 36787dba37SThomas Bogendoerfer 37787dba37SThomas Bogendoerfer #define H2_IAR_TYPE_M 0xF000 /* bits 15:12, type of functional */ 38787dba37SThomas Bogendoerfer /* block the register resides in */ 39787dba37SThomas Bogendoerfer /* 1=DMA Port */ 40787dba37SThomas Bogendoerfer /* 9=Global DMA Control */ 41787dba37SThomas Bogendoerfer /* 2=Bresenham */ 42787dba37SThomas Bogendoerfer /* 3=Unix Timer */ 43787dba37SThomas Bogendoerfer #define H2_IAR_NUM_M 0x0F00 /* bits 11:8 instance of the */ 44787dba37SThomas Bogendoerfer /* blockin which the indirect */ 45787dba37SThomas Bogendoerfer /* register resides */ 46787dba37SThomas Bogendoerfer /* If IAR_TYPE_M=DMA Port: */ 47787dba37SThomas Bogendoerfer /* 1=Synth In */ 48787dba37SThomas Bogendoerfer /* 2=AES In */ 49787dba37SThomas Bogendoerfer /* 3=AES Out */ 50787dba37SThomas Bogendoerfer /* 4=DAC Out */ 51787dba37SThomas Bogendoerfer /* 5=ADC Out */ 52787dba37SThomas Bogendoerfer /* 6=Synth Control */ 53787dba37SThomas Bogendoerfer /* If IAR_TYPE_M=Global DMA Control: */ 54787dba37SThomas Bogendoerfer /* 1=Control */ 55787dba37SThomas Bogendoerfer /* If IAR_TYPE_M=Bresenham: */ 56787dba37SThomas Bogendoerfer /* 1=Bresenham Clock Gen 1 */ 57787dba37SThomas Bogendoerfer /* 2=Bresenham Clock Gen 2 */ 58787dba37SThomas Bogendoerfer /* 3=Bresenham Clock Gen 3 */ 59787dba37SThomas Bogendoerfer /* If IAR_TYPE_M=Unix Timer: */ 60787dba37SThomas Bogendoerfer /* 1=Unix Timer */ 61787dba37SThomas Bogendoerfer #define H2_IAR_ACCESS_SELECT 0x0080 /* 1=read 0=write */ 62787dba37SThomas Bogendoerfer #define H2_IAR_PARAM 0x000C /* Parameter Select */ 63787dba37SThomas Bogendoerfer #define H2_IAR_RB_INDEX_M 0x0003 /* Read Back Index */ 64787dba37SThomas Bogendoerfer /* 00:word0 */ 65787dba37SThomas Bogendoerfer /* 01:word1 */ 66787dba37SThomas Bogendoerfer /* 10:word2 */ 67787dba37SThomas Bogendoerfer /* 11:word3 */ 68787dba37SThomas Bogendoerfer /* 69787dba37SThomas Bogendoerfer * HAL2 internal addressing 70787dba37SThomas Bogendoerfer * 71787dba37SThomas Bogendoerfer * The HAL2 has "indirect registers" (idr) which are accessed by writing to the 72787dba37SThomas Bogendoerfer * Indirect Data registers. Write the address to the Indirect Address register 73787dba37SThomas Bogendoerfer * to transfer the data. 74787dba37SThomas Bogendoerfer * 75787dba37SThomas Bogendoerfer * We define the H2IR_* to the read address and H2IW_* to the write address and 76787dba37SThomas Bogendoerfer * H2I_* to be fields in whatever register is referred to. 77787dba37SThomas Bogendoerfer * 78787dba37SThomas Bogendoerfer * When we write to indirect registers which are larger than one word (16 bit) 79787dba37SThomas Bogendoerfer * we have to fill more than one indirect register before writing. When we read 80787dba37SThomas Bogendoerfer * back however we have to read several times, each time with different Read 81787dba37SThomas Bogendoerfer * Back Indexes (there are defs for doing this easily). 82787dba37SThomas Bogendoerfer */ 83787dba37SThomas Bogendoerfer 84787dba37SThomas Bogendoerfer /* 85787dba37SThomas Bogendoerfer * Relay Control 86787dba37SThomas Bogendoerfer */ 87787dba37SThomas Bogendoerfer #define H2I_RELAY_C 0x9100 88787dba37SThomas Bogendoerfer #define H2I_RELAY_C_STATE 0x01 /* state of RELAY pin signal */ 89787dba37SThomas Bogendoerfer 90787dba37SThomas Bogendoerfer /* DMA port enable */ 91787dba37SThomas Bogendoerfer 92787dba37SThomas Bogendoerfer #define H2I_DMA_PORT_EN 0x9104 93787dba37SThomas Bogendoerfer #define H2I_DMA_PORT_EN_SY_IN 0x01 /* Synth_in DMA port */ 94787dba37SThomas Bogendoerfer #define H2I_DMA_PORT_EN_AESRX 0x02 /* AES receiver DMA port */ 95787dba37SThomas Bogendoerfer #define H2I_DMA_PORT_EN_AESTX 0x04 /* AES transmitter DMA port */ 96787dba37SThomas Bogendoerfer #define H2I_DMA_PORT_EN_CODECTX 0x08 /* CODEC transmit DMA port */ 97787dba37SThomas Bogendoerfer #define H2I_DMA_PORT_EN_CODECR 0x10 /* CODEC receive DMA port */ 98787dba37SThomas Bogendoerfer 99787dba37SThomas Bogendoerfer #define H2I_DMA_END 0x9108 /* global dma endian select */ 100787dba37SThomas Bogendoerfer #define H2I_DMA_END_SY_IN 0x01 /* Synth_in DMA port */ 101787dba37SThomas Bogendoerfer #define H2I_DMA_END_AESRX 0x02 /* AES receiver DMA port */ 102787dba37SThomas Bogendoerfer #define H2I_DMA_END_AESTX 0x04 /* AES transmitter DMA port */ 103787dba37SThomas Bogendoerfer #define H2I_DMA_END_CODECTX 0x08 /* CODEC transmit DMA port */ 104787dba37SThomas Bogendoerfer #define H2I_DMA_END_CODECR 0x10 /* CODEC receive DMA port */ 105787dba37SThomas Bogendoerfer /* 0=b_end 1=l_end */ 106787dba37SThomas Bogendoerfer 107787dba37SThomas Bogendoerfer #define H2I_DMA_DRV 0x910C /* global PBUS DMA enable */ 108787dba37SThomas Bogendoerfer 109787dba37SThomas Bogendoerfer #define H2I_SYNTH_C 0x1104 /* Synth DMA control */ 110787dba37SThomas Bogendoerfer 111787dba37SThomas Bogendoerfer #define H2I_AESRX_C 0x1204 /* AES RX dma control */ 112787dba37SThomas Bogendoerfer 113787dba37SThomas Bogendoerfer #define H2I_C_TS_EN 0x20 /* Timestamp enable */ 114787dba37SThomas Bogendoerfer #define H2I_C_TS_FRMT 0x40 /* Timestamp format */ 115787dba37SThomas Bogendoerfer #define H2I_C_NAUDIO 0x80 /* Sign extend */ 116787dba37SThomas Bogendoerfer 117787dba37SThomas Bogendoerfer /* AESRX CTL, 16 bit */ 118787dba37SThomas Bogendoerfer 119787dba37SThomas Bogendoerfer #define H2I_AESTX_C 0x1304 /* AES TX DMA control */ 120787dba37SThomas Bogendoerfer #define H2I_AESTX_C_CLKID_SHIFT 3 /* Bresenham Clock Gen 1-3 */ 121787dba37SThomas Bogendoerfer #define H2I_AESTX_C_CLKID_M 0x18 122787dba37SThomas Bogendoerfer #define H2I_AESTX_C_DATAT_SHIFT 8 /* 1=mono 2=stereo (3=quad) */ 123787dba37SThomas Bogendoerfer #define H2I_AESTX_C_DATAT_M 0x300 124787dba37SThomas Bogendoerfer 125787dba37SThomas Bogendoerfer /* CODEC registers */ 126787dba37SThomas Bogendoerfer 127787dba37SThomas Bogendoerfer #define H2I_DAC_C1 0x1404 /* DAC DMA control, 16 bit */ 128787dba37SThomas Bogendoerfer #define H2I_DAC_C2 0x1408 /* DAC DMA control, 32 bit */ 129787dba37SThomas Bogendoerfer #define H2I_ADC_C1 0x1504 /* ADC DMA control, 16 bit */ 130787dba37SThomas Bogendoerfer #define H2I_ADC_C2 0x1508 /* ADC DMA control, 32 bit */ 131787dba37SThomas Bogendoerfer 132787dba37SThomas Bogendoerfer /* Bits in CTL1 register */ 133787dba37SThomas Bogendoerfer 134787dba37SThomas Bogendoerfer #define H2I_C1_DMA_SHIFT 0 /* DMA channel */ 135787dba37SThomas Bogendoerfer #define H2I_C1_DMA_M 0x7 136787dba37SThomas Bogendoerfer #define H2I_C1_CLKID_SHIFT 3 /* Bresenham Clock Gen 1-3 */ 137787dba37SThomas Bogendoerfer #define H2I_C1_CLKID_M 0x18 138787dba37SThomas Bogendoerfer #define H2I_C1_DATAT_SHIFT 8 /* 1=mono 2=stereo (3=quad) */ 139787dba37SThomas Bogendoerfer #define H2I_C1_DATAT_M 0x300 140787dba37SThomas Bogendoerfer 141787dba37SThomas Bogendoerfer /* Bits in CTL2 register */ 142787dba37SThomas Bogendoerfer 143787dba37SThomas Bogendoerfer #define H2I_C2_R_GAIN_SHIFT 0 /* right a/d input gain */ 144787dba37SThomas Bogendoerfer #define H2I_C2_R_GAIN_M 0xf 145787dba37SThomas Bogendoerfer #define H2I_C2_L_GAIN_SHIFT 4 /* left a/d input gain */ 146787dba37SThomas Bogendoerfer #define H2I_C2_L_GAIN_M 0xf0 147787dba37SThomas Bogendoerfer #define H2I_C2_R_SEL 0x100 /* right input select */ 148787dba37SThomas Bogendoerfer #define H2I_C2_L_SEL 0x200 /* left input select */ 149787dba37SThomas Bogendoerfer #define H2I_C2_MUTE 0x400 /* mute */ 150787dba37SThomas Bogendoerfer #define H2I_C2_DO1 0x00010000 /* digital output port bit 0 */ 151787dba37SThomas Bogendoerfer #define H2I_C2_DO2 0x00020000 /* digital output port bit 1 */ 152787dba37SThomas Bogendoerfer #define H2I_C2_R_ATT_SHIFT 18 /* right d/a output - */ 153787dba37SThomas Bogendoerfer #define H2I_C2_R_ATT_M 0x007c0000 /* attenuation */ 154787dba37SThomas Bogendoerfer #define H2I_C2_L_ATT_SHIFT 23 /* left d/a output - */ 155787dba37SThomas Bogendoerfer #define H2I_C2_L_ATT_M 0x0f800000 /* attenuation */ 156787dba37SThomas Bogendoerfer 157787dba37SThomas Bogendoerfer #define H2I_SYNTH_MAP_C 0x1104 /* synth dma handshake ctrl */ 158787dba37SThomas Bogendoerfer 159787dba37SThomas Bogendoerfer /* Clock generator CTL 1, 16 bit */ 160787dba37SThomas Bogendoerfer 161787dba37SThomas Bogendoerfer #define H2I_BRES1_C1 0x2104 162787dba37SThomas Bogendoerfer #define H2I_BRES2_C1 0x2204 163787dba37SThomas Bogendoerfer #define H2I_BRES3_C1 0x2304 164787dba37SThomas Bogendoerfer 165787dba37SThomas Bogendoerfer #define H2I_BRES_C1_SHIFT 0 /* 0=48.0 1=44.1 2=aes_rx */ 166787dba37SThomas Bogendoerfer #define H2I_BRES_C1_M 0x03 167787dba37SThomas Bogendoerfer 168787dba37SThomas Bogendoerfer /* Clock generator CTL 2, 32 bit */ 169787dba37SThomas Bogendoerfer 170787dba37SThomas Bogendoerfer #define H2I_BRES1_C2 0x2108 171787dba37SThomas Bogendoerfer #define H2I_BRES2_C2 0x2208 172787dba37SThomas Bogendoerfer #define H2I_BRES3_C2 0x2308 173787dba37SThomas Bogendoerfer 174787dba37SThomas Bogendoerfer #define H2I_BRES_C2_INC_SHIFT 0 /* increment value */ 175787dba37SThomas Bogendoerfer #define H2I_BRES_C2_INC_M 0xffff 176787dba37SThomas Bogendoerfer #define H2I_BRES_C2_MOD_SHIFT 16 /* modcontrol value */ 177787dba37SThomas Bogendoerfer #define H2I_BRES_C2_MOD_M 0xffff0000 /* modctrl=0xffff&(modinc-1) */ 178787dba37SThomas Bogendoerfer 179787dba37SThomas Bogendoerfer /* Unix timer, 64 bit */ 180787dba37SThomas Bogendoerfer 181787dba37SThomas Bogendoerfer #define H2I_UTIME 0x3104 182787dba37SThomas Bogendoerfer #define H2I_UTIME_0_LD 0xffff /* microseconds, LSB's */ 183787dba37SThomas Bogendoerfer #define H2I_UTIME_1_LD0 0x0f /* microseconds, MSB's */ 184787dba37SThomas Bogendoerfer #define H2I_UTIME_1_LD1 0xf0 /* tenths of microseconds */ 185787dba37SThomas Bogendoerfer #define H2I_UTIME_2_LD 0xffff /* seconds, LSB's */ 186787dba37SThomas Bogendoerfer #define H2I_UTIME_3_LD 0xffff /* seconds, MSB's */ 187787dba37SThomas Bogendoerfer 188787dba37SThomas Bogendoerfer struct hal2_ctl_regs { 189787dba37SThomas Bogendoerfer u32 _unused0[4]; 190787dba37SThomas Bogendoerfer u32 isr; /* 0x10 Status Register */ 191787dba37SThomas Bogendoerfer u32 _unused1[3]; 192787dba37SThomas Bogendoerfer u32 rev; /* 0x20 Revision Register */ 193787dba37SThomas Bogendoerfer u32 _unused2[3]; 194787dba37SThomas Bogendoerfer u32 iar; /* 0x30 Indirect Address Register */ 195787dba37SThomas Bogendoerfer u32 _unused3[3]; 196787dba37SThomas Bogendoerfer u32 idr0; /* 0x40 Indirect Data Register 0 */ 197787dba37SThomas Bogendoerfer u32 _unused4[3]; 198787dba37SThomas Bogendoerfer u32 idr1; /* 0x50 Indirect Data Register 1 */ 199787dba37SThomas Bogendoerfer u32 _unused5[3]; 200787dba37SThomas Bogendoerfer u32 idr2; /* 0x60 Indirect Data Register 2 */ 201787dba37SThomas Bogendoerfer u32 _unused6[3]; 202787dba37SThomas Bogendoerfer u32 idr3; /* 0x70 Indirect Data Register 3 */ 203787dba37SThomas Bogendoerfer }; 204787dba37SThomas Bogendoerfer 205787dba37SThomas Bogendoerfer struct hal2_aes_regs { 206787dba37SThomas Bogendoerfer u32 rx_stat[2]; /* Status registers */ 207787dba37SThomas Bogendoerfer u32 rx_cr[2]; /* Control registers */ 208787dba37SThomas Bogendoerfer u32 rx_ud[4]; /* User data window */ 209787dba37SThomas Bogendoerfer u32 rx_st[24]; /* Channel status data */ 210787dba37SThomas Bogendoerfer 211787dba37SThomas Bogendoerfer u32 tx_stat[1]; /* Status register */ 212787dba37SThomas Bogendoerfer u32 tx_cr[3]; /* Control registers */ 213787dba37SThomas Bogendoerfer u32 tx_ud[4]; /* User data window */ 214787dba37SThomas Bogendoerfer u32 tx_st[24]; /* Channel status data */ 215787dba37SThomas Bogendoerfer }; 216787dba37SThomas Bogendoerfer 217787dba37SThomas Bogendoerfer struct hal2_vol_regs { 218787dba37SThomas Bogendoerfer u32 right; /* Right volume */ 219787dba37SThomas Bogendoerfer u32 left; /* Left volume */ 220787dba37SThomas Bogendoerfer }; 221787dba37SThomas Bogendoerfer 222787dba37SThomas Bogendoerfer struct hal2_syn_regs { 223787dba37SThomas Bogendoerfer u32 _unused0[2]; 224787dba37SThomas Bogendoerfer u32 page; /* DOC Page register */ 225787dba37SThomas Bogendoerfer u32 regsel; /* DOC Register selection */ 226787dba37SThomas Bogendoerfer u32 dlow; /* DOC Data low */ 227787dba37SThomas Bogendoerfer u32 dhigh; /* DOC Data high */ 228787dba37SThomas Bogendoerfer u32 irq; /* IRQ Status */ 229787dba37SThomas Bogendoerfer u32 dram; /* DRAM Access */ 230787dba37SThomas Bogendoerfer }; 231787dba37SThomas Bogendoerfer 232787dba37SThomas Bogendoerfer #endif /* __HAL2_H */ 233