xref: /openbmc/linux/sound/hda/hdac_stream.c (revision 619a1f195f93276dc8c6e33fe057e007adc9c288)
1457c8996SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
214752412STakashi Iwai /*
314752412STakashi Iwai  * HD-audio stream operations
414752412STakashi Iwai  */
514752412STakashi Iwai 
614752412STakashi Iwai #include <linux/kernel.h>
714752412STakashi Iwai #include <linux/delay.h>
814752412STakashi Iwai #include <linux/export.h>
95f26faceSTakashi Iwai #include <linux/clocksource.h>
1014752412STakashi Iwai #include <sound/core.h>
1114752412STakashi Iwai #include <sound/pcm.h>
1214752412STakashi Iwai #include <sound/hdaudio.h>
1314752412STakashi Iwai #include <sound/hda_register.h>
14598dfb56SLibin Yang #include "trace.h"
1514752412STakashi Iwai 
1614752412STakashi Iwai /**
175dd3d271SSameer Pujar  * snd_hdac_get_stream_stripe_ctl - get stripe control value
185dd3d271SSameer Pujar  * @bus: HD-audio core bus
195dd3d271SSameer Pujar  * @substream: PCM substream
205dd3d271SSameer Pujar  */
215dd3d271SSameer Pujar int snd_hdac_get_stream_stripe_ctl(struct hdac_bus *bus,
225dd3d271SSameer Pujar 				   struct snd_pcm_substream *substream)
235dd3d271SSameer Pujar {
245dd3d271SSameer Pujar 	struct snd_pcm_runtime *runtime = substream->runtime;
255dd3d271SSameer Pujar 	unsigned int channels = runtime->channels,
265dd3d271SSameer Pujar 		     rate = runtime->rate,
275dd3d271SSameer Pujar 		     bits_per_sample = runtime->sample_bits,
285dd3d271SSameer Pujar 		     max_sdo_lines, value, sdo_line;
295dd3d271SSameer Pujar 
305dd3d271SSameer Pujar 	/* T_AZA_GCAP_NSDO is 1:2 bitfields in GCAP */
315dd3d271SSameer Pujar 	max_sdo_lines = snd_hdac_chip_readl(bus, GCAP) & AZX_GCAP_NSDO;
325dd3d271SSameer Pujar 
335dd3d271SSameer Pujar 	/* following is from HD audio spec */
345dd3d271SSameer Pujar 	for (sdo_line = max_sdo_lines; sdo_line > 0; sdo_line >>= 1) {
355dd3d271SSameer Pujar 		if (rate > 48000)
365dd3d271SSameer Pujar 			value = (channels * bits_per_sample *
375dd3d271SSameer Pujar 					(rate / 48000)) / sdo_line;
385dd3d271SSameer Pujar 		else
395dd3d271SSameer Pujar 			value = (channels * bits_per_sample) / sdo_line;
405dd3d271SSameer Pujar 
415dd3d271SSameer Pujar 		if (value >= 8)
425dd3d271SSameer Pujar 			break;
435dd3d271SSameer Pujar 	}
445dd3d271SSameer Pujar 
455dd3d271SSameer Pujar 	/* stripe value: 0 for 1SDO, 1 for 2SDO, 2 for 4SDO lines */
465dd3d271SSameer Pujar 	return sdo_line >> 1;
475dd3d271SSameer Pujar }
485dd3d271SSameer Pujar EXPORT_SYMBOL_GPL(snd_hdac_get_stream_stripe_ctl);
495dd3d271SSameer Pujar 
505dd3d271SSameer Pujar /**
5114752412STakashi Iwai  * snd_hdac_stream_init - initialize each stream (aka device)
5214752412STakashi Iwai  * @bus: HD-audio core bus
5314752412STakashi Iwai  * @azx_dev: HD-audio core stream object to initialize
5414752412STakashi Iwai  * @idx: stream index number
5514752412STakashi Iwai  * @direction: stream direction (SNDRV_PCM_STREAM_PLAYBACK or SNDRV_PCM_STREAM_CAPTURE)
5614752412STakashi Iwai  * @tag: the tag id to assign
5714752412STakashi Iwai  *
5814752412STakashi Iwai  * Assign the starting bdl address to each stream (device) and initialize.
5914752412STakashi Iwai  */
6014752412STakashi Iwai void snd_hdac_stream_init(struct hdac_bus *bus, struct hdac_stream *azx_dev,
6114752412STakashi Iwai 			  int idx, int direction, int tag)
6214752412STakashi Iwai {
6314752412STakashi Iwai 	azx_dev->bus = bus;
6414752412STakashi Iwai 	/* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
6514752412STakashi Iwai 	azx_dev->sd_addr = bus->remap_addr + (0x20 * idx + 0x80);
6614752412STakashi Iwai 	/* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
6714752412STakashi Iwai 	azx_dev->sd_int_sta_mask = 1 << idx;
6814752412STakashi Iwai 	azx_dev->index = idx;
6914752412STakashi Iwai 	azx_dev->direction = direction;
7014752412STakashi Iwai 	azx_dev->stream_tag = tag;
718f3f600bSTakashi Iwai 	snd_hdac_dsp_lock_init(azx_dev);
7214752412STakashi Iwai 	list_add_tail(&azx_dev->list, &bus->stream_list);
7314752412STakashi Iwai }
7414752412STakashi Iwai EXPORT_SYMBOL_GPL(snd_hdac_stream_init);
7514752412STakashi Iwai 
7614752412STakashi Iwai /**
7714752412STakashi Iwai  * snd_hdac_stream_start - start a stream
7814752412STakashi Iwai  * @azx_dev: HD-audio core stream to start
7914752412STakashi Iwai  * @fresh_start: false = wallclock timestamp relative to period wallclock
8014752412STakashi Iwai  *
8114752412STakashi Iwai  * Start a stream, set start_wallclk and set the running flag.
8214752412STakashi Iwai  */
8314752412STakashi Iwai void snd_hdac_stream_start(struct hdac_stream *azx_dev, bool fresh_start)
8414752412STakashi Iwai {
8514752412STakashi Iwai 	struct hdac_bus *bus = azx_dev->bus;
869b6f7e7aSSameer Pujar 	int stripe_ctl;
8714752412STakashi Iwai 
88598dfb56SLibin Yang 	trace_snd_hdac_stream_start(bus, azx_dev);
89598dfb56SLibin Yang 
9014752412STakashi Iwai 	azx_dev->start_wallclk = snd_hdac_chip_readl(bus, WALLCLK);
9114752412STakashi Iwai 	if (!fresh_start)
9214752412STakashi Iwai 		azx_dev->start_wallclk -= azx_dev->period_wallclk;
9314752412STakashi Iwai 
9414752412STakashi Iwai 	/* enable SIE */
95fc2a6cf0SKeyon Jie 	snd_hdac_chip_updatel(bus, INTCTL,
96fc2a6cf0SKeyon Jie 			      1 << azx_dev->index,
97fc2a6cf0SKeyon Jie 			      1 << azx_dev->index);
989b6f7e7aSSameer Pujar 	/* set stripe control */
99d344e079SMariusz Ceier 	if (azx_dev->substream)
1009b6f7e7aSSameer Pujar 		stripe_ctl = snd_hdac_get_stream_stripe_ctl(bus, azx_dev->substream);
101d344e079SMariusz Ceier 	else
102d344e079SMariusz Ceier 		stripe_ctl = 0;
1039b6f7e7aSSameer Pujar 	snd_hdac_stream_updateb(azx_dev, SD_CTL_3B, SD_CTL_STRIPE_MASK,
1049b6f7e7aSSameer Pujar 				stripe_ctl);
10514752412STakashi Iwai 	/* set DMA start and interrupt mask */
10614752412STakashi Iwai 	snd_hdac_stream_updateb(azx_dev, SD_CTL,
10714752412STakashi Iwai 				0, SD_CTL_DMA_START | SD_INT_MASK);
10814752412STakashi Iwai 	azx_dev->running = true;
10914752412STakashi Iwai }
11014752412STakashi Iwai EXPORT_SYMBOL_GPL(snd_hdac_stream_start);
11114752412STakashi Iwai 
11214752412STakashi Iwai /**
11314752412STakashi Iwai  * snd_hdac_stream_clear - stop a stream DMA
11414752412STakashi Iwai  * @azx_dev: HD-audio core stream to stop
11514752412STakashi Iwai  */
11614752412STakashi Iwai void snd_hdac_stream_clear(struct hdac_stream *azx_dev)
11714752412STakashi Iwai {
11814752412STakashi Iwai 	snd_hdac_stream_updateb(azx_dev, SD_CTL,
11914752412STakashi Iwai 				SD_CTL_DMA_START | SD_INT_MASK, 0);
12014752412STakashi Iwai 	snd_hdac_stream_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
1219b6f7e7aSSameer Pujar 	snd_hdac_stream_updateb(azx_dev, SD_CTL_3B, SD_CTL_STRIPE_MASK, 0);
12214752412STakashi Iwai 	azx_dev->running = false;
12314752412STakashi Iwai }
12414752412STakashi Iwai EXPORT_SYMBOL_GPL(snd_hdac_stream_clear);
12514752412STakashi Iwai 
12614752412STakashi Iwai /**
12714752412STakashi Iwai  * snd_hdac_stream_stop - stop a stream
12814752412STakashi Iwai  * @azx_dev: HD-audio core stream to stop
12914752412STakashi Iwai  *
13014752412STakashi Iwai  * Stop a stream DMA and disable stream interrupt
13114752412STakashi Iwai  */
13214752412STakashi Iwai void snd_hdac_stream_stop(struct hdac_stream *azx_dev)
13314752412STakashi Iwai {
134598dfb56SLibin Yang 	trace_snd_hdac_stream_stop(azx_dev->bus, azx_dev);
135598dfb56SLibin Yang 
13614752412STakashi Iwai 	snd_hdac_stream_clear(azx_dev);
13714752412STakashi Iwai 	/* disable SIE */
13814752412STakashi Iwai 	snd_hdac_chip_updatel(azx_dev->bus, INTCTL, 1 << azx_dev->index, 0);
13914752412STakashi Iwai }
14014752412STakashi Iwai EXPORT_SYMBOL_GPL(snd_hdac_stream_stop);
14114752412STakashi Iwai 
14214752412STakashi Iwai /**
14314752412STakashi Iwai  * snd_hdac_stream_reset - reset a stream
14414752412STakashi Iwai  * @azx_dev: HD-audio core stream to reset
14514752412STakashi Iwai  */
14614752412STakashi Iwai void snd_hdac_stream_reset(struct hdac_stream *azx_dev)
14714752412STakashi Iwai {
14814752412STakashi Iwai 	unsigned char val;
14914752412STakashi Iwai 	int timeout;
15014752412STakashi Iwai 
15114752412STakashi Iwai 	snd_hdac_stream_clear(azx_dev);
15214752412STakashi Iwai 
15314752412STakashi Iwai 	snd_hdac_stream_updateb(azx_dev, SD_CTL, 0, SD_CTL_STREAM_RESET);
15414752412STakashi Iwai 	udelay(3);
15514752412STakashi Iwai 	timeout = 300;
15614752412STakashi Iwai 	do {
15714752412STakashi Iwai 		val = snd_hdac_stream_readb(azx_dev, SD_CTL) &
15814752412STakashi Iwai 			SD_CTL_STREAM_RESET;
15914752412STakashi Iwai 		if (val)
16014752412STakashi Iwai 			break;
16114752412STakashi Iwai 	} while (--timeout);
16214752412STakashi Iwai 	val &= ~SD_CTL_STREAM_RESET;
16314752412STakashi Iwai 	snd_hdac_stream_writeb(azx_dev, SD_CTL, val);
16414752412STakashi Iwai 	udelay(3);
16514752412STakashi Iwai 
16614752412STakashi Iwai 	timeout = 300;
16714752412STakashi Iwai 	/* waiting for hardware to report that the stream is out of reset */
16814752412STakashi Iwai 	do {
16914752412STakashi Iwai 		val = snd_hdac_stream_readb(azx_dev, SD_CTL) &
17014752412STakashi Iwai 			SD_CTL_STREAM_RESET;
17114752412STakashi Iwai 		if (!val)
17214752412STakashi Iwai 			break;
17314752412STakashi Iwai 	} while (--timeout);
17414752412STakashi Iwai 
17514752412STakashi Iwai 	/* reset first position - may not be synced with hw at this time */
17614752412STakashi Iwai 	if (azx_dev->posbuf)
17714752412STakashi Iwai 		*azx_dev->posbuf = 0;
17814752412STakashi Iwai }
17914752412STakashi Iwai EXPORT_SYMBOL_GPL(snd_hdac_stream_reset);
18014752412STakashi Iwai 
18114752412STakashi Iwai /**
18214752412STakashi Iwai  * snd_hdac_stream_setup -  set up the SD for streaming
18314752412STakashi Iwai  * @azx_dev: HD-audio core stream to set up
18414752412STakashi Iwai  */
18514752412STakashi Iwai int snd_hdac_stream_setup(struct hdac_stream *azx_dev)
18614752412STakashi Iwai {
18714752412STakashi Iwai 	struct hdac_bus *bus = azx_dev->bus;
1884214c534STakashi Iwai 	struct snd_pcm_runtime *runtime;
18914752412STakashi Iwai 	unsigned int val;
19014752412STakashi Iwai 
1914214c534STakashi Iwai 	if (azx_dev->substream)
1924214c534STakashi Iwai 		runtime = azx_dev->substream->runtime;
1934214c534STakashi Iwai 	else
1944214c534STakashi Iwai 		runtime = NULL;
19514752412STakashi Iwai 	/* make sure the run bit is zero for SD */
19614752412STakashi Iwai 	snd_hdac_stream_clear(azx_dev);
19714752412STakashi Iwai 	/* program the stream_tag */
19814752412STakashi Iwai 	val = snd_hdac_stream_readl(azx_dev, SD_CTL);
19914752412STakashi Iwai 	val = (val & ~SD_CTL_STREAM_TAG_MASK) |
20014752412STakashi Iwai 		(azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT);
20114752412STakashi Iwai 	if (!bus->snoop)
20214752412STakashi Iwai 		val |= SD_CTL_TRAFFIC_PRIO;
20314752412STakashi Iwai 	snd_hdac_stream_writel(azx_dev, SD_CTL, val);
20414752412STakashi Iwai 
20514752412STakashi Iwai 	/* program the length of samples in cyclic buffer */
20614752412STakashi Iwai 	snd_hdac_stream_writel(azx_dev, SD_CBL, azx_dev->bufsize);
20714752412STakashi Iwai 
20814752412STakashi Iwai 	/* program the stream format */
20914752412STakashi Iwai 	/* this value needs to be the same as the one programmed */
21014752412STakashi Iwai 	snd_hdac_stream_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
21114752412STakashi Iwai 
21214752412STakashi Iwai 	/* program the stream LVI (last valid index) of the BDL */
21314752412STakashi Iwai 	snd_hdac_stream_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
21414752412STakashi Iwai 
21514752412STakashi Iwai 	/* program the BDL address */
21614752412STakashi Iwai 	/* lower BDL address */
21714752412STakashi Iwai 	snd_hdac_stream_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
21814752412STakashi Iwai 	/* upper BDL address */
21914752412STakashi Iwai 	snd_hdac_stream_writel(azx_dev, SD_BDLPU,
22014752412STakashi Iwai 			       upper_32_bits(azx_dev->bdl.addr));
22114752412STakashi Iwai 
22214752412STakashi Iwai 	/* enable the position buffer */
22314752412STakashi Iwai 	if (bus->use_posbuf && bus->posbuf.addr) {
22414752412STakashi Iwai 		if (!(snd_hdac_chip_readl(bus, DPLBASE) & AZX_DPLBASE_ENABLE))
22514752412STakashi Iwai 			snd_hdac_chip_writel(bus, DPLBASE,
22614752412STakashi Iwai 				(u32)bus->posbuf.addr | AZX_DPLBASE_ENABLE);
22714752412STakashi Iwai 	}
22814752412STakashi Iwai 
22914752412STakashi Iwai 	/* set the interrupt enable bits in the descriptor control register */
23014752412STakashi Iwai 	snd_hdac_stream_updatel(azx_dev, SD_CTL, 0, SD_INT_MASK);
23114752412STakashi Iwai 
23214752412STakashi Iwai 	if (azx_dev->direction == SNDRV_PCM_STREAM_PLAYBACK)
23314752412STakashi Iwai 		azx_dev->fifo_size =
23414752412STakashi Iwai 			snd_hdac_stream_readw(azx_dev, SD_FIFOSIZE) + 1;
23514752412STakashi Iwai 	else
23614752412STakashi Iwai 		azx_dev->fifo_size = 0;
23714752412STakashi Iwai 
23814752412STakashi Iwai 	/* when LPIB delay correction gives a small negative value,
23914752412STakashi Iwai 	 * we ignore it; currently set the threshold statically to
24014752412STakashi Iwai 	 * 64 frames
24114752412STakashi Iwai 	 */
2424214c534STakashi Iwai 	if (runtime && runtime->period_size > 64)
24314752412STakashi Iwai 		azx_dev->delay_negative_threshold =
24414752412STakashi Iwai 			-frames_to_bytes(runtime, 64);
24514752412STakashi Iwai 	else
24614752412STakashi Iwai 		azx_dev->delay_negative_threshold = 0;
24714752412STakashi Iwai 
24814752412STakashi Iwai 	/* wallclk has 24Mhz clock source */
2494214c534STakashi Iwai 	if (runtime)
25014752412STakashi Iwai 		azx_dev->period_wallclk = (((runtime->period_size * 24000) /
25114752412STakashi Iwai 				    runtime->rate) * 1000);
25214752412STakashi Iwai 
25314752412STakashi Iwai 	return 0;
25414752412STakashi Iwai }
25514752412STakashi Iwai EXPORT_SYMBOL_GPL(snd_hdac_stream_setup);
25614752412STakashi Iwai 
25714752412STakashi Iwai /**
25814752412STakashi Iwai  * snd_hdac_stream_cleanup - cleanup a stream
25914752412STakashi Iwai  * @azx_dev: HD-audio core stream to clean up
26014752412STakashi Iwai  */
26114752412STakashi Iwai void snd_hdac_stream_cleanup(struct hdac_stream *azx_dev)
26214752412STakashi Iwai {
26314752412STakashi Iwai 	snd_hdac_stream_writel(azx_dev, SD_BDLPL, 0);
26414752412STakashi Iwai 	snd_hdac_stream_writel(azx_dev, SD_BDLPU, 0);
26514752412STakashi Iwai 	snd_hdac_stream_writel(azx_dev, SD_CTL, 0);
26614752412STakashi Iwai 	azx_dev->bufsize = 0;
26714752412STakashi Iwai 	azx_dev->period_bytes = 0;
26814752412STakashi Iwai 	azx_dev->format_val = 0;
26914752412STakashi Iwai }
27014752412STakashi Iwai EXPORT_SYMBOL_GPL(snd_hdac_stream_cleanup);
27114752412STakashi Iwai 
27214752412STakashi Iwai /**
27314752412STakashi Iwai  * snd_hdac_stream_assign - assign a stream for the PCM
27414752412STakashi Iwai  * @bus: HD-audio core bus
27514752412STakashi Iwai  * @substream: PCM substream to assign
27614752412STakashi Iwai  *
27714752412STakashi Iwai  * Look for an unused stream for the given PCM substream, assign it
27814752412STakashi Iwai  * and return the stream object.  If no stream is free, returns NULL.
27914752412STakashi Iwai  * The function tries to keep using the same stream object when it's used
28014752412STakashi Iwai  * beforehand.  Also, when bus->reverse_assign flag is set, the last free
28114752412STakashi Iwai  * or matching entry is returned.  This is needed for some strange codecs.
28214752412STakashi Iwai  */
28314752412STakashi Iwai struct hdac_stream *snd_hdac_stream_assign(struct hdac_bus *bus,
28414752412STakashi Iwai 					   struct snd_pcm_substream *substream)
28514752412STakashi Iwai {
28614752412STakashi Iwai 	struct hdac_stream *azx_dev;
28714752412STakashi Iwai 	struct hdac_stream *res = NULL;
28814752412STakashi Iwai 
28914752412STakashi Iwai 	/* make a non-zero unique key for the substream */
29014752412STakashi Iwai 	int key = (substream->pcm->device << 16) | (substream->number << 2) |
29114752412STakashi Iwai 		(substream->stream + 1);
29214752412STakashi Iwai 
29314752412STakashi Iwai 	list_for_each_entry(azx_dev, &bus->stream_list, list) {
29414752412STakashi Iwai 		if (azx_dev->direction != substream->stream)
29514752412STakashi Iwai 			continue;
29614752412STakashi Iwai 		if (azx_dev->opened)
29714752412STakashi Iwai 			continue;
29814752412STakashi Iwai 		if (azx_dev->assigned_key == key) {
29914752412STakashi Iwai 			res = azx_dev;
30014752412STakashi Iwai 			break;
30114752412STakashi Iwai 		}
30214752412STakashi Iwai 		if (!res || bus->reverse_assign)
30314752412STakashi Iwai 			res = azx_dev;
30414752412STakashi Iwai 	}
30514752412STakashi Iwai 	if (res) {
30614752412STakashi Iwai 		spin_lock_irq(&bus->reg_lock);
30714752412STakashi Iwai 		res->opened = 1;
30814752412STakashi Iwai 		res->running = 0;
30914752412STakashi Iwai 		res->assigned_key = key;
31014752412STakashi Iwai 		res->substream = substream;
31114752412STakashi Iwai 		spin_unlock_irq(&bus->reg_lock);
31214752412STakashi Iwai 	}
31314752412STakashi Iwai 	return res;
31414752412STakashi Iwai }
31514752412STakashi Iwai EXPORT_SYMBOL_GPL(snd_hdac_stream_assign);
31614752412STakashi Iwai 
31714752412STakashi Iwai /**
31814752412STakashi Iwai  * snd_hdac_stream_release - release the assigned stream
31914752412STakashi Iwai  * @azx_dev: HD-audio core stream to release
32014752412STakashi Iwai  *
32114752412STakashi Iwai  * Release the stream that has been assigned by snd_hdac_stream_assign().
32214752412STakashi Iwai  */
32314752412STakashi Iwai void snd_hdac_stream_release(struct hdac_stream *azx_dev)
32414752412STakashi Iwai {
32514752412STakashi Iwai 	struct hdac_bus *bus = azx_dev->bus;
32614752412STakashi Iwai 
32714752412STakashi Iwai 	spin_lock_irq(&bus->reg_lock);
32814752412STakashi Iwai 	azx_dev->opened = 0;
32914752412STakashi Iwai 	azx_dev->running = 0;
33014752412STakashi Iwai 	azx_dev->substream = NULL;
33114752412STakashi Iwai 	spin_unlock_irq(&bus->reg_lock);
33214752412STakashi Iwai }
33314752412STakashi Iwai EXPORT_SYMBOL_GPL(snd_hdac_stream_release);
33414752412STakashi Iwai 
3354308c9b0SJeeja KP /**
3364308c9b0SJeeja KP  * snd_hdac_get_stream - return hdac_stream based on stream_tag and
3374308c9b0SJeeja KP  * direction
3384308c9b0SJeeja KP  *
3394308c9b0SJeeja KP  * @bus: HD-audio core bus
3404308c9b0SJeeja KP  * @dir: direction for the stream to be found
3414308c9b0SJeeja KP  * @stream_tag: stream tag for stream to be found
3424308c9b0SJeeja KP  */
3434308c9b0SJeeja KP struct hdac_stream *snd_hdac_get_stream(struct hdac_bus *bus,
3444308c9b0SJeeja KP 					int dir, int stream_tag)
3454308c9b0SJeeja KP {
3464308c9b0SJeeja KP 	struct hdac_stream *s;
3474308c9b0SJeeja KP 
3484308c9b0SJeeja KP 	list_for_each_entry(s, &bus->stream_list, list) {
3494308c9b0SJeeja KP 		if (s->direction == dir && s->stream_tag == stream_tag)
3504308c9b0SJeeja KP 			return s;
3514308c9b0SJeeja KP 	}
3524308c9b0SJeeja KP 
3534308c9b0SJeeja KP 	return NULL;
3544308c9b0SJeeja KP }
3554308c9b0SJeeja KP EXPORT_SYMBOL_GPL(snd_hdac_get_stream);
3564308c9b0SJeeja KP 
35714752412STakashi Iwai /*
35814752412STakashi Iwai  * set up a BDL entry
35914752412STakashi Iwai  */
36014752412STakashi Iwai static int setup_bdle(struct hdac_bus *bus,
36114752412STakashi Iwai 		      struct snd_dma_buffer *dmab,
36214752412STakashi Iwai 		      struct hdac_stream *azx_dev, __le32 **bdlp,
36314752412STakashi Iwai 		      int ofs, int size, int with_ioc)
36414752412STakashi Iwai {
36514752412STakashi Iwai 	__le32 *bdl = *bdlp;
36614752412STakashi Iwai 
36714752412STakashi Iwai 	while (size > 0) {
36814752412STakashi Iwai 		dma_addr_t addr;
36914752412STakashi Iwai 		int chunk;
37014752412STakashi Iwai 
37114752412STakashi Iwai 		if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
37214752412STakashi Iwai 			return -EINVAL;
37314752412STakashi Iwai 
37414752412STakashi Iwai 		addr = snd_sgbuf_get_addr(dmab, ofs);
37514752412STakashi Iwai 		/* program the address field of the BDL entry */
37614752412STakashi Iwai 		bdl[0] = cpu_to_le32((u32)addr);
37714752412STakashi Iwai 		bdl[1] = cpu_to_le32(upper_32_bits(addr));
37814752412STakashi Iwai 		/* program the size field of the BDL entry */
37914752412STakashi Iwai 		chunk = snd_sgbuf_get_chunk_size(dmab, ofs, size);
38014752412STakashi Iwai 		/* one BDLE cannot cross 4K boundary on CTHDA chips */
38114752412STakashi Iwai 		if (bus->align_bdle_4k) {
38214752412STakashi Iwai 			u32 remain = 0x1000 - (ofs & 0xfff);
38314752412STakashi Iwai 
38414752412STakashi Iwai 			if (chunk > remain)
38514752412STakashi Iwai 				chunk = remain;
38614752412STakashi Iwai 		}
38714752412STakashi Iwai 		bdl[2] = cpu_to_le32(chunk);
38814752412STakashi Iwai 		/* program the IOC to enable interrupt
38914752412STakashi Iwai 		 * only when the whole fragment is processed
39014752412STakashi Iwai 		 */
39114752412STakashi Iwai 		size -= chunk;
39214752412STakashi Iwai 		bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
39314752412STakashi Iwai 		bdl += 4;
39414752412STakashi Iwai 		azx_dev->frags++;
39514752412STakashi Iwai 		ofs += chunk;
39614752412STakashi Iwai 	}
39714752412STakashi Iwai 	*bdlp = bdl;
39814752412STakashi Iwai 	return ofs;
39914752412STakashi Iwai }
40014752412STakashi Iwai 
40114752412STakashi Iwai /**
40214752412STakashi Iwai  * snd_hdac_stream_setup_periods - set up BDL entries
40314752412STakashi Iwai  * @azx_dev: HD-audio core stream to set up
40414752412STakashi Iwai  *
40514752412STakashi Iwai  * Set up the buffer descriptor table of the given stream based on the
40614752412STakashi Iwai  * period and buffer sizes of the assigned PCM substream.
40714752412STakashi Iwai  */
40814752412STakashi Iwai int snd_hdac_stream_setup_periods(struct hdac_stream *azx_dev)
40914752412STakashi Iwai {
41014752412STakashi Iwai 	struct hdac_bus *bus = azx_dev->bus;
41114752412STakashi Iwai 	struct snd_pcm_substream *substream = azx_dev->substream;
41214752412STakashi Iwai 	struct snd_pcm_runtime *runtime = substream->runtime;
41314752412STakashi Iwai 	__le32 *bdl;
41414752412STakashi Iwai 	int i, ofs, periods, period_bytes;
41514752412STakashi Iwai 	int pos_adj, pos_align;
41614752412STakashi Iwai 
41714752412STakashi Iwai 	/* reset BDL address */
41814752412STakashi Iwai 	snd_hdac_stream_writel(azx_dev, SD_BDLPL, 0);
41914752412STakashi Iwai 	snd_hdac_stream_writel(azx_dev, SD_BDLPU, 0);
42014752412STakashi Iwai 
42114752412STakashi Iwai 	period_bytes = azx_dev->period_bytes;
42214752412STakashi Iwai 	periods = azx_dev->bufsize / period_bytes;
42314752412STakashi Iwai 
42414752412STakashi Iwai 	/* program the initial BDL entries */
42514752412STakashi Iwai 	bdl = (__le32 *)azx_dev->bdl.area;
42614752412STakashi Iwai 	ofs = 0;
42714752412STakashi Iwai 	azx_dev->frags = 0;
42814752412STakashi Iwai 
42914752412STakashi Iwai 	pos_adj = bus->bdl_pos_adj;
43014752412STakashi Iwai 	if (!azx_dev->no_period_wakeup && pos_adj > 0) {
43114752412STakashi Iwai 		pos_align = pos_adj;
43214752412STakashi Iwai 		pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
43314752412STakashi Iwai 		if (!pos_adj)
43414752412STakashi Iwai 			pos_adj = pos_align;
43514752412STakashi Iwai 		else
43614752412STakashi Iwai 			pos_adj = ((pos_adj + pos_align - 1) / pos_align) *
43714752412STakashi Iwai 				pos_align;
43814752412STakashi Iwai 		pos_adj = frames_to_bytes(runtime, pos_adj);
43914752412STakashi Iwai 		if (pos_adj >= period_bytes) {
44014752412STakashi Iwai 			dev_warn(bus->dev, "Too big adjustment %d\n",
44114752412STakashi Iwai 				 pos_adj);
44214752412STakashi Iwai 			pos_adj = 0;
44314752412STakashi Iwai 		} else {
44414752412STakashi Iwai 			ofs = setup_bdle(bus, snd_pcm_get_dma_buf(substream),
44514752412STakashi Iwai 					 azx_dev,
44614752412STakashi Iwai 					 &bdl, ofs, pos_adj, true);
44714752412STakashi Iwai 			if (ofs < 0)
44814752412STakashi Iwai 				goto error;
44914752412STakashi Iwai 		}
45014752412STakashi Iwai 	} else
45114752412STakashi Iwai 		pos_adj = 0;
45214752412STakashi Iwai 
45314752412STakashi Iwai 	for (i = 0; i < periods; i++) {
45414752412STakashi Iwai 		if (i == periods - 1 && pos_adj)
45514752412STakashi Iwai 			ofs = setup_bdle(bus, snd_pcm_get_dma_buf(substream),
45614752412STakashi Iwai 					 azx_dev, &bdl, ofs,
45714752412STakashi Iwai 					 period_bytes - pos_adj, 0);
45814752412STakashi Iwai 		else
45914752412STakashi Iwai 			ofs = setup_bdle(bus, snd_pcm_get_dma_buf(substream),
46014752412STakashi Iwai 					 azx_dev, &bdl, ofs,
46114752412STakashi Iwai 					 period_bytes,
46214752412STakashi Iwai 					 !azx_dev->no_period_wakeup);
46314752412STakashi Iwai 		if (ofs < 0)
46414752412STakashi Iwai 			goto error;
46514752412STakashi Iwai 	}
46614752412STakashi Iwai 	return 0;
46714752412STakashi Iwai 
46814752412STakashi Iwai  error:
46914752412STakashi Iwai 	dev_err(bus->dev, "Too many BDL entries: buffer=%d, period=%d\n",
47014752412STakashi Iwai 		azx_dev->bufsize, period_bytes);
47114752412STakashi Iwai 	return -EINVAL;
47214752412STakashi Iwai }
47314752412STakashi Iwai EXPORT_SYMBOL_GPL(snd_hdac_stream_setup_periods);
47414752412STakashi Iwai 
47578dd5e21STakashi Iwai /**
47678dd5e21STakashi Iwai  * snd_hdac_stream_set_params - set stream parameters
47786f6501bSJeeja KP  * @azx_dev: HD-audio core stream for which parameters are to be set
47886f6501bSJeeja KP  * @format_val: format value parameter
47986f6501bSJeeja KP  *
48086f6501bSJeeja KP  * Setup the HD-audio core stream parameters from substream of the stream
48186f6501bSJeeja KP  * and passed format value
48286f6501bSJeeja KP  */
48386f6501bSJeeja KP int snd_hdac_stream_set_params(struct hdac_stream *azx_dev,
48486f6501bSJeeja KP 				 unsigned int format_val)
48586f6501bSJeeja KP {
48686f6501bSJeeja KP 
48786f6501bSJeeja KP 	unsigned int bufsize, period_bytes;
48886f6501bSJeeja KP 	struct snd_pcm_substream *substream = azx_dev->substream;
48986f6501bSJeeja KP 	struct snd_pcm_runtime *runtime;
49086f6501bSJeeja KP 	int err;
49186f6501bSJeeja KP 
49286f6501bSJeeja KP 	if (!substream)
49386f6501bSJeeja KP 		return -EINVAL;
49486f6501bSJeeja KP 	runtime = substream->runtime;
49586f6501bSJeeja KP 	bufsize = snd_pcm_lib_buffer_bytes(substream);
49686f6501bSJeeja KP 	period_bytes = snd_pcm_lib_period_bytes(substream);
49786f6501bSJeeja KP 
49886f6501bSJeeja KP 	if (bufsize != azx_dev->bufsize ||
49986f6501bSJeeja KP 	    period_bytes != azx_dev->period_bytes ||
50086f6501bSJeeja KP 	    format_val != azx_dev->format_val ||
50186f6501bSJeeja KP 	    runtime->no_period_wakeup != azx_dev->no_period_wakeup) {
50286f6501bSJeeja KP 		azx_dev->bufsize = bufsize;
50386f6501bSJeeja KP 		azx_dev->period_bytes = period_bytes;
50486f6501bSJeeja KP 		azx_dev->format_val = format_val;
50586f6501bSJeeja KP 		azx_dev->no_period_wakeup = runtime->no_period_wakeup;
50686f6501bSJeeja KP 		err = snd_hdac_stream_setup_periods(azx_dev);
50786f6501bSJeeja KP 		if (err < 0)
50886f6501bSJeeja KP 			return err;
50986f6501bSJeeja KP 	}
51086f6501bSJeeja KP 	return 0;
51186f6501bSJeeja KP }
51286f6501bSJeeja KP EXPORT_SYMBOL_GPL(snd_hdac_stream_set_params);
51386f6501bSJeeja KP 
514a5a1d1c2SThomas Gleixner static u64 azx_cc_read(const struct cyclecounter *cc)
51514752412STakashi Iwai {
51614752412STakashi Iwai 	struct hdac_stream *azx_dev = container_of(cc, struct hdac_stream, cc);
51714752412STakashi Iwai 
51814752412STakashi Iwai 	return snd_hdac_chip_readl(azx_dev->bus, WALLCLK);
51914752412STakashi Iwai }
52014752412STakashi Iwai 
52114752412STakashi Iwai static void azx_timecounter_init(struct hdac_stream *azx_dev,
522a5a1d1c2SThomas Gleixner 				 bool force, u64 last)
52314752412STakashi Iwai {
52414752412STakashi Iwai 	struct timecounter *tc = &azx_dev->tc;
52514752412STakashi Iwai 	struct cyclecounter *cc = &azx_dev->cc;
52614752412STakashi Iwai 	u64 nsec;
52714752412STakashi Iwai 
52814752412STakashi Iwai 	cc->read = azx_cc_read;
52914752412STakashi Iwai 	cc->mask = CLOCKSOURCE_MASK(32);
53014752412STakashi Iwai 
53114752412STakashi Iwai 	/*
53214752412STakashi Iwai 	 * Converting from 24 MHz to ns means applying a 125/3 factor.
53314752412STakashi Iwai 	 * To avoid any saturation issues in intermediate operations,
53414752412STakashi Iwai 	 * the 125 factor is applied first. The division is applied
53514752412STakashi Iwai 	 * last after reading the timecounter value.
53614752412STakashi Iwai 	 * Applying the 1/3 factor as part of the multiplication
53714752412STakashi Iwai 	 * requires at least 20 bits for a decent precision, however
53814752412STakashi Iwai 	 * overflows occur after about 4 hours or less, not a option.
53914752412STakashi Iwai 	 */
54014752412STakashi Iwai 
54114752412STakashi Iwai 	cc->mult = 125; /* saturation after 195 years */
54214752412STakashi Iwai 	cc->shift = 0;
54314752412STakashi Iwai 
54414752412STakashi Iwai 	nsec = 0; /* audio time is elapsed time since trigger */
54514752412STakashi Iwai 	timecounter_init(tc, cc, nsec);
54614752412STakashi Iwai 	if (force) {
54714752412STakashi Iwai 		/*
54814752412STakashi Iwai 		 * force timecounter to use predefined value,
54914752412STakashi Iwai 		 * used for synchronized starts
55014752412STakashi Iwai 		 */
55114752412STakashi Iwai 		tc->cycle_last = last;
55214752412STakashi Iwai 	}
55314752412STakashi Iwai }
55414752412STakashi Iwai 
55514752412STakashi Iwai /**
55614752412STakashi Iwai  * snd_hdac_stream_timecounter_init - initialize time counter
55714752412STakashi Iwai  * @azx_dev: HD-audio core stream (master stream)
55814752412STakashi Iwai  * @streams: bit flags of streams to set up
55914752412STakashi Iwai  *
56014752412STakashi Iwai  * Initializes the time counter of streams marked by the bit flags (each
56114752412STakashi Iwai  * bit corresponds to the stream index).
56214752412STakashi Iwai  * The trigger timestamp of PCM substream assigned to the given stream is
56314752412STakashi Iwai  * updated accordingly, too.
56414752412STakashi Iwai  */
56514752412STakashi Iwai void snd_hdac_stream_timecounter_init(struct hdac_stream *azx_dev,
56614752412STakashi Iwai 				      unsigned int streams)
56714752412STakashi Iwai {
56814752412STakashi Iwai 	struct hdac_bus *bus = azx_dev->bus;
56914752412STakashi Iwai 	struct snd_pcm_runtime *runtime = azx_dev->substream->runtime;
57014752412STakashi Iwai 	struct hdac_stream *s;
57114752412STakashi Iwai 	bool inited = false;
572a5a1d1c2SThomas Gleixner 	u64 cycle_last = 0;
57314752412STakashi Iwai 	int i = 0;
57414752412STakashi Iwai 
57514752412STakashi Iwai 	list_for_each_entry(s, &bus->stream_list, list) {
57614752412STakashi Iwai 		if (streams & (1 << i)) {
57714752412STakashi Iwai 			azx_timecounter_init(s, inited, cycle_last);
57814752412STakashi Iwai 			if (!inited) {
57914752412STakashi Iwai 				inited = true;
58014752412STakashi Iwai 				cycle_last = s->tc.cycle_last;
58114752412STakashi Iwai 			}
58214752412STakashi Iwai 		}
58314752412STakashi Iwai 		i++;
58414752412STakashi Iwai 	}
58514752412STakashi Iwai 
58614752412STakashi Iwai 	snd_pcm_gettime(runtime, &runtime->trigger_tstamp);
58714752412STakashi Iwai 	runtime->trigger_tstamp_latched = true;
58814752412STakashi Iwai }
58914752412STakashi Iwai EXPORT_SYMBOL_GPL(snd_hdac_stream_timecounter_init);
59014752412STakashi Iwai 
59114752412STakashi Iwai /**
59214752412STakashi Iwai  * snd_hdac_stream_sync_trigger - turn on/off stream sync register
59314752412STakashi Iwai  * @azx_dev: HD-audio core stream (master stream)
59414752412STakashi Iwai  * @streams: bit flags of streams to sync
59514752412STakashi Iwai  */
59614752412STakashi Iwai void snd_hdac_stream_sync_trigger(struct hdac_stream *azx_dev, bool set,
59714752412STakashi Iwai 				  unsigned int streams, unsigned int reg)
59814752412STakashi Iwai {
59914752412STakashi Iwai 	struct hdac_bus *bus = azx_dev->bus;
60014752412STakashi Iwai 	unsigned int val;
60114752412STakashi Iwai 
60214752412STakashi Iwai 	if (!reg)
60314752412STakashi Iwai 		reg = AZX_REG_SSYNC;
6042c1f8138STakashi Iwai 	val = _snd_hdac_chip_readl(bus, reg);
60514752412STakashi Iwai 	if (set)
60614752412STakashi Iwai 		val |= streams;
60714752412STakashi Iwai 	else
60814752412STakashi Iwai 		val &= ~streams;
6092c1f8138STakashi Iwai 	_snd_hdac_chip_writel(bus, reg, val);
61014752412STakashi Iwai }
61114752412STakashi Iwai EXPORT_SYMBOL_GPL(snd_hdac_stream_sync_trigger);
61214752412STakashi Iwai 
61314752412STakashi Iwai /**
61414752412STakashi Iwai  * snd_hdac_stream_sync - sync with start/strop trigger operation
61514752412STakashi Iwai  * @azx_dev: HD-audio core stream (master stream)
61614752412STakashi Iwai  * @start: true = start, false = stop
61714752412STakashi Iwai  * @streams: bit flags of streams to sync
61814752412STakashi Iwai  *
61914752412STakashi Iwai  * For @start = true, wait until all FIFOs get ready.
62014752412STakashi Iwai  * For @start = false, wait until all RUN bits are cleared.
62114752412STakashi Iwai  */
62214752412STakashi Iwai void snd_hdac_stream_sync(struct hdac_stream *azx_dev, bool start,
62314752412STakashi Iwai 			  unsigned int streams)
62414752412STakashi Iwai {
62514752412STakashi Iwai 	struct hdac_bus *bus = azx_dev->bus;
62614752412STakashi Iwai 	int i, nwait, timeout;
62714752412STakashi Iwai 	struct hdac_stream *s;
62814752412STakashi Iwai 
62914752412STakashi Iwai 	for (timeout = 5000; timeout; timeout--) {
63014752412STakashi Iwai 		nwait = 0;
63114752412STakashi Iwai 		i = 0;
63214752412STakashi Iwai 		list_for_each_entry(s, &bus->stream_list, list) {
63314752412STakashi Iwai 			if (streams & (1 << i)) {
63414752412STakashi Iwai 				if (start) {
63514752412STakashi Iwai 					/* check FIFO gets ready */
63614752412STakashi Iwai 					if (!(snd_hdac_stream_readb(s, SD_STS) &
63714752412STakashi Iwai 					      SD_STS_FIFO_READY))
63814752412STakashi Iwai 						nwait++;
63914752412STakashi Iwai 				} else {
64014752412STakashi Iwai 					/* check RUN bit is cleared */
64114752412STakashi Iwai 					if (snd_hdac_stream_readb(s, SD_CTL) &
64214752412STakashi Iwai 					    SD_CTL_DMA_START)
64314752412STakashi Iwai 						nwait++;
64414752412STakashi Iwai 				}
64514752412STakashi Iwai 			}
64614752412STakashi Iwai 			i++;
64714752412STakashi Iwai 		}
64814752412STakashi Iwai 		if (!nwait)
64914752412STakashi Iwai 			break;
65014752412STakashi Iwai 		cpu_relax();
65114752412STakashi Iwai 	}
65214752412STakashi Iwai }
65314752412STakashi Iwai EXPORT_SYMBOL_GPL(snd_hdac_stream_sync);
6548f3f600bSTakashi Iwai 
6558f3f600bSTakashi Iwai #ifdef CONFIG_SND_HDA_DSP_LOADER
6568f3f600bSTakashi Iwai /**
6578f3f600bSTakashi Iwai  * snd_hdac_dsp_prepare - prepare for DSP loading
6588f3f600bSTakashi Iwai  * @azx_dev: HD-audio core stream used for DSP loading
6598f3f600bSTakashi Iwai  * @format: HD-audio stream format
6608f3f600bSTakashi Iwai  * @byte_size: data chunk byte size
6618f3f600bSTakashi Iwai  * @bufp: allocated buffer
6628f3f600bSTakashi Iwai  *
6638f3f600bSTakashi Iwai  * Allocate the buffer for the given size and set up the given stream for
6648f3f600bSTakashi Iwai  * DSP loading.  Returns the stream tag (>= 0), or a negative error code.
6658f3f600bSTakashi Iwai  */
6668f3f600bSTakashi Iwai int snd_hdac_dsp_prepare(struct hdac_stream *azx_dev, unsigned int format,
6678f3f600bSTakashi Iwai 			 unsigned int byte_size, struct snd_dma_buffer *bufp)
6688f3f600bSTakashi Iwai {
6698f3f600bSTakashi Iwai 	struct hdac_bus *bus = azx_dev->bus;
6707362b0fcSTakashi Iwai 	__le32 *bdl;
6718f3f600bSTakashi Iwai 	int err;
6728f3f600bSTakashi Iwai 
6738f3f600bSTakashi Iwai 	snd_hdac_dsp_lock(azx_dev);
6748f3f600bSTakashi Iwai 	spin_lock_irq(&bus->reg_lock);
6758f3f600bSTakashi Iwai 	if (azx_dev->running || azx_dev->locked) {
6768f3f600bSTakashi Iwai 		spin_unlock_irq(&bus->reg_lock);
6778f3f600bSTakashi Iwai 		err = -EBUSY;
6788f3f600bSTakashi Iwai 		goto unlock;
6798f3f600bSTakashi Iwai 	}
6808f3f600bSTakashi Iwai 	azx_dev->locked = true;
6818f3f600bSTakashi Iwai 	spin_unlock_irq(&bus->reg_lock);
6828f3f600bSTakashi Iwai 
683*619a1f19STakashi Iwai 	err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV_SG, bus->dev,
6848f3f600bSTakashi Iwai 				  byte_size, bufp);
6858f3f600bSTakashi Iwai 	if (err < 0)
6868f3f600bSTakashi Iwai 		goto err_alloc;
6878f3f600bSTakashi Iwai 
6884214c534STakashi Iwai 	azx_dev->substream = NULL;
6898f3f600bSTakashi Iwai 	azx_dev->bufsize = byte_size;
6908f3f600bSTakashi Iwai 	azx_dev->period_bytes = byte_size;
6918f3f600bSTakashi Iwai 	azx_dev->format_val = format;
6928f3f600bSTakashi Iwai 
6938f3f600bSTakashi Iwai 	snd_hdac_stream_reset(azx_dev);
6948f3f600bSTakashi Iwai 
6958f3f600bSTakashi Iwai 	/* reset BDL address */
6968f3f600bSTakashi Iwai 	snd_hdac_stream_writel(azx_dev, SD_BDLPL, 0);
6978f3f600bSTakashi Iwai 	snd_hdac_stream_writel(azx_dev, SD_BDLPU, 0);
6988f3f600bSTakashi Iwai 
6998f3f600bSTakashi Iwai 	azx_dev->frags = 0;
7007362b0fcSTakashi Iwai 	bdl = (__le32 *)azx_dev->bdl.area;
7018f3f600bSTakashi Iwai 	err = setup_bdle(bus, bufp, azx_dev, &bdl, 0, byte_size, 0);
7028f3f600bSTakashi Iwai 	if (err < 0)
7038f3f600bSTakashi Iwai 		goto error;
7048f3f600bSTakashi Iwai 
7058f3f600bSTakashi Iwai 	snd_hdac_stream_setup(azx_dev);
7068f3f600bSTakashi Iwai 	snd_hdac_dsp_unlock(azx_dev);
7078f3f600bSTakashi Iwai 	return azx_dev->stream_tag;
7088f3f600bSTakashi Iwai 
7098f3f600bSTakashi Iwai  error:
710*619a1f19STakashi Iwai 	snd_dma_free_pages(bufp);
7118f3f600bSTakashi Iwai  err_alloc:
7128f3f600bSTakashi Iwai 	spin_lock_irq(&bus->reg_lock);
7138f3f600bSTakashi Iwai 	azx_dev->locked = false;
7148f3f600bSTakashi Iwai 	spin_unlock_irq(&bus->reg_lock);
7158f3f600bSTakashi Iwai  unlock:
7168f3f600bSTakashi Iwai 	snd_hdac_dsp_unlock(azx_dev);
7178f3f600bSTakashi Iwai 	return err;
7188f3f600bSTakashi Iwai }
7198f3f600bSTakashi Iwai EXPORT_SYMBOL_GPL(snd_hdac_dsp_prepare);
7208f3f600bSTakashi Iwai 
7218f3f600bSTakashi Iwai /**
7228f3f600bSTakashi Iwai  * snd_hdac_dsp_trigger - start / stop DSP loading
7238f3f600bSTakashi Iwai  * @azx_dev: HD-audio core stream used for DSP loading
7248f3f600bSTakashi Iwai  * @start: trigger start or stop
7258f3f600bSTakashi Iwai  */
7268f3f600bSTakashi Iwai void snd_hdac_dsp_trigger(struct hdac_stream *azx_dev, bool start)
7278f3f600bSTakashi Iwai {
7288f3f600bSTakashi Iwai 	if (start)
7298f3f600bSTakashi Iwai 		snd_hdac_stream_start(azx_dev, true);
7308f3f600bSTakashi Iwai 	else
7318f3f600bSTakashi Iwai 		snd_hdac_stream_stop(azx_dev);
7328f3f600bSTakashi Iwai }
7338f3f600bSTakashi Iwai EXPORT_SYMBOL_GPL(snd_hdac_dsp_trigger);
7348f3f600bSTakashi Iwai 
7358f3f600bSTakashi Iwai /**
7368f3f600bSTakashi Iwai  * snd_hdac_dsp_cleanup - clean up the stream from DSP loading to normal
7378f3f600bSTakashi Iwai  * @azx_dev: HD-audio core stream used for DSP loading
7388f3f600bSTakashi Iwai  * @dmab: buffer used by DSP loading
7398f3f600bSTakashi Iwai  */
7408f3f600bSTakashi Iwai void snd_hdac_dsp_cleanup(struct hdac_stream *azx_dev,
7418f3f600bSTakashi Iwai 			  struct snd_dma_buffer *dmab)
7428f3f600bSTakashi Iwai {
7438f3f600bSTakashi Iwai 	struct hdac_bus *bus = azx_dev->bus;
7448f3f600bSTakashi Iwai 
7458f3f600bSTakashi Iwai 	if (!dmab->area || !azx_dev->locked)
7468f3f600bSTakashi Iwai 		return;
7478f3f600bSTakashi Iwai 
7488f3f600bSTakashi Iwai 	snd_hdac_dsp_lock(azx_dev);
7498f3f600bSTakashi Iwai 	/* reset BDL address */
7508f3f600bSTakashi Iwai 	snd_hdac_stream_writel(azx_dev, SD_BDLPL, 0);
7518f3f600bSTakashi Iwai 	snd_hdac_stream_writel(azx_dev, SD_BDLPU, 0);
7528f3f600bSTakashi Iwai 	snd_hdac_stream_writel(azx_dev, SD_CTL, 0);
7538f3f600bSTakashi Iwai 	azx_dev->bufsize = 0;
7548f3f600bSTakashi Iwai 	azx_dev->period_bytes = 0;
7558f3f600bSTakashi Iwai 	azx_dev->format_val = 0;
7568f3f600bSTakashi Iwai 
757*619a1f19STakashi Iwai 	snd_dma_free_pages(dmab);
7588f3f600bSTakashi Iwai 	dmab->area = NULL;
7598f3f600bSTakashi Iwai 
7608f3f600bSTakashi Iwai 	spin_lock_irq(&bus->reg_lock);
7618f3f600bSTakashi Iwai 	azx_dev->locked = false;
7628f3f600bSTakashi Iwai 	spin_unlock_irq(&bus->reg_lock);
7638f3f600bSTakashi Iwai 	snd_hdac_dsp_unlock(azx_dev);
7648f3f600bSTakashi Iwai }
7658f3f600bSTakashi Iwai EXPORT_SYMBOL_GPL(snd_hdac_dsp_cleanup);
7668f3f600bSTakashi Iwai #endif /* CONFIG_SND_HDA_DSP_LOADER */
767