xref: /openbmc/linux/sound/hda/hdac_stream.c (revision 4fe20d62842eaa858267df1535f3e2bd39275c4a)
1457c8996SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
214752412STakashi Iwai /*
314752412STakashi Iwai  * HD-audio stream operations
414752412STakashi Iwai  */
514752412STakashi Iwai 
614752412STakashi Iwai #include <linux/kernel.h>
714752412STakashi Iwai #include <linux/delay.h>
814752412STakashi Iwai #include <linux/export.h>
95f26faceSTakashi Iwai #include <linux/clocksource.h>
103e958226SCezary Rojewski #include <sound/compress_driver.h>
1114752412STakashi Iwai #include <sound/core.h>
1214752412STakashi Iwai #include <sound/pcm.h>
1314752412STakashi Iwai #include <sound/hdaudio.h>
1414752412STakashi Iwai #include <sound/hda_register.h>
15598dfb56SLibin Yang #include "trace.h"
1614752412STakashi Iwai 
17ea2ddd25SPierre-Louis Bossart /*
18ea2ddd25SPierre-Louis Bossart  * the hdac_stream library is intended to be used with the following
19ea2ddd25SPierre-Louis Bossart  * transitions. The states are not formally defined in the code but loosely
20ea2ddd25SPierre-Louis Bossart  * inspired by boolean variables. Note that the 'prepared' field is not used
21ea2ddd25SPierre-Louis Bossart  * in this library but by the callers during the hw_params/prepare transitions
22ea2ddd25SPierre-Louis Bossart  *
23ea2ddd25SPierre-Louis Bossart  *			   |
24ea2ddd25SPierre-Louis Bossart  *	stream_init()	   |
25ea2ddd25SPierre-Louis Bossart  *			   v
26ea2ddd25SPierre-Louis Bossart  *			+--+-------+
27ea2ddd25SPierre-Louis Bossart  *			|  unused  |
28ea2ddd25SPierre-Louis Bossart  *			+--+----+--+
29ea2ddd25SPierre-Louis Bossart  *			   |    ^
30ea2ddd25SPierre-Louis Bossart  *	stream_assign()	   | 	|    stream_release()
31ea2ddd25SPierre-Louis Bossart  *			   v	|
32ea2ddd25SPierre-Louis Bossart  *			+--+----+--+
33ea2ddd25SPierre-Louis Bossart  *			|  opened  |
34ea2ddd25SPierre-Louis Bossart  *			+--+----+--+
35ea2ddd25SPierre-Louis Bossart  *			   |    ^
36ea2ddd25SPierre-Louis Bossart  *	stream_reset()	   |    |
37ea2ddd25SPierre-Louis Bossart  *	stream_setup()	   |	|    stream_cleanup()
38ea2ddd25SPierre-Louis Bossart  *			   v	|
39ea2ddd25SPierre-Louis Bossart  *			+--+----+--+
40ea2ddd25SPierre-Louis Bossart  *			| prepared |
41ea2ddd25SPierre-Louis Bossart  *			+--+----+--+
42ea2ddd25SPierre-Louis Bossart  *			   |    ^
43ea2ddd25SPierre-Louis Bossart  *	stream_start()	   | 	|    stream_stop()
44ea2ddd25SPierre-Louis Bossart  *			   v	|
45ea2ddd25SPierre-Louis Bossart  *			+--+----+--+
46ea2ddd25SPierre-Louis Bossart  *			|  running |
47ea2ddd25SPierre-Louis Bossart  *			+----------+
48ea2ddd25SPierre-Louis Bossart  */
49ea2ddd25SPierre-Louis Bossart 
5014752412STakashi Iwai /**
515dd3d271SSameer Pujar  * snd_hdac_get_stream_stripe_ctl - get stripe control value
525dd3d271SSameer Pujar  * @bus: HD-audio core bus
535dd3d271SSameer Pujar  * @substream: PCM substream
545dd3d271SSameer Pujar  */
555dd3d271SSameer Pujar int snd_hdac_get_stream_stripe_ctl(struct hdac_bus *bus,
565dd3d271SSameer Pujar 				   struct snd_pcm_substream *substream)
575dd3d271SSameer Pujar {
585dd3d271SSameer Pujar 	struct snd_pcm_runtime *runtime = substream->runtime;
595dd3d271SSameer Pujar 	unsigned int channels = runtime->channels,
605dd3d271SSameer Pujar 		     rate = runtime->rate,
615dd3d271SSameer Pujar 		     bits_per_sample = runtime->sample_bits,
625dd3d271SSameer Pujar 		     max_sdo_lines, value, sdo_line;
635dd3d271SSameer Pujar 
645dd3d271SSameer Pujar 	/* T_AZA_GCAP_NSDO is 1:2 bitfields in GCAP */
655dd3d271SSameer Pujar 	max_sdo_lines = snd_hdac_chip_readl(bus, GCAP) & AZX_GCAP_NSDO;
665dd3d271SSameer Pujar 
675dd3d271SSameer Pujar 	/* following is from HD audio spec */
685dd3d271SSameer Pujar 	for (sdo_line = max_sdo_lines; sdo_line > 0; sdo_line >>= 1) {
695dd3d271SSameer Pujar 		if (rate > 48000)
705dd3d271SSameer Pujar 			value = (channels * bits_per_sample *
715dd3d271SSameer Pujar 					(rate / 48000)) / sdo_line;
725dd3d271SSameer Pujar 		else
735dd3d271SSameer Pujar 			value = (channels * bits_per_sample) / sdo_line;
745dd3d271SSameer Pujar 
7567ae482aSSameer Pujar 		if (value >= bus->sdo_limit)
765dd3d271SSameer Pujar 			break;
775dd3d271SSameer Pujar 	}
785dd3d271SSameer Pujar 
795dd3d271SSameer Pujar 	/* stripe value: 0 for 1SDO, 1 for 2SDO, 2 for 4SDO lines */
805dd3d271SSameer Pujar 	return sdo_line >> 1;
815dd3d271SSameer Pujar }
825dd3d271SSameer Pujar EXPORT_SYMBOL_GPL(snd_hdac_get_stream_stripe_ctl);
835dd3d271SSameer Pujar 
845dd3d271SSameer Pujar /**
8514752412STakashi Iwai  * snd_hdac_stream_init - initialize each stream (aka device)
8614752412STakashi Iwai  * @bus: HD-audio core bus
8714752412STakashi Iwai  * @azx_dev: HD-audio core stream object to initialize
8814752412STakashi Iwai  * @idx: stream index number
8914752412STakashi Iwai  * @direction: stream direction (SNDRV_PCM_STREAM_PLAYBACK or SNDRV_PCM_STREAM_CAPTURE)
9014752412STakashi Iwai  * @tag: the tag id to assign
9114752412STakashi Iwai  *
9214752412STakashi Iwai  * Assign the starting bdl address to each stream (device) and initialize.
9314752412STakashi Iwai  */
9414752412STakashi Iwai void snd_hdac_stream_init(struct hdac_bus *bus, struct hdac_stream *azx_dev,
9514752412STakashi Iwai 			  int idx, int direction, int tag)
9614752412STakashi Iwai {
9714752412STakashi Iwai 	azx_dev->bus = bus;
9814752412STakashi Iwai 	/* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
9914752412STakashi Iwai 	azx_dev->sd_addr = bus->remap_addr + (0x20 * idx + 0x80);
10014752412STakashi Iwai 	/* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
10114752412STakashi Iwai 	azx_dev->sd_int_sta_mask = 1 << idx;
10214752412STakashi Iwai 	azx_dev->index = idx;
10314752412STakashi Iwai 	azx_dev->direction = direction;
10414752412STakashi Iwai 	azx_dev->stream_tag = tag;
1058f3f600bSTakashi Iwai 	snd_hdac_dsp_lock_init(azx_dev);
10614752412STakashi Iwai 	list_add_tail(&azx_dev->list, &bus->stream_list);
10762582341SPierre-Louis Bossart 
10862582341SPierre-Louis Bossart 	if (bus->spbcap) {
10962582341SPierre-Louis Bossart 		azx_dev->spib_addr = bus->spbcap + AZX_SPB_BASE +
11062582341SPierre-Louis Bossart 					AZX_SPB_INTERVAL * idx +
11162582341SPierre-Louis Bossart 					AZX_SPB_SPIB;
11262582341SPierre-Louis Bossart 
11362582341SPierre-Louis Bossart 		azx_dev->fifo_addr = bus->spbcap + AZX_SPB_BASE +
11462582341SPierre-Louis Bossart 					AZX_SPB_INTERVAL * idx +
11562582341SPierre-Louis Bossart 					AZX_SPB_MAXFIFO;
11662582341SPierre-Louis Bossart 	}
11762582341SPierre-Louis Bossart 
11862582341SPierre-Louis Bossart 	if (bus->drsmcap)
11962582341SPierre-Louis Bossart 		azx_dev->dpibr_addr = bus->drsmcap + AZX_DRSM_BASE +
12062582341SPierre-Louis Bossart 					AZX_DRSM_INTERVAL * idx;
12114752412STakashi Iwai }
12214752412STakashi Iwai EXPORT_SYMBOL_GPL(snd_hdac_stream_init);
12314752412STakashi Iwai 
12414752412STakashi Iwai /**
12514752412STakashi Iwai  * snd_hdac_stream_start - start a stream
12614752412STakashi Iwai  * @azx_dev: HD-audio core stream to start
12714752412STakashi Iwai  *
12814752412STakashi Iwai  * Start a stream, set start_wallclk and set the running flag.
12914752412STakashi Iwai  */
130*4fe20d62SZhang Yiqun void snd_hdac_stream_start(struct hdac_stream *azx_dev)
13114752412STakashi Iwai {
13214752412STakashi Iwai 	struct hdac_bus *bus = azx_dev->bus;
1339b6f7e7aSSameer Pujar 	int stripe_ctl;
13414752412STakashi Iwai 
135598dfb56SLibin Yang 	trace_snd_hdac_stream_start(bus, azx_dev);
136598dfb56SLibin Yang 
13714752412STakashi Iwai 	azx_dev->start_wallclk = snd_hdac_chip_readl(bus, WALLCLK);
13814752412STakashi Iwai 
13914752412STakashi Iwai 	/* enable SIE */
140fc2a6cf0SKeyon Jie 	snd_hdac_chip_updatel(bus, INTCTL,
141fc2a6cf0SKeyon Jie 			      1 << azx_dev->index,
142fc2a6cf0SKeyon Jie 			      1 << azx_dev->index);
1439b6f7e7aSSameer Pujar 	/* set stripe control */
144e38e486dSTakashi Iwai 	if (azx_dev->stripe) {
145d344e079SMariusz Ceier 		if (azx_dev->substream)
1469b6f7e7aSSameer Pujar 			stripe_ctl = snd_hdac_get_stream_stripe_ctl(bus, azx_dev->substream);
147d344e079SMariusz Ceier 		else
148d344e079SMariusz Ceier 			stripe_ctl = 0;
1499b6f7e7aSSameer Pujar 		snd_hdac_stream_updateb(azx_dev, SD_CTL_3B, SD_CTL_STRIPE_MASK,
1509b6f7e7aSSameer Pujar 					stripe_ctl);
151e38e486dSTakashi Iwai 	}
15214752412STakashi Iwai 	/* set DMA start and interrupt mask */
15314752412STakashi Iwai 	snd_hdac_stream_updateb(azx_dev, SD_CTL,
15414752412STakashi Iwai 				0, SD_CTL_DMA_START | SD_INT_MASK);
15514752412STakashi Iwai 	azx_dev->running = true;
15614752412STakashi Iwai }
15714752412STakashi Iwai EXPORT_SYMBOL_GPL(snd_hdac_stream_start);
15814752412STakashi Iwai 
15914752412STakashi Iwai /**
1602ea13c83SPierre-Louis Bossart  * snd_hdac_stream_clear - helper to clear stream registers and stop DMA transfers
16114752412STakashi Iwai  * @azx_dev: HD-audio core stream to stop
16214752412STakashi Iwai  */
1632ea13c83SPierre-Louis Bossart static void snd_hdac_stream_clear(struct hdac_stream *azx_dev)
16414752412STakashi Iwai {
16514752412STakashi Iwai 	snd_hdac_stream_updateb(azx_dev, SD_CTL,
16614752412STakashi Iwai 				SD_CTL_DMA_START | SD_INT_MASK, 0);
16714752412STakashi Iwai 	snd_hdac_stream_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
1686fd739c0STakashi Iwai 	if (azx_dev->stripe)
1699b6f7e7aSSameer Pujar 		snd_hdac_stream_updateb(azx_dev, SD_CTL_3B, SD_CTL_STRIPE_MASK, 0);
17014752412STakashi Iwai 	azx_dev->running = false;
17114752412STakashi Iwai }
17214752412STakashi Iwai 
17314752412STakashi Iwai /**
17414752412STakashi Iwai  * snd_hdac_stream_stop - stop a stream
17514752412STakashi Iwai  * @azx_dev: HD-audio core stream to stop
17614752412STakashi Iwai  *
17714752412STakashi Iwai  * Stop a stream DMA and disable stream interrupt
17814752412STakashi Iwai  */
17914752412STakashi Iwai void snd_hdac_stream_stop(struct hdac_stream *azx_dev)
18014752412STakashi Iwai {
181598dfb56SLibin Yang 	trace_snd_hdac_stream_stop(azx_dev->bus, azx_dev);
182598dfb56SLibin Yang 
18314752412STakashi Iwai 	snd_hdac_stream_clear(azx_dev);
18414752412STakashi Iwai 	/* disable SIE */
18514752412STakashi Iwai 	snd_hdac_chip_updatel(azx_dev->bus, INTCTL, 1 << azx_dev->index, 0);
18614752412STakashi Iwai }
18714752412STakashi Iwai EXPORT_SYMBOL_GPL(snd_hdac_stream_stop);
18814752412STakashi Iwai 
18914752412STakashi Iwai /**
19024ad3835SPierre-Louis Bossart  * snd_hdac_stop_streams - stop all streams
19124ad3835SPierre-Louis Bossart  * @bus: HD-audio core bus
19224ad3835SPierre-Louis Bossart  */
19324ad3835SPierre-Louis Bossart void snd_hdac_stop_streams(struct hdac_bus *bus)
19424ad3835SPierre-Louis Bossart {
19524ad3835SPierre-Louis Bossart 	struct hdac_stream *stream;
19624ad3835SPierre-Louis Bossart 
19724ad3835SPierre-Louis Bossart 	list_for_each_entry(stream, &bus->stream_list, list)
19824ad3835SPierre-Louis Bossart 		snd_hdac_stream_stop(stream);
19924ad3835SPierre-Louis Bossart }
20024ad3835SPierre-Louis Bossart EXPORT_SYMBOL_GPL(snd_hdac_stop_streams);
20124ad3835SPierre-Louis Bossart 
20224ad3835SPierre-Louis Bossart /**
20312054f0cSPierre-Louis Bossart  * snd_hdac_stop_streams_and_chip - stop all streams and chip if running
20412054f0cSPierre-Louis Bossart  * @bus: HD-audio core bus
20512054f0cSPierre-Louis Bossart  */
20612054f0cSPierre-Louis Bossart void snd_hdac_stop_streams_and_chip(struct hdac_bus *bus)
20712054f0cSPierre-Louis Bossart {
20812054f0cSPierre-Louis Bossart 
20912054f0cSPierre-Louis Bossart 	if (bus->chip_init) {
21024ad3835SPierre-Louis Bossart 		snd_hdac_stop_streams(bus);
21112054f0cSPierre-Louis Bossart 		snd_hdac_bus_stop_chip(bus);
21212054f0cSPierre-Louis Bossart 	}
21312054f0cSPierre-Louis Bossart }
21412054f0cSPierre-Louis Bossart EXPORT_SYMBOL_GPL(snd_hdac_stop_streams_and_chip);
21512054f0cSPierre-Louis Bossart 
21612054f0cSPierre-Louis Bossart /**
21714752412STakashi Iwai  * snd_hdac_stream_reset - reset a stream
21814752412STakashi Iwai  * @azx_dev: HD-audio core stream to reset
21914752412STakashi Iwai  */
22014752412STakashi Iwai void snd_hdac_stream_reset(struct hdac_stream *azx_dev)
22114752412STakashi Iwai {
22214752412STakashi Iwai 	unsigned char val;
2234106820bSMohan Kumar 	int dma_run_state;
22414752412STakashi Iwai 
22514752412STakashi Iwai 	snd_hdac_stream_clear(azx_dev);
22614752412STakashi Iwai 
2274106820bSMohan Kumar 	dma_run_state = snd_hdac_stream_readb(azx_dev, SD_CTL) & SD_CTL_DMA_START;
2284106820bSMohan Kumar 
22914752412STakashi Iwai 	snd_hdac_stream_updateb(azx_dev, SD_CTL, 0, SD_CTL_STREAM_RESET);
230d9185705SAmadeusz Sławiński 
231d9185705SAmadeusz Sławiński 	/* wait for hardware to report that the stream entered reset */
232d9185705SAmadeusz Sławiński 	snd_hdac_stream_readb_poll(azx_dev, SD_CTL, val, (val & SD_CTL_STREAM_RESET), 3, 300);
2334106820bSMohan Kumar 
2344106820bSMohan Kumar 	if (azx_dev->bus->dma_stop_delay && dma_run_state)
2354106820bSMohan Kumar 		udelay(azx_dev->bus->dma_stop_delay);
2364106820bSMohan Kumar 
237d9185705SAmadeusz Sławiński 	snd_hdac_stream_updateb(azx_dev, SD_CTL, SD_CTL_STREAM_RESET, 0);
23814752412STakashi Iwai 
239d9185705SAmadeusz Sławiński 	/* wait for hardware to report that the stream is out of reset */
240d9185705SAmadeusz Sławiński 	snd_hdac_stream_readb_poll(azx_dev, SD_CTL, val, !(val & SD_CTL_STREAM_RESET), 3, 300);
24114752412STakashi Iwai 
24214752412STakashi Iwai 	/* reset first position - may not be synced with hw at this time */
24314752412STakashi Iwai 	if (azx_dev->posbuf)
24414752412STakashi Iwai 		*azx_dev->posbuf = 0;
24514752412STakashi Iwai }
24614752412STakashi Iwai EXPORT_SYMBOL_GPL(snd_hdac_stream_reset);
24714752412STakashi Iwai 
24814752412STakashi Iwai /**
24914752412STakashi Iwai  * snd_hdac_stream_setup -  set up the SD for streaming
25014752412STakashi Iwai  * @azx_dev: HD-audio core stream to set up
25114752412STakashi Iwai  */
25214752412STakashi Iwai int snd_hdac_stream_setup(struct hdac_stream *azx_dev)
25314752412STakashi Iwai {
25414752412STakashi Iwai 	struct hdac_bus *bus = azx_dev->bus;
2554214c534STakashi Iwai 	struct snd_pcm_runtime *runtime;
25614752412STakashi Iwai 	unsigned int val;
25714752412STakashi Iwai 
2584214c534STakashi Iwai 	if (azx_dev->substream)
2594214c534STakashi Iwai 		runtime = azx_dev->substream->runtime;
2604214c534STakashi Iwai 	else
2614214c534STakashi Iwai 		runtime = NULL;
26214752412STakashi Iwai 	/* make sure the run bit is zero for SD */
26314752412STakashi Iwai 	snd_hdac_stream_clear(azx_dev);
26414752412STakashi Iwai 	/* program the stream_tag */
26514752412STakashi Iwai 	val = snd_hdac_stream_readl(azx_dev, SD_CTL);
26614752412STakashi Iwai 	val = (val & ~SD_CTL_STREAM_TAG_MASK) |
26714752412STakashi Iwai 		(azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT);
26814752412STakashi Iwai 	if (!bus->snoop)
26914752412STakashi Iwai 		val |= SD_CTL_TRAFFIC_PRIO;
27014752412STakashi Iwai 	snd_hdac_stream_writel(azx_dev, SD_CTL, val);
27114752412STakashi Iwai 
27214752412STakashi Iwai 	/* program the length of samples in cyclic buffer */
27314752412STakashi Iwai 	snd_hdac_stream_writel(azx_dev, SD_CBL, azx_dev->bufsize);
27414752412STakashi Iwai 
27514752412STakashi Iwai 	/* program the stream format */
27614752412STakashi Iwai 	/* this value needs to be the same as the one programmed */
27714752412STakashi Iwai 	snd_hdac_stream_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
27814752412STakashi Iwai 
27914752412STakashi Iwai 	/* program the stream LVI (last valid index) of the BDL */
28014752412STakashi Iwai 	snd_hdac_stream_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
28114752412STakashi Iwai 
28214752412STakashi Iwai 	/* program the BDL address */
28314752412STakashi Iwai 	/* lower BDL address */
28414752412STakashi Iwai 	snd_hdac_stream_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
28514752412STakashi Iwai 	/* upper BDL address */
28614752412STakashi Iwai 	snd_hdac_stream_writel(azx_dev, SD_BDLPU,
28714752412STakashi Iwai 			       upper_32_bits(azx_dev->bdl.addr));
28814752412STakashi Iwai 
28914752412STakashi Iwai 	/* enable the position buffer */
29014752412STakashi Iwai 	if (bus->use_posbuf && bus->posbuf.addr) {
29114752412STakashi Iwai 		if (!(snd_hdac_chip_readl(bus, DPLBASE) & AZX_DPLBASE_ENABLE))
29214752412STakashi Iwai 			snd_hdac_chip_writel(bus, DPLBASE,
29314752412STakashi Iwai 				(u32)bus->posbuf.addr | AZX_DPLBASE_ENABLE);
29414752412STakashi Iwai 	}
29514752412STakashi Iwai 
29614752412STakashi Iwai 	/* set the interrupt enable bits in the descriptor control register */
29714752412STakashi Iwai 	snd_hdac_stream_updatel(azx_dev, SD_CTL, 0, SD_INT_MASK);
29814752412STakashi Iwai 
2997da20788STakashi Iwai 	azx_dev->fifo_size = snd_hdac_stream_readw(azx_dev, SD_FIFOSIZE) + 1;
30014752412STakashi Iwai 
30114752412STakashi Iwai 	/* when LPIB delay correction gives a small negative value,
30214752412STakashi Iwai 	 * we ignore it; currently set the threshold statically to
30314752412STakashi Iwai 	 * 64 frames
30414752412STakashi Iwai 	 */
3054214c534STakashi Iwai 	if (runtime && runtime->period_size > 64)
30614752412STakashi Iwai 		azx_dev->delay_negative_threshold =
30714752412STakashi Iwai 			-frames_to_bytes(runtime, 64);
30814752412STakashi Iwai 	else
30914752412STakashi Iwai 		azx_dev->delay_negative_threshold = 0;
31014752412STakashi Iwai 
31114752412STakashi Iwai 	/* wallclk has 24Mhz clock source */
3124214c534STakashi Iwai 	if (runtime)
31314752412STakashi Iwai 		azx_dev->period_wallclk = (((runtime->period_size * 24000) /
31414752412STakashi Iwai 				    runtime->rate) * 1000);
31514752412STakashi Iwai 
31614752412STakashi Iwai 	return 0;
31714752412STakashi Iwai }
31814752412STakashi Iwai EXPORT_SYMBOL_GPL(snd_hdac_stream_setup);
31914752412STakashi Iwai 
32014752412STakashi Iwai /**
32114752412STakashi Iwai  * snd_hdac_stream_cleanup - cleanup a stream
32214752412STakashi Iwai  * @azx_dev: HD-audio core stream to clean up
32314752412STakashi Iwai  */
32414752412STakashi Iwai void snd_hdac_stream_cleanup(struct hdac_stream *azx_dev)
32514752412STakashi Iwai {
32614752412STakashi Iwai 	snd_hdac_stream_writel(azx_dev, SD_BDLPL, 0);
32714752412STakashi Iwai 	snd_hdac_stream_writel(azx_dev, SD_BDLPU, 0);
32814752412STakashi Iwai 	snd_hdac_stream_writel(azx_dev, SD_CTL, 0);
32914752412STakashi Iwai 	azx_dev->bufsize = 0;
33014752412STakashi Iwai 	azx_dev->period_bytes = 0;
33114752412STakashi Iwai 	azx_dev->format_val = 0;
33214752412STakashi Iwai }
33314752412STakashi Iwai EXPORT_SYMBOL_GPL(snd_hdac_stream_cleanup);
33414752412STakashi Iwai 
33514752412STakashi Iwai /**
33614752412STakashi Iwai  * snd_hdac_stream_assign - assign a stream for the PCM
33714752412STakashi Iwai  * @bus: HD-audio core bus
33814752412STakashi Iwai  * @substream: PCM substream to assign
33914752412STakashi Iwai  *
34014752412STakashi Iwai  * Look for an unused stream for the given PCM substream, assign it
34114752412STakashi Iwai  * and return the stream object.  If no stream is free, returns NULL.
34214752412STakashi Iwai  * The function tries to keep using the same stream object when it's used
34314752412STakashi Iwai  * beforehand.  Also, when bus->reverse_assign flag is set, the last free
34414752412STakashi Iwai  * or matching entry is returned.  This is needed for some strange codecs.
34514752412STakashi Iwai  */
34614752412STakashi Iwai struct hdac_stream *snd_hdac_stream_assign(struct hdac_bus *bus,
34714752412STakashi Iwai 					   struct snd_pcm_substream *substream)
34814752412STakashi Iwai {
34914752412STakashi Iwai 	struct hdac_stream *azx_dev;
35014752412STakashi Iwai 	struct hdac_stream *res = NULL;
35114752412STakashi Iwai 
35214752412STakashi Iwai 	/* make a non-zero unique key for the substream */
35314752412STakashi Iwai 	int key = (substream->pcm->device << 16) | (substream->number << 2) |
35414752412STakashi Iwai 		(substream->stream + 1);
35514752412STakashi Iwai 
3561465d06aSPierre-Louis Bossart 	spin_lock_irq(&bus->reg_lock);
35714752412STakashi Iwai 	list_for_each_entry(azx_dev, &bus->stream_list, list) {
35814752412STakashi Iwai 		if (azx_dev->direction != substream->stream)
35914752412STakashi Iwai 			continue;
36014752412STakashi Iwai 		if (azx_dev->opened)
36114752412STakashi Iwai 			continue;
36214752412STakashi Iwai 		if (azx_dev->assigned_key == key) {
36314752412STakashi Iwai 			res = azx_dev;
36414752412STakashi Iwai 			break;
36514752412STakashi Iwai 		}
36614752412STakashi Iwai 		if (!res || bus->reverse_assign)
36714752412STakashi Iwai 			res = azx_dev;
36814752412STakashi Iwai 	}
36914752412STakashi Iwai 	if (res) {
37014752412STakashi Iwai 		res->opened = 1;
37114752412STakashi Iwai 		res->running = 0;
37214752412STakashi Iwai 		res->assigned_key = key;
37314752412STakashi Iwai 		res->substream = substream;
37414752412STakashi Iwai 	}
3751465d06aSPierre-Louis Bossart 	spin_unlock_irq(&bus->reg_lock);
37614752412STakashi Iwai 	return res;
37714752412STakashi Iwai }
37814752412STakashi Iwai EXPORT_SYMBOL_GPL(snd_hdac_stream_assign);
37914752412STakashi Iwai 
38014752412STakashi Iwai /**
381ac3467adSPierre-Louis Bossart  * snd_hdac_stream_release_locked - release the assigned stream
382ac3467adSPierre-Louis Bossart  * @azx_dev: HD-audio core stream to release
383ac3467adSPierre-Louis Bossart  *
384ac3467adSPierre-Louis Bossart  * Release the stream that has been assigned by snd_hdac_stream_assign().
385ac3467adSPierre-Louis Bossart  * The bus->reg_lock needs to be taken at a higher level
386ac3467adSPierre-Louis Bossart  */
387ac3467adSPierre-Louis Bossart void snd_hdac_stream_release_locked(struct hdac_stream *azx_dev)
388ac3467adSPierre-Louis Bossart {
389ac3467adSPierre-Louis Bossart 	azx_dev->opened = 0;
390ac3467adSPierre-Louis Bossart 	azx_dev->running = 0;
391ac3467adSPierre-Louis Bossart 	azx_dev->substream = NULL;
392ac3467adSPierre-Louis Bossart }
393ac3467adSPierre-Louis Bossart EXPORT_SYMBOL_GPL(snd_hdac_stream_release_locked);
394ac3467adSPierre-Louis Bossart 
395ac3467adSPierre-Louis Bossart /**
39614752412STakashi Iwai  * snd_hdac_stream_release - release the assigned stream
39714752412STakashi Iwai  * @azx_dev: HD-audio core stream to release
39814752412STakashi Iwai  *
39914752412STakashi Iwai  * Release the stream that has been assigned by snd_hdac_stream_assign().
40014752412STakashi Iwai  */
40114752412STakashi Iwai void snd_hdac_stream_release(struct hdac_stream *azx_dev)
40214752412STakashi Iwai {
40314752412STakashi Iwai 	struct hdac_bus *bus = azx_dev->bus;
40414752412STakashi Iwai 
40514752412STakashi Iwai 	spin_lock_irq(&bus->reg_lock);
406ac3467adSPierre-Louis Bossart 	snd_hdac_stream_release_locked(azx_dev);
40714752412STakashi Iwai 	spin_unlock_irq(&bus->reg_lock);
40814752412STakashi Iwai }
40914752412STakashi Iwai EXPORT_SYMBOL_GPL(snd_hdac_stream_release);
41014752412STakashi Iwai 
4114308c9b0SJeeja KP /**
4124308c9b0SJeeja KP  * snd_hdac_get_stream - return hdac_stream based on stream_tag and
4134308c9b0SJeeja KP  * direction
4144308c9b0SJeeja KP  *
4154308c9b0SJeeja KP  * @bus: HD-audio core bus
4164308c9b0SJeeja KP  * @dir: direction for the stream to be found
4174308c9b0SJeeja KP  * @stream_tag: stream tag for stream to be found
4184308c9b0SJeeja KP  */
4194308c9b0SJeeja KP struct hdac_stream *snd_hdac_get_stream(struct hdac_bus *bus,
4204308c9b0SJeeja KP 					int dir, int stream_tag)
4214308c9b0SJeeja KP {
4224308c9b0SJeeja KP 	struct hdac_stream *s;
4234308c9b0SJeeja KP 
4244308c9b0SJeeja KP 	list_for_each_entry(s, &bus->stream_list, list) {
4254308c9b0SJeeja KP 		if (s->direction == dir && s->stream_tag == stream_tag)
4264308c9b0SJeeja KP 			return s;
4274308c9b0SJeeja KP 	}
4284308c9b0SJeeja KP 
4294308c9b0SJeeja KP 	return NULL;
4304308c9b0SJeeja KP }
4314308c9b0SJeeja KP EXPORT_SYMBOL_GPL(snd_hdac_get_stream);
4324308c9b0SJeeja KP 
43314752412STakashi Iwai /*
43414752412STakashi Iwai  * set up a BDL entry
43514752412STakashi Iwai  */
43614752412STakashi Iwai static int setup_bdle(struct hdac_bus *bus,
43714752412STakashi Iwai 		      struct snd_dma_buffer *dmab,
43814752412STakashi Iwai 		      struct hdac_stream *azx_dev, __le32 **bdlp,
43914752412STakashi Iwai 		      int ofs, int size, int with_ioc)
44014752412STakashi Iwai {
44114752412STakashi Iwai 	__le32 *bdl = *bdlp;
44214752412STakashi Iwai 
44314752412STakashi Iwai 	while (size > 0) {
44414752412STakashi Iwai 		dma_addr_t addr;
44514752412STakashi Iwai 		int chunk;
44614752412STakashi Iwai 
44714752412STakashi Iwai 		if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
44814752412STakashi Iwai 			return -EINVAL;
44914752412STakashi Iwai 
45014752412STakashi Iwai 		addr = snd_sgbuf_get_addr(dmab, ofs);
45114752412STakashi Iwai 		/* program the address field of the BDL entry */
45214752412STakashi Iwai 		bdl[0] = cpu_to_le32((u32)addr);
45314752412STakashi Iwai 		bdl[1] = cpu_to_le32(upper_32_bits(addr));
45414752412STakashi Iwai 		/* program the size field of the BDL entry */
45514752412STakashi Iwai 		chunk = snd_sgbuf_get_chunk_size(dmab, ofs, size);
45614752412STakashi Iwai 		/* one BDLE cannot cross 4K boundary on CTHDA chips */
45714752412STakashi Iwai 		if (bus->align_bdle_4k) {
45814752412STakashi Iwai 			u32 remain = 0x1000 - (ofs & 0xfff);
45914752412STakashi Iwai 
46014752412STakashi Iwai 			if (chunk > remain)
46114752412STakashi Iwai 				chunk = remain;
46214752412STakashi Iwai 		}
46314752412STakashi Iwai 		bdl[2] = cpu_to_le32(chunk);
46414752412STakashi Iwai 		/* program the IOC to enable interrupt
46514752412STakashi Iwai 		 * only when the whole fragment is processed
46614752412STakashi Iwai 		 */
46714752412STakashi Iwai 		size -= chunk;
46814752412STakashi Iwai 		bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
46914752412STakashi Iwai 		bdl += 4;
47014752412STakashi Iwai 		azx_dev->frags++;
47114752412STakashi Iwai 		ofs += chunk;
47214752412STakashi Iwai 	}
47314752412STakashi Iwai 	*bdlp = bdl;
47414752412STakashi Iwai 	return ofs;
47514752412STakashi Iwai }
47614752412STakashi Iwai 
47714752412STakashi Iwai /**
47814752412STakashi Iwai  * snd_hdac_stream_setup_periods - set up BDL entries
47914752412STakashi Iwai  * @azx_dev: HD-audio core stream to set up
48014752412STakashi Iwai  *
48114752412STakashi Iwai  * Set up the buffer descriptor table of the given stream based on the
48214752412STakashi Iwai  * period and buffer sizes of the assigned PCM substream.
48314752412STakashi Iwai  */
48414752412STakashi Iwai int snd_hdac_stream_setup_periods(struct hdac_stream *azx_dev)
48514752412STakashi Iwai {
48614752412STakashi Iwai 	struct hdac_bus *bus = azx_dev->bus;
48714752412STakashi Iwai 	struct snd_pcm_substream *substream = azx_dev->substream;
4883e958226SCezary Rojewski 	struct snd_compr_stream *cstream = azx_dev->cstream;
4893e958226SCezary Rojewski 	struct snd_pcm_runtime *runtime = NULL;
490f6b12546SCezary Rojewski 	struct snd_dma_buffer *dmab;
49114752412STakashi Iwai 	__le32 *bdl;
49214752412STakashi Iwai 	int i, ofs, periods, period_bytes;
49314752412STakashi Iwai 	int pos_adj, pos_align;
49414752412STakashi Iwai 
4953e958226SCezary Rojewski 	if (substream) {
496f6b12546SCezary Rojewski 		runtime = substream->runtime;
497f6b12546SCezary Rojewski 		dmab = snd_pcm_get_dma_buf(substream);
4983e958226SCezary Rojewski 	} else if (cstream) {
4993e958226SCezary Rojewski 		dmab = snd_pcm_get_dma_buf(cstream);
500084ca216SCezary Rojewski 	} else {
501084ca216SCezary Rojewski 		WARN(1, "No substream or cstream assigned\n");
502084ca216SCezary Rojewski 		return -EINVAL;
5033e958226SCezary Rojewski 	}
504f6b12546SCezary Rojewski 
50514752412STakashi Iwai 	/* reset BDL address */
50614752412STakashi Iwai 	snd_hdac_stream_writel(azx_dev, SD_BDLPL, 0);
50714752412STakashi Iwai 	snd_hdac_stream_writel(azx_dev, SD_BDLPU, 0);
50814752412STakashi Iwai 
50914752412STakashi Iwai 	period_bytes = azx_dev->period_bytes;
51014752412STakashi Iwai 	periods = azx_dev->bufsize / period_bytes;
51114752412STakashi Iwai 
51214752412STakashi Iwai 	/* program the initial BDL entries */
51314752412STakashi Iwai 	bdl = (__le32 *)azx_dev->bdl.area;
51414752412STakashi Iwai 	ofs = 0;
51514752412STakashi Iwai 	azx_dev->frags = 0;
51614752412STakashi Iwai 
51714752412STakashi Iwai 	pos_adj = bus->bdl_pos_adj;
518f6b12546SCezary Rojewski 	if (runtime && !azx_dev->no_period_wakeup && pos_adj > 0) {
51914752412STakashi Iwai 		pos_align = pos_adj;
52081d0ec43SLars-Peter Clausen 		pos_adj = DIV_ROUND_UP(pos_adj * runtime->rate, 48000);
52114752412STakashi Iwai 		if (!pos_adj)
52214752412STakashi Iwai 			pos_adj = pos_align;
52314752412STakashi Iwai 		else
52481d0ec43SLars-Peter Clausen 			pos_adj = roundup(pos_adj, pos_align);
52514752412STakashi Iwai 		pos_adj = frames_to_bytes(runtime, pos_adj);
52614752412STakashi Iwai 		if (pos_adj >= period_bytes) {
52714752412STakashi Iwai 			dev_warn(bus->dev, "Too big adjustment %d\n",
52814752412STakashi Iwai 				 pos_adj);
52914752412STakashi Iwai 			pos_adj = 0;
53014752412STakashi Iwai 		} else {
531f6b12546SCezary Rojewski 			ofs = setup_bdle(bus, dmab, azx_dev,
53214752412STakashi Iwai 					 &bdl, ofs, pos_adj, true);
53314752412STakashi Iwai 			if (ofs < 0)
53414752412STakashi Iwai 				goto error;
53514752412STakashi Iwai 		}
53614752412STakashi Iwai 	} else
53714752412STakashi Iwai 		pos_adj = 0;
53814752412STakashi Iwai 
53914752412STakashi Iwai 	for (i = 0; i < periods; i++) {
54014752412STakashi Iwai 		if (i == periods - 1 && pos_adj)
541f6b12546SCezary Rojewski 			ofs = setup_bdle(bus, dmab, azx_dev,
542f6b12546SCezary Rojewski 					 &bdl, ofs, period_bytes - pos_adj, 0);
54314752412STakashi Iwai 		else
544f6b12546SCezary Rojewski 			ofs = setup_bdle(bus, dmab, azx_dev,
545f6b12546SCezary Rojewski 					 &bdl, ofs, period_bytes,
54614752412STakashi Iwai 					 !azx_dev->no_period_wakeup);
54714752412STakashi Iwai 		if (ofs < 0)
54814752412STakashi Iwai 			goto error;
54914752412STakashi Iwai 	}
55014752412STakashi Iwai 	return 0;
55114752412STakashi Iwai 
55214752412STakashi Iwai  error:
55314752412STakashi Iwai 	dev_err(bus->dev, "Too many BDL entries: buffer=%d, period=%d\n",
55414752412STakashi Iwai 		azx_dev->bufsize, period_bytes);
55514752412STakashi Iwai 	return -EINVAL;
55614752412STakashi Iwai }
55714752412STakashi Iwai EXPORT_SYMBOL_GPL(snd_hdac_stream_setup_periods);
55814752412STakashi Iwai 
55978dd5e21STakashi Iwai /**
56078dd5e21STakashi Iwai  * snd_hdac_stream_set_params - set stream parameters
56186f6501bSJeeja KP  * @azx_dev: HD-audio core stream for which parameters are to be set
56286f6501bSJeeja KP  * @format_val: format value parameter
56386f6501bSJeeja KP  *
56486f6501bSJeeja KP  * Setup the HD-audio core stream parameters from substream of the stream
56586f6501bSJeeja KP  * and passed format value
56686f6501bSJeeja KP  */
56786f6501bSJeeja KP int snd_hdac_stream_set_params(struct hdac_stream *azx_dev,
56886f6501bSJeeja KP 				 unsigned int format_val)
56986f6501bSJeeja KP {
57086f6501bSJeeja KP 	struct snd_pcm_substream *substream = azx_dev->substream;
5713e958226SCezary Rojewski 	struct snd_compr_stream *cstream = azx_dev->cstream;
572f6b12546SCezary Rojewski 	unsigned int bufsize, period_bytes;
573f6b12546SCezary Rojewski 	unsigned int no_period_wakeup;
57486f6501bSJeeja KP 	int err;
57586f6501bSJeeja KP 
5763e958226SCezary Rojewski 	if (substream) {
57786f6501bSJeeja KP 		bufsize = snd_pcm_lib_buffer_bytes(substream);
57886f6501bSJeeja KP 		period_bytes = snd_pcm_lib_period_bytes(substream);
579f6b12546SCezary Rojewski 		no_period_wakeup = substream->runtime->no_period_wakeup;
5803e958226SCezary Rojewski 	} else if (cstream) {
5813e958226SCezary Rojewski 		bufsize = cstream->runtime->buffer_size;
5823e958226SCezary Rojewski 		period_bytes = cstream->runtime->fragment_size;
5833e958226SCezary Rojewski 		no_period_wakeup = 0;
5843e958226SCezary Rojewski 	} else {
5853e958226SCezary Rojewski 		return -EINVAL;
5863e958226SCezary Rojewski 	}
58786f6501bSJeeja KP 
58886f6501bSJeeja KP 	if (bufsize != azx_dev->bufsize ||
58986f6501bSJeeja KP 	    period_bytes != azx_dev->period_bytes ||
59086f6501bSJeeja KP 	    format_val != azx_dev->format_val ||
591f6b12546SCezary Rojewski 	    no_period_wakeup != azx_dev->no_period_wakeup) {
59286f6501bSJeeja KP 		azx_dev->bufsize = bufsize;
59386f6501bSJeeja KP 		azx_dev->period_bytes = period_bytes;
59486f6501bSJeeja KP 		azx_dev->format_val = format_val;
595f6b12546SCezary Rojewski 		azx_dev->no_period_wakeup = no_period_wakeup;
59686f6501bSJeeja KP 		err = snd_hdac_stream_setup_periods(azx_dev);
59786f6501bSJeeja KP 		if (err < 0)
59886f6501bSJeeja KP 			return err;
59986f6501bSJeeja KP 	}
60086f6501bSJeeja KP 	return 0;
60186f6501bSJeeja KP }
60286f6501bSJeeja KP EXPORT_SYMBOL_GPL(snd_hdac_stream_set_params);
60386f6501bSJeeja KP 
604a5a1d1c2SThomas Gleixner static u64 azx_cc_read(const struct cyclecounter *cc)
60514752412STakashi Iwai {
60614752412STakashi Iwai 	struct hdac_stream *azx_dev = container_of(cc, struct hdac_stream, cc);
60714752412STakashi Iwai 
60814752412STakashi Iwai 	return snd_hdac_chip_readl(azx_dev->bus, WALLCLK);
60914752412STakashi Iwai }
61014752412STakashi Iwai 
61114752412STakashi Iwai static void azx_timecounter_init(struct hdac_stream *azx_dev,
612a5a1d1c2SThomas Gleixner 				 bool force, u64 last)
61314752412STakashi Iwai {
61414752412STakashi Iwai 	struct timecounter *tc = &azx_dev->tc;
61514752412STakashi Iwai 	struct cyclecounter *cc = &azx_dev->cc;
61614752412STakashi Iwai 	u64 nsec;
61714752412STakashi Iwai 
61814752412STakashi Iwai 	cc->read = azx_cc_read;
61914752412STakashi Iwai 	cc->mask = CLOCKSOURCE_MASK(32);
62014752412STakashi Iwai 
62114752412STakashi Iwai 	/*
6226dd21ad8SThomas Gleixner 	 * Calculate the optimal mult/shift values. The counter wraps
6236dd21ad8SThomas Gleixner 	 * around after ~178.9 seconds.
62414752412STakashi Iwai 	 */
6256dd21ad8SThomas Gleixner 	clocks_calc_mult_shift(&cc->mult, &cc->shift, 24000000,
6266dd21ad8SThomas Gleixner 			       NSEC_PER_SEC, 178);
62714752412STakashi Iwai 
62814752412STakashi Iwai 	nsec = 0; /* audio time is elapsed time since trigger */
62914752412STakashi Iwai 	timecounter_init(tc, cc, nsec);
63014752412STakashi Iwai 	if (force) {
63114752412STakashi Iwai 		/*
63214752412STakashi Iwai 		 * force timecounter to use predefined value,
63314752412STakashi Iwai 		 * used for synchronized starts
63414752412STakashi Iwai 		 */
63514752412STakashi Iwai 		tc->cycle_last = last;
63614752412STakashi Iwai 	}
63714752412STakashi Iwai }
63814752412STakashi Iwai 
63914752412STakashi Iwai /**
64014752412STakashi Iwai  * snd_hdac_stream_timecounter_init - initialize time counter
64114752412STakashi Iwai  * @azx_dev: HD-audio core stream (master stream)
64214752412STakashi Iwai  * @streams: bit flags of streams to set up
64314752412STakashi Iwai  *
64414752412STakashi Iwai  * Initializes the time counter of streams marked by the bit flags (each
64514752412STakashi Iwai  * bit corresponds to the stream index).
64614752412STakashi Iwai  * The trigger timestamp of PCM substream assigned to the given stream is
64714752412STakashi Iwai  * updated accordingly, too.
64814752412STakashi Iwai  */
64914752412STakashi Iwai void snd_hdac_stream_timecounter_init(struct hdac_stream *azx_dev,
65014752412STakashi Iwai 				      unsigned int streams)
65114752412STakashi Iwai {
65214752412STakashi Iwai 	struct hdac_bus *bus = azx_dev->bus;
65314752412STakashi Iwai 	struct snd_pcm_runtime *runtime = azx_dev->substream->runtime;
65414752412STakashi Iwai 	struct hdac_stream *s;
65514752412STakashi Iwai 	bool inited = false;
656a5a1d1c2SThomas Gleixner 	u64 cycle_last = 0;
65714752412STakashi Iwai 	int i = 0;
65814752412STakashi Iwai 
65914752412STakashi Iwai 	list_for_each_entry(s, &bus->stream_list, list) {
66014752412STakashi Iwai 		if (streams & (1 << i)) {
66114752412STakashi Iwai 			azx_timecounter_init(s, inited, cycle_last);
66214752412STakashi Iwai 			if (!inited) {
66314752412STakashi Iwai 				inited = true;
66414752412STakashi Iwai 				cycle_last = s->tc.cycle_last;
66514752412STakashi Iwai 			}
66614752412STakashi Iwai 		}
66714752412STakashi Iwai 		i++;
66814752412STakashi Iwai 	}
66914752412STakashi Iwai 
67014752412STakashi Iwai 	snd_pcm_gettime(runtime, &runtime->trigger_tstamp);
67114752412STakashi Iwai 	runtime->trigger_tstamp_latched = true;
67214752412STakashi Iwai }
67314752412STakashi Iwai EXPORT_SYMBOL_GPL(snd_hdac_stream_timecounter_init);
67414752412STakashi Iwai 
67514752412STakashi Iwai /**
67614752412STakashi Iwai  * snd_hdac_stream_sync_trigger - turn on/off stream sync register
67714752412STakashi Iwai  * @azx_dev: HD-audio core stream (master stream)
6786e57188fSKeyon Jie  * @set: true = set, false = clear
67914752412STakashi Iwai  * @streams: bit flags of streams to sync
6806e57188fSKeyon Jie  * @reg: the stream sync register address
68114752412STakashi Iwai  */
68214752412STakashi Iwai void snd_hdac_stream_sync_trigger(struct hdac_stream *azx_dev, bool set,
68314752412STakashi Iwai 				  unsigned int streams, unsigned int reg)
68414752412STakashi Iwai {
68514752412STakashi Iwai 	struct hdac_bus *bus = azx_dev->bus;
68614752412STakashi Iwai 	unsigned int val;
68714752412STakashi Iwai 
68814752412STakashi Iwai 	if (!reg)
68914752412STakashi Iwai 		reg = AZX_REG_SSYNC;
6902c1f8138STakashi Iwai 	val = _snd_hdac_chip_readl(bus, reg);
69114752412STakashi Iwai 	if (set)
69214752412STakashi Iwai 		val |= streams;
69314752412STakashi Iwai 	else
69414752412STakashi Iwai 		val &= ~streams;
6952c1f8138STakashi Iwai 	_snd_hdac_chip_writel(bus, reg, val);
69614752412STakashi Iwai }
69714752412STakashi Iwai EXPORT_SYMBOL_GPL(snd_hdac_stream_sync_trigger);
69814752412STakashi Iwai 
69914752412STakashi Iwai /**
7008518c648Shuangjianghui  * snd_hdac_stream_sync - sync with start/stop trigger operation
70114752412STakashi Iwai  * @azx_dev: HD-audio core stream (master stream)
70214752412STakashi Iwai  * @start: true = start, false = stop
70314752412STakashi Iwai  * @streams: bit flags of streams to sync
70414752412STakashi Iwai  *
70514752412STakashi Iwai  * For @start = true, wait until all FIFOs get ready.
70614752412STakashi Iwai  * For @start = false, wait until all RUN bits are cleared.
70714752412STakashi Iwai  */
70814752412STakashi Iwai void snd_hdac_stream_sync(struct hdac_stream *azx_dev, bool start,
70914752412STakashi Iwai 			  unsigned int streams)
71014752412STakashi Iwai {
71114752412STakashi Iwai 	struct hdac_bus *bus = azx_dev->bus;
71214752412STakashi Iwai 	int i, nwait, timeout;
71314752412STakashi Iwai 	struct hdac_stream *s;
71414752412STakashi Iwai 
71514752412STakashi Iwai 	for (timeout = 5000; timeout; timeout--) {
71614752412STakashi Iwai 		nwait = 0;
71714752412STakashi Iwai 		i = 0;
71814752412STakashi Iwai 		list_for_each_entry(s, &bus->stream_list, list) {
7197faa26c1SMohan Kumar 			if (!(streams & (1 << i++)))
7207faa26c1SMohan Kumar 				continue;
7217faa26c1SMohan Kumar 
72214752412STakashi Iwai 			if (start) {
72314752412STakashi Iwai 				/* check FIFO gets ready */
72414752412STakashi Iwai 				if (!(snd_hdac_stream_readb(s, SD_STS) &
72514752412STakashi Iwai 				      SD_STS_FIFO_READY))
72614752412STakashi Iwai 					nwait++;
72714752412STakashi Iwai 			} else {
72814752412STakashi Iwai 				/* check RUN bit is cleared */
72914752412STakashi Iwai 				if (snd_hdac_stream_readb(s, SD_CTL) &
7307faa26c1SMohan Kumar 				    SD_CTL_DMA_START) {
73114752412STakashi Iwai 					nwait++;
7327faa26c1SMohan Kumar 					/*
7337faa26c1SMohan Kumar 					 * Perform stream reset if DMA RUN
7347faa26c1SMohan Kumar 					 * bit not cleared within given timeout
7357faa26c1SMohan Kumar 					 */
7367faa26c1SMohan Kumar 					if (timeout == 1)
7377faa26c1SMohan Kumar 						snd_hdac_stream_reset(s);
73814752412STakashi Iwai 				}
73914752412STakashi Iwai 			}
74014752412STakashi Iwai 		}
74114752412STakashi Iwai 		if (!nwait)
74214752412STakashi Iwai 			break;
74314752412STakashi Iwai 		cpu_relax();
74414752412STakashi Iwai 	}
74514752412STakashi Iwai }
74614752412STakashi Iwai EXPORT_SYMBOL_GPL(snd_hdac_stream_sync);
7478f3f600bSTakashi Iwai 
74862582341SPierre-Louis Bossart /**
74962582341SPierre-Louis Bossart  * snd_hdac_stream_spbcap_enable - enable SPIB for a stream
75062582341SPierre-Louis Bossart  * @bus: HD-audio core bus
75162582341SPierre-Louis Bossart  * @enable: flag to enable/disable SPIB
75262582341SPierre-Louis Bossart  * @index: stream index for which SPIB need to be enabled
75362582341SPierre-Louis Bossart  */
75462582341SPierre-Louis Bossart void snd_hdac_stream_spbcap_enable(struct hdac_bus *bus,
75562582341SPierre-Louis Bossart 				   bool enable, int index)
75662582341SPierre-Louis Bossart {
75762582341SPierre-Louis Bossart 	u32 mask = 0;
75862582341SPierre-Louis Bossart 
75962582341SPierre-Louis Bossart 	if (!bus->spbcap) {
76062582341SPierre-Louis Bossart 		dev_err(bus->dev, "Address of SPB capability is NULL\n");
76162582341SPierre-Louis Bossart 		return;
76262582341SPierre-Louis Bossart 	}
76362582341SPierre-Louis Bossart 
76462582341SPierre-Louis Bossart 	mask |= (1 << index);
76562582341SPierre-Louis Bossart 
76662582341SPierre-Louis Bossart 	if (enable)
76762582341SPierre-Louis Bossart 		snd_hdac_updatel(bus->spbcap, AZX_REG_SPB_SPBFCCTL, mask, mask);
76862582341SPierre-Louis Bossart 	else
76962582341SPierre-Louis Bossart 		snd_hdac_updatel(bus->spbcap, AZX_REG_SPB_SPBFCCTL, mask, 0);
77062582341SPierre-Louis Bossart }
77162582341SPierre-Louis Bossart EXPORT_SYMBOL_GPL(snd_hdac_stream_spbcap_enable);
77262582341SPierre-Louis Bossart 
77362582341SPierre-Louis Bossart /**
77462582341SPierre-Louis Bossart  * snd_hdac_stream_set_spib - sets the spib value of a stream
77562582341SPierre-Louis Bossart  * @bus: HD-audio core bus
77662582341SPierre-Louis Bossart  * @azx_dev: hdac_stream
77762582341SPierre-Louis Bossart  * @value: spib value to set
77862582341SPierre-Louis Bossart  */
77962582341SPierre-Louis Bossart int snd_hdac_stream_set_spib(struct hdac_bus *bus,
78062582341SPierre-Louis Bossart 			     struct hdac_stream *azx_dev, u32 value)
78162582341SPierre-Louis Bossart {
78262582341SPierre-Louis Bossart 	if (!bus->spbcap) {
78362582341SPierre-Louis Bossart 		dev_err(bus->dev, "Address of SPB capability is NULL\n");
78462582341SPierre-Louis Bossart 		return -EINVAL;
78562582341SPierre-Louis Bossart 	}
78662582341SPierre-Louis Bossart 
78762582341SPierre-Louis Bossart 	writel(value, azx_dev->spib_addr);
78862582341SPierre-Louis Bossart 
78962582341SPierre-Louis Bossart 	return 0;
79062582341SPierre-Louis Bossart }
79162582341SPierre-Louis Bossart EXPORT_SYMBOL_GPL(snd_hdac_stream_set_spib);
79262582341SPierre-Louis Bossart 
79362582341SPierre-Louis Bossart /**
79462582341SPierre-Louis Bossart  * snd_hdac_stream_get_spbmaxfifo - gets the spib value of a stream
79562582341SPierre-Louis Bossart  * @bus: HD-audio core bus
79662582341SPierre-Louis Bossart  * @azx_dev: hdac_stream
79762582341SPierre-Louis Bossart  *
79862582341SPierre-Louis Bossart  * Return maxfifo for the stream
79962582341SPierre-Louis Bossart  */
80062582341SPierre-Louis Bossart int snd_hdac_stream_get_spbmaxfifo(struct hdac_bus *bus,
80162582341SPierre-Louis Bossart 				   struct hdac_stream *azx_dev)
80262582341SPierre-Louis Bossart {
80362582341SPierre-Louis Bossart 	if (!bus->spbcap) {
80462582341SPierre-Louis Bossart 		dev_err(bus->dev, "Address of SPB capability is NULL\n");
80562582341SPierre-Louis Bossart 		return -EINVAL;
80662582341SPierre-Louis Bossart 	}
80762582341SPierre-Louis Bossart 
80862582341SPierre-Louis Bossart 	return readl(azx_dev->fifo_addr);
80962582341SPierre-Louis Bossart }
81062582341SPierre-Louis Bossart EXPORT_SYMBOL_GPL(snd_hdac_stream_get_spbmaxfifo);
81162582341SPierre-Louis Bossart 
81262582341SPierre-Louis Bossart /**
81362582341SPierre-Louis Bossart  * snd_hdac_stream_drsm_enable - enable DMA resume for a stream
81462582341SPierre-Louis Bossart  * @bus: HD-audio core bus
81562582341SPierre-Louis Bossart  * @enable: flag to enable/disable DRSM
81662582341SPierre-Louis Bossart  * @index: stream index for which DRSM need to be enabled
81762582341SPierre-Louis Bossart  */
81862582341SPierre-Louis Bossart void snd_hdac_stream_drsm_enable(struct hdac_bus *bus,
81962582341SPierre-Louis Bossart 				 bool enable, int index)
82062582341SPierre-Louis Bossart {
82162582341SPierre-Louis Bossart 	u32 mask = 0;
82262582341SPierre-Louis Bossart 
82362582341SPierre-Louis Bossart 	if (!bus->drsmcap) {
82462582341SPierre-Louis Bossart 		dev_err(bus->dev, "Address of DRSM capability is NULL\n");
82562582341SPierre-Louis Bossart 		return;
82662582341SPierre-Louis Bossart 	}
82762582341SPierre-Louis Bossart 
82862582341SPierre-Louis Bossart 	mask |= (1 << index);
82962582341SPierre-Louis Bossart 
83062582341SPierre-Louis Bossart 	if (enable)
83162582341SPierre-Louis Bossart 		snd_hdac_updatel(bus->drsmcap, AZX_REG_DRSM_CTL, mask, mask);
83262582341SPierre-Louis Bossart 	else
83362582341SPierre-Louis Bossart 		snd_hdac_updatel(bus->drsmcap, AZX_REG_DRSM_CTL, mask, 0);
83462582341SPierre-Louis Bossart }
83562582341SPierre-Louis Bossart EXPORT_SYMBOL_GPL(snd_hdac_stream_drsm_enable);
83662582341SPierre-Louis Bossart 
837efffb014SCezary Rojewski /*
838efffb014SCezary Rojewski  * snd_hdac_stream_wait_drsm - wait for HW to clear RSM for a stream
839efffb014SCezary Rojewski  * @azx_dev: HD-audio core stream to await RSM for
840efffb014SCezary Rojewski  *
841efffb014SCezary Rojewski  * Returns 0 on success and -ETIMEDOUT upon a timeout.
842efffb014SCezary Rojewski  */
843efffb014SCezary Rojewski int snd_hdac_stream_wait_drsm(struct hdac_stream *azx_dev)
844efffb014SCezary Rojewski {
845efffb014SCezary Rojewski 	struct hdac_bus *bus = azx_dev->bus;
846efffb014SCezary Rojewski 	u32 mask, reg;
847efffb014SCezary Rojewski 	int ret;
848efffb014SCezary Rojewski 
849efffb014SCezary Rojewski 	mask = 1 << azx_dev->index;
850efffb014SCezary Rojewski 
851efffb014SCezary Rojewski 	ret = read_poll_timeout(snd_hdac_reg_readl, reg, !(reg & mask), 250, 2000, false, bus,
852efffb014SCezary Rojewski 				bus->drsmcap + AZX_REG_DRSM_CTL);
853efffb014SCezary Rojewski 	if (ret)
854efffb014SCezary Rojewski 		dev_dbg(bus->dev, "polling RSM 0x%08x failed: %d\n", mask, ret);
855efffb014SCezary Rojewski 	return ret;
856efffb014SCezary Rojewski }
857efffb014SCezary Rojewski EXPORT_SYMBOL_GPL(snd_hdac_stream_wait_drsm);
858efffb014SCezary Rojewski 
85962582341SPierre-Louis Bossart /**
86062582341SPierre-Louis Bossart  * snd_hdac_stream_set_dpibr - sets the dpibr value of a stream
86162582341SPierre-Louis Bossart  * @bus: HD-audio core bus
86262582341SPierre-Louis Bossart  * @azx_dev: hdac_stream
86362582341SPierre-Louis Bossart  * @value: dpib value to set
86462582341SPierre-Louis Bossart  */
86562582341SPierre-Louis Bossart int snd_hdac_stream_set_dpibr(struct hdac_bus *bus,
86662582341SPierre-Louis Bossart 			      struct hdac_stream *azx_dev, u32 value)
86762582341SPierre-Louis Bossart {
86862582341SPierre-Louis Bossart 	if (!bus->drsmcap) {
86962582341SPierre-Louis Bossart 		dev_err(bus->dev, "Address of DRSM capability is NULL\n");
87062582341SPierre-Louis Bossart 		return -EINVAL;
87162582341SPierre-Louis Bossart 	}
87262582341SPierre-Louis Bossart 
87362582341SPierre-Louis Bossart 	writel(value, azx_dev->dpibr_addr);
87462582341SPierre-Louis Bossart 
87562582341SPierre-Louis Bossart 	return 0;
87662582341SPierre-Louis Bossart }
87762582341SPierre-Louis Bossart EXPORT_SYMBOL_GPL(snd_hdac_stream_set_dpibr);
87862582341SPierre-Louis Bossart 
87962582341SPierre-Louis Bossart /**
88062582341SPierre-Louis Bossart  * snd_hdac_stream_set_lpib - sets the lpib value of a stream
88162582341SPierre-Louis Bossart  * @azx_dev: hdac_stream
88262582341SPierre-Louis Bossart  * @value: lpib value to set
88362582341SPierre-Louis Bossart  */
88462582341SPierre-Louis Bossart int snd_hdac_stream_set_lpib(struct hdac_stream *azx_dev, u32 value)
88562582341SPierre-Louis Bossart {
88662582341SPierre-Louis Bossart 	snd_hdac_stream_writel(azx_dev, SD_LPIB, value);
88762582341SPierre-Louis Bossart 
88862582341SPierre-Louis Bossart 	return 0;
88962582341SPierre-Louis Bossart }
89062582341SPierre-Louis Bossart EXPORT_SYMBOL_GPL(snd_hdac_stream_set_lpib);
89162582341SPierre-Louis Bossart 
8928f3f600bSTakashi Iwai #ifdef CONFIG_SND_HDA_DSP_LOADER
8938f3f600bSTakashi Iwai /**
8948f3f600bSTakashi Iwai  * snd_hdac_dsp_prepare - prepare for DSP loading
8958f3f600bSTakashi Iwai  * @azx_dev: HD-audio core stream used for DSP loading
8968f3f600bSTakashi Iwai  * @format: HD-audio stream format
8978f3f600bSTakashi Iwai  * @byte_size: data chunk byte size
8988f3f600bSTakashi Iwai  * @bufp: allocated buffer
8998f3f600bSTakashi Iwai  *
9008f3f600bSTakashi Iwai  * Allocate the buffer for the given size and set up the given stream for
9018f3f600bSTakashi Iwai  * DSP loading.  Returns the stream tag (>= 0), or a negative error code.
9028f3f600bSTakashi Iwai  */
9038f3f600bSTakashi Iwai int snd_hdac_dsp_prepare(struct hdac_stream *azx_dev, unsigned int format,
9048f3f600bSTakashi Iwai 			 unsigned int byte_size, struct snd_dma_buffer *bufp)
9058f3f600bSTakashi Iwai {
9068f3f600bSTakashi Iwai 	struct hdac_bus *bus = azx_dev->bus;
9077362b0fcSTakashi Iwai 	__le32 *bdl;
9088f3f600bSTakashi Iwai 	int err;
9098f3f600bSTakashi Iwai 
9108f3f600bSTakashi Iwai 	snd_hdac_dsp_lock(azx_dev);
9118f3f600bSTakashi Iwai 	spin_lock_irq(&bus->reg_lock);
9128f3f600bSTakashi Iwai 	if (azx_dev->running || azx_dev->locked) {
9138f3f600bSTakashi Iwai 		spin_unlock_irq(&bus->reg_lock);
9148f3f600bSTakashi Iwai 		err = -EBUSY;
9158f3f600bSTakashi Iwai 		goto unlock;
9168f3f600bSTakashi Iwai 	}
9178f3f600bSTakashi Iwai 	azx_dev->locked = true;
9188f3f600bSTakashi Iwai 	spin_unlock_irq(&bus->reg_lock);
9198f3f600bSTakashi Iwai 
920619a1f19STakashi Iwai 	err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV_SG, bus->dev,
9218f3f600bSTakashi Iwai 				  byte_size, bufp);
9228f3f600bSTakashi Iwai 	if (err < 0)
9238f3f600bSTakashi Iwai 		goto err_alloc;
9248f3f600bSTakashi Iwai 
9254214c534STakashi Iwai 	azx_dev->substream = NULL;
9268f3f600bSTakashi Iwai 	azx_dev->bufsize = byte_size;
9278f3f600bSTakashi Iwai 	azx_dev->period_bytes = byte_size;
9288f3f600bSTakashi Iwai 	azx_dev->format_val = format;
9298f3f600bSTakashi Iwai 
9308f3f600bSTakashi Iwai 	snd_hdac_stream_reset(azx_dev);
9318f3f600bSTakashi Iwai 
9328f3f600bSTakashi Iwai 	/* reset BDL address */
9338f3f600bSTakashi Iwai 	snd_hdac_stream_writel(azx_dev, SD_BDLPL, 0);
9348f3f600bSTakashi Iwai 	snd_hdac_stream_writel(azx_dev, SD_BDLPU, 0);
9358f3f600bSTakashi Iwai 
9368f3f600bSTakashi Iwai 	azx_dev->frags = 0;
9377362b0fcSTakashi Iwai 	bdl = (__le32 *)azx_dev->bdl.area;
9388f3f600bSTakashi Iwai 	err = setup_bdle(bus, bufp, azx_dev, &bdl, 0, byte_size, 0);
9398f3f600bSTakashi Iwai 	if (err < 0)
9408f3f600bSTakashi Iwai 		goto error;
9418f3f600bSTakashi Iwai 
9428f3f600bSTakashi Iwai 	snd_hdac_stream_setup(azx_dev);
9438f3f600bSTakashi Iwai 	snd_hdac_dsp_unlock(azx_dev);
9448f3f600bSTakashi Iwai 	return azx_dev->stream_tag;
9458f3f600bSTakashi Iwai 
9468f3f600bSTakashi Iwai  error:
947619a1f19STakashi Iwai 	snd_dma_free_pages(bufp);
9488f3f600bSTakashi Iwai  err_alloc:
9498f3f600bSTakashi Iwai 	spin_lock_irq(&bus->reg_lock);
9508f3f600bSTakashi Iwai 	azx_dev->locked = false;
9518f3f600bSTakashi Iwai 	spin_unlock_irq(&bus->reg_lock);
9528f3f600bSTakashi Iwai  unlock:
9538f3f600bSTakashi Iwai 	snd_hdac_dsp_unlock(azx_dev);
9548f3f600bSTakashi Iwai 	return err;
9558f3f600bSTakashi Iwai }
9568f3f600bSTakashi Iwai EXPORT_SYMBOL_GPL(snd_hdac_dsp_prepare);
9578f3f600bSTakashi Iwai 
9588f3f600bSTakashi Iwai /**
9598f3f600bSTakashi Iwai  * snd_hdac_dsp_trigger - start / stop DSP loading
9608f3f600bSTakashi Iwai  * @azx_dev: HD-audio core stream used for DSP loading
9618f3f600bSTakashi Iwai  * @start: trigger start or stop
9628f3f600bSTakashi Iwai  */
9638f3f600bSTakashi Iwai void snd_hdac_dsp_trigger(struct hdac_stream *azx_dev, bool start)
9648f3f600bSTakashi Iwai {
9658f3f600bSTakashi Iwai 	if (start)
966*4fe20d62SZhang Yiqun 		snd_hdac_stream_start(azx_dev);
9678f3f600bSTakashi Iwai 	else
9688f3f600bSTakashi Iwai 		snd_hdac_stream_stop(azx_dev);
9698f3f600bSTakashi Iwai }
9708f3f600bSTakashi Iwai EXPORT_SYMBOL_GPL(snd_hdac_dsp_trigger);
9718f3f600bSTakashi Iwai 
9728f3f600bSTakashi Iwai /**
9738f3f600bSTakashi Iwai  * snd_hdac_dsp_cleanup - clean up the stream from DSP loading to normal
9748f3f600bSTakashi Iwai  * @azx_dev: HD-audio core stream used for DSP loading
9758f3f600bSTakashi Iwai  * @dmab: buffer used by DSP loading
9768f3f600bSTakashi Iwai  */
9778f3f600bSTakashi Iwai void snd_hdac_dsp_cleanup(struct hdac_stream *azx_dev,
9788f3f600bSTakashi Iwai 			  struct snd_dma_buffer *dmab)
9798f3f600bSTakashi Iwai {
9808f3f600bSTakashi Iwai 	struct hdac_bus *bus = azx_dev->bus;
9818f3f600bSTakashi Iwai 
9828f3f600bSTakashi Iwai 	if (!dmab->area || !azx_dev->locked)
9838f3f600bSTakashi Iwai 		return;
9848f3f600bSTakashi Iwai 
9858f3f600bSTakashi Iwai 	snd_hdac_dsp_lock(azx_dev);
9868f3f600bSTakashi Iwai 	/* reset BDL address */
9878f3f600bSTakashi Iwai 	snd_hdac_stream_writel(azx_dev, SD_BDLPL, 0);
9888f3f600bSTakashi Iwai 	snd_hdac_stream_writel(azx_dev, SD_BDLPU, 0);
9898f3f600bSTakashi Iwai 	snd_hdac_stream_writel(azx_dev, SD_CTL, 0);
9908f3f600bSTakashi Iwai 	azx_dev->bufsize = 0;
9918f3f600bSTakashi Iwai 	azx_dev->period_bytes = 0;
9928f3f600bSTakashi Iwai 	azx_dev->format_val = 0;
9938f3f600bSTakashi Iwai 
994619a1f19STakashi Iwai 	snd_dma_free_pages(dmab);
9958f3f600bSTakashi Iwai 	dmab->area = NULL;
9968f3f600bSTakashi Iwai 
9978f3f600bSTakashi Iwai 	spin_lock_irq(&bus->reg_lock);
9988f3f600bSTakashi Iwai 	azx_dev->locked = false;
9998f3f600bSTakashi Iwai 	spin_unlock_irq(&bus->reg_lock);
10008f3f600bSTakashi Iwai 	snd_hdac_dsp_unlock(azx_dev);
10018f3f600bSTakashi Iwai }
10028f3f600bSTakashi Iwai EXPORT_SYMBOL_GPL(snd_hdac_dsp_cleanup);
10038f3f600bSTakashi Iwai #endif /* CONFIG_SND_HDA_DSP_LOADER */
1004