19c636342SDmitry Baryshkov /* 29c636342SDmitry Baryshkov * Based on sound/arm/pxa2xx-ac97.c and sound/soc/pxa/pxa2xx-ac97.c 39c636342SDmitry Baryshkov * which contain: 49c636342SDmitry Baryshkov * 59c636342SDmitry Baryshkov * Author: Nicolas Pitre 69c636342SDmitry Baryshkov * Created: Dec 02, 2004 79c636342SDmitry Baryshkov * Copyright: MontaVista Software Inc. 89c636342SDmitry Baryshkov * 99c636342SDmitry Baryshkov * This program is free software; you can redistribute it and/or modify 109c636342SDmitry Baryshkov * it under the terms of the GNU General Public License version 2 as 119c636342SDmitry Baryshkov * published by the Free Software Foundation. 129c636342SDmitry Baryshkov */ 139c636342SDmitry Baryshkov 149c636342SDmitry Baryshkov #include <linux/kernel.h> 159c636342SDmitry Baryshkov #include <linux/platform_device.h> 169c636342SDmitry Baryshkov #include <linux/interrupt.h> 179c636342SDmitry Baryshkov #include <linux/clk.h> 189c636342SDmitry Baryshkov #include <linux/delay.h> 19da155d5bSPaul Gortmaker #include <linux/module.h> 2023019a73SRob Herring #include <linux/io.h> 219c636342SDmitry Baryshkov 229c636342SDmitry Baryshkov #include <sound/ac97_codec.h> 239c636342SDmitry Baryshkov #include <sound/pxa2xx-lib.h> 249c636342SDmitry Baryshkov 259482ee71SRob Herring #include <mach/irqs.h> 261f017a99SEric Miao #include <mach/regs-ac97.h> 279c636342SDmitry Baryshkov #include <mach/audio.h> 289c636342SDmitry Baryshkov 299c636342SDmitry Baryshkov static DEFINE_MUTEX(car_mutex); 309c636342SDmitry Baryshkov static DECLARE_WAIT_QUEUE_HEAD(gsr_wq); 319c636342SDmitry Baryshkov static volatile long gsr_bits; 329c636342SDmitry Baryshkov static struct clk *ac97_clk; 339c636342SDmitry Baryshkov static struct clk *ac97conf_clk; 3426ade896SRobert Jarzmik static int reset_gpio; 359c636342SDmitry Baryshkov 36fb1bf8cdSEric Miao extern void pxa27x_assert_ac97reset(int reset_gpio, int on); 37fb1bf8cdSEric Miao 389c636342SDmitry Baryshkov /* 399c636342SDmitry Baryshkov * Beware PXA27x bugs: 409c636342SDmitry Baryshkov * 419c636342SDmitry Baryshkov * o Slot 12 read from modem space will hang controller. 429c636342SDmitry Baryshkov * o CDONE, SDONE interrupt fails after any slot 12 IO. 439c636342SDmitry Baryshkov * 449c636342SDmitry Baryshkov * We therefore have an hybrid approach for waiting on SDONE (interrupt or 459c636342SDmitry Baryshkov * 1 jiffy timeout if interrupt never comes). 469c636342SDmitry Baryshkov */ 479c636342SDmitry Baryshkov 489c636342SDmitry Baryshkov unsigned short pxa2xx_ac97_read(struct snd_ac97 *ac97, unsigned short reg) 499c636342SDmitry Baryshkov { 509c636342SDmitry Baryshkov unsigned short val = -1; 519c636342SDmitry Baryshkov volatile u32 *reg_addr; 529c636342SDmitry Baryshkov 539c636342SDmitry Baryshkov mutex_lock(&car_mutex); 549c636342SDmitry Baryshkov 559c636342SDmitry Baryshkov /* set up primary or secondary codec space */ 568825e8e8SMarc Zyngier if (cpu_is_pxa25x() && reg == AC97_GPIO_STATUS) 579c636342SDmitry Baryshkov reg_addr = ac97->num ? &SMC_REG_BASE : &PMC_REG_BASE; 589c636342SDmitry Baryshkov else 599c636342SDmitry Baryshkov reg_addr = ac97->num ? &SAC_REG_BASE : &PAC_REG_BASE; 609c636342SDmitry Baryshkov reg_addr += (reg >> 1); 619c636342SDmitry Baryshkov 629c636342SDmitry Baryshkov /* start read access across the ac97 link */ 639c636342SDmitry Baryshkov GSR = GSR_CDONE | GSR_SDONE; 649c636342SDmitry Baryshkov gsr_bits = 0; 659c636342SDmitry Baryshkov val = *reg_addr; 669c636342SDmitry Baryshkov if (reg == AC97_GPIO_STATUS) 679c636342SDmitry Baryshkov goto out; 689c636342SDmitry Baryshkov if (wait_event_timeout(gsr_wq, (GSR | gsr_bits) & GSR_SDONE, 1) <= 0 && 699c636342SDmitry Baryshkov !((GSR | gsr_bits) & GSR_SDONE)) { 709c636342SDmitry Baryshkov printk(KERN_ERR "%s: read error (ac97_reg=%d GSR=%#lx)\n", 719c636342SDmitry Baryshkov __func__, reg, GSR | gsr_bits); 729c636342SDmitry Baryshkov val = -1; 739c636342SDmitry Baryshkov goto out; 749c636342SDmitry Baryshkov } 759c636342SDmitry Baryshkov 769c636342SDmitry Baryshkov /* valid data now */ 779c636342SDmitry Baryshkov GSR = GSR_CDONE | GSR_SDONE; 789c636342SDmitry Baryshkov gsr_bits = 0; 799c636342SDmitry Baryshkov val = *reg_addr; 809c636342SDmitry Baryshkov /* but we've just started another cycle... */ 819c636342SDmitry Baryshkov wait_event_timeout(gsr_wq, (GSR | gsr_bits) & GSR_SDONE, 1); 829c636342SDmitry Baryshkov 839c636342SDmitry Baryshkov out: mutex_unlock(&car_mutex); 849c636342SDmitry Baryshkov return val; 859c636342SDmitry Baryshkov } 869c636342SDmitry Baryshkov EXPORT_SYMBOL_GPL(pxa2xx_ac97_read); 879c636342SDmitry Baryshkov 889c636342SDmitry Baryshkov void pxa2xx_ac97_write(struct snd_ac97 *ac97, unsigned short reg, 899c636342SDmitry Baryshkov unsigned short val) 909c636342SDmitry Baryshkov { 919c636342SDmitry Baryshkov volatile u32 *reg_addr; 929c636342SDmitry Baryshkov 939c636342SDmitry Baryshkov mutex_lock(&car_mutex); 949c636342SDmitry Baryshkov 959c636342SDmitry Baryshkov /* set up primary or secondary codec space */ 968825e8e8SMarc Zyngier if (cpu_is_pxa25x() && reg == AC97_GPIO_STATUS) 979c636342SDmitry Baryshkov reg_addr = ac97->num ? &SMC_REG_BASE : &PMC_REG_BASE; 989c636342SDmitry Baryshkov else 999c636342SDmitry Baryshkov reg_addr = ac97->num ? &SAC_REG_BASE : &PAC_REG_BASE; 1009c636342SDmitry Baryshkov reg_addr += (reg >> 1); 1019c636342SDmitry Baryshkov 1029c636342SDmitry Baryshkov GSR = GSR_CDONE | GSR_SDONE; 1039c636342SDmitry Baryshkov gsr_bits = 0; 1049c636342SDmitry Baryshkov *reg_addr = val; 1059c636342SDmitry Baryshkov if (wait_event_timeout(gsr_wq, (GSR | gsr_bits) & GSR_CDONE, 1) <= 0 && 1069c636342SDmitry Baryshkov !((GSR | gsr_bits) & GSR_CDONE)) 1079c636342SDmitry Baryshkov printk(KERN_ERR "%s: write error (ac97_reg=%d GSR=%#lx)\n", 1089c636342SDmitry Baryshkov __func__, reg, GSR | gsr_bits); 1099c636342SDmitry Baryshkov 1109c636342SDmitry Baryshkov mutex_unlock(&car_mutex); 1119c636342SDmitry Baryshkov } 1129c636342SDmitry Baryshkov EXPORT_SYMBOL_GPL(pxa2xx_ac97_write); 1139c636342SDmitry Baryshkov 1149d1cf39bSDmitry Baryshkov #ifdef CONFIG_PXA25x 1159d1cf39bSDmitry Baryshkov static inline void pxa_ac97_warm_pxa25x(void) 1169c636342SDmitry Baryshkov { 1179c636342SDmitry Baryshkov gsr_bits = 0; 1189c636342SDmitry Baryshkov 1199d1cf39bSDmitry Baryshkov GCR |= GCR_WARM_RST | GCR_PRIRDY_IEN | GCR_SECRDY_IEN; 1209d1cf39bSDmitry Baryshkov wait_event_timeout(gsr_wq, gsr_bits & (GSR_PCR | GSR_SCR), 1); 1219d1cf39bSDmitry Baryshkov } 1229d1cf39bSDmitry Baryshkov 1239d1cf39bSDmitry Baryshkov static inline void pxa_ac97_cold_pxa25x(void) 1249d1cf39bSDmitry Baryshkov { 1259d1cf39bSDmitry Baryshkov GCR &= GCR_COLD_RST; /* clear everything but nCRST */ 1269d1cf39bSDmitry Baryshkov GCR &= ~GCR_COLD_RST; /* then assert nCRST */ 1279d1cf39bSDmitry Baryshkov 1289d1cf39bSDmitry Baryshkov gsr_bits = 0; 1299d1cf39bSDmitry Baryshkov 1309d1cf39bSDmitry Baryshkov GCR = GCR_COLD_RST; 1319d1cf39bSDmitry Baryshkov GCR |= GCR_CDONE_IE|GCR_SDONE_IE; 1329d1cf39bSDmitry Baryshkov wait_event_timeout(gsr_wq, gsr_bits & (GSR_PCR | GSR_SCR), 1); 1339d1cf39bSDmitry Baryshkov } 1349d1cf39bSDmitry Baryshkov #endif 1359d1cf39bSDmitry Baryshkov 1369c636342SDmitry Baryshkov #ifdef CONFIG_PXA27x 1379d1cf39bSDmitry Baryshkov static inline void pxa_ac97_warm_pxa27x(void) 1389d1cf39bSDmitry Baryshkov { 1399d1cf39bSDmitry Baryshkov gsr_bits = 0; 1409d1cf39bSDmitry Baryshkov 141fb1bf8cdSEric Miao /* warm reset broken on Bulverde, so manually keep AC97 reset high */ 142fb1bf8cdSEric Miao pxa27x_assert_ac97reset(reset_gpio, 1); 1439c636342SDmitry Baryshkov udelay(10); 1449c636342SDmitry Baryshkov GCR |= GCR_WARM_RST; 145fb1bf8cdSEric Miao pxa27x_assert_ac97reset(reset_gpio, 0); 1469c636342SDmitry Baryshkov udelay(500); 1479d1cf39bSDmitry Baryshkov } 1489d1cf39bSDmitry Baryshkov 1499d1cf39bSDmitry Baryshkov static inline void pxa_ac97_cold_pxa27x(void) 1509d1cf39bSDmitry Baryshkov { 1519d1cf39bSDmitry Baryshkov GCR &= GCR_COLD_RST; /* clear everything but nCRST */ 1529d1cf39bSDmitry Baryshkov GCR &= ~GCR_COLD_RST; /* then assert nCRST */ 1539d1cf39bSDmitry Baryshkov 1549d1cf39bSDmitry Baryshkov gsr_bits = 0; 1559d1cf39bSDmitry Baryshkov 1569d1cf39bSDmitry Baryshkov /* PXA27x Developers Manual section 13.5.2.2.1 */ 1579d1cf39bSDmitry Baryshkov clk_enable(ac97conf_clk); 1589d1cf39bSDmitry Baryshkov udelay(5); 1599d1cf39bSDmitry Baryshkov clk_disable(ac97conf_clk); 1609d1cf39bSDmitry Baryshkov GCR = GCR_COLD_RST; 1619d1cf39bSDmitry Baryshkov udelay(50); 1629d1cf39bSDmitry Baryshkov } 1639d1cf39bSDmitry Baryshkov #endif 1649d1cf39bSDmitry Baryshkov 1659d1cf39bSDmitry Baryshkov #ifdef CONFIG_PXA3xx 1669d1cf39bSDmitry Baryshkov static inline void pxa_ac97_warm_pxa3xx(void) 1679d1cf39bSDmitry Baryshkov { 1689d1cf39bSDmitry Baryshkov int timeout = 100; 1699d1cf39bSDmitry Baryshkov 1709d1cf39bSDmitry Baryshkov gsr_bits = 0; 1719d1cf39bSDmitry Baryshkov 1729c636342SDmitry Baryshkov /* Can't use interrupts */ 1739c636342SDmitry Baryshkov GCR |= GCR_WARM_RST; 1749c636342SDmitry Baryshkov while (!((GSR | gsr_bits) & (GSR_PCR | GSR_SCR)) && timeout--) 1759c636342SDmitry Baryshkov mdelay(1); 1769d1cf39bSDmitry Baryshkov } 1779d1cf39bSDmitry Baryshkov 1789d1cf39bSDmitry Baryshkov static inline void pxa_ac97_cold_pxa3xx(void) 1799d1cf39bSDmitry Baryshkov { 1809d1cf39bSDmitry Baryshkov int timeout = 1000; 1819d1cf39bSDmitry Baryshkov 1829d1cf39bSDmitry Baryshkov /* Hold CLKBPB for 100us */ 1839d1cf39bSDmitry Baryshkov GCR = 0; 1849d1cf39bSDmitry Baryshkov GCR = GCR_CLKBPB; 1859d1cf39bSDmitry Baryshkov udelay(100); 1869d1cf39bSDmitry Baryshkov GCR = 0; 1879d1cf39bSDmitry Baryshkov 1889d1cf39bSDmitry Baryshkov GCR &= GCR_COLD_RST; /* clear everything but nCRST */ 1899d1cf39bSDmitry Baryshkov GCR &= ~GCR_COLD_RST; /* then assert nCRST */ 1909d1cf39bSDmitry Baryshkov 1919d1cf39bSDmitry Baryshkov gsr_bits = 0; 1929d1cf39bSDmitry Baryshkov 1939d1cf39bSDmitry Baryshkov /* Can't use interrupts on PXA3xx */ 1949d1cf39bSDmitry Baryshkov GCR &= ~(GCR_PRIRDY_IEN|GCR_SECRDY_IEN); 1959d1cf39bSDmitry Baryshkov 1969d1cf39bSDmitry Baryshkov GCR = GCR_WARM_RST | GCR_COLD_RST; 1979d1cf39bSDmitry Baryshkov while (!(GSR & (GSR_PCR | GSR_SCR)) && timeout--) 1989d1cf39bSDmitry Baryshkov mdelay(10); 1999d1cf39bSDmitry Baryshkov } 2009c636342SDmitry Baryshkov #endif 2019c636342SDmitry Baryshkov 2029d1cf39bSDmitry Baryshkov bool pxa2xx_ac97_try_warm_reset(struct snd_ac97 *ac97) 2039d1cf39bSDmitry Baryshkov { 204057de50cSLuotao Fu unsigned long gsr; 205057de50cSLuotao Fu 2069d1cf39bSDmitry Baryshkov #ifdef CONFIG_PXA25x 2078825e8e8SMarc Zyngier if (cpu_is_pxa25x()) 2089d1cf39bSDmitry Baryshkov pxa_ac97_warm_pxa25x(); 2099d1cf39bSDmitry Baryshkov else 2109d1cf39bSDmitry Baryshkov #endif 2119d1cf39bSDmitry Baryshkov #ifdef CONFIG_PXA27x 2129d1cf39bSDmitry Baryshkov if (cpu_is_pxa27x()) 2139d1cf39bSDmitry Baryshkov pxa_ac97_warm_pxa27x(); 2149d1cf39bSDmitry Baryshkov else 2159d1cf39bSDmitry Baryshkov #endif 2169d1cf39bSDmitry Baryshkov #ifdef CONFIG_PXA3xx 2179d1cf39bSDmitry Baryshkov if (cpu_is_pxa3xx()) 2189d1cf39bSDmitry Baryshkov pxa_ac97_warm_pxa3xx(); 2199d1cf39bSDmitry Baryshkov else 2209d1cf39bSDmitry Baryshkov #endif 2219d1cf39bSDmitry Baryshkov BUG(); 222057de50cSLuotao Fu gsr = GSR | gsr_bits; 223057de50cSLuotao Fu if (!(gsr & (GSR_PCR | GSR_SCR))) { 2249c636342SDmitry Baryshkov printk(KERN_INFO "%s: warm reset timeout (GSR=%#lx)\n", 225057de50cSLuotao Fu __func__, gsr); 2269c636342SDmitry Baryshkov 2279c636342SDmitry Baryshkov return false; 2289c636342SDmitry Baryshkov } 2299c636342SDmitry Baryshkov 2309c636342SDmitry Baryshkov return true; 2319c636342SDmitry Baryshkov } 2329c636342SDmitry Baryshkov EXPORT_SYMBOL_GPL(pxa2xx_ac97_try_warm_reset); 2339c636342SDmitry Baryshkov 2349c636342SDmitry Baryshkov bool pxa2xx_ac97_try_cold_reset(struct snd_ac97 *ac97) 2359c636342SDmitry Baryshkov { 236057de50cSLuotao Fu unsigned long gsr; 237057de50cSLuotao Fu 2389d1cf39bSDmitry Baryshkov #ifdef CONFIG_PXA25x 2398825e8e8SMarc Zyngier if (cpu_is_pxa25x()) 2409d1cf39bSDmitry Baryshkov pxa_ac97_cold_pxa25x(); 2419d1cf39bSDmitry Baryshkov else 2429c636342SDmitry Baryshkov #endif 2439c636342SDmitry Baryshkov #ifdef CONFIG_PXA27x 2449d1cf39bSDmitry Baryshkov if (cpu_is_pxa27x()) 2459d1cf39bSDmitry Baryshkov pxa_ac97_cold_pxa27x(); 2469d1cf39bSDmitry Baryshkov else 2479c636342SDmitry Baryshkov #endif 2489d1cf39bSDmitry Baryshkov #ifdef CONFIG_PXA3xx 2499d1cf39bSDmitry Baryshkov if (cpu_is_pxa3xx()) 2509d1cf39bSDmitry Baryshkov pxa_ac97_cold_pxa3xx(); 2519d1cf39bSDmitry Baryshkov else 2529d1cf39bSDmitry Baryshkov #endif 2539d1cf39bSDmitry Baryshkov BUG(); 2549c636342SDmitry Baryshkov 255057de50cSLuotao Fu gsr = GSR | gsr_bits; 256057de50cSLuotao Fu if (!(gsr & (GSR_PCR | GSR_SCR))) { 2579c636342SDmitry Baryshkov printk(KERN_INFO "%s: cold reset timeout (GSR=%#lx)\n", 258057de50cSLuotao Fu __func__, gsr); 2599c636342SDmitry Baryshkov 2609c636342SDmitry Baryshkov return false; 2619c636342SDmitry Baryshkov } 2629c636342SDmitry Baryshkov 2639c636342SDmitry Baryshkov return true; 2649c636342SDmitry Baryshkov } 2659c636342SDmitry Baryshkov EXPORT_SYMBOL_GPL(pxa2xx_ac97_try_cold_reset); 2669c636342SDmitry Baryshkov 2679c636342SDmitry Baryshkov 2689c636342SDmitry Baryshkov void pxa2xx_ac97_finish_reset(struct snd_ac97 *ac97) 2699c636342SDmitry Baryshkov { 2709c636342SDmitry Baryshkov GCR &= ~(GCR_PRIRDY_IEN|GCR_SECRDY_IEN); 2719c636342SDmitry Baryshkov GCR |= GCR_SDONE_IE|GCR_CDONE_IE; 2729c636342SDmitry Baryshkov } 2739c636342SDmitry Baryshkov EXPORT_SYMBOL_GPL(pxa2xx_ac97_finish_reset); 2749c636342SDmitry Baryshkov 2759c636342SDmitry Baryshkov static irqreturn_t pxa2xx_ac97_irq(int irq, void *dev_id) 2769c636342SDmitry Baryshkov { 2779c636342SDmitry Baryshkov long status; 2789c636342SDmitry Baryshkov 2799c636342SDmitry Baryshkov status = GSR; 2809c636342SDmitry Baryshkov if (status) { 2819c636342SDmitry Baryshkov GSR = status; 2829c636342SDmitry Baryshkov gsr_bits |= status; 2839c636342SDmitry Baryshkov wake_up(&gsr_wq); 2849c636342SDmitry Baryshkov 2859c636342SDmitry Baryshkov /* Although we don't use those we still need to clear them 2869c636342SDmitry Baryshkov since they tend to spuriously trigger when MMC is used 2879c636342SDmitry Baryshkov (hardware bug? go figure)... */ 2889d1cf39bSDmitry Baryshkov if (cpu_is_pxa27x()) { 2899c636342SDmitry Baryshkov MISR = MISR_EOC; 2909c636342SDmitry Baryshkov PISR = PISR_EOC; 2919c636342SDmitry Baryshkov MCSR = MCSR_EOC; 2929d1cf39bSDmitry Baryshkov } 2939c636342SDmitry Baryshkov 2949c636342SDmitry Baryshkov return IRQ_HANDLED; 2959c636342SDmitry Baryshkov } 2969c636342SDmitry Baryshkov 2979c636342SDmitry Baryshkov return IRQ_NONE; 2989c636342SDmitry Baryshkov } 2999c636342SDmitry Baryshkov 3009c636342SDmitry Baryshkov #ifdef CONFIG_PM 3019c636342SDmitry Baryshkov int pxa2xx_ac97_hw_suspend(void) 3029c636342SDmitry Baryshkov { 3039c636342SDmitry Baryshkov GCR |= GCR_ACLINK_OFF; 3049c636342SDmitry Baryshkov clk_disable(ac97_clk); 3059c636342SDmitry Baryshkov return 0; 3069c636342SDmitry Baryshkov } 3079c636342SDmitry Baryshkov EXPORT_SYMBOL_GPL(pxa2xx_ac97_hw_suspend); 3089c636342SDmitry Baryshkov 3099c636342SDmitry Baryshkov int pxa2xx_ac97_hw_resume(void) 3109c636342SDmitry Baryshkov { 3119c636342SDmitry Baryshkov clk_enable(ac97_clk); 3129c636342SDmitry Baryshkov return 0; 3139c636342SDmitry Baryshkov } 3149c636342SDmitry Baryshkov EXPORT_SYMBOL_GPL(pxa2xx_ac97_hw_resume); 3159c636342SDmitry Baryshkov #endif 3169c636342SDmitry Baryshkov 317*e21596bbSBill Pemberton int pxa2xx_ac97_hw_probe(struct platform_device *dev) 3189c636342SDmitry Baryshkov { 3199c636342SDmitry Baryshkov int ret; 320eae17754SMark Brown pxa2xx_audio_ops_t *pdata = dev->dev.platform_data; 32126ade896SRobert Jarzmik 32226ade896SRobert Jarzmik if (pdata) { 32326ade896SRobert Jarzmik switch (pdata->reset_gpio) { 32426ade896SRobert Jarzmik case 95: 32526ade896SRobert Jarzmik case 113: 32626ade896SRobert Jarzmik reset_gpio = pdata->reset_gpio; 32726ade896SRobert Jarzmik break; 32826ade896SRobert Jarzmik case 0: 32926ade896SRobert Jarzmik reset_gpio = 113; 33026ade896SRobert Jarzmik break; 33126ade896SRobert Jarzmik case -1: 33226ade896SRobert Jarzmik break; 33326ade896SRobert Jarzmik default: 3341f218695STakashi Iwai dev_err(&dev->dev, "Invalid reset GPIO %d\n", 33526ade896SRobert Jarzmik pdata->reset_gpio); 33626ade896SRobert Jarzmik } 33726ade896SRobert Jarzmik } else { 33826ade896SRobert Jarzmik if (cpu_is_pxa27x()) 33926ade896SRobert Jarzmik reset_gpio = 113; 34026ade896SRobert Jarzmik } 3419c636342SDmitry Baryshkov 3429d1cf39bSDmitry Baryshkov if (cpu_is_pxa27x()) { 3439c636342SDmitry Baryshkov /* Use GPIO 113 as AC97 Reset on Bulverde */ 344fb1bf8cdSEric Miao pxa27x_assert_ac97reset(reset_gpio, 0); 3459c636342SDmitry Baryshkov ac97conf_clk = clk_get(&dev->dev, "AC97CONFCLK"); 3469c636342SDmitry Baryshkov if (IS_ERR(ac97conf_clk)) { 3479c636342SDmitry Baryshkov ret = PTR_ERR(ac97conf_clk); 3489c636342SDmitry Baryshkov ac97conf_clk = NULL; 34979612336SDmitry Baryshkov goto err_conf; 3509c636342SDmitry Baryshkov } 3519d1cf39bSDmitry Baryshkov } 3529c636342SDmitry Baryshkov 3539c636342SDmitry Baryshkov ac97_clk = clk_get(&dev->dev, "AC97CLK"); 3549c636342SDmitry Baryshkov if (IS_ERR(ac97_clk)) { 3559c636342SDmitry Baryshkov ret = PTR_ERR(ac97_clk); 3569c636342SDmitry Baryshkov ac97_clk = NULL; 35779612336SDmitry Baryshkov goto err_clk; 3589c636342SDmitry Baryshkov } 3599c636342SDmitry Baryshkov 36079612336SDmitry Baryshkov ret = clk_enable(ac97_clk); 36179612336SDmitry Baryshkov if (ret) 36279612336SDmitry Baryshkov goto err_clk2; 36379612336SDmitry Baryshkov 36488e24c3aSYong Zhang ret = request_irq(IRQ_AC97, pxa2xx_ac97_irq, 0, "AC97", NULL); 36579612336SDmitry Baryshkov if (ret < 0) 36679612336SDmitry Baryshkov goto err_irq; 36779612336SDmitry Baryshkov 36879612336SDmitry Baryshkov return 0; 3699c636342SDmitry Baryshkov 3709c636342SDmitry Baryshkov err_irq: 3719c636342SDmitry Baryshkov GCR |= GCR_ACLINK_OFF; 37279612336SDmitry Baryshkov err_clk2: 37379612336SDmitry Baryshkov clk_put(ac97_clk); 37479612336SDmitry Baryshkov ac97_clk = NULL; 37579612336SDmitry Baryshkov err_clk: 3769c636342SDmitry Baryshkov if (ac97conf_clk) { 3779c636342SDmitry Baryshkov clk_put(ac97conf_clk); 3789c636342SDmitry Baryshkov ac97conf_clk = NULL; 3799c636342SDmitry Baryshkov } 38079612336SDmitry Baryshkov err_conf: 3819c636342SDmitry Baryshkov return ret; 3829c636342SDmitry Baryshkov } 3839c636342SDmitry Baryshkov EXPORT_SYMBOL_GPL(pxa2xx_ac97_hw_probe); 3849c636342SDmitry Baryshkov 3859c636342SDmitry Baryshkov void pxa2xx_ac97_hw_remove(struct platform_device *dev) 3869c636342SDmitry Baryshkov { 3879c636342SDmitry Baryshkov GCR |= GCR_ACLINK_OFF; 3889c636342SDmitry Baryshkov free_irq(IRQ_AC97, NULL); 3899d1cf39bSDmitry Baryshkov if (ac97conf_clk) { 3909c636342SDmitry Baryshkov clk_put(ac97conf_clk); 3919c636342SDmitry Baryshkov ac97conf_clk = NULL; 3929d1cf39bSDmitry Baryshkov } 3939c636342SDmitry Baryshkov clk_disable(ac97_clk); 3949c636342SDmitry Baryshkov clk_put(ac97_clk); 3959c636342SDmitry Baryshkov ac97_clk = NULL; 3969c636342SDmitry Baryshkov } 3979c636342SDmitry Baryshkov EXPORT_SYMBOL_GPL(pxa2xx_ac97_hw_remove); 3989c636342SDmitry Baryshkov 3999c636342SDmitry Baryshkov MODULE_AUTHOR("Nicolas Pitre"); 4009c636342SDmitry Baryshkov MODULE_DESCRIPTION("Intel/Marvell PXA sound library"); 4019c636342SDmitry Baryshkov MODULE_LICENSE("GPL"); 4029c636342SDmitry Baryshkov 403