xref: /openbmc/linux/sound/arm/pxa2xx-ac97-lib.c (revision 3b4bc7bccc7857274705b05cf81a0c72cfd0b0dd)
19c636342SDmitry Baryshkov /*
29c636342SDmitry Baryshkov  * Based on sound/arm/pxa2xx-ac97.c and sound/soc/pxa/pxa2xx-ac97.c
39c636342SDmitry Baryshkov  * which contain:
49c636342SDmitry Baryshkov  *
59c636342SDmitry Baryshkov  * Author:	Nicolas Pitre
69c636342SDmitry Baryshkov  * Created:	Dec 02, 2004
79c636342SDmitry Baryshkov  * Copyright:	MontaVista Software Inc.
89c636342SDmitry Baryshkov  *
99c636342SDmitry Baryshkov  * This program is free software; you can redistribute it and/or modify
109c636342SDmitry Baryshkov  * it under the terms of the GNU General Public License version 2 as
119c636342SDmitry Baryshkov  * published by the Free Software Foundation.
129c636342SDmitry Baryshkov  */
139c636342SDmitry Baryshkov 
149c636342SDmitry Baryshkov #include <linux/kernel.h>
159c636342SDmitry Baryshkov #include <linux/platform_device.h>
169c636342SDmitry Baryshkov #include <linux/interrupt.h>
179c636342SDmitry Baryshkov #include <linux/clk.h>
189c636342SDmitry Baryshkov #include <linux/delay.h>
19da155d5bSPaul Gortmaker #include <linux/module.h>
2023019a73SRob Herring #include <linux/io.h>
21*3b4bc7bcSMike Dunn #include <linux/gpio.h>
229c636342SDmitry Baryshkov 
239c636342SDmitry Baryshkov #include <sound/ac97_codec.h>
249c636342SDmitry Baryshkov #include <sound/pxa2xx-lib.h>
259c636342SDmitry Baryshkov 
269482ee71SRob Herring #include <mach/irqs.h>
271f017a99SEric Miao #include <mach/regs-ac97.h>
289c636342SDmitry Baryshkov #include <mach/audio.h>
299c636342SDmitry Baryshkov 
309c636342SDmitry Baryshkov static DEFINE_MUTEX(car_mutex);
319c636342SDmitry Baryshkov static DECLARE_WAIT_QUEUE_HEAD(gsr_wq);
329c636342SDmitry Baryshkov static volatile long gsr_bits;
339c636342SDmitry Baryshkov static struct clk *ac97_clk;
349c636342SDmitry Baryshkov static struct clk *ac97conf_clk;
3526ade896SRobert Jarzmik static int reset_gpio;
369c636342SDmitry Baryshkov 
37fb1bf8cdSEric Miao extern void pxa27x_assert_ac97reset(int reset_gpio, int on);
38fb1bf8cdSEric Miao 
399c636342SDmitry Baryshkov /*
409c636342SDmitry Baryshkov  * Beware PXA27x bugs:
419c636342SDmitry Baryshkov  *
429c636342SDmitry Baryshkov  *   o Slot 12 read from modem space will hang controller.
439c636342SDmitry Baryshkov  *   o CDONE, SDONE interrupt fails after any slot 12 IO.
449c636342SDmitry Baryshkov  *
459c636342SDmitry Baryshkov  * We therefore have an hybrid approach for waiting on SDONE (interrupt or
469c636342SDmitry Baryshkov  * 1 jiffy timeout if interrupt never comes).
479c636342SDmitry Baryshkov  */
489c636342SDmitry Baryshkov 
499c636342SDmitry Baryshkov unsigned short pxa2xx_ac97_read(struct snd_ac97 *ac97, unsigned short reg)
509c636342SDmitry Baryshkov {
519c636342SDmitry Baryshkov 	unsigned short val = -1;
529c636342SDmitry Baryshkov 	volatile u32 *reg_addr;
539c636342SDmitry Baryshkov 
549c636342SDmitry Baryshkov 	mutex_lock(&car_mutex);
559c636342SDmitry Baryshkov 
569c636342SDmitry Baryshkov 	/* set up primary or secondary codec space */
578825e8e8SMarc Zyngier 	if (cpu_is_pxa25x() && reg == AC97_GPIO_STATUS)
589c636342SDmitry Baryshkov 		reg_addr = ac97->num ? &SMC_REG_BASE : &PMC_REG_BASE;
599c636342SDmitry Baryshkov 	else
609c636342SDmitry Baryshkov 		reg_addr = ac97->num ? &SAC_REG_BASE : &PAC_REG_BASE;
619c636342SDmitry Baryshkov 	reg_addr += (reg >> 1);
629c636342SDmitry Baryshkov 
639c636342SDmitry Baryshkov 	/* start read access across the ac97 link */
649c636342SDmitry Baryshkov 	GSR = GSR_CDONE | GSR_SDONE;
659c636342SDmitry Baryshkov 	gsr_bits = 0;
669c636342SDmitry Baryshkov 	val = *reg_addr;
679c636342SDmitry Baryshkov 	if (reg == AC97_GPIO_STATUS)
689c636342SDmitry Baryshkov 		goto out;
699c636342SDmitry Baryshkov 	if (wait_event_timeout(gsr_wq, (GSR | gsr_bits) & GSR_SDONE, 1) <= 0 &&
709c636342SDmitry Baryshkov 	    !((GSR | gsr_bits) & GSR_SDONE)) {
719c636342SDmitry Baryshkov 		printk(KERN_ERR "%s: read error (ac97_reg=%d GSR=%#lx)\n",
729c636342SDmitry Baryshkov 				__func__, reg, GSR | gsr_bits);
739c636342SDmitry Baryshkov 		val = -1;
749c636342SDmitry Baryshkov 		goto out;
759c636342SDmitry Baryshkov 	}
769c636342SDmitry Baryshkov 
779c636342SDmitry Baryshkov 	/* valid data now */
789c636342SDmitry Baryshkov 	GSR = GSR_CDONE | GSR_SDONE;
799c636342SDmitry Baryshkov 	gsr_bits = 0;
809c636342SDmitry Baryshkov 	val = *reg_addr;
819c636342SDmitry Baryshkov 	/* but we've just started another cycle... */
829c636342SDmitry Baryshkov 	wait_event_timeout(gsr_wq, (GSR | gsr_bits) & GSR_SDONE, 1);
839c636342SDmitry Baryshkov 
849c636342SDmitry Baryshkov out:	mutex_unlock(&car_mutex);
859c636342SDmitry Baryshkov 	return val;
869c636342SDmitry Baryshkov }
879c636342SDmitry Baryshkov EXPORT_SYMBOL_GPL(pxa2xx_ac97_read);
889c636342SDmitry Baryshkov 
899c636342SDmitry Baryshkov void pxa2xx_ac97_write(struct snd_ac97 *ac97, unsigned short reg,
909c636342SDmitry Baryshkov 			unsigned short val)
919c636342SDmitry Baryshkov {
929c636342SDmitry Baryshkov 	volatile u32 *reg_addr;
939c636342SDmitry Baryshkov 
949c636342SDmitry Baryshkov 	mutex_lock(&car_mutex);
959c636342SDmitry Baryshkov 
969c636342SDmitry Baryshkov 	/* set up primary or secondary codec space */
978825e8e8SMarc Zyngier 	if (cpu_is_pxa25x() && reg == AC97_GPIO_STATUS)
989c636342SDmitry Baryshkov 		reg_addr = ac97->num ? &SMC_REG_BASE : &PMC_REG_BASE;
999c636342SDmitry Baryshkov 	else
1009c636342SDmitry Baryshkov 		reg_addr = ac97->num ? &SAC_REG_BASE : &PAC_REG_BASE;
1019c636342SDmitry Baryshkov 	reg_addr += (reg >> 1);
1029c636342SDmitry Baryshkov 
1039c636342SDmitry Baryshkov 	GSR = GSR_CDONE | GSR_SDONE;
1049c636342SDmitry Baryshkov 	gsr_bits = 0;
1059c636342SDmitry Baryshkov 	*reg_addr = val;
1069c636342SDmitry Baryshkov 	if (wait_event_timeout(gsr_wq, (GSR | gsr_bits) & GSR_CDONE, 1) <= 0 &&
1079c636342SDmitry Baryshkov 	    !((GSR | gsr_bits) & GSR_CDONE))
1089c636342SDmitry Baryshkov 		printk(KERN_ERR "%s: write error (ac97_reg=%d GSR=%#lx)\n",
1099c636342SDmitry Baryshkov 				__func__, reg, GSR | gsr_bits);
1109c636342SDmitry Baryshkov 
1119c636342SDmitry Baryshkov 	mutex_unlock(&car_mutex);
1129c636342SDmitry Baryshkov }
1139c636342SDmitry Baryshkov EXPORT_SYMBOL_GPL(pxa2xx_ac97_write);
1149c636342SDmitry Baryshkov 
1159d1cf39bSDmitry Baryshkov #ifdef CONFIG_PXA25x
1169d1cf39bSDmitry Baryshkov static inline void pxa_ac97_warm_pxa25x(void)
1179c636342SDmitry Baryshkov {
1189c636342SDmitry Baryshkov 	gsr_bits = 0;
1199c636342SDmitry Baryshkov 
1209d1cf39bSDmitry Baryshkov 	GCR |= GCR_WARM_RST | GCR_PRIRDY_IEN | GCR_SECRDY_IEN;
1219d1cf39bSDmitry Baryshkov 	wait_event_timeout(gsr_wq, gsr_bits & (GSR_PCR | GSR_SCR), 1);
1229d1cf39bSDmitry Baryshkov }
1239d1cf39bSDmitry Baryshkov 
1249d1cf39bSDmitry Baryshkov static inline void pxa_ac97_cold_pxa25x(void)
1259d1cf39bSDmitry Baryshkov {
1269d1cf39bSDmitry Baryshkov 	GCR &=  GCR_COLD_RST;  /* clear everything but nCRST */
1279d1cf39bSDmitry Baryshkov 	GCR &= ~GCR_COLD_RST;  /* then assert nCRST */
1289d1cf39bSDmitry Baryshkov 
1299d1cf39bSDmitry Baryshkov 	gsr_bits = 0;
1309d1cf39bSDmitry Baryshkov 
1319d1cf39bSDmitry Baryshkov 	GCR = GCR_COLD_RST;
1329d1cf39bSDmitry Baryshkov 	GCR |= GCR_CDONE_IE|GCR_SDONE_IE;
1339d1cf39bSDmitry Baryshkov 	wait_event_timeout(gsr_wq, gsr_bits & (GSR_PCR | GSR_SCR), 1);
1349d1cf39bSDmitry Baryshkov }
1359d1cf39bSDmitry Baryshkov #endif
1369d1cf39bSDmitry Baryshkov 
1379c636342SDmitry Baryshkov #ifdef CONFIG_PXA27x
1389d1cf39bSDmitry Baryshkov static inline void pxa_ac97_warm_pxa27x(void)
1399d1cf39bSDmitry Baryshkov {
1409d1cf39bSDmitry Baryshkov 	gsr_bits = 0;
1419d1cf39bSDmitry Baryshkov 
142fb1bf8cdSEric Miao 	/* warm reset broken on Bulverde, so manually keep AC97 reset high */
143fb1bf8cdSEric Miao 	pxa27x_assert_ac97reset(reset_gpio, 1);
1449c636342SDmitry Baryshkov 	udelay(10);
1459c636342SDmitry Baryshkov 	GCR |= GCR_WARM_RST;
146fb1bf8cdSEric Miao 	pxa27x_assert_ac97reset(reset_gpio, 0);
1479c636342SDmitry Baryshkov 	udelay(500);
1489d1cf39bSDmitry Baryshkov }
1499d1cf39bSDmitry Baryshkov 
1509d1cf39bSDmitry Baryshkov static inline void pxa_ac97_cold_pxa27x(void)
1519d1cf39bSDmitry Baryshkov {
15241b645c8SMike Dunn 	unsigned int timeout;
15341b645c8SMike Dunn 
1549d1cf39bSDmitry Baryshkov 	GCR &=  GCR_COLD_RST;  /* clear everything but nCRST */
1559d1cf39bSDmitry Baryshkov 	GCR &= ~GCR_COLD_RST;  /* then assert nCRST */
1569d1cf39bSDmitry Baryshkov 
1579d1cf39bSDmitry Baryshkov 	gsr_bits = 0;
1589d1cf39bSDmitry Baryshkov 
1599d1cf39bSDmitry Baryshkov 	/* PXA27x Developers Manual section 13.5.2.2.1 */
1609d1cf39bSDmitry Baryshkov 	clk_enable(ac97conf_clk);
1619d1cf39bSDmitry Baryshkov 	udelay(5);
1629d1cf39bSDmitry Baryshkov 	clk_disable(ac97conf_clk);
16341b645c8SMike Dunn 	GCR = GCR_COLD_RST | GCR_WARM_RST;
16441b645c8SMike Dunn 	timeout = 100;     /* wait for the codec-ready bit to be set */
16541b645c8SMike Dunn 	while (!((GSR | gsr_bits) & (GSR_PCR | GSR_SCR)) && timeout--)
16641b645c8SMike Dunn 		mdelay(1);
1679d1cf39bSDmitry Baryshkov }
1689d1cf39bSDmitry Baryshkov #endif
1699d1cf39bSDmitry Baryshkov 
1709d1cf39bSDmitry Baryshkov #ifdef CONFIG_PXA3xx
1719d1cf39bSDmitry Baryshkov static inline void pxa_ac97_warm_pxa3xx(void)
1729d1cf39bSDmitry Baryshkov {
1739d1cf39bSDmitry Baryshkov 	int timeout = 100;
1749d1cf39bSDmitry Baryshkov 
1759d1cf39bSDmitry Baryshkov 	gsr_bits = 0;
1769d1cf39bSDmitry Baryshkov 
1779c636342SDmitry Baryshkov 	/* Can't use interrupts */
1789c636342SDmitry Baryshkov 	GCR |= GCR_WARM_RST;
1799c636342SDmitry Baryshkov 	while (!((GSR | gsr_bits) & (GSR_PCR | GSR_SCR)) && timeout--)
1809c636342SDmitry Baryshkov 		mdelay(1);
1819d1cf39bSDmitry Baryshkov }
1829d1cf39bSDmitry Baryshkov 
1839d1cf39bSDmitry Baryshkov static inline void pxa_ac97_cold_pxa3xx(void)
1849d1cf39bSDmitry Baryshkov {
1859d1cf39bSDmitry Baryshkov 	int timeout = 1000;
1869d1cf39bSDmitry Baryshkov 
1879d1cf39bSDmitry Baryshkov 	/* Hold CLKBPB for 100us */
1889d1cf39bSDmitry Baryshkov 	GCR = 0;
1899d1cf39bSDmitry Baryshkov 	GCR = GCR_CLKBPB;
1909d1cf39bSDmitry Baryshkov 	udelay(100);
1919d1cf39bSDmitry Baryshkov 	GCR = 0;
1929d1cf39bSDmitry Baryshkov 
1939d1cf39bSDmitry Baryshkov 	GCR &=  GCR_COLD_RST;  /* clear everything but nCRST */
1949d1cf39bSDmitry Baryshkov 	GCR &= ~GCR_COLD_RST;  /* then assert nCRST */
1959d1cf39bSDmitry Baryshkov 
1969d1cf39bSDmitry Baryshkov 	gsr_bits = 0;
1979d1cf39bSDmitry Baryshkov 
1989d1cf39bSDmitry Baryshkov 	/* Can't use interrupts on PXA3xx */
1999d1cf39bSDmitry Baryshkov 	GCR &= ~(GCR_PRIRDY_IEN|GCR_SECRDY_IEN);
2009d1cf39bSDmitry Baryshkov 
2019d1cf39bSDmitry Baryshkov 	GCR = GCR_WARM_RST | GCR_COLD_RST;
2029d1cf39bSDmitry Baryshkov 	while (!(GSR & (GSR_PCR | GSR_SCR)) && timeout--)
2039d1cf39bSDmitry Baryshkov 		mdelay(10);
2049d1cf39bSDmitry Baryshkov }
2059c636342SDmitry Baryshkov #endif
2069c636342SDmitry Baryshkov 
2079d1cf39bSDmitry Baryshkov bool pxa2xx_ac97_try_warm_reset(struct snd_ac97 *ac97)
2089d1cf39bSDmitry Baryshkov {
209057de50cSLuotao Fu 	unsigned long gsr;
210057de50cSLuotao Fu 
2119d1cf39bSDmitry Baryshkov #ifdef CONFIG_PXA25x
2128825e8e8SMarc Zyngier 	if (cpu_is_pxa25x())
2139d1cf39bSDmitry Baryshkov 		pxa_ac97_warm_pxa25x();
2149d1cf39bSDmitry Baryshkov 	else
2159d1cf39bSDmitry Baryshkov #endif
2169d1cf39bSDmitry Baryshkov #ifdef CONFIG_PXA27x
2179d1cf39bSDmitry Baryshkov 	if (cpu_is_pxa27x())
2189d1cf39bSDmitry Baryshkov 		pxa_ac97_warm_pxa27x();
2199d1cf39bSDmitry Baryshkov 	else
2209d1cf39bSDmitry Baryshkov #endif
2219d1cf39bSDmitry Baryshkov #ifdef CONFIG_PXA3xx
2229d1cf39bSDmitry Baryshkov 	if (cpu_is_pxa3xx())
2239d1cf39bSDmitry Baryshkov 		pxa_ac97_warm_pxa3xx();
2249d1cf39bSDmitry Baryshkov 	else
2259d1cf39bSDmitry Baryshkov #endif
2269d1cf39bSDmitry Baryshkov 		BUG();
227057de50cSLuotao Fu 	gsr = GSR | gsr_bits;
228057de50cSLuotao Fu 	if (!(gsr & (GSR_PCR | GSR_SCR))) {
2299c636342SDmitry Baryshkov 		printk(KERN_INFO "%s: warm reset timeout (GSR=%#lx)\n",
230057de50cSLuotao Fu 				 __func__, gsr);
2319c636342SDmitry Baryshkov 
2329c636342SDmitry Baryshkov 		return false;
2339c636342SDmitry Baryshkov 	}
2349c636342SDmitry Baryshkov 
2359c636342SDmitry Baryshkov 	return true;
2369c636342SDmitry Baryshkov }
2379c636342SDmitry Baryshkov EXPORT_SYMBOL_GPL(pxa2xx_ac97_try_warm_reset);
2389c636342SDmitry Baryshkov 
2399c636342SDmitry Baryshkov bool pxa2xx_ac97_try_cold_reset(struct snd_ac97 *ac97)
2409c636342SDmitry Baryshkov {
241057de50cSLuotao Fu 	unsigned long gsr;
242057de50cSLuotao Fu 
2439d1cf39bSDmitry Baryshkov #ifdef CONFIG_PXA25x
2448825e8e8SMarc Zyngier 	if (cpu_is_pxa25x())
2459d1cf39bSDmitry Baryshkov 		pxa_ac97_cold_pxa25x();
2469d1cf39bSDmitry Baryshkov 	else
2479c636342SDmitry Baryshkov #endif
2489c636342SDmitry Baryshkov #ifdef CONFIG_PXA27x
2499d1cf39bSDmitry Baryshkov 	if (cpu_is_pxa27x())
2509d1cf39bSDmitry Baryshkov 		pxa_ac97_cold_pxa27x();
2519d1cf39bSDmitry Baryshkov 	else
2529c636342SDmitry Baryshkov #endif
2539d1cf39bSDmitry Baryshkov #ifdef CONFIG_PXA3xx
2549d1cf39bSDmitry Baryshkov 	if (cpu_is_pxa3xx())
2559d1cf39bSDmitry Baryshkov 		pxa_ac97_cold_pxa3xx();
2569d1cf39bSDmitry Baryshkov 	else
2579d1cf39bSDmitry Baryshkov #endif
2589d1cf39bSDmitry Baryshkov 		BUG();
2599c636342SDmitry Baryshkov 
260057de50cSLuotao Fu 	gsr = GSR | gsr_bits;
261057de50cSLuotao Fu 	if (!(gsr & (GSR_PCR | GSR_SCR))) {
2629c636342SDmitry Baryshkov 		printk(KERN_INFO "%s: cold reset timeout (GSR=%#lx)\n",
263057de50cSLuotao Fu 				 __func__, gsr);
2649c636342SDmitry Baryshkov 
2659c636342SDmitry Baryshkov 		return false;
2669c636342SDmitry Baryshkov 	}
2679c636342SDmitry Baryshkov 
2689c636342SDmitry Baryshkov 	return true;
2699c636342SDmitry Baryshkov }
2709c636342SDmitry Baryshkov EXPORT_SYMBOL_GPL(pxa2xx_ac97_try_cold_reset);
2719c636342SDmitry Baryshkov 
2729c636342SDmitry Baryshkov 
2739c636342SDmitry Baryshkov void pxa2xx_ac97_finish_reset(struct snd_ac97 *ac97)
2749c636342SDmitry Baryshkov {
2759c636342SDmitry Baryshkov 	GCR &= ~(GCR_PRIRDY_IEN|GCR_SECRDY_IEN);
2769c636342SDmitry Baryshkov 	GCR |= GCR_SDONE_IE|GCR_CDONE_IE;
2779c636342SDmitry Baryshkov }
2789c636342SDmitry Baryshkov EXPORT_SYMBOL_GPL(pxa2xx_ac97_finish_reset);
2799c636342SDmitry Baryshkov 
2809c636342SDmitry Baryshkov static irqreturn_t pxa2xx_ac97_irq(int irq, void *dev_id)
2819c636342SDmitry Baryshkov {
2829c636342SDmitry Baryshkov 	long status;
2839c636342SDmitry Baryshkov 
2849c636342SDmitry Baryshkov 	status = GSR;
2859c636342SDmitry Baryshkov 	if (status) {
2869c636342SDmitry Baryshkov 		GSR = status;
2879c636342SDmitry Baryshkov 		gsr_bits |= status;
2889c636342SDmitry Baryshkov 		wake_up(&gsr_wq);
2899c636342SDmitry Baryshkov 
2909c636342SDmitry Baryshkov 		/* Although we don't use those we still need to clear them
2919c636342SDmitry Baryshkov 		   since they tend to spuriously trigger when MMC is used
2929c636342SDmitry Baryshkov 		   (hardware bug? go figure)... */
2939d1cf39bSDmitry Baryshkov 		if (cpu_is_pxa27x()) {
2949c636342SDmitry Baryshkov 			MISR = MISR_EOC;
2959c636342SDmitry Baryshkov 			PISR = PISR_EOC;
2969c636342SDmitry Baryshkov 			MCSR = MCSR_EOC;
2979d1cf39bSDmitry Baryshkov 		}
2989c636342SDmitry Baryshkov 
2999c636342SDmitry Baryshkov 		return IRQ_HANDLED;
3009c636342SDmitry Baryshkov 	}
3019c636342SDmitry Baryshkov 
3029c636342SDmitry Baryshkov 	return IRQ_NONE;
3039c636342SDmitry Baryshkov }
3049c636342SDmitry Baryshkov 
3059c636342SDmitry Baryshkov #ifdef CONFIG_PM
3069c636342SDmitry Baryshkov int pxa2xx_ac97_hw_suspend(void)
3079c636342SDmitry Baryshkov {
3089c636342SDmitry Baryshkov 	GCR |= GCR_ACLINK_OFF;
3099c636342SDmitry Baryshkov 	clk_disable(ac97_clk);
3109c636342SDmitry Baryshkov 	return 0;
3119c636342SDmitry Baryshkov }
3129c636342SDmitry Baryshkov EXPORT_SYMBOL_GPL(pxa2xx_ac97_hw_suspend);
3139c636342SDmitry Baryshkov 
3149c636342SDmitry Baryshkov int pxa2xx_ac97_hw_resume(void)
3159c636342SDmitry Baryshkov {
3169c636342SDmitry Baryshkov 	clk_enable(ac97_clk);
3179c636342SDmitry Baryshkov 	return 0;
3189c636342SDmitry Baryshkov }
3199c636342SDmitry Baryshkov EXPORT_SYMBOL_GPL(pxa2xx_ac97_hw_resume);
3209c636342SDmitry Baryshkov #endif
3219c636342SDmitry Baryshkov 
322e21596bbSBill Pemberton int pxa2xx_ac97_hw_probe(struct platform_device *dev)
3239c636342SDmitry Baryshkov {
3249c636342SDmitry Baryshkov 	int ret;
325eae17754SMark Brown 	pxa2xx_audio_ops_t *pdata = dev->dev.platform_data;
32626ade896SRobert Jarzmik 
32726ade896SRobert Jarzmik 	if (pdata) {
32826ade896SRobert Jarzmik 		switch (pdata->reset_gpio) {
32926ade896SRobert Jarzmik 		case 95:
33026ade896SRobert Jarzmik 		case 113:
33126ade896SRobert Jarzmik 			reset_gpio = pdata->reset_gpio;
33226ade896SRobert Jarzmik 			break;
33326ade896SRobert Jarzmik 		case 0:
33426ade896SRobert Jarzmik 			reset_gpio = 113;
33526ade896SRobert Jarzmik 			break;
33626ade896SRobert Jarzmik 		case -1:
33726ade896SRobert Jarzmik 			break;
33826ade896SRobert Jarzmik 		default:
3391f218695STakashi Iwai 			dev_err(&dev->dev, "Invalid reset GPIO %d\n",
34026ade896SRobert Jarzmik 				pdata->reset_gpio);
34126ade896SRobert Jarzmik 		}
34226ade896SRobert Jarzmik 	} else {
34326ade896SRobert Jarzmik 		if (cpu_is_pxa27x())
34426ade896SRobert Jarzmik 			reset_gpio = 113;
34526ade896SRobert Jarzmik 	}
3469c636342SDmitry Baryshkov 
3479d1cf39bSDmitry Baryshkov 	if (cpu_is_pxa27x()) {
348*3b4bc7bcSMike Dunn 		/*
349*3b4bc7bcSMike Dunn 		 * This gpio is needed for a work-around to a bug in the ac97
350*3b4bc7bcSMike Dunn 		 * controller during warm reset.  The direction and level is set
351*3b4bc7bcSMike Dunn 		 * here so that it is an output driven high when switching from
352*3b4bc7bcSMike Dunn 		 * AC97_nRESET alt function to generic gpio.
353*3b4bc7bcSMike Dunn 		 */
354*3b4bc7bcSMike Dunn 		ret = gpio_request_one(reset_gpio, GPIOF_OUT_INIT_HIGH,
355*3b4bc7bcSMike Dunn 				       "pxa27x ac97 reset");
356*3b4bc7bcSMike Dunn 		if (ret < 0) {
357*3b4bc7bcSMike Dunn 			pr_err("%s: gpio_request_one() failed: %d\n",
358*3b4bc7bcSMike Dunn 			       __func__, ret);
359*3b4bc7bcSMike Dunn 			goto err_conf;
360*3b4bc7bcSMike Dunn 		}
361fb1bf8cdSEric Miao 		pxa27x_assert_ac97reset(reset_gpio, 0);
362*3b4bc7bcSMike Dunn 
3639c636342SDmitry Baryshkov 		ac97conf_clk = clk_get(&dev->dev, "AC97CONFCLK");
3649c636342SDmitry Baryshkov 		if (IS_ERR(ac97conf_clk)) {
3659c636342SDmitry Baryshkov 			ret = PTR_ERR(ac97conf_clk);
3669c636342SDmitry Baryshkov 			ac97conf_clk = NULL;
36779612336SDmitry Baryshkov 			goto err_conf;
3689c636342SDmitry Baryshkov 		}
3699d1cf39bSDmitry Baryshkov 	}
3709c636342SDmitry Baryshkov 
3719c636342SDmitry Baryshkov 	ac97_clk = clk_get(&dev->dev, "AC97CLK");
3729c636342SDmitry Baryshkov 	if (IS_ERR(ac97_clk)) {
3739c636342SDmitry Baryshkov 		ret = PTR_ERR(ac97_clk);
3749c636342SDmitry Baryshkov 		ac97_clk = NULL;
37579612336SDmitry Baryshkov 		goto err_clk;
3769c636342SDmitry Baryshkov 	}
3779c636342SDmitry Baryshkov 
37879612336SDmitry Baryshkov 	ret = clk_enable(ac97_clk);
37979612336SDmitry Baryshkov 	if (ret)
38079612336SDmitry Baryshkov 		goto err_clk2;
38179612336SDmitry Baryshkov 
38288e24c3aSYong Zhang 	ret = request_irq(IRQ_AC97, pxa2xx_ac97_irq, 0, "AC97", NULL);
38379612336SDmitry Baryshkov 	if (ret < 0)
38479612336SDmitry Baryshkov 		goto err_irq;
38579612336SDmitry Baryshkov 
38679612336SDmitry Baryshkov 	return 0;
3879c636342SDmitry Baryshkov 
3889c636342SDmitry Baryshkov err_irq:
3899c636342SDmitry Baryshkov 	GCR |= GCR_ACLINK_OFF;
39079612336SDmitry Baryshkov err_clk2:
39179612336SDmitry Baryshkov 	clk_put(ac97_clk);
39279612336SDmitry Baryshkov 	ac97_clk = NULL;
39379612336SDmitry Baryshkov err_clk:
3949c636342SDmitry Baryshkov 	if (ac97conf_clk) {
3959c636342SDmitry Baryshkov 		clk_put(ac97conf_clk);
3969c636342SDmitry Baryshkov 		ac97conf_clk = NULL;
3979c636342SDmitry Baryshkov 	}
39879612336SDmitry Baryshkov err_conf:
3999c636342SDmitry Baryshkov 	return ret;
4009c636342SDmitry Baryshkov }
4019c636342SDmitry Baryshkov EXPORT_SYMBOL_GPL(pxa2xx_ac97_hw_probe);
4029c636342SDmitry Baryshkov 
4039c636342SDmitry Baryshkov void pxa2xx_ac97_hw_remove(struct platform_device *dev)
4049c636342SDmitry Baryshkov {
405*3b4bc7bcSMike Dunn 	if (cpu_is_pxa27x())
406*3b4bc7bcSMike Dunn 		gpio_free(reset_gpio);
4079c636342SDmitry Baryshkov 	GCR |= GCR_ACLINK_OFF;
4089c636342SDmitry Baryshkov 	free_irq(IRQ_AC97, NULL);
4099d1cf39bSDmitry Baryshkov 	if (ac97conf_clk) {
4109c636342SDmitry Baryshkov 		clk_put(ac97conf_clk);
4119c636342SDmitry Baryshkov 		ac97conf_clk = NULL;
4129d1cf39bSDmitry Baryshkov 	}
4139c636342SDmitry Baryshkov 	clk_disable(ac97_clk);
4149c636342SDmitry Baryshkov 	clk_put(ac97_clk);
4159c636342SDmitry Baryshkov 	ac97_clk = NULL;
4169c636342SDmitry Baryshkov }
4179c636342SDmitry Baryshkov EXPORT_SYMBOL_GPL(pxa2xx_ac97_hw_remove);
4189c636342SDmitry Baryshkov 
4199c636342SDmitry Baryshkov MODULE_AUTHOR("Nicolas Pitre");
4209c636342SDmitry Baryshkov MODULE_DESCRIPTION("Intel/Marvell PXA sound library");
4219c636342SDmitry Baryshkov MODULE_LICENSE("GPL");
4229c636342SDmitry Baryshkov 
423