xref: /openbmc/linux/sound/arm/pxa2xx-ac97-lib.c (revision 08d3df8c81537089fc8f21006b56f2f6fb23c6f8)
1d2912cb1SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
29c636342SDmitry Baryshkov /*
39c636342SDmitry Baryshkov  * Based on sound/arm/pxa2xx-ac97.c and sound/soc/pxa/pxa2xx-ac97.c
49c636342SDmitry Baryshkov  * which contain:
59c636342SDmitry Baryshkov  *
69c636342SDmitry Baryshkov  * Author:	Nicolas Pitre
79c636342SDmitry Baryshkov  * Created:	Dec 02, 2004
89c636342SDmitry Baryshkov  * Copyright:	MontaVista Software Inc.
99c636342SDmitry Baryshkov  */
109c636342SDmitry Baryshkov 
119c636342SDmitry Baryshkov #include <linux/kernel.h>
129c636342SDmitry Baryshkov #include <linux/platform_device.h>
139c636342SDmitry Baryshkov #include <linux/interrupt.h>
149c636342SDmitry Baryshkov #include <linux/clk.h>
159c636342SDmitry Baryshkov #include <linux/delay.h>
16da155d5bSPaul Gortmaker #include <linux/module.h>
1723019a73SRob Herring #include <linux/io.h>
183b4bc7bcSMike Dunn #include <linux/gpio.h>
19a4519526SRobert Jarzmik #include <linux/of_gpio.h>
20*08d3df8cSArnd Bergmann #include <linux/soc/pxa/cpu.h>
219c636342SDmitry Baryshkov 
229c636342SDmitry Baryshkov #include <sound/pxa2xx-lib.h>
239c636342SDmitry Baryshkov 
249482ee71SRob Herring #include <mach/irqs.h>
251f017a99SEric Miao #include <mach/regs-ac97.h>
269c636342SDmitry Baryshkov #include <mach/audio.h>
279c636342SDmitry Baryshkov 
289c636342SDmitry Baryshkov static DEFINE_MUTEX(car_mutex);
299c636342SDmitry Baryshkov static DECLARE_WAIT_QUEUE_HEAD(gsr_wq);
309c636342SDmitry Baryshkov static volatile long gsr_bits;
319c636342SDmitry Baryshkov static struct clk *ac97_clk;
329c636342SDmitry Baryshkov static struct clk *ac97conf_clk;
3326ade896SRobert Jarzmik static int reset_gpio;
349c636342SDmitry Baryshkov 
35053fe0f1SMike Dunn extern void pxa27x_configure_ac97reset(int reset_gpio, bool to_gpio);
36fb1bf8cdSEric Miao 
379c636342SDmitry Baryshkov /*
389c636342SDmitry Baryshkov  * Beware PXA27x bugs:
399c636342SDmitry Baryshkov  *
409c636342SDmitry Baryshkov  *   o Slot 12 read from modem space will hang controller.
419c636342SDmitry Baryshkov  *   o CDONE, SDONE interrupt fails after any slot 12 IO.
429c636342SDmitry Baryshkov  *
439c636342SDmitry Baryshkov  * We therefore have an hybrid approach for waiting on SDONE (interrupt or
449c636342SDmitry Baryshkov  * 1 jiffy timeout if interrupt never comes).
459c636342SDmitry Baryshkov  */
469c636342SDmitry Baryshkov 
476f8acad6SRobert Jarzmik int pxa2xx_ac97_read(int slot, unsigned short reg)
489c636342SDmitry Baryshkov {
496f8acad6SRobert Jarzmik 	int val = -ENODEV;
509c636342SDmitry Baryshkov 	volatile u32 *reg_addr;
519c636342SDmitry Baryshkov 
526f8acad6SRobert Jarzmik 	if (slot > 0)
536f8acad6SRobert Jarzmik 		return -ENODEV;
546f8acad6SRobert Jarzmik 
559c636342SDmitry Baryshkov 	mutex_lock(&car_mutex);
569c636342SDmitry Baryshkov 
579c636342SDmitry Baryshkov 	/* set up primary or secondary codec space */
588825e8e8SMarc Zyngier 	if (cpu_is_pxa25x() && reg == AC97_GPIO_STATUS)
596f8acad6SRobert Jarzmik 		reg_addr = slot ? &SMC_REG_BASE : &PMC_REG_BASE;
609c636342SDmitry Baryshkov 	else
616f8acad6SRobert Jarzmik 		reg_addr = slot ? &SAC_REG_BASE : &PAC_REG_BASE;
629c636342SDmitry Baryshkov 	reg_addr += (reg >> 1);
639c636342SDmitry Baryshkov 
649c636342SDmitry Baryshkov 	/* start read access across the ac97 link */
659c636342SDmitry Baryshkov 	GSR = GSR_CDONE | GSR_SDONE;
669c636342SDmitry Baryshkov 	gsr_bits = 0;
676f8acad6SRobert Jarzmik 	val = (*reg_addr & 0xffff);
689c636342SDmitry Baryshkov 	if (reg == AC97_GPIO_STATUS)
699c636342SDmitry Baryshkov 		goto out;
709c636342SDmitry Baryshkov 	if (wait_event_timeout(gsr_wq, (GSR | gsr_bits) & GSR_SDONE, 1) <= 0 &&
719c636342SDmitry Baryshkov 	    !((GSR | gsr_bits) & GSR_SDONE)) {
729c636342SDmitry Baryshkov 		printk(KERN_ERR "%s: read error (ac97_reg=%d GSR=%#lx)\n",
739c636342SDmitry Baryshkov 				__func__, reg, GSR | gsr_bits);
746f8acad6SRobert Jarzmik 		val = -ETIMEDOUT;
759c636342SDmitry Baryshkov 		goto out;
769c636342SDmitry Baryshkov 	}
779c636342SDmitry Baryshkov 
789c636342SDmitry Baryshkov 	/* valid data now */
799c636342SDmitry Baryshkov 	GSR = GSR_CDONE | GSR_SDONE;
809c636342SDmitry Baryshkov 	gsr_bits = 0;
816f8acad6SRobert Jarzmik 	val = (*reg_addr & 0xffff);
829c636342SDmitry Baryshkov 	/* but we've just started another cycle... */
839c636342SDmitry Baryshkov 	wait_event_timeout(gsr_wq, (GSR | gsr_bits) & GSR_SDONE, 1);
849c636342SDmitry Baryshkov 
859c636342SDmitry Baryshkov out:	mutex_unlock(&car_mutex);
869c636342SDmitry Baryshkov 	return val;
879c636342SDmitry Baryshkov }
889c636342SDmitry Baryshkov EXPORT_SYMBOL_GPL(pxa2xx_ac97_read);
899c636342SDmitry Baryshkov 
906f8acad6SRobert Jarzmik int pxa2xx_ac97_write(int slot, unsigned short reg, unsigned short val)
919c636342SDmitry Baryshkov {
929c636342SDmitry Baryshkov 	volatile u32 *reg_addr;
936f8acad6SRobert Jarzmik 	int ret = 0;
949c636342SDmitry Baryshkov 
959c636342SDmitry Baryshkov 	mutex_lock(&car_mutex);
969c636342SDmitry Baryshkov 
979c636342SDmitry Baryshkov 	/* set up primary or secondary codec space */
988825e8e8SMarc Zyngier 	if (cpu_is_pxa25x() && reg == AC97_GPIO_STATUS)
996f8acad6SRobert Jarzmik 		reg_addr = slot ? &SMC_REG_BASE : &PMC_REG_BASE;
1009c636342SDmitry Baryshkov 	else
1016f8acad6SRobert Jarzmik 		reg_addr = slot ? &SAC_REG_BASE : &PAC_REG_BASE;
1029c636342SDmitry Baryshkov 	reg_addr += (reg >> 1);
1039c636342SDmitry Baryshkov 
1049c636342SDmitry Baryshkov 	GSR = GSR_CDONE | GSR_SDONE;
1059c636342SDmitry Baryshkov 	gsr_bits = 0;
1069c636342SDmitry Baryshkov 	*reg_addr = val;
1079c636342SDmitry Baryshkov 	if (wait_event_timeout(gsr_wq, (GSR | gsr_bits) & GSR_CDONE, 1) <= 0 &&
1086f8acad6SRobert Jarzmik 	    !((GSR | gsr_bits) & GSR_CDONE)) {
1099c636342SDmitry Baryshkov 		printk(KERN_ERR "%s: write error (ac97_reg=%d GSR=%#lx)\n",
1109c636342SDmitry Baryshkov 				__func__, reg, GSR | gsr_bits);
1116f8acad6SRobert Jarzmik 		ret = -EIO;
1126f8acad6SRobert Jarzmik 	}
1139c636342SDmitry Baryshkov 
1149c636342SDmitry Baryshkov 	mutex_unlock(&car_mutex);
1156f8acad6SRobert Jarzmik 	return ret;
1169c636342SDmitry Baryshkov }
1179c636342SDmitry Baryshkov EXPORT_SYMBOL_GPL(pxa2xx_ac97_write);
1189c636342SDmitry Baryshkov 
1199d1cf39bSDmitry Baryshkov #ifdef CONFIG_PXA25x
1209d1cf39bSDmitry Baryshkov static inline void pxa_ac97_warm_pxa25x(void)
1219c636342SDmitry Baryshkov {
1229c636342SDmitry Baryshkov 	gsr_bits = 0;
1239c636342SDmitry Baryshkov 
124beb02cddSDmitry Eremin-Solenikov 	GCR |= GCR_WARM_RST;
1259d1cf39bSDmitry Baryshkov }
1269d1cf39bSDmitry Baryshkov 
1279d1cf39bSDmitry Baryshkov static inline void pxa_ac97_cold_pxa25x(void)
1289d1cf39bSDmitry Baryshkov {
1299d1cf39bSDmitry Baryshkov 	GCR &=  GCR_COLD_RST;  /* clear everything but nCRST */
1309d1cf39bSDmitry Baryshkov 	GCR &= ~GCR_COLD_RST;  /* then assert nCRST */
1319d1cf39bSDmitry Baryshkov 
1329d1cf39bSDmitry Baryshkov 	gsr_bits = 0;
1339d1cf39bSDmitry Baryshkov 
1349d1cf39bSDmitry Baryshkov 	GCR = GCR_COLD_RST;
1359d1cf39bSDmitry Baryshkov }
1369d1cf39bSDmitry Baryshkov #endif
1379d1cf39bSDmitry Baryshkov 
1389c636342SDmitry Baryshkov #ifdef CONFIG_PXA27x
1399d1cf39bSDmitry Baryshkov static inline void pxa_ac97_warm_pxa27x(void)
1409d1cf39bSDmitry Baryshkov {
1419d1cf39bSDmitry Baryshkov 	gsr_bits = 0;
1429d1cf39bSDmitry Baryshkov 
143fb1bf8cdSEric Miao 	/* warm reset broken on Bulverde, so manually keep AC97 reset high */
144053fe0f1SMike Dunn 	pxa27x_configure_ac97reset(reset_gpio, true);
1459c636342SDmitry Baryshkov 	udelay(10);
1469c636342SDmitry Baryshkov 	GCR |= GCR_WARM_RST;
147053fe0f1SMike Dunn 	pxa27x_configure_ac97reset(reset_gpio, false);
1489c636342SDmitry Baryshkov 	udelay(500);
1499d1cf39bSDmitry Baryshkov }
1509d1cf39bSDmitry Baryshkov 
1519d1cf39bSDmitry Baryshkov static inline void pxa_ac97_cold_pxa27x(void)
1529d1cf39bSDmitry Baryshkov {
1539d1cf39bSDmitry Baryshkov 	GCR &=  GCR_COLD_RST;  /* clear everything but nCRST */
1549d1cf39bSDmitry Baryshkov 	GCR &= ~GCR_COLD_RST;  /* then assert nCRST */
1559d1cf39bSDmitry Baryshkov 
1569d1cf39bSDmitry Baryshkov 	gsr_bits = 0;
1579d1cf39bSDmitry Baryshkov 
1589d1cf39bSDmitry Baryshkov 	/* PXA27x Developers Manual section 13.5.2.2.1 */
1594091d342SRobert Jarzmik 	clk_prepare_enable(ac97conf_clk);
1609d1cf39bSDmitry Baryshkov 	udelay(5);
1614091d342SRobert Jarzmik 	clk_disable_unprepare(ac97conf_clk);
16241b645c8SMike Dunn 	GCR = GCR_COLD_RST | GCR_WARM_RST;
1639d1cf39bSDmitry Baryshkov }
1649d1cf39bSDmitry Baryshkov #endif
1659d1cf39bSDmitry Baryshkov 
1669d1cf39bSDmitry Baryshkov #ifdef CONFIG_PXA3xx
1679d1cf39bSDmitry Baryshkov static inline void pxa_ac97_warm_pxa3xx(void)
1689d1cf39bSDmitry Baryshkov {
1699d1cf39bSDmitry Baryshkov 	gsr_bits = 0;
1709d1cf39bSDmitry Baryshkov 
1719c636342SDmitry Baryshkov 	/* Can't use interrupts */
1729c636342SDmitry Baryshkov 	GCR |= GCR_WARM_RST;
1739d1cf39bSDmitry Baryshkov }
1749d1cf39bSDmitry Baryshkov 
1759d1cf39bSDmitry Baryshkov static inline void pxa_ac97_cold_pxa3xx(void)
1769d1cf39bSDmitry Baryshkov {
1779d1cf39bSDmitry Baryshkov 	/* Hold CLKBPB for 100us */
1789d1cf39bSDmitry Baryshkov 	GCR = 0;
1799d1cf39bSDmitry Baryshkov 	GCR = GCR_CLKBPB;
1809d1cf39bSDmitry Baryshkov 	udelay(100);
1819d1cf39bSDmitry Baryshkov 	GCR = 0;
1829d1cf39bSDmitry Baryshkov 
1839d1cf39bSDmitry Baryshkov 	GCR &=  GCR_COLD_RST;  /* clear everything but nCRST */
1849d1cf39bSDmitry Baryshkov 	GCR &= ~GCR_COLD_RST;  /* then assert nCRST */
1859d1cf39bSDmitry Baryshkov 
1869d1cf39bSDmitry Baryshkov 	gsr_bits = 0;
1879d1cf39bSDmitry Baryshkov 
1889d1cf39bSDmitry Baryshkov 	/* Can't use interrupts on PXA3xx */
1899d1cf39bSDmitry Baryshkov 	GCR &= ~(GCR_PRIRDY_IEN|GCR_SECRDY_IEN);
1909d1cf39bSDmitry Baryshkov 
1919d1cf39bSDmitry Baryshkov 	GCR = GCR_WARM_RST | GCR_COLD_RST;
1929d1cf39bSDmitry Baryshkov }
1939c636342SDmitry Baryshkov #endif
1949c636342SDmitry Baryshkov 
1956f8acad6SRobert Jarzmik bool pxa2xx_ac97_try_warm_reset(void)
1969d1cf39bSDmitry Baryshkov {
197057de50cSLuotao Fu 	unsigned long gsr;
198beb02cddSDmitry Eremin-Solenikov 	unsigned int timeout = 100;
199057de50cSLuotao Fu 
2009d1cf39bSDmitry Baryshkov #ifdef CONFIG_PXA25x
2018825e8e8SMarc Zyngier 	if (cpu_is_pxa25x())
2029d1cf39bSDmitry Baryshkov 		pxa_ac97_warm_pxa25x();
2039d1cf39bSDmitry Baryshkov 	else
2049d1cf39bSDmitry Baryshkov #endif
2059d1cf39bSDmitry Baryshkov #ifdef CONFIG_PXA27x
2069d1cf39bSDmitry Baryshkov 	if (cpu_is_pxa27x())
2079d1cf39bSDmitry Baryshkov 		pxa_ac97_warm_pxa27x();
2089d1cf39bSDmitry Baryshkov 	else
2099d1cf39bSDmitry Baryshkov #endif
2109d1cf39bSDmitry Baryshkov #ifdef CONFIG_PXA3xx
2119d1cf39bSDmitry Baryshkov 	if (cpu_is_pxa3xx())
2129d1cf39bSDmitry Baryshkov 		pxa_ac97_warm_pxa3xx();
2139d1cf39bSDmitry Baryshkov 	else
2149d1cf39bSDmitry Baryshkov #endif
21588ec7ae8STakashi Iwai 		snd_BUG();
216beb02cddSDmitry Eremin-Solenikov 
217beb02cddSDmitry Eremin-Solenikov 	while (!((GSR | gsr_bits) & (GSR_PCR | GSR_SCR)) && timeout--)
218beb02cddSDmitry Eremin-Solenikov 		mdelay(1);
219beb02cddSDmitry Eremin-Solenikov 
220057de50cSLuotao Fu 	gsr = GSR | gsr_bits;
221057de50cSLuotao Fu 	if (!(gsr & (GSR_PCR | GSR_SCR))) {
2229c636342SDmitry Baryshkov 		printk(KERN_INFO "%s: warm reset timeout (GSR=%#lx)\n",
223057de50cSLuotao Fu 				 __func__, gsr);
2249c636342SDmitry Baryshkov 
2259c636342SDmitry Baryshkov 		return false;
2269c636342SDmitry Baryshkov 	}
2279c636342SDmitry Baryshkov 
2289c636342SDmitry Baryshkov 	return true;
2299c636342SDmitry Baryshkov }
2309c636342SDmitry Baryshkov EXPORT_SYMBOL_GPL(pxa2xx_ac97_try_warm_reset);
2319c636342SDmitry Baryshkov 
2326f8acad6SRobert Jarzmik bool pxa2xx_ac97_try_cold_reset(void)
2339c636342SDmitry Baryshkov {
234057de50cSLuotao Fu 	unsigned long gsr;
235beb02cddSDmitry Eremin-Solenikov 	unsigned int timeout = 1000;
236057de50cSLuotao Fu 
2379d1cf39bSDmitry Baryshkov #ifdef CONFIG_PXA25x
2388825e8e8SMarc Zyngier 	if (cpu_is_pxa25x())
2399d1cf39bSDmitry Baryshkov 		pxa_ac97_cold_pxa25x();
2409d1cf39bSDmitry Baryshkov 	else
2419c636342SDmitry Baryshkov #endif
2429c636342SDmitry Baryshkov #ifdef CONFIG_PXA27x
2439d1cf39bSDmitry Baryshkov 	if (cpu_is_pxa27x())
2449d1cf39bSDmitry Baryshkov 		pxa_ac97_cold_pxa27x();
2459d1cf39bSDmitry Baryshkov 	else
2469c636342SDmitry Baryshkov #endif
2479d1cf39bSDmitry Baryshkov #ifdef CONFIG_PXA3xx
2489d1cf39bSDmitry Baryshkov 	if (cpu_is_pxa3xx())
2499d1cf39bSDmitry Baryshkov 		pxa_ac97_cold_pxa3xx();
2509d1cf39bSDmitry Baryshkov 	else
2519d1cf39bSDmitry Baryshkov #endif
25288ec7ae8STakashi Iwai 		snd_BUG();
2539c636342SDmitry Baryshkov 
254beb02cddSDmitry Eremin-Solenikov 	while (!((GSR | gsr_bits) & (GSR_PCR | GSR_SCR)) && timeout--)
255beb02cddSDmitry Eremin-Solenikov 		mdelay(1);
256beb02cddSDmitry Eremin-Solenikov 
257057de50cSLuotao Fu 	gsr = GSR | gsr_bits;
258057de50cSLuotao Fu 	if (!(gsr & (GSR_PCR | GSR_SCR))) {
2599c636342SDmitry Baryshkov 		printk(KERN_INFO "%s: cold reset timeout (GSR=%#lx)\n",
260057de50cSLuotao Fu 				 __func__, gsr);
2619c636342SDmitry Baryshkov 
2629c636342SDmitry Baryshkov 		return false;
2639c636342SDmitry Baryshkov 	}
2649c636342SDmitry Baryshkov 
2659c636342SDmitry Baryshkov 	return true;
2669c636342SDmitry Baryshkov }
2679c636342SDmitry Baryshkov EXPORT_SYMBOL_GPL(pxa2xx_ac97_try_cold_reset);
2689c636342SDmitry Baryshkov 
2699c636342SDmitry Baryshkov 
2706f8acad6SRobert Jarzmik void pxa2xx_ac97_finish_reset(void)
2719c636342SDmitry Baryshkov {
2729c636342SDmitry Baryshkov 	GCR &= ~(GCR_PRIRDY_IEN|GCR_SECRDY_IEN);
2739c636342SDmitry Baryshkov 	GCR |= GCR_SDONE_IE|GCR_CDONE_IE;
2749c636342SDmitry Baryshkov }
2759c636342SDmitry Baryshkov EXPORT_SYMBOL_GPL(pxa2xx_ac97_finish_reset);
2769c636342SDmitry Baryshkov 
2779c636342SDmitry Baryshkov static irqreturn_t pxa2xx_ac97_irq(int irq, void *dev_id)
2789c636342SDmitry Baryshkov {
2799c636342SDmitry Baryshkov 	long status;
2809c636342SDmitry Baryshkov 
2819c636342SDmitry Baryshkov 	status = GSR;
2829c636342SDmitry Baryshkov 	if (status) {
2839c636342SDmitry Baryshkov 		GSR = status;
2849c636342SDmitry Baryshkov 		gsr_bits |= status;
2859c636342SDmitry Baryshkov 		wake_up(&gsr_wq);
2869c636342SDmitry Baryshkov 
2879c636342SDmitry Baryshkov 		/* Although we don't use those we still need to clear them
2889c636342SDmitry Baryshkov 		   since they tend to spuriously trigger when MMC is used
2899c636342SDmitry Baryshkov 		   (hardware bug? go figure)... */
2909d1cf39bSDmitry Baryshkov 		if (cpu_is_pxa27x()) {
2919c636342SDmitry Baryshkov 			MISR = MISR_EOC;
2929c636342SDmitry Baryshkov 			PISR = PISR_EOC;
2939c636342SDmitry Baryshkov 			MCSR = MCSR_EOC;
2949d1cf39bSDmitry Baryshkov 		}
2959c636342SDmitry Baryshkov 
2969c636342SDmitry Baryshkov 		return IRQ_HANDLED;
2979c636342SDmitry Baryshkov 	}
2989c636342SDmitry Baryshkov 
2999c636342SDmitry Baryshkov 	return IRQ_NONE;
3009c636342SDmitry Baryshkov }
3019c636342SDmitry Baryshkov 
3029c636342SDmitry Baryshkov #ifdef CONFIG_PM
3039c636342SDmitry Baryshkov int pxa2xx_ac97_hw_suspend(void)
3049c636342SDmitry Baryshkov {
3059c636342SDmitry Baryshkov 	GCR |= GCR_ACLINK_OFF;
3064091d342SRobert Jarzmik 	clk_disable_unprepare(ac97_clk);
3079c636342SDmitry Baryshkov 	return 0;
3089c636342SDmitry Baryshkov }
3099c636342SDmitry Baryshkov EXPORT_SYMBOL_GPL(pxa2xx_ac97_hw_suspend);
3109c636342SDmitry Baryshkov 
3119c636342SDmitry Baryshkov int pxa2xx_ac97_hw_resume(void)
3129c636342SDmitry Baryshkov {
3134091d342SRobert Jarzmik 	clk_prepare_enable(ac97_clk);
3149c636342SDmitry Baryshkov 	return 0;
3159c636342SDmitry Baryshkov }
3169c636342SDmitry Baryshkov EXPORT_SYMBOL_GPL(pxa2xx_ac97_hw_resume);
3179c636342SDmitry Baryshkov #endif
3189c636342SDmitry Baryshkov 
319e21596bbSBill Pemberton int pxa2xx_ac97_hw_probe(struct platform_device *dev)
3209c636342SDmitry Baryshkov {
3219c636342SDmitry Baryshkov 	int ret;
322eae17754SMark Brown 	pxa2xx_audio_ops_t *pdata = dev->dev.platform_data;
32326ade896SRobert Jarzmik 
32426ade896SRobert Jarzmik 	if (pdata) {
32526ade896SRobert Jarzmik 		switch (pdata->reset_gpio) {
32626ade896SRobert Jarzmik 		case 95:
32726ade896SRobert Jarzmik 		case 113:
32826ade896SRobert Jarzmik 			reset_gpio = pdata->reset_gpio;
32926ade896SRobert Jarzmik 			break;
33026ade896SRobert Jarzmik 		case 0:
33126ade896SRobert Jarzmik 			reset_gpio = 113;
33226ade896SRobert Jarzmik 			break;
33326ade896SRobert Jarzmik 		case -1:
33426ade896SRobert Jarzmik 			break;
33526ade896SRobert Jarzmik 		default:
3361f218695STakashi Iwai 			dev_err(&dev->dev, "Invalid reset GPIO %d\n",
33726ade896SRobert Jarzmik 				pdata->reset_gpio);
33826ade896SRobert Jarzmik 		}
339a4519526SRobert Jarzmik 	} else if (!pdata && dev->dev.of_node) {
340a4519526SRobert Jarzmik 		pdata = devm_kzalloc(&dev->dev, sizeof(*pdata), GFP_KERNEL);
341a4519526SRobert Jarzmik 		if (!pdata)
342a4519526SRobert Jarzmik 			return -ENOMEM;
343a4519526SRobert Jarzmik 		pdata->reset_gpio = of_get_named_gpio(dev->dev.of_node,
344a4519526SRobert Jarzmik 						      "reset-gpios", 0);
345a4519526SRobert Jarzmik 		if (pdata->reset_gpio == -ENOENT)
346a4519526SRobert Jarzmik 			pdata->reset_gpio = -1;
347a4519526SRobert Jarzmik 		else if (pdata->reset_gpio < 0)
348a4519526SRobert Jarzmik 			return pdata->reset_gpio;
349a4519526SRobert Jarzmik 		reset_gpio = pdata->reset_gpio;
35026ade896SRobert Jarzmik 	} else {
35126ade896SRobert Jarzmik 		if (cpu_is_pxa27x())
35226ade896SRobert Jarzmik 			reset_gpio = 113;
35326ade896SRobert Jarzmik 	}
3549c636342SDmitry Baryshkov 
3559d1cf39bSDmitry Baryshkov 	if (cpu_is_pxa27x()) {
3563b4bc7bcSMike Dunn 		/*
3573b4bc7bcSMike Dunn 		 * This gpio is needed for a work-around to a bug in the ac97
3583b4bc7bcSMike Dunn 		 * controller during warm reset.  The direction and level is set
3593b4bc7bcSMike Dunn 		 * here so that it is an output driven high when switching from
3603b4bc7bcSMike Dunn 		 * AC97_nRESET alt function to generic gpio.
3613b4bc7bcSMike Dunn 		 */
3623b4bc7bcSMike Dunn 		ret = gpio_request_one(reset_gpio, GPIOF_OUT_INIT_HIGH,
3633b4bc7bcSMike Dunn 				       "pxa27x ac97 reset");
3643b4bc7bcSMike Dunn 		if (ret < 0) {
3653b4bc7bcSMike Dunn 			pr_err("%s: gpio_request_one() failed: %d\n",
3663b4bc7bcSMike Dunn 			       __func__, ret);
3673b4bc7bcSMike Dunn 			goto err_conf;
3683b4bc7bcSMike Dunn 		}
369053fe0f1SMike Dunn 		pxa27x_configure_ac97reset(reset_gpio, false);
3703b4bc7bcSMike Dunn 
3719c636342SDmitry Baryshkov 		ac97conf_clk = clk_get(&dev->dev, "AC97CONFCLK");
3729c636342SDmitry Baryshkov 		if (IS_ERR(ac97conf_clk)) {
3739c636342SDmitry Baryshkov 			ret = PTR_ERR(ac97conf_clk);
3749c636342SDmitry Baryshkov 			ac97conf_clk = NULL;
37579612336SDmitry Baryshkov 			goto err_conf;
3769c636342SDmitry Baryshkov 		}
3779d1cf39bSDmitry Baryshkov 	}
3789c636342SDmitry Baryshkov 
3799c636342SDmitry Baryshkov 	ac97_clk = clk_get(&dev->dev, "AC97CLK");
3809c636342SDmitry Baryshkov 	if (IS_ERR(ac97_clk)) {
3819c636342SDmitry Baryshkov 		ret = PTR_ERR(ac97_clk);
3829c636342SDmitry Baryshkov 		ac97_clk = NULL;
38379612336SDmitry Baryshkov 		goto err_clk;
3849c636342SDmitry Baryshkov 	}
3859c636342SDmitry Baryshkov 
3864091d342SRobert Jarzmik 	ret = clk_prepare_enable(ac97_clk);
38779612336SDmitry Baryshkov 	if (ret)
38879612336SDmitry Baryshkov 		goto err_clk2;
38979612336SDmitry Baryshkov 
39088e24c3aSYong Zhang 	ret = request_irq(IRQ_AC97, pxa2xx_ac97_irq, 0, "AC97", NULL);
39179612336SDmitry Baryshkov 	if (ret < 0)
39279612336SDmitry Baryshkov 		goto err_irq;
39379612336SDmitry Baryshkov 
39479612336SDmitry Baryshkov 	return 0;
3959c636342SDmitry Baryshkov 
3969c636342SDmitry Baryshkov err_irq:
3979c636342SDmitry Baryshkov 	GCR |= GCR_ACLINK_OFF;
39879612336SDmitry Baryshkov err_clk2:
39979612336SDmitry Baryshkov 	clk_put(ac97_clk);
40079612336SDmitry Baryshkov 	ac97_clk = NULL;
40179612336SDmitry Baryshkov err_clk:
4029c636342SDmitry Baryshkov 	if (ac97conf_clk) {
4039c636342SDmitry Baryshkov 		clk_put(ac97conf_clk);
4049c636342SDmitry Baryshkov 		ac97conf_clk = NULL;
4059c636342SDmitry Baryshkov 	}
40679612336SDmitry Baryshkov err_conf:
4079c636342SDmitry Baryshkov 	return ret;
4089c636342SDmitry Baryshkov }
4099c636342SDmitry Baryshkov EXPORT_SYMBOL_GPL(pxa2xx_ac97_hw_probe);
4109c636342SDmitry Baryshkov 
4119c636342SDmitry Baryshkov void pxa2xx_ac97_hw_remove(struct platform_device *dev)
4129c636342SDmitry Baryshkov {
4133b4bc7bcSMike Dunn 	if (cpu_is_pxa27x())
4143b4bc7bcSMike Dunn 		gpio_free(reset_gpio);
4159c636342SDmitry Baryshkov 	GCR |= GCR_ACLINK_OFF;
4169c636342SDmitry Baryshkov 	free_irq(IRQ_AC97, NULL);
4179d1cf39bSDmitry Baryshkov 	if (ac97conf_clk) {
4189c636342SDmitry Baryshkov 		clk_put(ac97conf_clk);
4199c636342SDmitry Baryshkov 		ac97conf_clk = NULL;
4209d1cf39bSDmitry Baryshkov 	}
4214091d342SRobert Jarzmik 	clk_disable_unprepare(ac97_clk);
4229c636342SDmitry Baryshkov 	clk_put(ac97_clk);
4239c636342SDmitry Baryshkov 	ac97_clk = NULL;
4249c636342SDmitry Baryshkov }
4259c636342SDmitry Baryshkov EXPORT_SYMBOL_GPL(pxa2xx_ac97_hw_remove);
4269c636342SDmitry Baryshkov 
4279c636342SDmitry Baryshkov MODULE_AUTHOR("Nicolas Pitre");
4289c636342SDmitry Baryshkov MODULE_DESCRIPTION("Intel/Marvell PXA sound library");
4299c636342SDmitry Baryshkov MODULE_LICENSE("GPL");
4309c636342SDmitry Baryshkov 
431