1cc4589ebSDavid Woodhouse /* -*- linux-c -*- ------------------------------------------------------- * 2cc4589ebSDavid Woodhouse * 3cc4589ebSDavid Woodhouse * Copyright 2002 H. Peter Anvin - All Rights Reserved 4cc4589ebSDavid Woodhouse * 5cc4589ebSDavid Woodhouse * This program is free software; you can redistribute it and/or modify 6cc4589ebSDavid Woodhouse * it under the terms of the GNU General Public License as published by 7cc4589ebSDavid Woodhouse * the Free Software Foundation, Inc., 53 Temple Place Ste 330, 8cc4589ebSDavid Woodhouse * Boston MA 02111-1307, USA; either version 2 of the License, or 9cc4589ebSDavid Woodhouse * (at your option) any later version; incorporated herein by reference. 10cc4589ebSDavid Woodhouse * 11cc4589ebSDavid Woodhouse * ----------------------------------------------------------------------- */ 12cc4589ebSDavid Woodhouse 13cc4589ebSDavid Woodhouse /* 14a8e026c7SNeilBrown * raid6/sse1.c 15cc4589ebSDavid Woodhouse * 16cc4589ebSDavid Woodhouse * SSE-1/MMXEXT implementation of RAID-6 syndrome functions 17cc4589ebSDavid Woodhouse * 18cc4589ebSDavid Woodhouse * This is really an MMX implementation, but it requires SSE-1 or 19cc4589ebSDavid Woodhouse * AMD MMXEXT for prefetch support and a few other features. The 20cc4589ebSDavid Woodhouse * support for nontemporal memory accesses is enough to make this 21cc4589ebSDavid Woodhouse * worthwhile as a separate implementation. 22cc4589ebSDavid Woodhouse */ 23cc4589ebSDavid Woodhouse 24*4f8c55c5SYuanhan Liu #ifdef CONFIG_X86_32 25cc4589ebSDavid Woodhouse 26cc4589ebSDavid Woodhouse #include <linux/raid/pq.h> 27a8e026c7SNeilBrown #include "x86.h" 28cc4589ebSDavid Woodhouse 29a8e026c7SNeilBrown /* Defined in raid6/mmx.c */ 30cc4589ebSDavid Woodhouse extern const struct raid6_mmx_constants { 31cc4589ebSDavid Woodhouse u64 x1d; 32cc4589ebSDavid Woodhouse } raid6_mmx_constants; 33cc4589ebSDavid Woodhouse 34cc4589ebSDavid Woodhouse static int raid6_have_sse1_or_mmxext(void) 35cc4589ebSDavid Woodhouse { 36cc4589ebSDavid Woodhouse /* Not really boot_cpu but "all_cpus" */ 37cc4589ebSDavid Woodhouse return boot_cpu_has(X86_FEATURE_MMX) && 38cc4589ebSDavid Woodhouse (boot_cpu_has(X86_FEATURE_XMM) || 39cc4589ebSDavid Woodhouse boot_cpu_has(X86_FEATURE_MMXEXT)); 40cc4589ebSDavid Woodhouse } 41cc4589ebSDavid Woodhouse 42cc4589ebSDavid Woodhouse /* 43cc4589ebSDavid Woodhouse * Plain SSE1 implementation 44cc4589ebSDavid Woodhouse */ 45cc4589ebSDavid Woodhouse static void raid6_sse11_gen_syndrome(int disks, size_t bytes, void **ptrs) 46cc4589ebSDavid Woodhouse { 47cc4589ebSDavid Woodhouse u8 **dptr = (u8 **)ptrs; 48cc4589ebSDavid Woodhouse u8 *p, *q; 49cc4589ebSDavid Woodhouse int d, z, z0; 50cc4589ebSDavid Woodhouse 51cc4589ebSDavid Woodhouse z0 = disks - 3; /* Highest data disk */ 52cc4589ebSDavid Woodhouse p = dptr[z0+1]; /* XOR parity */ 53cc4589ebSDavid Woodhouse q = dptr[z0+2]; /* RS syndrome */ 54cc4589ebSDavid Woodhouse 55cc4589ebSDavid Woodhouse kernel_fpu_begin(); 56cc4589ebSDavid Woodhouse 57cc4589ebSDavid Woodhouse asm volatile("movq %0,%%mm0" : : "m" (raid6_mmx_constants.x1d)); 58cc4589ebSDavid Woodhouse asm volatile("pxor %mm5,%mm5"); /* Zero temp */ 59cc4589ebSDavid Woodhouse 60cc4589ebSDavid Woodhouse for ( d = 0 ; d < bytes ; d += 8 ) { 61cc4589ebSDavid Woodhouse asm volatile("prefetchnta %0" : : "m" (dptr[z0][d])); 62cc4589ebSDavid Woodhouse asm volatile("movq %0,%%mm2" : : "m" (dptr[z0][d])); /* P[0] */ 63cc4589ebSDavid Woodhouse asm volatile("prefetchnta %0" : : "m" (dptr[z0-1][d])); 64cc4589ebSDavid Woodhouse asm volatile("movq %mm2,%mm4"); /* Q[0] */ 65cc4589ebSDavid Woodhouse asm volatile("movq %0,%%mm6" : : "m" (dptr[z0-1][d])); 66cc4589ebSDavid Woodhouse for ( z = z0-2 ; z >= 0 ; z-- ) { 67cc4589ebSDavid Woodhouse asm volatile("prefetchnta %0" : : "m" (dptr[z][d])); 68cc4589ebSDavid Woodhouse asm volatile("pcmpgtb %mm4,%mm5"); 69cc4589ebSDavid Woodhouse asm volatile("paddb %mm4,%mm4"); 70cc4589ebSDavid Woodhouse asm volatile("pand %mm0,%mm5"); 71cc4589ebSDavid Woodhouse asm volatile("pxor %mm5,%mm4"); 72cc4589ebSDavid Woodhouse asm volatile("pxor %mm5,%mm5"); 73cc4589ebSDavid Woodhouse asm volatile("pxor %mm6,%mm2"); 74cc4589ebSDavid Woodhouse asm volatile("pxor %mm6,%mm4"); 75cc4589ebSDavid Woodhouse asm volatile("movq %0,%%mm6" : : "m" (dptr[z][d])); 76cc4589ebSDavid Woodhouse } 77cc4589ebSDavid Woodhouse asm volatile("pcmpgtb %mm4,%mm5"); 78cc4589ebSDavid Woodhouse asm volatile("paddb %mm4,%mm4"); 79cc4589ebSDavid Woodhouse asm volatile("pand %mm0,%mm5"); 80cc4589ebSDavid Woodhouse asm volatile("pxor %mm5,%mm4"); 81cc4589ebSDavid Woodhouse asm volatile("pxor %mm5,%mm5"); 82cc4589ebSDavid Woodhouse asm volatile("pxor %mm6,%mm2"); 83cc4589ebSDavid Woodhouse asm volatile("pxor %mm6,%mm4"); 84cc4589ebSDavid Woodhouse 85cc4589ebSDavid Woodhouse asm volatile("movntq %%mm2,%0" : "=m" (p[d])); 86cc4589ebSDavid Woodhouse asm volatile("movntq %%mm4,%0" : "=m" (q[d])); 87cc4589ebSDavid Woodhouse } 88cc4589ebSDavid Woodhouse 89cc4589ebSDavid Woodhouse asm volatile("sfence" : : : "memory"); 90cc4589ebSDavid Woodhouse kernel_fpu_end(); 91cc4589ebSDavid Woodhouse } 92cc4589ebSDavid Woodhouse 93cc4589ebSDavid Woodhouse const struct raid6_calls raid6_sse1x1 = { 94cc4589ebSDavid Woodhouse raid6_sse11_gen_syndrome, 95cc4589ebSDavid Woodhouse raid6_have_sse1_or_mmxext, 96cc4589ebSDavid Woodhouse "sse1x1", 97cc4589ebSDavid Woodhouse 1 /* Has cache hints */ 98cc4589ebSDavid Woodhouse }; 99cc4589ebSDavid Woodhouse 100cc4589ebSDavid Woodhouse /* 101cc4589ebSDavid Woodhouse * Unrolled-by-2 SSE1 implementation 102cc4589ebSDavid Woodhouse */ 103cc4589ebSDavid Woodhouse static void raid6_sse12_gen_syndrome(int disks, size_t bytes, void **ptrs) 104cc4589ebSDavid Woodhouse { 105cc4589ebSDavid Woodhouse u8 **dptr = (u8 **)ptrs; 106cc4589ebSDavid Woodhouse u8 *p, *q; 107cc4589ebSDavid Woodhouse int d, z, z0; 108cc4589ebSDavid Woodhouse 109cc4589ebSDavid Woodhouse z0 = disks - 3; /* Highest data disk */ 110cc4589ebSDavid Woodhouse p = dptr[z0+1]; /* XOR parity */ 111cc4589ebSDavid Woodhouse q = dptr[z0+2]; /* RS syndrome */ 112cc4589ebSDavid Woodhouse 113cc4589ebSDavid Woodhouse kernel_fpu_begin(); 114cc4589ebSDavid Woodhouse 115cc4589ebSDavid Woodhouse asm volatile("movq %0,%%mm0" : : "m" (raid6_mmx_constants.x1d)); 116cc4589ebSDavid Woodhouse asm volatile("pxor %mm5,%mm5"); /* Zero temp */ 117cc4589ebSDavid Woodhouse asm volatile("pxor %mm7,%mm7"); /* Zero temp */ 118cc4589ebSDavid Woodhouse 119cc4589ebSDavid Woodhouse /* We uniformly assume a single prefetch covers at least 16 bytes */ 120cc4589ebSDavid Woodhouse for ( d = 0 ; d < bytes ; d += 16 ) { 121cc4589ebSDavid Woodhouse asm volatile("prefetchnta %0" : : "m" (dptr[z0][d])); 122cc4589ebSDavid Woodhouse asm volatile("movq %0,%%mm2" : : "m" (dptr[z0][d])); /* P[0] */ 123cc4589ebSDavid Woodhouse asm volatile("movq %0,%%mm3" : : "m" (dptr[z0][d+8])); /* P[1] */ 124cc4589ebSDavid Woodhouse asm volatile("movq %mm2,%mm4"); /* Q[0] */ 125cc4589ebSDavid Woodhouse asm volatile("movq %mm3,%mm6"); /* Q[1] */ 126cc4589ebSDavid Woodhouse for ( z = z0-1 ; z >= 0 ; z-- ) { 127cc4589ebSDavid Woodhouse asm volatile("prefetchnta %0" : : "m" (dptr[z][d])); 128cc4589ebSDavid Woodhouse asm volatile("pcmpgtb %mm4,%mm5"); 129cc4589ebSDavid Woodhouse asm volatile("pcmpgtb %mm6,%mm7"); 130cc4589ebSDavid Woodhouse asm volatile("paddb %mm4,%mm4"); 131cc4589ebSDavid Woodhouse asm volatile("paddb %mm6,%mm6"); 132cc4589ebSDavid Woodhouse asm volatile("pand %mm0,%mm5"); 133cc4589ebSDavid Woodhouse asm volatile("pand %mm0,%mm7"); 134cc4589ebSDavid Woodhouse asm volatile("pxor %mm5,%mm4"); 135cc4589ebSDavid Woodhouse asm volatile("pxor %mm7,%mm6"); 136cc4589ebSDavid Woodhouse asm volatile("movq %0,%%mm5" : : "m" (dptr[z][d])); 137cc4589ebSDavid Woodhouse asm volatile("movq %0,%%mm7" : : "m" (dptr[z][d+8])); 138cc4589ebSDavid Woodhouse asm volatile("pxor %mm5,%mm2"); 139cc4589ebSDavid Woodhouse asm volatile("pxor %mm7,%mm3"); 140cc4589ebSDavid Woodhouse asm volatile("pxor %mm5,%mm4"); 141cc4589ebSDavid Woodhouse asm volatile("pxor %mm7,%mm6"); 142cc4589ebSDavid Woodhouse asm volatile("pxor %mm5,%mm5"); 143cc4589ebSDavid Woodhouse asm volatile("pxor %mm7,%mm7"); 144cc4589ebSDavid Woodhouse } 145cc4589ebSDavid Woodhouse asm volatile("movntq %%mm2,%0" : "=m" (p[d])); 146cc4589ebSDavid Woodhouse asm volatile("movntq %%mm3,%0" : "=m" (p[d+8])); 147cc4589ebSDavid Woodhouse asm volatile("movntq %%mm4,%0" : "=m" (q[d])); 148cc4589ebSDavid Woodhouse asm volatile("movntq %%mm6,%0" : "=m" (q[d+8])); 149cc4589ebSDavid Woodhouse } 150cc4589ebSDavid Woodhouse 151cc4589ebSDavid Woodhouse asm volatile("sfence" : :: "memory"); 152cc4589ebSDavid Woodhouse kernel_fpu_end(); 153cc4589ebSDavid Woodhouse } 154cc4589ebSDavid Woodhouse 155cc4589ebSDavid Woodhouse const struct raid6_calls raid6_sse1x2 = { 156cc4589ebSDavid Woodhouse raid6_sse12_gen_syndrome, 157cc4589ebSDavid Woodhouse raid6_have_sse1_or_mmxext, 158cc4589ebSDavid Woodhouse "sse1x2", 159cc4589ebSDavid Woodhouse 1 /* Has cache hints */ 160cc4589ebSDavid Woodhouse }; 161cc4589ebSDavid Woodhouse 162cc4589ebSDavid Woodhouse #endif 163