1d2912cb1SThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-only */ 25a213a55SLeela Krishna Amudala /* include/video/samsung_fimd.h 35a213a55SLeela Krishna Amudala * 45a213a55SLeela Krishna Amudala * Copyright 2008 Openmoko, Inc. 55a213a55SLeela Krishna Amudala * Copyright 2008 Simtec Electronics 65a213a55SLeela Krishna Amudala * http://armlinux.simtec.co.uk/ 75a213a55SLeela Krishna Amudala * Ben Dooks <ben@simtec.co.uk> 85a213a55SLeela Krishna Amudala * 95a213a55SLeela Krishna Amudala * S3C Platform - new-style fimd and framebuffer register definitions 105a213a55SLeela Krishna Amudala * 115a213a55SLeela Krishna Amudala * This is the register set for the fimd and new style framebuffer interface 12fe6863ccSJingoo Han * found from the S3C2443 onwards into the S3C2416, S3C2450, the 13914d6631SKrzysztof Kozlowski * S3C64XX series such as the S3C6400 and S3C6410, and Exynos series. 145a213a55SLeela Krishna Amudala */ 155a213a55SLeela Krishna Amudala 165a213a55SLeela Krishna Amudala /* VIDCON0 */ 175a213a55SLeela Krishna Amudala 18fe6863ccSJingoo Han #define VIDCON0 0x00 193854fab2SYoungJun Cho #define VIDCON0_DSI_EN (1 << 30) 205a213a55SLeela Krishna Amudala #define VIDCON0_INTERLACE (1 << 29) 21b4da9c9aSJingoo Han #define VIDCON0_VIDOUT_MASK (0x7 << 26) 22fe6863ccSJingoo Han #define VIDCON0_VIDOUT_SHIFT 26 235a213a55SLeela Krishna Amudala #define VIDCON0_VIDOUT_RGB (0x0 << 26) 245a213a55SLeela Krishna Amudala #define VIDCON0_VIDOUT_TV (0x1 << 26) 255a213a55SLeela Krishna Amudala #define VIDCON0_VIDOUT_I80_LDI0 (0x2 << 26) 265a213a55SLeela Krishna Amudala #define VIDCON0_VIDOUT_I80_LDI1 (0x3 << 26) 27b4da9c9aSJingoo Han #define VIDCON0_VIDOUT_WB_RGB (0x4 << 26) 28b4da9c9aSJingoo Han #define VIDCON0_VIDOUT_WB_I80_LDI0 (0x6 << 26) 29b4da9c9aSJingoo Han #define VIDCON0_VIDOUT_WB_I80_LDI1 (0x7 << 26) 305a213a55SLeela Krishna Amudala 315a213a55SLeela Krishna Amudala #define VIDCON0_L1_DATA_MASK (0x7 << 23) 32fe6863ccSJingoo Han #define VIDCON0_L1_DATA_SHIFT 23 335a213a55SLeela Krishna Amudala #define VIDCON0_L1_DATA_16BPP (0x0 << 23) 345a213a55SLeela Krishna Amudala #define VIDCON0_L1_DATA_18BPP16 (0x1 << 23) 355a213a55SLeela Krishna Amudala #define VIDCON0_L1_DATA_18BPP9 (0x2 << 23) 365a213a55SLeela Krishna Amudala #define VIDCON0_L1_DATA_24BPP (0x3 << 23) 375a213a55SLeela Krishna Amudala #define VIDCON0_L1_DATA_18BPP (0x4 << 23) 385a213a55SLeela Krishna Amudala #define VIDCON0_L1_DATA_16BPP8 (0x5 << 23) 395a213a55SLeela Krishna Amudala 405a213a55SLeela Krishna Amudala #define VIDCON0_L0_DATA_MASK (0x7 << 20) 41fe6863ccSJingoo Han #define VIDCON0_L0_DATA_SHIFT 20 425a213a55SLeela Krishna Amudala #define VIDCON0_L0_DATA_16BPP (0x0 << 20) 435a213a55SLeela Krishna Amudala #define VIDCON0_L0_DATA_18BPP16 (0x1 << 20) 445a213a55SLeela Krishna Amudala #define VIDCON0_L0_DATA_18BPP9 (0x2 << 20) 455a213a55SLeela Krishna Amudala #define VIDCON0_L0_DATA_24BPP (0x3 << 20) 465a213a55SLeela Krishna Amudala #define VIDCON0_L0_DATA_18BPP (0x4 << 20) 475a213a55SLeela Krishna Amudala #define VIDCON0_L0_DATA_16BPP8 (0x5 << 20) 485a213a55SLeela Krishna Amudala 495a213a55SLeela Krishna Amudala #define VIDCON0_PNRMODE_MASK (0x3 << 17) 50fe6863ccSJingoo Han #define VIDCON0_PNRMODE_SHIFT 17 515a213a55SLeela Krishna Amudala #define VIDCON0_PNRMODE_RGB (0x0 << 17) 525a213a55SLeela Krishna Amudala #define VIDCON0_PNRMODE_BGR (0x1 << 17) 535a213a55SLeela Krishna Amudala #define VIDCON0_PNRMODE_SERIAL_RGB (0x2 << 17) 545a213a55SLeela Krishna Amudala #define VIDCON0_PNRMODE_SERIAL_BGR (0x3 << 17) 555a213a55SLeela Krishna Amudala 565a213a55SLeela Krishna Amudala #define VIDCON0_CLKVALUP (1 << 16) 575a213a55SLeela Krishna Amudala #define VIDCON0_CLKVAL_F_MASK (0xff << 6) 58fe6863ccSJingoo Han #define VIDCON0_CLKVAL_F_SHIFT 6 59fe6863ccSJingoo Han #define VIDCON0_CLKVAL_F_LIMIT 0xff 605a213a55SLeela Krishna Amudala #define VIDCON0_CLKVAL_F(_x) ((_x) << 6) 615a213a55SLeela Krishna Amudala #define VIDCON0_VLCKFREE (1 << 5) 625a213a55SLeela Krishna Amudala #define VIDCON0_CLKDIR (1 << 4) 635a213a55SLeela Krishna Amudala 645a213a55SLeela Krishna Amudala #define VIDCON0_CLKSEL_MASK (0x3 << 2) 65fe6863ccSJingoo Han #define VIDCON0_CLKSEL_SHIFT 2 665a213a55SLeela Krishna Amudala #define VIDCON0_CLKSEL_HCLK (0x0 << 2) 675a213a55SLeela Krishna Amudala #define VIDCON0_CLKSEL_LCD (0x1 << 2) 685a213a55SLeela Krishna Amudala #define VIDCON0_CLKSEL_27M (0x3 << 2) 695a213a55SLeela Krishna Amudala 705a213a55SLeela Krishna Amudala #define VIDCON0_ENVID (1 << 1) 715a213a55SLeela Krishna Amudala #define VIDCON0_ENVID_F (1 << 0) 725a213a55SLeela Krishna Amudala 73fe6863ccSJingoo Han #define VIDCON1 0x04 745a213a55SLeela Krishna Amudala #define VIDCON1_LINECNT_MASK (0x7ff << 16) 75fe6863ccSJingoo Han #define VIDCON1_LINECNT_SHIFT 16 765a213a55SLeela Krishna Amudala #define VIDCON1_LINECNT_GET(_v) (((_v) >> 16) & 0x7ff) 7731dd94f9SJingoo Han #define VIDCON1_FSTATUS_EVEN (1 << 15) 785a213a55SLeela Krishna Amudala #define VIDCON1_VSTATUS_MASK (0x3 << 13) 79fe6863ccSJingoo Han #define VIDCON1_VSTATUS_SHIFT 13 805a213a55SLeela Krishna Amudala #define VIDCON1_VSTATUS_VSYNC (0x0 << 13) 815a213a55SLeela Krishna Amudala #define VIDCON1_VSTATUS_BACKPORCH (0x1 << 13) 825a213a55SLeela Krishna Amudala #define VIDCON1_VSTATUS_ACTIVE (0x2 << 13) 83678268e5STomasz Figa #define VIDCON1_VSTATUS_FRONTPORCH (0x3 << 13) 845a213a55SLeela Krishna Amudala #define VIDCON1_VCLK_MASK (0x3 << 9) 855a213a55SLeela Krishna Amudala #define VIDCON1_VCLK_HOLD (0x0 << 9) 865a213a55SLeela Krishna Amudala #define VIDCON1_VCLK_RUN (0x1 << 9) 875a213a55SLeela Krishna Amudala 885a213a55SLeela Krishna Amudala #define VIDCON1_INV_VCLK (1 << 7) 895a213a55SLeela Krishna Amudala #define VIDCON1_INV_HSYNC (1 << 6) 905a213a55SLeela Krishna Amudala #define VIDCON1_INV_VSYNC (1 << 5) 915a213a55SLeela Krishna Amudala #define VIDCON1_INV_VDEN (1 << 4) 925a213a55SLeela Krishna Amudala 935a213a55SLeela Krishna Amudala /* VIDCON2 */ 945a213a55SLeela Krishna Amudala 95fe6863ccSJingoo Han #define VIDCON2 0x08 965a213a55SLeela Krishna Amudala #define VIDCON2_EN601 (1 << 23) 975a213a55SLeela Krishna Amudala #define VIDCON2_TVFMTSEL_SW (1 << 14) 985a213a55SLeela Krishna Amudala 995a213a55SLeela Krishna Amudala #define VIDCON2_TVFMTSEL1_MASK (0x3 << 12) 100fe6863ccSJingoo Han #define VIDCON2_TVFMTSEL1_SHIFT 12 1015a213a55SLeela Krishna Amudala #define VIDCON2_TVFMTSEL1_RGB (0x0 << 12) 1025a213a55SLeela Krishna Amudala #define VIDCON2_TVFMTSEL1_YUV422 (0x1 << 12) 1035a213a55SLeela Krishna Amudala #define VIDCON2_TVFMTSEL1_YUV444 (0x2 << 12) 1045a213a55SLeela Krishna Amudala 1055a213a55SLeela Krishna Amudala #define VIDCON2_ORGYCbCr (1 << 8) 1065a213a55SLeela Krishna Amudala #define VIDCON2_YUVORDCrCb (1 << 7) 1075a213a55SLeela Krishna Amudala 108f86e0addSKukjin Kim /* PRTCON (S3C6410) 1095a213a55SLeela Krishna Amudala * Might not be present in the S3C6410 documentation, 1105a213a55SLeela Krishna Amudala * but tests prove it's there almost for sure; shouldn't hurt in any case. 1115a213a55SLeela Krishna Amudala */ 112fe6863ccSJingoo Han #define PRTCON 0x0c 1135a213a55SLeela Krishna Amudala #define PRTCON_PROTECT (1 << 11) 1145a213a55SLeela Krishna Amudala 1155a213a55SLeela Krishna Amudala /* VIDTCON0 */ 1165a213a55SLeela Krishna Amudala 117fe6863ccSJingoo Han #define VIDTCON0 0x10 1185a213a55SLeela Krishna Amudala #define VIDTCON0_VBPDE_MASK (0xff << 24) 119fe6863ccSJingoo Han #define VIDTCON0_VBPDE_SHIFT 24 120fe6863ccSJingoo Han #define VIDTCON0_VBPDE_LIMIT 0xff 1215a213a55SLeela Krishna Amudala #define VIDTCON0_VBPDE(_x) ((_x) << 24) 1225a213a55SLeela Krishna Amudala 1235a213a55SLeela Krishna Amudala #define VIDTCON0_VBPD_MASK (0xff << 16) 124fe6863ccSJingoo Han #define VIDTCON0_VBPD_SHIFT 16 125fe6863ccSJingoo Han #define VIDTCON0_VBPD_LIMIT 0xff 1265a213a55SLeela Krishna Amudala #define VIDTCON0_VBPD(_x) ((_x) << 16) 1275a213a55SLeela Krishna Amudala 1285a213a55SLeela Krishna Amudala #define VIDTCON0_VFPD_MASK (0xff << 8) 129fe6863ccSJingoo Han #define VIDTCON0_VFPD_SHIFT 8 130fe6863ccSJingoo Han #define VIDTCON0_VFPD_LIMIT 0xff 1315a213a55SLeela Krishna Amudala #define VIDTCON0_VFPD(_x) ((_x) << 8) 1325a213a55SLeela Krishna Amudala 1335a213a55SLeela Krishna Amudala #define VIDTCON0_VSPW_MASK (0xff << 0) 134fe6863ccSJingoo Han #define VIDTCON0_VSPW_SHIFT 0 135fe6863ccSJingoo Han #define VIDTCON0_VSPW_LIMIT 0xff 1365a213a55SLeela Krishna Amudala #define VIDTCON0_VSPW(_x) ((_x) << 0) 1375a213a55SLeela Krishna Amudala 1385a213a55SLeela Krishna Amudala /* VIDTCON1 */ 1395a213a55SLeela Krishna Amudala 140fe6863ccSJingoo Han #define VIDTCON1 0x14 1415a213a55SLeela Krishna Amudala #define VIDTCON1_VFPDE_MASK (0xff << 24) 142fe6863ccSJingoo Han #define VIDTCON1_VFPDE_SHIFT 24 143fe6863ccSJingoo Han #define VIDTCON1_VFPDE_LIMIT 0xff 1445a213a55SLeela Krishna Amudala #define VIDTCON1_VFPDE(_x) ((_x) << 24) 1455a213a55SLeela Krishna Amudala 1465a213a55SLeela Krishna Amudala #define VIDTCON1_HBPD_MASK (0xff << 16) 147fe6863ccSJingoo Han #define VIDTCON1_HBPD_SHIFT 16 148fe6863ccSJingoo Han #define VIDTCON1_HBPD_LIMIT 0xff 1495a213a55SLeela Krishna Amudala #define VIDTCON1_HBPD(_x) ((_x) << 16) 1505a213a55SLeela Krishna Amudala 1515a213a55SLeela Krishna Amudala #define VIDTCON1_HFPD_MASK (0xff << 8) 152fe6863ccSJingoo Han #define VIDTCON1_HFPD_SHIFT 8 153fe6863ccSJingoo Han #define VIDTCON1_HFPD_LIMIT 0xff 1545a213a55SLeela Krishna Amudala #define VIDTCON1_HFPD(_x) ((_x) << 8) 1555a213a55SLeela Krishna Amudala 1565a213a55SLeela Krishna Amudala #define VIDTCON1_HSPW_MASK (0xff << 0) 157fe6863ccSJingoo Han #define VIDTCON1_HSPW_SHIFT 0 158fe6863ccSJingoo Han #define VIDTCON1_HSPW_LIMIT 0xff 1595a213a55SLeela Krishna Amudala #define VIDTCON1_HSPW(_x) ((_x) << 0) 1605a213a55SLeela Krishna Amudala 161fe6863ccSJingoo Han #define VIDTCON2 0x18 1625a213a55SLeela Krishna Amudala #define VIDTCON2_LINEVAL_E(_x) ((((_x) & 0x800) >> 11) << 23) 1635a213a55SLeela Krishna Amudala #define VIDTCON2_LINEVAL_MASK (0x7ff << 11) 164fe6863ccSJingoo Han #define VIDTCON2_LINEVAL_SHIFT 11 165fe6863ccSJingoo Han #define VIDTCON2_LINEVAL_LIMIT 0x7ff 1665a213a55SLeela Krishna Amudala #define VIDTCON2_LINEVAL(_x) (((_x) & 0x7ff) << 11) 1675a213a55SLeela Krishna Amudala 1685a213a55SLeela Krishna Amudala #define VIDTCON2_HOZVAL_E(_x) ((((_x) & 0x800) >> 11) << 22) 1695a213a55SLeela Krishna Amudala #define VIDTCON2_HOZVAL_MASK (0x7ff << 0) 170fe6863ccSJingoo Han #define VIDTCON2_HOZVAL_SHIFT 0 171fe6863ccSJingoo Han #define VIDTCON2_HOZVAL_LIMIT 0x7ff 1725a213a55SLeela Krishna Amudala #define VIDTCON2_HOZVAL(_x) (((_x) & 0x7ff) << 0) 1735a213a55SLeela Krishna Amudala 1745a213a55SLeela Krishna Amudala /* WINCONx */ 1755a213a55SLeela Krishna Amudala 17636ff8d54SJingoo Han #define WINCON(_win) (0x20 + ((_win) * 4)) 17790dd0b07SJingoo Han #define WINCONx_CSCCON_EQ601 (0x0 << 28) 17890dd0b07SJingoo Han #define WINCONx_CSCCON_EQ709 (0x1 << 28) 17936ff8d54SJingoo Han #define WINCONx_CSCWIDTH_MASK (0x3 << 26) 180fe6863ccSJingoo Han #define WINCONx_CSCWIDTH_SHIFT 26 18136ff8d54SJingoo Han #define WINCONx_CSCWIDTH_WIDE (0x0 << 26) 18236ff8d54SJingoo Han #define WINCONx_CSCWIDTH_NARROW (0x3 << 26) 18336ff8d54SJingoo Han #define WINCONx_ENLOCAL (1 << 22) 18436ff8d54SJingoo Han #define WINCONx_BUFSTATUS (1 << 21) 18536ff8d54SJingoo Han #define WINCONx_BUFSEL (1 << 20) 18636ff8d54SJingoo Han #define WINCONx_BUFAUTOEN (1 << 19) 1875a213a55SLeela Krishna Amudala #define WINCONx_BITSWP (1 << 18) 1885a213a55SLeela Krishna Amudala #define WINCONx_BYTSWP (1 << 17) 1895a213a55SLeela Krishna Amudala #define WINCONx_HAWSWP (1 << 16) 1905a213a55SLeela Krishna Amudala #define WINCONx_WSWP (1 << 15) 19136ff8d54SJingoo Han #define WINCONx_YCbCr (1 << 13) 1925a213a55SLeela Krishna Amudala #define WINCONx_BURSTLEN_MASK (0x3 << 9) 193fe6863ccSJingoo Han #define WINCONx_BURSTLEN_SHIFT 9 1945a213a55SLeela Krishna Amudala #define WINCONx_BURSTLEN_16WORD (0x0 << 9) 1955a213a55SLeela Krishna Amudala #define WINCONx_BURSTLEN_8WORD (0x1 << 9) 1965a213a55SLeela Krishna Amudala #define WINCONx_BURSTLEN_4WORD (0x2 << 9) 1975a213a55SLeela Krishna Amudala #define WINCONx_ENWIN (1 << 0) 1983b5129b3SChristoph Manszewski #define WINCONx_BLEND_MODE_MASK (0xc2) 19936ff8d54SJingoo Han 2005a213a55SLeela Krishna Amudala #define WINCON0_BPPMODE_MASK (0xf << 2) 201fe6863ccSJingoo Han #define WINCON0_BPPMODE_SHIFT 2 2025a213a55SLeela Krishna Amudala #define WINCON0_BPPMODE_1BPP (0x0 << 2) 2035a213a55SLeela Krishna Amudala #define WINCON0_BPPMODE_2BPP (0x1 << 2) 2045a213a55SLeela Krishna Amudala #define WINCON0_BPPMODE_4BPP (0x2 << 2) 2055a213a55SLeela Krishna Amudala #define WINCON0_BPPMODE_8BPP_PALETTE (0x3 << 2) 2065a213a55SLeela Krishna Amudala #define WINCON0_BPPMODE_16BPP_565 (0x5 << 2) 2075a213a55SLeela Krishna Amudala #define WINCON0_BPPMODE_16BPP_1555 (0x7 << 2) 2085a213a55SLeela Krishna Amudala #define WINCON0_BPPMODE_18BPP_666 (0x8 << 2) 2095a213a55SLeela Krishna Amudala #define WINCON0_BPPMODE_24BPP_888 (0xb << 2) 2105a213a55SLeela Krishna Amudala 21136ff8d54SJingoo Han #define WINCON1_LOCALSEL_CAMIF (1 << 23) 2126f8ee5c2SChristoph Manszewski #define WINCON1_ALPHA_MUL (1 << 7) 2135a213a55SLeela Krishna Amudala #define WINCON1_BLD_PIX (1 << 6) 2145a213a55SLeela Krishna Amudala #define WINCON1_BPPMODE_MASK (0xf << 2) 215fe6863ccSJingoo Han #define WINCON1_BPPMODE_SHIFT 2 2165a213a55SLeela Krishna Amudala #define WINCON1_BPPMODE_1BPP (0x0 << 2) 2175a213a55SLeela Krishna Amudala #define WINCON1_BPPMODE_2BPP (0x1 << 2) 2185a213a55SLeela Krishna Amudala #define WINCON1_BPPMODE_4BPP (0x2 << 2) 2195a213a55SLeela Krishna Amudala #define WINCON1_BPPMODE_8BPP_PALETTE (0x3 << 2) 2205a213a55SLeela Krishna Amudala #define WINCON1_BPPMODE_8BPP_1232 (0x4 << 2) 2215a213a55SLeela Krishna Amudala #define WINCON1_BPPMODE_16BPP_565 (0x5 << 2) 2225a213a55SLeela Krishna Amudala #define WINCON1_BPPMODE_16BPP_A1555 (0x6 << 2) 2235a213a55SLeela Krishna Amudala #define WINCON1_BPPMODE_16BPP_I1555 (0x7 << 2) 2245a213a55SLeela Krishna Amudala #define WINCON1_BPPMODE_18BPP_666 (0x8 << 2) 2255a213a55SLeela Krishna Amudala #define WINCON1_BPPMODE_18BPP_A1665 (0x9 << 2) 2265a213a55SLeela Krishna Amudala #define WINCON1_BPPMODE_19BPP_A1666 (0xa << 2) 2275a213a55SLeela Krishna Amudala #define WINCON1_BPPMODE_24BPP_888 (0xb << 2) 2285a213a55SLeela Krishna Amudala #define WINCON1_BPPMODE_24BPP_A1887 (0xc << 2) 2295a213a55SLeela Krishna Amudala #define WINCON1_BPPMODE_25BPP_A1888 (0xd << 2) 2305a213a55SLeela Krishna Amudala #define WINCON1_BPPMODE_28BPP_A4888 (0xd << 2) 23136ff8d54SJingoo Han #define WINCON1_ALPHA_SEL (1 << 1) 2325a213a55SLeela Krishna Amudala 2335a213a55SLeela Krishna Amudala /* S5PV210 */ 234fe6863ccSJingoo Han #define SHADOWCON 0x34 2355a213a55SLeela Krishna Amudala #define SHADOWCON_WINx_PROTECT(_win) (1 << (10 + (_win))) 2365a213a55SLeela Krishna Amudala /* DMA channels (all windows) */ 2375a213a55SLeela Krishna Amudala #define SHADOWCON_CHx_ENABLE(_win) (1 << (_win)) 2385a213a55SLeela Krishna Amudala /* Local input channels (windows 0-2) */ 2395a213a55SLeela Krishna Amudala #define SHADOWCON_CHx_LOCAL_ENABLE(_win) (1 << (5 + (_win))) 2405a213a55SLeela Krishna Amudala 24199a2c61eSJingoo Han /* VIDOSDx */ 24299a2c61eSJingoo Han 243fe6863ccSJingoo Han #define VIDOSD_BASE 0x40 2445a213a55SLeela Krishna Amudala #define VIDOSDxA_TOPLEFT_X_E(_x) ((((_x) & 0x800) >> 11) << 23) 2455a213a55SLeela Krishna Amudala #define VIDOSDxA_TOPLEFT_X_MASK (0x7ff << 11) 246fe6863ccSJingoo Han #define VIDOSDxA_TOPLEFT_X_SHIFT 11 247fe6863ccSJingoo Han #define VIDOSDxA_TOPLEFT_X_LIMIT 0x7ff 2485a213a55SLeela Krishna Amudala #define VIDOSDxA_TOPLEFT_X(_x) (((_x) & 0x7ff) << 11) 2495a213a55SLeela Krishna Amudala 2505a213a55SLeela Krishna Amudala #define VIDOSDxA_TOPLEFT_Y_E(_x) ((((_x) & 0x800) >> 11) << 22) 2515a213a55SLeela Krishna Amudala #define VIDOSDxA_TOPLEFT_Y_MASK (0x7ff << 0) 252fe6863ccSJingoo Han #define VIDOSDxA_TOPLEFT_Y_SHIFT 0 253fe6863ccSJingoo Han #define VIDOSDxA_TOPLEFT_Y_LIMIT 0x7ff 2545a213a55SLeela Krishna Amudala #define VIDOSDxA_TOPLEFT_Y(_x) (((_x) & 0x7ff) << 0) 2555a213a55SLeela Krishna Amudala 2565a213a55SLeela Krishna Amudala #define VIDOSDxB_BOTRIGHT_X_E(_x) ((((_x) & 0x800) >> 11) << 23) 2575a213a55SLeela Krishna Amudala #define VIDOSDxB_BOTRIGHT_X_MASK (0x7ff << 11) 258fe6863ccSJingoo Han #define VIDOSDxB_BOTRIGHT_X_SHIFT 11 259fe6863ccSJingoo Han #define VIDOSDxB_BOTRIGHT_X_LIMIT 0x7ff 2605a213a55SLeela Krishna Amudala #define VIDOSDxB_BOTRIGHT_X(_x) (((_x) & 0x7ff) << 11) 2615a213a55SLeela Krishna Amudala 2625a213a55SLeela Krishna Amudala #define VIDOSDxB_BOTRIGHT_Y_E(_x) ((((_x) & 0x800) >> 11) << 22) 2635a213a55SLeela Krishna Amudala #define VIDOSDxB_BOTRIGHT_Y_MASK (0x7ff << 0) 264fe6863ccSJingoo Han #define VIDOSDxB_BOTRIGHT_Y_SHIFT 0 265fe6863ccSJingoo Han #define VIDOSDxB_BOTRIGHT_Y_LIMIT 0x7ff 2665a213a55SLeela Krishna Amudala #define VIDOSDxB_BOTRIGHT_Y(_x) (((_x) & 0x7ff) << 0) 2675a213a55SLeela Krishna Amudala 2685a213a55SLeela Krishna Amudala /* For VIDOSD[1..4]C */ 2695a213a55SLeela Krishna Amudala #define VIDISD14C_ALPHA0_R(_x) ((_x) << 20) 2705a213a55SLeela Krishna Amudala #define VIDISD14C_ALPHA0_G_MASK (0xf << 16) 271fe6863ccSJingoo Han #define VIDISD14C_ALPHA0_G_SHIFT 16 272fe6863ccSJingoo Han #define VIDISD14C_ALPHA0_G_LIMIT 0xf 2735a213a55SLeela Krishna Amudala #define VIDISD14C_ALPHA0_G(_x) ((_x) << 16) 2745a213a55SLeela Krishna Amudala #define VIDISD14C_ALPHA0_B_MASK (0xf << 12) 275fe6863ccSJingoo Han #define VIDISD14C_ALPHA0_B_SHIFT 12 276fe6863ccSJingoo Han #define VIDISD14C_ALPHA0_B_LIMIT 0xf 2775a213a55SLeela Krishna Amudala #define VIDISD14C_ALPHA0_B(_x) ((_x) << 12) 2785a213a55SLeela Krishna Amudala #define VIDISD14C_ALPHA1_R_MASK (0xf << 8) 279fe6863ccSJingoo Han #define VIDISD14C_ALPHA1_R_SHIFT 8 280fe6863ccSJingoo Han #define VIDISD14C_ALPHA1_R_LIMIT 0xf 2815a213a55SLeela Krishna Amudala #define VIDISD14C_ALPHA1_R(_x) ((_x) << 8) 2825a213a55SLeela Krishna Amudala #define VIDISD14C_ALPHA1_G_MASK (0xf << 4) 283fe6863ccSJingoo Han #define VIDISD14C_ALPHA1_G_SHIFT 4 284fe6863ccSJingoo Han #define VIDISD14C_ALPHA1_G_LIMIT 0xf 2855a213a55SLeela Krishna Amudala #define VIDISD14C_ALPHA1_G(_x) ((_x) << 4) 2865a213a55SLeela Krishna Amudala #define VIDISD14C_ALPHA1_B_MASK (0xf << 0) 287fe6863ccSJingoo Han #define VIDISD14C_ALPHA1_B_SHIFT 0 288fe6863ccSJingoo Han #define VIDISD14C_ALPHA1_B_LIMIT 0xf 2895a213a55SLeela Krishna Amudala #define VIDISD14C_ALPHA1_B(_x) ((_x) << 0) 2905a213a55SLeela Krishna Amudala 291453b44a3SGustavo Padovan #define VIDW_ALPHA 0x021c 292453b44a3SGustavo Padovan #define VIDW_ALPHA_R(_x) ((_x) << 16) 293453b44a3SGustavo Padovan #define VIDW_ALPHA_G(_x) ((_x) << 8) 294453b44a3SGustavo Padovan #define VIDW_ALPHA_B(_x) ((_x) << 0) 295453b44a3SGustavo Padovan 2965a213a55SLeela Krishna Amudala /* Video buffer addresses */ 2975a213a55SLeela Krishna Amudala #define VIDW_BUF_START(_buff) (0xA0 + ((_buff) * 8)) 29844205083SGustavo Padovan #define VIDW_BUF_START_S(_buff) (0x40A0 + ((_buff) * 8)) 2995a213a55SLeela Krishna Amudala #define VIDW_BUF_START1(_buff) (0xA4 + ((_buff) * 8)) 3005a213a55SLeela Krishna Amudala #define VIDW_BUF_END(_buff) (0xD0 + ((_buff) * 8)) 3015a213a55SLeela Krishna Amudala #define VIDW_BUF_END1(_buff) (0xD4 + ((_buff) * 8)) 3025a213a55SLeela Krishna Amudala #define VIDW_BUF_SIZE(_buff) (0x100 + ((_buff) * 4)) 3035a213a55SLeela Krishna Amudala 3045a213a55SLeela Krishna Amudala #define VIDW_BUF_SIZE_OFFSET_E(_x) ((((_x) & 0x2000) >> 13) << 27) 3055a213a55SLeela Krishna Amudala #define VIDW_BUF_SIZE_OFFSET_MASK (0x1fff << 13) 306fe6863ccSJingoo Han #define VIDW_BUF_SIZE_OFFSET_SHIFT 13 307fe6863ccSJingoo Han #define VIDW_BUF_SIZE_OFFSET_LIMIT 0x1fff 3085a213a55SLeela Krishna Amudala #define VIDW_BUF_SIZE_OFFSET(_x) (((_x) & 0x1fff) << 13) 3095a213a55SLeela Krishna Amudala 3105a213a55SLeela Krishna Amudala #define VIDW_BUF_SIZE_PAGEWIDTH_E(_x) ((((_x) & 0x2000) >> 13) << 26) 3115a213a55SLeela Krishna Amudala #define VIDW_BUF_SIZE_PAGEWIDTH_MASK (0x1fff << 0) 312fe6863ccSJingoo Han #define VIDW_BUF_SIZE_PAGEWIDTH_SHIFT 0 313fe6863ccSJingoo Han #define VIDW_BUF_SIZE_PAGEWIDTH_LIMIT 0x1fff 3145a213a55SLeela Krishna Amudala #define VIDW_BUF_SIZE_PAGEWIDTH(_x) (((_x) & 0x1fff) << 0) 3155a213a55SLeela Krishna Amudala 3165a213a55SLeela Krishna Amudala /* Interrupt controls and status */ 3175a213a55SLeela Krishna Amudala 318fe6863ccSJingoo Han #define VIDINTCON0 0x130 3195a213a55SLeela Krishna Amudala #define VIDINTCON0_FIFOINTERVAL_MASK (0x3f << 20) 320fe6863ccSJingoo Han #define VIDINTCON0_FIFOINTERVAL_SHIFT 20 321fe6863ccSJingoo Han #define VIDINTCON0_FIFOINTERVAL_LIMIT 0x3f 3225a213a55SLeela Krishna Amudala #define VIDINTCON0_FIFOINTERVAL(_x) ((_x) << 20) 3235a213a55SLeela Krishna Amudala 3245a213a55SLeela Krishna Amudala #define VIDINTCON0_INT_SYSMAINCON (1 << 19) 3255a213a55SLeela Krishna Amudala #define VIDINTCON0_INT_SYSSUBCON (1 << 18) 3265a213a55SLeela Krishna Amudala #define VIDINTCON0_INT_I80IFDONE (1 << 17) 3275a213a55SLeela Krishna Amudala 3285a213a55SLeela Krishna Amudala #define VIDINTCON0_FRAMESEL0_MASK (0x3 << 15) 329fe6863ccSJingoo Han #define VIDINTCON0_FRAMESEL0_SHIFT 15 3305a213a55SLeela Krishna Amudala #define VIDINTCON0_FRAMESEL0_BACKPORCH (0x0 << 15) 3315a213a55SLeela Krishna Amudala #define VIDINTCON0_FRAMESEL0_VSYNC (0x1 << 15) 3325a213a55SLeela Krishna Amudala #define VIDINTCON0_FRAMESEL0_ACTIVE (0x2 << 15) 3335a213a55SLeela Krishna Amudala #define VIDINTCON0_FRAMESEL0_FRONTPORCH (0x3 << 15) 3345a213a55SLeela Krishna Amudala 3355a213a55SLeela Krishna Amudala #define VIDINTCON0_FRAMESEL1 (1 << 13) 3365a213a55SLeela Krishna Amudala #define VIDINTCON0_FRAMESEL1_MASK (0x3 << 13) 3375a213a55SLeela Krishna Amudala #define VIDINTCON0_FRAMESEL1_NONE (0x0 << 13) 3385a213a55SLeela Krishna Amudala #define VIDINTCON0_FRAMESEL1_BACKPORCH (0x1 << 13) 3395a213a55SLeela Krishna Amudala #define VIDINTCON0_FRAMESEL1_VSYNC (0x2 << 13) 3405a213a55SLeela Krishna Amudala #define VIDINTCON0_FRAMESEL1_FRONTPORCH (0x3 << 13) 3415a213a55SLeela Krishna Amudala 3425a213a55SLeela Krishna Amudala #define VIDINTCON0_INT_FRAME (1 << 12) 3435a213a55SLeela Krishna Amudala #define VIDINTCON0_FIFIOSEL_MASK (0x7f << 5) 344fe6863ccSJingoo Han #define VIDINTCON0_FIFIOSEL_SHIFT 5 3455a213a55SLeela Krishna Amudala #define VIDINTCON0_FIFIOSEL_WINDOW0 (0x1 << 5) 3465a213a55SLeela Krishna Amudala #define VIDINTCON0_FIFIOSEL_WINDOW1 (0x2 << 5) 34760eb8d83SJingoo Han #define VIDINTCON0_FIFIOSEL_WINDOW2 (0x10 << 5) 34860eb8d83SJingoo Han #define VIDINTCON0_FIFIOSEL_WINDOW3 (0x20 << 5) 34960eb8d83SJingoo Han #define VIDINTCON0_FIFIOSEL_WINDOW4 (0x40 << 5) 3505a213a55SLeela Krishna Amudala 3515a213a55SLeela Krishna Amudala #define VIDINTCON0_FIFOLEVEL_MASK (0x7 << 2) 352fe6863ccSJingoo Han #define VIDINTCON0_FIFOLEVEL_SHIFT 2 3535a213a55SLeela Krishna Amudala #define VIDINTCON0_FIFOLEVEL_TO25PC (0x0 << 2) 3545a213a55SLeela Krishna Amudala #define VIDINTCON0_FIFOLEVEL_TO50PC (0x1 << 2) 3555a213a55SLeela Krishna Amudala #define VIDINTCON0_FIFOLEVEL_TO75PC (0x2 << 2) 3565a213a55SLeela Krishna Amudala #define VIDINTCON0_FIFOLEVEL_EMPTY (0x3 << 2) 3575a213a55SLeela Krishna Amudala #define VIDINTCON0_FIFOLEVEL_FULL (0x4 << 2) 3585a213a55SLeela Krishna Amudala 3595a213a55SLeela Krishna Amudala #define VIDINTCON0_INT_FIFO_MASK (0x3 << 0) 360fe6863ccSJingoo Han #define VIDINTCON0_INT_FIFO_SHIFT 0 3615a213a55SLeela Krishna Amudala #define VIDINTCON0_INT_ENABLE (1 << 0) 3625a213a55SLeela Krishna Amudala 363fe6863ccSJingoo Han #define VIDINTCON1 0x134 3643854fab2SYoungJun Cho #define VIDINTCON1_INT_I80 (1 << 2) 3655a213a55SLeela Krishna Amudala #define VIDINTCON1_INT_FRAME (1 << 1) 3665a213a55SLeela Krishna Amudala #define VIDINTCON1_INT_FIFO (1 << 0) 3675a213a55SLeela Krishna Amudala 3685a213a55SLeela Krishna Amudala /* Window colour-key control registers */ 369fe6863ccSJingoo Han #define WKEYCON 0x140 3705a213a55SLeela Krishna Amudala 371fe6863ccSJingoo Han #define WKEYCON0 0x00 372fe6863ccSJingoo Han #define WKEYCON1 0x04 3735a213a55SLeela Krishna Amudala 3745a213a55SLeela Krishna Amudala #define WxKEYCON0_KEYBL_EN (1 << 26) 3755a213a55SLeela Krishna Amudala #define WxKEYCON0_KEYEN_F (1 << 25) 3765a213a55SLeela Krishna Amudala #define WxKEYCON0_DIRCON (1 << 24) 3775a213a55SLeela Krishna Amudala #define WxKEYCON0_COMPKEY_MASK (0xffffff << 0) 378fe6863ccSJingoo Han #define WxKEYCON0_COMPKEY_SHIFT 0 379fe6863ccSJingoo Han #define WxKEYCON0_COMPKEY_LIMIT 0xffffff 3805a213a55SLeela Krishna Amudala #define WxKEYCON0_COMPKEY(_x) ((_x) << 0) 3815a213a55SLeela Krishna Amudala #define WxKEYCON1_COLVAL_MASK (0xffffff << 0) 382fe6863ccSJingoo Han #define WxKEYCON1_COLVAL_SHIFT 0 383fe6863ccSJingoo Han #define WxKEYCON1_COLVAL_LIMIT 0xffffff 3845a213a55SLeela Krishna Amudala #define WxKEYCON1_COLVAL(_x) ((_x) << 0) 3855a213a55SLeela Krishna Amudala 38631dd94f9SJingoo Han /* Dithering control */ 387fe6863ccSJingoo Han #define DITHMODE 0x170 38831dd94f9SJingoo Han #define DITHMODE_R_POS_MASK (0x3 << 5) 389fe6863ccSJingoo Han #define DITHMODE_R_POS_SHIFT 5 39031dd94f9SJingoo Han #define DITHMODE_R_POS_8BIT (0x0 << 5) 39131dd94f9SJingoo Han #define DITHMODE_R_POS_6BIT (0x1 << 5) 39231dd94f9SJingoo Han #define DITHMODE_R_POS_5BIT (0x2 << 5) 39331dd94f9SJingoo Han #define DITHMODE_G_POS_MASK (0x3 << 3) 394fe6863ccSJingoo Han #define DITHMODE_G_POS_SHIFT 3 39531dd94f9SJingoo Han #define DITHMODE_G_POS_8BIT (0x0 << 3) 39631dd94f9SJingoo Han #define DITHMODE_G_POS_6BIT (0x1 << 3) 39731dd94f9SJingoo Han #define DITHMODE_G_POS_5BIT (0x2 << 3) 39831dd94f9SJingoo Han #define DITHMODE_B_POS_MASK (0x3 << 1) 399fe6863ccSJingoo Han #define DITHMODE_B_POS_SHIFT 1 40031dd94f9SJingoo Han #define DITHMODE_B_POS_8BIT (0x0 << 1) 40131dd94f9SJingoo Han #define DITHMODE_B_POS_6BIT (0x1 << 1) 40231dd94f9SJingoo Han #define DITHMODE_B_POS_5BIT (0x2 << 1) 40331dd94f9SJingoo Han #define DITHMODE_DITH_EN (1 << 0) 40431dd94f9SJingoo Han 4055a213a55SLeela Krishna Amudala /* Window blanking (MAP) */ 40622254540SJingoo Han #define WINxMAP(_win) (0x180 + ((_win) * 4)) 4075a213a55SLeela Krishna Amudala #define WINxMAP_MAP (1 << 24) 4085a213a55SLeela Krishna Amudala #define WINxMAP_MAP_COLOUR_MASK (0xffffff << 0) 409fe6863ccSJingoo Han #define WINxMAP_MAP_COLOUR_SHIFT 0 410fe6863ccSJingoo Han #define WINxMAP_MAP_COLOUR_LIMIT 0xffffff 4115a213a55SLeela Krishna Amudala #define WINxMAP_MAP_COLOUR(_x) ((_x) << 0) 4125a213a55SLeela Krishna Amudala 41322254540SJingoo Han /* Winodw palette control */ 414fe6863ccSJingoo Han #define WPALCON 0x1A0 4155a213a55SLeela Krishna Amudala #define WPALCON_PAL_UPDATE (1 << 9) 41622254540SJingoo Han #define WPALCON_W4PAL_16BPP_A555 (1 << 8) 41722254540SJingoo Han #define WPALCON_W3PAL_16BPP_A555 (1 << 7) 41822254540SJingoo Han #define WPALCON_W2PAL_16BPP_A555 (1 << 6) 4195a213a55SLeela Krishna Amudala #define WPALCON_W1PAL_MASK (0x7 << 3) 420fe6863ccSJingoo Han #define WPALCON_W1PAL_SHIFT 3 4215a213a55SLeela Krishna Amudala #define WPALCON_W1PAL_25BPP_A888 (0x0 << 3) 4225a213a55SLeela Krishna Amudala #define WPALCON_W1PAL_24BPP (0x1 << 3) 4235a213a55SLeela Krishna Amudala #define WPALCON_W1PAL_19BPP_A666 (0x2 << 3) 4245a213a55SLeela Krishna Amudala #define WPALCON_W1PAL_18BPP_A665 (0x3 << 3) 4255a213a55SLeela Krishna Amudala #define WPALCON_W1PAL_18BPP (0x4 << 3) 4265a213a55SLeela Krishna Amudala #define WPALCON_W1PAL_16BPP_A555 (0x5 << 3) 4275a213a55SLeela Krishna Amudala #define WPALCON_W1PAL_16BPP_565 (0x6 << 3) 4285a213a55SLeela Krishna Amudala #define WPALCON_W0PAL_MASK (0x7 << 0) 429fe6863ccSJingoo Han #define WPALCON_W0PAL_SHIFT 0 4305a213a55SLeela Krishna Amudala #define WPALCON_W0PAL_25BPP_A888 (0x0 << 0) 4315a213a55SLeela Krishna Amudala #define WPALCON_W0PAL_24BPP (0x1 << 0) 4325a213a55SLeela Krishna Amudala #define WPALCON_W0PAL_19BPP_A666 (0x2 << 0) 4335a213a55SLeela Krishna Amudala #define WPALCON_W0PAL_18BPP_A665 (0x3 << 0) 4345a213a55SLeela Krishna Amudala #define WPALCON_W0PAL_18BPP (0x4 << 0) 4355a213a55SLeela Krishna Amudala #define WPALCON_W0PAL_16BPP_A555 (0x5 << 0) 4365a213a55SLeela Krishna Amudala #define WPALCON_W0PAL_16BPP_565 (0x6 << 0) 4375a213a55SLeela Krishna Amudala 4385a213a55SLeela Krishna Amudala /* Blending equation control */ 4393b5129b3SChristoph Manszewski #define BLENDEQx(_win) (0x244 + ((_win - 1) * 4)) 4403b5129b3SChristoph Manszewski #define BLENDEQ_ZERO 0x0 4413b5129b3SChristoph Manszewski #define BLENDEQ_ONE 0x1 4423b5129b3SChristoph Manszewski #define BLENDEQ_ALPHA_A 0x2 4433b5129b3SChristoph Manszewski #define BLENDEQ_ONE_MINUS_ALPHA_A 0x3 4443b5129b3SChristoph Manszewski #define BLENDEQ_ALPHA0 0x6 4453b5129b3SChristoph Manszewski #define BLENDEQ_B_FUNC_F(_x) (_x << 6) 4463b5129b3SChristoph Manszewski #define BLENDEQ_A_FUNC_F(_x) (_x << 0) 447fe6863ccSJingoo Han #define BLENDCON 0x260 4485a213a55SLeela Krishna Amudala #define BLENDCON_NEW_MASK (1 << 0) 4495a213a55SLeela Krishna Amudala #define BLENDCON_NEW_8BIT_ALPHA_VALUE (1 << 0) 4505a213a55SLeela Krishna Amudala #define BLENDCON_NEW_4BIT_ALPHA_VALUE (0 << 0) 4515a213a55SLeela Krishna Amudala 4521c363c7cSKrzysztof Kozlowski /* Display port clock control */ 4531c363c7cSKrzysztof Kozlowski #define DP_MIE_CLKCON 0x27c 4541c363c7cSKrzysztof Kozlowski #define DP_MIE_CLK_DISABLE 0x0 4551c363c7cSKrzysztof Kozlowski #define DP_MIE_CLK_DP_ENABLE 0x2 4561c363c7cSKrzysztof Kozlowski #define DP_MIE_CLK_MIE_ENABLE 0x3 4571c363c7cSKrzysztof Kozlowski 4585a213a55SLeela Krishna Amudala /* Notes on per-window bpp settings 4595a213a55SLeela Krishna Amudala * 4605a213a55SLeela Krishna Amudala * Value Win0 Win1 Win2 Win3 Win 4 4615a213a55SLeela Krishna Amudala * 0000 1(P) 1(P) 1(P) 1(P) 1(P) 4625a213a55SLeela Krishna Amudala * 0001 2(P) 2(P) 2(P) 2(P) 2(P) 4635a213a55SLeela Krishna Amudala * 0010 4(P) 4(P) 4(P) 4(P) -none- 4645a213a55SLeela Krishna Amudala * 0011 8(P) 8(P) -none- -none- -none- 4655a213a55SLeela Krishna Amudala * 0100 -none- 8(A232) 8(A232) -none- -none- 4665a213a55SLeela Krishna Amudala * 0101 16(565) 16(565) 16(565) 16(565) 16(565) 4675a213a55SLeela Krishna Amudala * 0110 -none- 16(A555) 16(A555) 16(A555) 16(A555) 4685a213a55SLeela Krishna Amudala * 0111 16(I555) 16(I565) 16(I555) 16(I555) 16(I555) 4695a213a55SLeela Krishna Amudala * 1000 18(666) 18(666) 18(666) 18(666) 18(666) 4705a213a55SLeela Krishna Amudala * 1001 -none- 18(A665) 18(A665) 18(A665) 16(A665) 4715a213a55SLeela Krishna Amudala * 1010 -none- 19(A666) 19(A666) 19(A666) 19(A666) 4725a213a55SLeela Krishna Amudala * 1011 24(888) 24(888) 24(888) 24(888) 24(888) 4735a213a55SLeela Krishna Amudala * 1100 -none- 24(A887) 24(A887) 24(A887) 24(A887) 4745a213a55SLeela Krishna Amudala * 1101 -none- 25(A888) 25(A888) 25(A888) 25(A888) 4755a213a55SLeela Krishna Amudala * 1110 -none- -none- -none- -none- -none- 4765a213a55SLeela Krishna Amudala * 1111 -none- -none- -none- -none- -none- 4775a213a55SLeela Krishna Amudala */ 478a44cf75dSLeela Krishna Amudala 479*2d684f4eSMartin Jücker #define WIN_RGB_ORDER(_win) (0x2020 + ((_win) * 4)) 480*2d684f4eSMartin Jücker #define WIN_RGB_ORDER_FORWARD (0 << 11) 481*2d684f4eSMartin Jücker #define WIN_RGB_ORDER_REVERSE (1 << 11) 482*2d684f4eSMartin Jücker 483a44cf75dSLeela Krishna Amudala /* FIMD Version 8 register offset definitions */ 484fe6863ccSJingoo Han #define FIMD_V8_VIDTCON0 0x20010 485fe6863ccSJingoo Han #define FIMD_V8_VIDTCON1 0x20014 486fe6863ccSJingoo Han #define FIMD_V8_VIDTCON2 0x20018 487fe6863ccSJingoo Han #define FIMD_V8_VIDTCON3 0x2001C 488fe6863ccSJingoo Han #define FIMD_V8_VIDCON1 0x20004 489