1*b2441318SGreg Kroah-Hartman /* SPDX-License-Identifier: GPL-2.0 */ 21da177e4SLinus Torvalds /* $Id: aty128.h,v 1.1 1999/10/12 11:00:40 geert Exp $ 31da177e4SLinus Torvalds * linux/drivers/video/aty128.h 41da177e4SLinus Torvalds * Register definitions for ATI Rage128 boards 51da177e4SLinus Torvalds * 61da177e4SLinus Torvalds * Anthony Tong <atong@uiuc.edu>, 1999 71da177e4SLinus Torvalds * Brad Douglas <brad@neruo.com>, 2000 81da177e4SLinus Torvalds */ 91da177e4SLinus Torvalds 101da177e4SLinus Torvalds #ifndef REG_RAGE128_H 111da177e4SLinus Torvalds #define REG_RAGE128_H 121da177e4SLinus Torvalds 131da177e4SLinus Torvalds #define CLOCK_CNTL_INDEX 0x0008 141da177e4SLinus Torvalds #define CLOCK_CNTL_DATA 0x000c 151da177e4SLinus Torvalds #define BIOS_0_SCRATCH 0x0010 161da177e4SLinus Torvalds #define BUS_CNTL 0x0030 171da177e4SLinus Torvalds #define BUS_CNTL1 0x0034 181da177e4SLinus Torvalds #define GEN_INT_CNTL 0x0040 191da177e4SLinus Torvalds #define CRTC_GEN_CNTL 0x0050 201da177e4SLinus Torvalds #define CRTC_EXT_CNTL 0x0054 211da177e4SLinus Torvalds #define DAC_CNTL 0x0058 221da177e4SLinus Torvalds #define I2C_CNTL_1 0x0094 231da177e4SLinus Torvalds #define PALETTE_INDEX 0x00b0 241da177e4SLinus Torvalds #define PALETTE_DATA 0x00b4 25fe86175bSRandy Dunlap #define CNFG_CNTL 0x00e0 261da177e4SLinus Torvalds #define GEN_RESET_CNTL 0x00f0 27fe86175bSRandy Dunlap #define CNFG_MEMSIZE 0x00f8 281da177e4SLinus Torvalds #define MEM_CNTL 0x0140 291da177e4SLinus Torvalds #define MEM_POWER_MISC 0x015c 301da177e4SLinus Torvalds #define AGP_BASE 0x0170 311da177e4SLinus Torvalds #define AGP_CNTL 0x0174 321da177e4SLinus Torvalds #define AGP_APER_OFFSET 0x0178 331da177e4SLinus Torvalds #define PCI_GART_PAGE 0x017c 341da177e4SLinus Torvalds #define PC_NGUI_MODE 0x0180 351da177e4SLinus Torvalds #define PC_NGUI_CTLSTAT 0x0184 361da177e4SLinus Torvalds #define MPP_TB_CONFIG 0x01C0 371da177e4SLinus Torvalds #define MPP_GP_CONFIG 0x01C8 381da177e4SLinus Torvalds #define VIPH_CONTROL 0x01D0 391da177e4SLinus Torvalds #define CRTC_H_TOTAL_DISP 0x0200 401da177e4SLinus Torvalds #define CRTC_H_SYNC_STRT_WID 0x0204 411da177e4SLinus Torvalds #define CRTC_V_TOTAL_DISP 0x0208 421da177e4SLinus Torvalds #define CRTC_V_SYNC_STRT_WID 0x020c 431da177e4SLinus Torvalds #define CRTC_VLINE_CRNT_VLINE 0x0210 441da177e4SLinus Torvalds #define CRTC_CRNT_FRAME 0x0214 451da177e4SLinus Torvalds #define CRTC_GUI_TRIG_VLINE 0x0218 461da177e4SLinus Torvalds #define CRTC_OFFSET 0x0224 471da177e4SLinus Torvalds #define CRTC_OFFSET_CNTL 0x0228 481da177e4SLinus Torvalds #define CRTC_PITCH 0x022c 491da177e4SLinus Torvalds #define OVR_CLR 0x0230 501da177e4SLinus Torvalds #define OVR_WID_LEFT_RIGHT 0x0234 511da177e4SLinus Torvalds #define OVR_WID_TOP_BOTTOM 0x0238 521da177e4SLinus Torvalds #define LVDS_GEN_CNTL 0x02d0 531da177e4SLinus Torvalds #define DDA_CONFIG 0x02e0 541da177e4SLinus Torvalds #define DDA_ON_OFF 0x02e4 551da177e4SLinus Torvalds #define VGA_DDA_CONFIG 0x02e8 561da177e4SLinus Torvalds #define VGA_DDA_ON_OFF 0x02ec 571da177e4SLinus Torvalds #define CRTC2_H_TOTAL_DISP 0x0300 581da177e4SLinus Torvalds #define CRTC2_H_SYNC_STRT_WID 0x0304 591da177e4SLinus Torvalds #define CRTC2_V_TOTAL_DISP 0x0308 601da177e4SLinus Torvalds #define CRTC2_V_SYNC_STRT_WID 0x030c 611da177e4SLinus Torvalds #define CRTC2_VLINE_CRNT_VLINE 0x0310 621da177e4SLinus Torvalds #define CRTC2_CRNT_FRAME 0x0314 631da177e4SLinus Torvalds #define CRTC2_GUI_TRIG_VLINE 0x0318 641da177e4SLinus Torvalds #define CRTC2_OFFSET 0x0324 651da177e4SLinus Torvalds #define CRTC2_OFFSET_CNTL 0x0328 661da177e4SLinus Torvalds #define CRTC2_PITCH 0x032c 671da177e4SLinus Torvalds #define DDA2_CONFIG 0x03e0 681da177e4SLinus Torvalds #define DDA2_ON_OFF 0x03e4 691da177e4SLinus Torvalds #define CRTC2_GEN_CNTL 0x03f8 701da177e4SLinus Torvalds #define CRTC2_STATUS 0x03fc 711da177e4SLinus Torvalds #define OV0_SCALE_CNTL 0x0420 721da177e4SLinus Torvalds #define SUBPIC_CNTL 0x0540 731da177e4SLinus Torvalds #define PM4_BUFFER_OFFSET 0x0700 741da177e4SLinus Torvalds #define PM4_BUFFER_CNTL 0x0704 751da177e4SLinus Torvalds #define PM4_BUFFER_WM_CNTL 0x0708 761da177e4SLinus Torvalds #define PM4_BUFFER_DL_RPTR_ADDR 0x070c 771da177e4SLinus Torvalds #define PM4_BUFFER_DL_RPTR 0x0710 781da177e4SLinus Torvalds #define PM4_BUFFER_DL_WPTR 0x0714 791da177e4SLinus Torvalds #define PM4_VC_FPU_SETUP 0x071c 801da177e4SLinus Torvalds #define PM4_FPU_CNTL 0x0720 811da177e4SLinus Torvalds #define PM4_VC_FORMAT 0x0724 821da177e4SLinus Torvalds #define PM4_VC_CNTL 0x0728 831da177e4SLinus Torvalds #define PM4_VC_I01 0x072c 841da177e4SLinus Torvalds #define PM4_VC_VLOFF 0x0730 851da177e4SLinus Torvalds #define PM4_VC_VLSIZE 0x0734 861da177e4SLinus Torvalds #define PM4_IW_INDOFF 0x0738 871da177e4SLinus Torvalds #define PM4_IW_INDSIZE 0x073c 881da177e4SLinus Torvalds #define PM4_FPU_FPX0 0x0740 891da177e4SLinus Torvalds #define PM4_FPU_FPY0 0x0744 901da177e4SLinus Torvalds #define PM4_FPU_FPX1 0x0748 911da177e4SLinus Torvalds #define PM4_FPU_FPY1 0x074c 921da177e4SLinus Torvalds #define PM4_FPU_FPX2 0x0750 931da177e4SLinus Torvalds #define PM4_FPU_FPY2 0x0754 941da177e4SLinus Torvalds #define PM4_FPU_FPY3 0x0758 951da177e4SLinus Torvalds #define PM4_FPU_FPY4 0x075c 961da177e4SLinus Torvalds #define PM4_FPU_FPY5 0x0760 971da177e4SLinus Torvalds #define PM4_FPU_FPY6 0x0764 981da177e4SLinus Torvalds #define PM4_FPU_FPR 0x0768 991da177e4SLinus Torvalds #define PM4_FPU_FPG 0x076c 1001da177e4SLinus Torvalds #define PM4_FPU_FPB 0x0770 1011da177e4SLinus Torvalds #define PM4_FPU_FPA 0x0774 1021da177e4SLinus Torvalds #define PM4_FPU_INTXY0 0x0780 1031da177e4SLinus Torvalds #define PM4_FPU_INTXY1 0x0784 1041da177e4SLinus Torvalds #define PM4_FPU_INTXY2 0x0788 1051da177e4SLinus Torvalds #define PM4_FPU_INTARGB 0x078c 1061da177e4SLinus Torvalds #define PM4_FPU_FPTWICEAREA 0x0790 1071da177e4SLinus Torvalds #define PM4_FPU_DMAJOR01 0x0794 1081da177e4SLinus Torvalds #define PM4_FPU_DMAJOR12 0x0798 1091da177e4SLinus Torvalds #define PM4_FPU_DMAJOR02 0x079c 1101da177e4SLinus Torvalds #define PM4_FPU_STAT 0x07a0 1111da177e4SLinus Torvalds #define PM4_STAT 0x07b8 1121da177e4SLinus Torvalds #define PM4_TEST_CNTL 0x07d0 1131da177e4SLinus Torvalds #define PM4_MICROCODE_ADDR 0x07d4 1141da177e4SLinus Torvalds #define PM4_MICROCODE_RADDR 0x07d8 1151da177e4SLinus Torvalds #define PM4_MICROCODE_DATAH 0x07dc 1161da177e4SLinus Torvalds #define PM4_MICROCODE_DATAL 0x07e0 1171da177e4SLinus Torvalds #define PM4_CMDFIFO_ADDR 0x07e4 1181da177e4SLinus Torvalds #define PM4_CMDFIFO_DATAH 0x07e8 1191da177e4SLinus Torvalds #define PM4_CMDFIFO_DATAL 0x07ec 1201da177e4SLinus Torvalds #define PM4_BUFFER_ADDR 0x07f0 1211da177e4SLinus Torvalds #define PM4_BUFFER_DATAH 0x07f4 1221da177e4SLinus Torvalds #define PM4_BUFFER_DATAL 0x07f8 1231da177e4SLinus Torvalds #define PM4_MICRO_CNTL 0x07fc 1241da177e4SLinus Torvalds #define CAP0_TRIG_CNTL 0x0950 1251da177e4SLinus Torvalds #define CAP1_TRIG_CNTL 0x09c0 1261da177e4SLinus Torvalds 1271da177e4SLinus Torvalds /****************************************************************************** 1281da177e4SLinus Torvalds * GUI Block Memory Mapped Registers * 1291da177e4SLinus Torvalds * These registers are FIFOed. * 1301da177e4SLinus Torvalds *****************************************************************************/ 1311da177e4SLinus Torvalds #define PM4_FIFO_DATA_EVEN 0x1000 1321da177e4SLinus Torvalds #define PM4_FIFO_DATA_ODD 0x1004 1331da177e4SLinus Torvalds 1341da177e4SLinus Torvalds #define DST_OFFSET 0x1404 1351da177e4SLinus Torvalds #define DST_PITCH 0x1408 1361da177e4SLinus Torvalds #define DST_WIDTH 0x140c 1371da177e4SLinus Torvalds #define DST_HEIGHT 0x1410 1381da177e4SLinus Torvalds #define SRC_X 0x1414 1391da177e4SLinus Torvalds #define SRC_Y 0x1418 1401da177e4SLinus Torvalds #define DST_X 0x141c 1411da177e4SLinus Torvalds #define DST_Y 0x1420 1421da177e4SLinus Torvalds #define SRC_PITCH_OFFSET 0x1428 1431da177e4SLinus Torvalds #define DST_PITCH_OFFSET 0x142c 1441da177e4SLinus Torvalds #define SRC_Y_X 0x1434 1451da177e4SLinus Torvalds #define DST_Y_X 0x1438 1461da177e4SLinus Torvalds #define DST_HEIGHT_WIDTH 0x143c 1471da177e4SLinus Torvalds #define DP_GUI_MASTER_CNTL 0x146c 1481da177e4SLinus Torvalds #define BRUSH_SCALE 0x1470 1491da177e4SLinus Torvalds #define BRUSH_Y_X 0x1474 1501da177e4SLinus Torvalds #define DP_BRUSH_BKGD_CLR 0x1478 1511da177e4SLinus Torvalds #define DP_BRUSH_FRGD_CLR 0x147c 1521da177e4SLinus Torvalds #define DST_WIDTH_X 0x1588 1531da177e4SLinus Torvalds #define DST_HEIGHT_WIDTH_8 0x158c 1541da177e4SLinus Torvalds #define SRC_X_Y 0x1590 1551da177e4SLinus Torvalds #define DST_X_Y 0x1594 1561da177e4SLinus Torvalds #define DST_WIDTH_HEIGHT 0x1598 1571da177e4SLinus Torvalds #define DST_WIDTH_X_INCY 0x159c 1581da177e4SLinus Torvalds #define DST_HEIGHT_Y 0x15a0 1591da177e4SLinus Torvalds #define DST_X_SUB 0x15a4 1601da177e4SLinus Torvalds #define DST_Y_SUB 0x15a8 1611da177e4SLinus Torvalds #define SRC_OFFSET 0x15ac 1621da177e4SLinus Torvalds #define SRC_PITCH 0x15b0 1631da177e4SLinus Torvalds #define DST_HEIGHT_WIDTH_BW 0x15b4 1641da177e4SLinus Torvalds #define CLR_CMP_CNTL 0x15c0 1651da177e4SLinus Torvalds #define CLR_CMP_CLR_SRC 0x15c4 1661da177e4SLinus Torvalds #define CLR_CMP_CLR_DST 0x15c8 1671da177e4SLinus Torvalds #define CLR_CMP_MASK 0x15cc 1681da177e4SLinus Torvalds #define DP_SRC_FRGD_CLR 0x15d8 1691da177e4SLinus Torvalds #define DP_SRC_BKGD_CLR 0x15dc 1701da177e4SLinus Torvalds #define DST_BRES_ERR 0x1628 1711da177e4SLinus Torvalds #define DST_BRES_INC 0x162c 1721da177e4SLinus Torvalds #define DST_BRES_DEC 0x1630 1731da177e4SLinus Torvalds #define DST_BRES_LNTH 0x1634 1741da177e4SLinus Torvalds #define DST_BRES_LNTH_SUB 0x1638 1751da177e4SLinus Torvalds #define SC_LEFT 0x1640 1761da177e4SLinus Torvalds #define SC_RIGHT 0x1644 1771da177e4SLinus Torvalds #define SC_TOP 0x1648 1781da177e4SLinus Torvalds #define SC_BOTTOM 0x164c 1791da177e4SLinus Torvalds #define SRC_SC_RIGHT 0x1654 1801da177e4SLinus Torvalds #define SRC_SC_BOTTOM 0x165c 1811da177e4SLinus Torvalds #define GUI_DEBUG0 0x16a0 1821da177e4SLinus Torvalds #define GUI_DEBUG1 0x16a4 1831da177e4SLinus Torvalds #define GUI_TIMEOUT 0x16b0 1841da177e4SLinus Torvalds #define GUI_TIMEOUT0 0x16b4 1851da177e4SLinus Torvalds #define GUI_TIMEOUT1 0x16b8 1861da177e4SLinus Torvalds #define GUI_PROBE 0x16bc 1871da177e4SLinus Torvalds #define DP_CNTL 0x16c0 1881da177e4SLinus Torvalds #define DP_DATATYPE 0x16c4 1891da177e4SLinus Torvalds #define DP_MIX 0x16c8 1901da177e4SLinus Torvalds #define DP_WRITE_MASK 0x16cc 1911da177e4SLinus Torvalds #define DP_CNTL_XDIR_YDIR_YMAJOR 0x16d0 1921da177e4SLinus Torvalds #define DEFAULT_OFFSET 0x16e0 1931da177e4SLinus Torvalds #define DEFAULT_PITCH 0x16e4 1941da177e4SLinus Torvalds #define DEFAULT_SC_BOTTOM_RIGHT 0x16e8 1951da177e4SLinus Torvalds #define SC_TOP_LEFT 0x16ec 1961da177e4SLinus Torvalds #define SC_BOTTOM_RIGHT 0x16f0 1971da177e4SLinus Torvalds #define SRC_SC_BOTTOM_RIGHT 0x16f4 1981da177e4SLinus Torvalds #define WAIT_UNTIL 0x1720 1991da177e4SLinus Torvalds #define CACHE_CNTL 0x1724 2001da177e4SLinus Torvalds #define GUI_STAT 0x1740 2011da177e4SLinus Torvalds #define PC_GUI_MODE 0x1744 2021da177e4SLinus Torvalds #define PC_GUI_CTLSTAT 0x1748 2031da177e4SLinus Torvalds #define PC_DEBUG_MODE 0x1760 2041da177e4SLinus Torvalds #define BRES_DST_ERR_DEC 0x1780 2051da177e4SLinus Torvalds #define TRAIL_BRES_T12_ERR_DEC 0x1784 2061da177e4SLinus Torvalds #define TRAIL_BRES_T12_INC 0x1788 2071da177e4SLinus Torvalds #define DP_T12_CNTL 0x178c 2081da177e4SLinus Torvalds #define DST_BRES_T1_LNTH 0x1790 2091da177e4SLinus Torvalds #define DST_BRES_T2_LNTH 0x1794 2101da177e4SLinus Torvalds #define SCALE_SRC_HEIGHT_WIDTH 0x1994 2111da177e4SLinus Torvalds #define SCALE_OFFSET_0 0x1998 2121da177e4SLinus Torvalds #define SCALE_PITCH 0x199c 2131da177e4SLinus Torvalds #define SCALE_X_INC 0x19a0 2141da177e4SLinus Torvalds #define SCALE_Y_INC 0x19a4 2151da177e4SLinus Torvalds #define SCALE_HACC 0x19a8 2161da177e4SLinus Torvalds #define SCALE_VACC 0x19ac 2171da177e4SLinus Torvalds #define SCALE_DST_X_Y 0x19b0 2181da177e4SLinus Torvalds #define SCALE_DST_HEIGHT_WIDTH 0x19b4 2191da177e4SLinus Torvalds #define SCALE_3D_CNTL 0x1a00 2201da177e4SLinus Torvalds #define SCALE_3D_DATATYPE 0x1a20 2211da177e4SLinus Torvalds #define SETUP_CNTL 0x1bc4 2221da177e4SLinus Torvalds #define SOLID_COLOR 0x1bc8 2231da177e4SLinus Torvalds #define WINDOW_XY_OFFSET 0x1bcc 2241da177e4SLinus Torvalds #define DRAW_LINE_POINT 0x1bd0 2251da177e4SLinus Torvalds #define SETUP_CNTL_PM4 0x1bd4 2261da177e4SLinus Torvalds #define DST_PITCH_OFFSET_C 0x1c80 2271da177e4SLinus Torvalds #define DP_GUI_MASTER_CNTL_C 0x1c84 2281da177e4SLinus Torvalds #define SC_TOP_LEFT_C 0x1c88 2291da177e4SLinus Torvalds #define SC_BOTTOM_RIGHT_C 0x1c8c 2301da177e4SLinus Torvalds 2311da177e4SLinus Torvalds #define CLR_CMP_MASK_3D 0x1A28 2321da177e4SLinus Torvalds #define MISC_3D_STATE_CNTL_REG 0x1CA0 2331da177e4SLinus Torvalds #define MC_SRC1_CNTL 0x19D8 2341da177e4SLinus Torvalds #define TEX_CNTL 0x1800 2351da177e4SLinus Torvalds 2361da177e4SLinus Torvalds /* CONSTANTS */ 2371da177e4SLinus Torvalds #define GUI_ACTIVE 0x80000000 2381da177e4SLinus Torvalds #define ENGINE_IDLE 0x0 2391da177e4SLinus Torvalds 2401da177e4SLinus Torvalds #define PLL_WR_EN 0x00000080 2411da177e4SLinus Torvalds 2421da177e4SLinus Torvalds #define CLK_PIN_CNTL 0x0001 2431da177e4SLinus Torvalds #define PPLL_CNTL 0x0002 2441da177e4SLinus Torvalds #define PPLL_REF_DIV 0x0003 2451da177e4SLinus Torvalds #define PPLL_DIV_0 0x0004 2461da177e4SLinus Torvalds #define PPLL_DIV_1 0x0005 2471da177e4SLinus Torvalds #define PPLL_DIV_2 0x0006 2481da177e4SLinus Torvalds #define PPLL_DIV_3 0x0007 2491da177e4SLinus Torvalds #define VCLK_ECP_CNTL 0x0008 2501da177e4SLinus Torvalds #define HTOTAL_CNTL 0x0009 2511da177e4SLinus Torvalds #define X_MPLL_REF_FB_DIV 0x000a 2521da177e4SLinus Torvalds #define XPLL_CNTL 0x000b 2531da177e4SLinus Torvalds #define XDLL_CNTL 0x000c 2541da177e4SLinus Torvalds #define XCLK_CNTL 0x000d 2551da177e4SLinus Torvalds #define MPLL_CNTL 0x000e 2561da177e4SLinus Torvalds #define MCLK_CNTL 0x000f 2571da177e4SLinus Torvalds #define AGP_PLL_CNTL 0x0010 2581da177e4SLinus Torvalds #define FCP_CNTL 0x0012 2591da177e4SLinus Torvalds #define PLL_TEST_CNTL 0x0013 2601da177e4SLinus Torvalds #define P2PLL_CNTL 0x002a 2611da177e4SLinus Torvalds #define P2PLL_REF_DIV 0x002b 2621da177e4SLinus Torvalds #define P2PLL_DIV_0 0x002b 2631da177e4SLinus Torvalds #define POWER_MANAGEMENT 0x002f 2641da177e4SLinus Torvalds 2651da177e4SLinus Torvalds #define PPLL_RESET 0x01 2661da177e4SLinus Torvalds #define PPLL_ATOMIC_UPDATE_EN 0x10000 2671da177e4SLinus Torvalds #define PPLL_VGA_ATOMIC_UPDATE_EN 0x20000 2681da177e4SLinus Torvalds #define PPLL_REF_DIV_MASK 0x3FF 2691da177e4SLinus Torvalds #define PPLL_FB3_DIV_MASK 0x7FF 2701da177e4SLinus Torvalds #define PPLL_POST3_DIV_MASK 0x70000 2711da177e4SLinus Torvalds #define PPLL_ATOMIC_UPDATE_R 0x8000 2721da177e4SLinus Torvalds #define PPLL_ATOMIC_UPDATE_W 0x8000 2731da177e4SLinus Torvalds #define MEM_CFG_TYPE_MASK 0x3 2741da177e4SLinus Torvalds #define XCLK_SRC_SEL_MASK 0x7 2751da177e4SLinus Torvalds #define XPLL_FB_DIV_MASK 0xFF00 2761da177e4SLinus Torvalds #define X_MPLL_REF_DIV_MASK 0xFF 2771da177e4SLinus Torvalds 2781da177e4SLinus Torvalds /* CRTC control values (CRTC_GEN_CNTL) */ 2791da177e4SLinus Torvalds #define CRTC_CSYNC_EN 0x00000010 2801da177e4SLinus Torvalds 2811da177e4SLinus Torvalds #define CRTC2_DBL_SCAN_EN 0x00000001 2821da177e4SLinus Torvalds #define CRTC2_DISPLAY_DIS 0x00800000 2831da177e4SLinus Torvalds #define CRTC2_FIFO_EXTSENSE 0x00200000 2841da177e4SLinus Torvalds #define CRTC2_ICON_EN 0x00100000 2851da177e4SLinus Torvalds #define CRTC2_CUR_EN 0x00010000 2861da177e4SLinus Torvalds #define CRTC2_EN 0x02000000 2871da177e4SLinus Torvalds #define CRTC2_DISP_REQ_EN_B 0x04000000 2881da177e4SLinus Torvalds 2891da177e4SLinus Torvalds #define CRTC_PIX_WIDTH_MASK 0x00000700 2901da177e4SLinus Torvalds #define CRTC_PIX_WIDTH_4BPP 0x00000100 2911da177e4SLinus Torvalds #define CRTC_PIX_WIDTH_8BPP 0x00000200 2921da177e4SLinus Torvalds #define CRTC_PIX_WIDTH_15BPP 0x00000300 2931da177e4SLinus Torvalds #define CRTC_PIX_WIDTH_16BPP 0x00000400 2941da177e4SLinus Torvalds #define CRTC_PIX_WIDTH_24BPP 0x00000500 2951da177e4SLinus Torvalds #define CRTC_PIX_WIDTH_32BPP 0x00000600 2961da177e4SLinus Torvalds 2971da177e4SLinus Torvalds /* DAC_CNTL bit constants */ 2981da177e4SLinus Torvalds #define DAC_8BIT_EN 0x00000100 2991da177e4SLinus Torvalds #define DAC_MASK 0xFF000000 3001da177e4SLinus Torvalds #define DAC_BLANKING 0x00000004 3011da177e4SLinus Torvalds #define DAC_RANGE_CNTL 0x00000003 3021da177e4SLinus Torvalds #define DAC_CLK_SEL 0x00000010 3031da177e4SLinus Torvalds #define DAC_PALETTE_ACCESS_CNTL 0x00000020 3041da177e4SLinus Torvalds #define DAC_PALETTE2_SNOOP_EN 0x00000040 3051da177e4SLinus Torvalds #define DAC_PDWN 0x00008000 3061da177e4SLinus Torvalds 3071da177e4SLinus Torvalds /* CRTC_EXT_CNTL */ 3081da177e4SLinus Torvalds #define CRT_CRTC_ON 0x00008000 3091da177e4SLinus Torvalds 3101da177e4SLinus Torvalds /* GEN_RESET_CNTL bit constants */ 3111da177e4SLinus Torvalds #define SOFT_RESET_GUI 0x00000001 3121da177e4SLinus Torvalds #define SOFT_RESET_VCLK 0x00000100 3131da177e4SLinus Torvalds #define SOFT_RESET_PCLK 0x00000200 3141da177e4SLinus Torvalds #define SOFT_RESET_ECP 0x00000400 3151da177e4SLinus Torvalds #define SOFT_RESET_DISPENG_XCLK 0x00000800 3161da177e4SLinus Torvalds 3171da177e4SLinus Torvalds /* PC_GUI_CTLSTAT bit constants */ 3181da177e4SLinus Torvalds #define PC_BUSY_INIT 0x10000000 3191da177e4SLinus Torvalds #define PC_BUSY_GUI 0x20000000 3201da177e4SLinus Torvalds #define PC_BUSY_NGUI 0x40000000 3211da177e4SLinus Torvalds #define PC_BUSY 0x80000000 3221da177e4SLinus Torvalds 3231da177e4SLinus Torvalds #define BUS_MASTER_DIS 0x00000040 3241da177e4SLinus Torvalds #define PM4_BUFFER_CNTL_NONPM4 0x00000000 3251da177e4SLinus Torvalds 3261da177e4SLinus Torvalds /* DP_DATATYPE bit constants */ 3271da177e4SLinus Torvalds #define DST_8BPP 0x00000002 3281da177e4SLinus Torvalds #define DST_15BPP 0x00000003 3291da177e4SLinus Torvalds #define DST_16BPP 0x00000004 3301da177e4SLinus Torvalds #define DST_24BPP 0x00000005 3311da177e4SLinus Torvalds #define DST_32BPP 0x00000006 3321da177e4SLinus Torvalds 3331da177e4SLinus Torvalds #define BRUSH_SOLIDCOLOR 0x00000d00 3341da177e4SLinus Torvalds 3351da177e4SLinus Torvalds /* DP_GUI_MASTER_CNTL bit constants */ 3361da177e4SLinus Torvalds #define GMC_SRC_PITCH_OFFSET_DEFAULT 0x00000000 3371da177e4SLinus Torvalds #define GMC_DST_PITCH_OFFSET_DEFAULT 0x00000000 3381da177e4SLinus Torvalds #define GMC_SRC_CLIP_DEFAULT 0x00000000 3391da177e4SLinus Torvalds #define GMC_DST_CLIP_DEFAULT 0x00000000 3401da177e4SLinus Torvalds #define GMC_BRUSH_SOLIDCOLOR 0x000000d0 3411da177e4SLinus Torvalds #define GMC_SRC_DSTCOLOR 0x00003000 3421da177e4SLinus Torvalds #define GMC_BYTE_ORDER_MSB_TO_LSB 0x00000000 3431da177e4SLinus Torvalds #define GMC_DP_SRC_RECT 0x02000000 3441da177e4SLinus Torvalds #define GMC_3D_FCN_EN_CLR 0x00000000 3451da177e4SLinus Torvalds #define GMC_AUX_CLIP_CLEAR 0x20000000 3461da177e4SLinus Torvalds #define GMC_DST_CLR_CMP_FCN_CLEAR 0x10000000 3471da177e4SLinus Torvalds #define GMC_WRITE_MASK_SET 0x40000000 3481da177e4SLinus Torvalds #define GMC_DP_CONVERSION_TEMP_6500 0x00000000 3491da177e4SLinus Torvalds 3501da177e4SLinus Torvalds /* DP_GUI_MASTER_CNTL ROP3 named constants */ 3511da177e4SLinus Torvalds #define ROP3_PATCOPY 0x00f00000 3521da177e4SLinus Torvalds #define ROP3_SRCCOPY 0x00cc0000 3531da177e4SLinus Torvalds 3541da177e4SLinus Torvalds #define SRC_DSTCOLOR 0x00030000 3551da177e4SLinus Torvalds 3561da177e4SLinus Torvalds /* DP_CNTL bit constants */ 3571da177e4SLinus Torvalds #define DST_X_RIGHT_TO_LEFT 0x00000000 3581da177e4SLinus Torvalds #define DST_X_LEFT_TO_RIGHT 0x00000001 3591da177e4SLinus Torvalds #define DST_Y_BOTTOM_TO_TOP 0x00000000 3601da177e4SLinus Torvalds #define DST_Y_TOP_TO_BOTTOM 0x00000002 3611da177e4SLinus Torvalds #define DST_X_MAJOR 0x00000000 3621da177e4SLinus Torvalds #define DST_Y_MAJOR 0x00000004 3631da177e4SLinus Torvalds #define DST_X_TILE 0x00000008 3641da177e4SLinus Torvalds #define DST_Y_TILE 0x00000010 3651da177e4SLinus Torvalds #define DST_LAST_PEL 0x00000020 3661da177e4SLinus Torvalds #define DST_TRAIL_X_RIGHT_TO_LEFT 0x00000000 3671da177e4SLinus Torvalds #define DST_TRAIL_X_LEFT_TO_RIGHT 0x00000040 3681da177e4SLinus Torvalds #define DST_TRAP_FILL_RIGHT_TO_LEFT 0x00000000 3691da177e4SLinus Torvalds #define DST_TRAP_FILL_LEFT_TO_RIGHT 0x00000080 3701da177e4SLinus Torvalds #define DST_BRES_SIGN 0x00000100 3711da177e4SLinus Torvalds #define DST_HOST_BIG_ENDIAN_EN 0x00000200 3721da177e4SLinus Torvalds #define DST_POLYLINE_NONLAST 0x00008000 3731da177e4SLinus Torvalds #define DST_RASTER_STALL 0x00010000 3741da177e4SLinus Torvalds #define DST_POLY_EDGE 0x00040000 3751da177e4SLinus Torvalds 3761da177e4SLinus Torvalds /* DP_MIX bit constants */ 3771da177e4SLinus Torvalds #define DP_SRC_RECT 0x00000200 3781da177e4SLinus Torvalds #define DP_SRC_HOST 0x00000300 3791da177e4SLinus Torvalds #define DP_SRC_HOST_BYTEALIGN 0x00000400 3801da177e4SLinus Torvalds 3811da177e4SLinus Torvalds /* LVDS_GEN_CNTL constants */ 3821da177e4SLinus Torvalds #define LVDS_BL_MOD_LEVEL_MASK 0x0000ff00 3831da177e4SLinus Torvalds #define LVDS_BL_MOD_LEVEL_SHIFT 8 3841da177e4SLinus Torvalds #define LVDS_BL_MOD_EN 0x00010000 3851da177e4SLinus Torvalds #define LVDS_DIGION 0x00040000 3861da177e4SLinus Torvalds #define LVDS_BLON 0x00080000 3871da177e4SLinus Torvalds #define LVDS_ON 0x00000001 3881da177e4SLinus Torvalds #define LVDS_DISPLAY_DIS 0x00000002 3891da177e4SLinus Torvalds #define LVDS_PANEL_TYPE_2PIX_PER_CLK 0x00000004 3901da177e4SLinus Torvalds #define LVDS_PANEL_24BITS_TFT 0x00000008 3911da177e4SLinus Torvalds #define LVDS_FRAME_MOD_NO 0x00000000 3921da177e4SLinus Torvalds #define LVDS_FRAME_MOD_2_LEVELS 0x00000010 3931da177e4SLinus Torvalds #define LVDS_FRAME_MOD_4_LEVELS 0x00000020 3941da177e4SLinus Torvalds #define LVDS_RST_FM 0x00000040 3951da177e4SLinus Torvalds #define LVDS_EN 0x00000080 3961da177e4SLinus Torvalds 3971da177e4SLinus Torvalds /* CRTC2_GEN_CNTL constants */ 3981da177e4SLinus Torvalds #define CRTC2_EN 0x02000000 3991da177e4SLinus Torvalds 4001da177e4SLinus Torvalds /* POWER_MANAGEMENT constants */ 4011da177e4SLinus Torvalds #define PWR_MGT_ON 0x00000001 4021da177e4SLinus Torvalds #define PWR_MGT_MODE_MASK 0x00000006 4031da177e4SLinus Torvalds #define PWR_MGT_MODE_PIN 0x00000000 4041da177e4SLinus Torvalds #define PWR_MGT_MODE_REGISTER 0x00000002 4051da177e4SLinus Torvalds #define PWR_MGT_MODE_TIMER 0x00000004 4061da177e4SLinus Torvalds #define PWR_MGT_MODE_PCI 0x00000006 4071da177e4SLinus Torvalds #define PWR_MGT_AUTO_PWR_UP_EN 0x00000008 4081da177e4SLinus Torvalds #define PWR_MGT_ACTIVITY_PIN_ON 0x00000010 4091da177e4SLinus Torvalds #define PWR_MGT_STANDBY_POL 0x00000020 4101da177e4SLinus Torvalds #define PWR_MGT_SUSPEND_POL 0x00000040 4111da177e4SLinus Torvalds #define PWR_MGT_SELF_REFRESH 0x00000080 4121da177e4SLinus Torvalds #define PWR_MGT_ACTIVITY_PIN_EN 0x00000100 4131da177e4SLinus Torvalds #define PWR_MGT_KEYBD_SNOOP 0x00000200 4141da177e4SLinus Torvalds #define PWR_MGT_TRISTATE_MEM_EN 0x00000800 4151da177e4SLinus Torvalds #define PWR_MGT_SELW4MS 0x00001000 4161da177e4SLinus Torvalds #define PWR_MGT_SLOWDOWN_MCLK 0x00002000 4171da177e4SLinus Torvalds 4181da177e4SLinus Torvalds #define PMI_PMSCR_REG 0x60 4191da177e4SLinus Torvalds 4201da177e4SLinus Torvalds /* used by ATI bug fix for hardware ROM */ 4211da177e4SLinus Torvalds #define RAGE128_MPP_TB_CONFIG 0x01c0 4221da177e4SLinus Torvalds 4231da177e4SLinus Torvalds #endif /* REG_RAGE128_H */ 424