1dd11376bSBart Van Assche /* SPDX-License-Identifier: GPL-2.0-or-later */ 2dd11376bSBart Van Assche /* 3dd11376bSBart Van Assche * Copyright (C) 2013 Samsung Electronics Co., Ltd. 4dd11376bSBart Van Assche */ 5dd11376bSBart Van Assche 6dd11376bSBart Van Assche #ifndef _UNIPRO_H_ 7dd11376bSBart Van Assche #define _UNIPRO_H_ 8dd11376bSBart Van Assche 9dd11376bSBart Van Assche /* 10dd11376bSBart Van Assche * M-TX Configuration Attributes 11dd11376bSBart Van Assche */ 12dd11376bSBart Van Assche #define TX_HIBERN8TIME_CAPABILITY 0x000F 13dd11376bSBart Van Assche #define TX_MODE 0x0021 14dd11376bSBart Van Assche #define TX_HSRATE_SERIES 0x0022 15dd11376bSBart Van Assche #define TX_HSGEAR 0x0023 16dd11376bSBart Van Assche #define TX_PWMGEAR 0x0024 17dd11376bSBart Van Assche #define TX_AMPLITUDE 0x0025 18dd11376bSBart Van Assche #define TX_HS_SLEWRATE 0x0026 19dd11376bSBart Van Assche #define TX_SYNC_SOURCE 0x0027 20dd11376bSBart Van Assche #define TX_HS_SYNC_LENGTH 0x0028 21dd11376bSBart Van Assche #define TX_HS_PREPARE_LENGTH 0x0029 22dd11376bSBart Van Assche #define TX_LS_PREPARE_LENGTH 0x002A 23dd11376bSBart Van Assche #define TX_HIBERN8_CONTROL 0x002B 24dd11376bSBart Van Assche #define TX_LCC_ENABLE 0x002C 25dd11376bSBart Van Assche #define TX_PWM_BURST_CLOSURE_EXTENSION 0x002D 26dd11376bSBart Van Assche #define TX_BYPASS_8B10B_ENABLE 0x002E 27dd11376bSBart Van Assche #define TX_DRIVER_POLARITY 0x002F 28dd11376bSBart Van Assche #define TX_HS_UNTERMINATED_LINE_DRIVE_ENABLE 0x0030 29dd11376bSBart Van Assche #define TX_LS_TERMINATED_LINE_DRIVE_ENABLE 0x0031 30dd11376bSBart Van Assche #define TX_LCC_SEQUENCER 0x0032 31dd11376bSBart Van Assche #define TX_MIN_ACTIVATETIME 0x0033 32dd11376bSBart Van Assche #define TX_PWM_G6_G7_SYNC_LENGTH 0x0034 33dd11376bSBart Van Assche #define TX_REFCLKFREQ 0x00EB 34dd11376bSBart Van Assche #define TX_CFGCLKFREQVAL 0x00EC 35dd11376bSBart Van Assche #define CFGEXTRATTR 0x00F0 36dd11376bSBart Van Assche #define DITHERCTRL2 0x00F1 37dd11376bSBart Van Assche 38dd11376bSBart Van Assche /* 39dd11376bSBart Van Assche * M-RX Configuration Attributes 40dd11376bSBart Van Assche */ 41c0d93b12SAlim Akhtar #define RX_HS_G1_SYNC_LENGTH_CAP 0x008B 42c0d93b12SAlim Akhtar #define RX_HS_G1_PREP_LENGTH_CAP 0x008C 43c0d93b12SAlim Akhtar #define RX_MIN_ACTIVATETIME_CAPABILITY 0x008F 44c0d93b12SAlim Akhtar #define RX_HIBERN8TIME_CAPABILITY 0x0092 45c0d93b12SAlim Akhtar #define RX_HS_G2_SYNC_LENGTH_CAP 0x0094 46c0d93b12SAlim Akhtar #define RX_HS_G3_SYNC_LENGTH_CAP 0x0095 47c0d93b12SAlim Akhtar #define RX_HS_G2_PREP_LENGTH_CAP 0x0096 48c0d93b12SAlim Akhtar #define RX_HS_G3_PREP_LENGTH_CAP 0x0097 49c0d93b12SAlim Akhtar #define RX_ADV_GRANULARITY_CAP 0x0098 50c0d93b12SAlim Akhtar #define RX_HIBERN8TIME_CAP 0x0092 51c0d93b12SAlim Akhtar #define RX_ADV_HIBERN8TIME_CAP 0x0099 52c0d93b12SAlim Akhtar #define RX_ADV_MIN_ACTIVATETIME_CAP 0x009A 53dd11376bSBart Van Assche #define RX_MODE 0x00A1 54dd11376bSBart Van Assche #define RX_HSRATE_SERIES 0x00A2 55dd11376bSBart Van Assche #define RX_HSGEAR 0x00A3 56dd11376bSBart Van Assche #define RX_PWMGEAR 0x00A4 57dd11376bSBart Van Assche #define RX_LS_TERMINATED_ENABLE 0x00A5 58dd11376bSBart Van Assche #define RX_HS_UNTERMINATED_ENABLE 0x00A6 59dd11376bSBart Van Assche #define RX_ENTER_HIBERN8 0x00A7 60dd11376bSBart Van Assche #define RX_BYPASS_8B10B_ENABLE 0x00A8 61dd11376bSBart Van Assche #define RX_TERMINATION_FORCE_ENABLE 0x00A9 62c0d93b12SAlim Akhtar #define RXCALCTRL 0x00B4 63c0d93b12SAlim Akhtar #define RXSQCTRL 0x00B5 64c0d93b12SAlim Akhtar #define CFGRXCDR8 0x00BA 65c0d93b12SAlim Akhtar #define CFGRXOVR8 0x00BD 66c0d93b12SAlim Akhtar #define CFGRXOVR6 0x00BF 67c0d93b12SAlim Akhtar #define RXDIRECTCTRL2 0x00C7 68c0d93b12SAlim Akhtar #define CFGRXOVR4 0x00E9 69dd11376bSBart Van Assche #define RX_REFCLKFREQ 0x00EB 70dd11376bSBart Van Assche #define RX_CFGCLKFREQVAL 0x00EC 71dd11376bSBart Van Assche #define CFGWIDEINLN 0x00F0 72dd11376bSBart Van Assche #define ENARXDIRECTCFG4 0x00F2 73dd11376bSBart Van Assche #define ENARXDIRECTCFG3 0x00F3 74dd11376bSBart Van Assche #define ENARXDIRECTCFG2 0x00F4 75dd11376bSBart Van Assche 76dd11376bSBart Van Assche 77dd11376bSBart Van Assche #define is_mphy_tx_attr(attr) (attr < RX_MODE) 78dd11376bSBart Van Assche #define RX_ADV_FINE_GRAN_STEP(x) ((((x) & 0x3) << 1) | 0x1) 79dd11376bSBart Van Assche #define SYNC_LEN_FINE(x) ((x) & 0x3F) 80dd11376bSBart Van Assche #define SYNC_LEN_COARSE(x) ((1 << 6) | ((x) & 0x3F)) 81dd11376bSBart Van Assche #define PREP_LEN(x) ((x) & 0xF) 82dd11376bSBart Van Assche 83dd11376bSBart Van Assche #define RX_MIN_ACTIVATETIME_UNIT_US 100 84dd11376bSBart Van Assche #define HIBERN8TIME_UNIT_US 100 85dd11376bSBart Van Assche 86dd11376bSBart Van Assche /* 87dd11376bSBart Van Assche * Common Block Attributes 88dd11376bSBart Van Assche */ 89dd11376bSBart Van Assche #define TX_GLOBALHIBERNATE UNIPRO_CB_OFFSET(0x002B) 90dd11376bSBart Van Assche #define REFCLKMODE UNIPRO_CB_OFFSET(0x00BF) 91dd11376bSBart Van Assche #define DIRECTCTRL19 UNIPRO_CB_OFFSET(0x00CD) 92dd11376bSBart Van Assche #define DIRECTCTRL10 UNIPRO_CB_OFFSET(0x00E6) 93dd11376bSBart Van Assche #define CDIRECTCTRL6 UNIPRO_CB_OFFSET(0x00EA) 94dd11376bSBart Van Assche #define RTOBSERVESELECT UNIPRO_CB_OFFSET(0x00F0) 95dd11376bSBart Van Assche #define CBDIVFACTOR UNIPRO_CB_OFFSET(0x00F1) 96dd11376bSBart Van Assche #define CBDCOCTRL5 UNIPRO_CB_OFFSET(0x00F3) 97dd11376bSBart Van Assche #define CBPRGPLL2 UNIPRO_CB_OFFSET(0x00F8) 98dd11376bSBart Van Assche #define CBPRGTUNING UNIPRO_CB_OFFSET(0x00FB) 99dd11376bSBart Van Assche 100dd11376bSBart Van Assche #define UNIPRO_CB_OFFSET(x) (0x8000 | x) 101dd11376bSBart Van Assche 102dd11376bSBart Van Assche /* 103dd11376bSBart Van Assche * PHY Adapter attributes 104dd11376bSBart Van Assche */ 105dd11376bSBart Van Assche #define PA_PHY_TYPE 0x1500 106dd11376bSBart Van Assche #define PA_AVAILTXDATALANES 0x1520 107dd11376bSBart Van Assche #define PA_MAXTXSPEEDFAST 0x1521 108dd11376bSBart Van Assche #define PA_MAXTXSPEEDSLOW 0x1522 109dd11376bSBart Van Assche #define PA_MAXRXSPEEDFAST 0x1541 110dd11376bSBart Van Assche #define PA_MAXRXSPEEDSLOW 0x1542 111dd11376bSBart Van Assche #define PA_TXLINKSTARTUPHS 0x1544 112c0d93b12SAlim Akhtar #define PA_AVAILRXDATALANES 0x1540 113c0d93b12SAlim Akhtar #define PA_MINRXTRAILINGCLOCKS 0x1543 114dd11376bSBart Van Assche #define PA_LOCAL_TX_LCC_ENABLE 0x155E 115c0d93b12SAlim Akhtar #define PA_ACTIVETXDATALANES 0x1560 116c0d93b12SAlim Akhtar #define PA_CONNECTEDTXDATALANES 0x1561 117c0d93b12SAlim Akhtar #define PA_TXFORCECLOCK 0x1562 118c0d93b12SAlim Akhtar #define PA_TXPWRMODE 0x1563 119c0d93b12SAlim Akhtar #define PA_TXTRAILINGCLOCKS 0x1564 120dd11376bSBart Van Assche #define PA_TXSPEEDFAST 0x1565 121dd11376bSBart Van Assche #define PA_TXSPEEDSLOW 0x1566 122c0d93b12SAlim Akhtar #define PA_TXPWRSTATUS 0x1567 123dd11376bSBart Van Assche #define PA_TXGEAR 0x1568 124dd11376bSBart Van Assche #define PA_TXTERMINATION 0x1569 125dd11376bSBart Van Assche #define PA_HSSERIES 0x156A 126c0d93b12SAlim Akhtar #define PA_LEGACYDPHYESCDL 0x1570 127dd11376bSBart Van Assche #define PA_PWRMODE 0x1571 128c0d93b12SAlim Akhtar #define PA_ACTIVERXDATALANES 0x1580 129c0d93b12SAlim Akhtar #define PA_CONNECTEDRXDATALANES 0x1581 130c0d93b12SAlim Akhtar #define PA_RXPWRSTATUS 0x1582 131dd11376bSBart Van Assche #define PA_RXGEAR 0x1583 132dd11376bSBart Van Assche #define PA_RXTERMINATION 0x1584 133dd11376bSBart Van Assche #define PA_MAXRXPWMGEAR 0x1586 134dd11376bSBart Van Assche #define PA_MAXRXHSGEAR 0x1587 135c0d93b12SAlim Akhtar #define PA_PACPREQTIMEOUT 0x1590 136c0d93b12SAlim Akhtar #define PA_PACPREQEOBTIMEOUT 0x1591 137c0d93b12SAlim Akhtar #define PA_REMOTEVERINFO 0x15A0 138c0d93b12SAlim Akhtar #define PA_LOGICALLANEMAP 0x15A1 139c0d93b12SAlim Akhtar #define PA_SLEEPNOCONFIGTIME 0x15A2 140c0d93b12SAlim Akhtar #define PA_STALLNOCONFIGTIME 0x15A3 141c0d93b12SAlim Akhtar #define PA_SAVECONFIGTIME 0x15A4 142dd11376bSBart Van Assche #define PA_RXHSUNTERMCAP 0x15A5 143dd11376bSBart Van Assche #define PA_RXLSTERMCAP 0x15A6 144dd11376bSBart Van Assche #define PA_HIBERN8TIME 0x15A7 145dd11376bSBart Van Assche #define PA_LOCALVERINFO 0x15A9 146dd11376bSBart Van Assche #define PA_GRANULARITY 0x15AA 147dd11376bSBart Van Assche #define PA_TACTIVATE 0x15A8 148dd11376bSBart Van Assche #define PA_PWRMODEUSERDATA0 0x15B0 149dd11376bSBart Van Assche #define PA_PWRMODEUSERDATA1 0x15B1 150dd11376bSBart Van Assche #define PA_PWRMODEUSERDATA2 0x15B2 151dd11376bSBart Van Assche #define PA_PWRMODEUSERDATA3 0x15B3 152dd11376bSBart Van Assche #define PA_PWRMODEUSERDATA4 0x15B4 153dd11376bSBart Van Assche #define PA_PWRMODEUSERDATA5 0x15B5 154dd11376bSBart Van Assche #define PA_PWRMODEUSERDATA6 0x15B6 155dd11376bSBart Van Assche #define PA_PWRMODEUSERDATA7 0x15B7 156dd11376bSBart Van Assche #define PA_PWRMODEUSERDATA8 0x15B8 157dd11376bSBart Van Assche #define PA_PWRMODEUSERDATA9 0x15B9 158dd11376bSBart Van Assche #define PA_PWRMODEUSERDATA10 0x15BA 159dd11376bSBart Van Assche #define PA_PWRMODEUSERDATA11 0x15BB 160dd11376bSBart Van Assche #define PA_PACPFRAMECOUNT 0x15C0 161c0d93b12SAlim Akhtar #define PA_PACPERRORCOUNT 0x15C1 162c0d93b12SAlim Akhtar #define PA_PHYTESTCONTROL 0x15C2 163c0d93b12SAlim Akhtar #define PA_TXHSADAPTTYPE 0x15D4 164dd11376bSBart Van Assche 165dd11376bSBart Van Assche /* Adpat type for PA_TXHSADAPTTYPE attribute */ 166dd11376bSBart Van Assche #define PA_REFRESH_ADAPT 0x00 167dd11376bSBart Van Assche #define PA_INITIAL_ADAPT 0x01 168dd11376bSBart Van Assche #define PA_NO_ADAPT 0x03 169dd11376bSBart Van Assche 170dd11376bSBart Van Assche #define PA_TACTIVATE_TIME_UNIT_US 10 171dd11376bSBart Van Assche #define PA_HIBERN8_TIME_UNIT_US 100 172dd11376bSBart Van Assche 173dd11376bSBart Van Assche /*Other attributes*/ 174dd11376bSBart Van Assche #define VS_POWERSTATE 0xD083 175c0d93b12SAlim Akhtar #define VS_MPHYCFGUPDT 0xD085 176dd11376bSBart Van Assche #define VS_DEBUGOMC 0xD09E 177dd11376bSBart Van Assche 178dd11376bSBart Van Assche #define PA_GRANULARITY_MIN_VAL 1 179dd11376bSBart Van Assche #define PA_GRANULARITY_MAX_VAL 6 180dd11376bSBart Van Assche 181dd11376bSBart Van Assche /* PHY Adapter Protocol Constants */ 182dd11376bSBart Van Assche #define PA_MAXDATALANES 4 183dd11376bSBart Van Assche 184dd11376bSBart Van Assche #define DL_FC0ProtectionTimeOutVal_Default 8191 185dd11376bSBart Van Assche #define DL_TC0ReplayTimeOutVal_Default 65535 186dd11376bSBart Van Assche #define DL_AFC0ReqTimeOutVal_Default 32767 187dd11376bSBart Van Assche #define DL_FC1ProtectionTimeOutVal_Default 8191 188dd11376bSBart Van Assche #define DL_TC1ReplayTimeOutVal_Default 65535 189dd11376bSBart Van Assche #define DL_AFC1ReqTimeOutVal_Default 32767 190dd11376bSBart Van Assche 191dd11376bSBart Van Assche #define DME_LocalFC0ProtectionTimeOutVal 0xD041 192dd11376bSBart Van Assche #define DME_LocalTC0ReplayTimeOutVal 0xD042 193dd11376bSBart Van Assche #define DME_LocalAFC0ReqTimeOutVal 0xD043 194dd11376bSBart Van Assche 195dd11376bSBart Van Assche /* PA power modes */ 196dd11376bSBart Van Assche enum { 197dd11376bSBart Van Assche FAST_MODE = 1, 198dd11376bSBart Van Assche SLOW_MODE = 2, 199dd11376bSBart Van Assche FASTAUTO_MODE = 4, 200dd11376bSBart Van Assche SLOWAUTO_MODE = 5, 201dd11376bSBart Van Assche UNCHANGED = 7, 202dd11376bSBart Van Assche }; 203dd11376bSBart Van Assche 204dd11376bSBart Van Assche #define PWRMODE_MASK 0xF 205dd11376bSBart Van Assche #define PWRMODE_RX_OFFSET 4 206dd11376bSBart Van Assche 207dd11376bSBart Van Assche /* PA TX/RX Frequency Series */ 208dd11376bSBart Van Assche enum { 209dd11376bSBart Van Assche PA_HS_MODE_A = 1, 210dd11376bSBart Van Assche PA_HS_MODE_B = 2, 211dd11376bSBart Van Assche }; 212dd11376bSBart Van Assche 213dd11376bSBart Van Assche enum ufs_pwm_gear_tag { 214dd11376bSBart Van Assche UFS_PWM_DONT_CHANGE, /* Don't change Gear */ 215dd11376bSBart Van Assche UFS_PWM_G1, /* PWM Gear 1 (default for reset) */ 216dd11376bSBart Van Assche UFS_PWM_G2, /* PWM Gear 2 */ 217dd11376bSBart Van Assche UFS_PWM_G3, /* PWM Gear 3 */ 218dd11376bSBart Van Assche UFS_PWM_G4, /* PWM Gear 4 */ 219dd11376bSBart Van Assche UFS_PWM_G5, /* PWM Gear 5 */ 220dd11376bSBart Van Assche UFS_PWM_G6, /* PWM Gear 6 */ 221dd11376bSBart Van Assche UFS_PWM_G7, /* PWM Gear 7 */ 222dd11376bSBart Van Assche }; 223dd11376bSBart Van Assche 224dd11376bSBart Van Assche enum ufs_hs_gear_tag { 225dd11376bSBart Van Assche UFS_HS_DONT_CHANGE, /* Don't change Gear */ 226dd11376bSBart Van Assche UFS_HS_G1, /* HS Gear 1 (default for reset) */ 227dd11376bSBart Van Assche UFS_HS_G2, /* HS Gear 2 */ 228dd11376bSBart Van Assche UFS_HS_G3, /* HS Gear 3 */ 229dd11376bSBart Van Assche UFS_HS_G4, /* HS Gear 4 */ 230dd11376bSBart Van Assche UFS_HS_G5 /* HS Gear 5 */ 231*3f9b6cecSCC Chou }; 232dd11376bSBart Van Assche 233dd11376bSBart Van Assche enum ufs_lanes { 234dd11376bSBart Van Assche UFS_LANE_DONT_CHANGE, /* Don't change Lane */ 235dd11376bSBart Van Assche UFS_LANE_1, /* Lane 1 (default for reset) */ 236dd11376bSBart Van Assche UFS_LANE_2, /* Lane 2 */ 237dd11376bSBart Van Assche }; 238dd11376bSBart Van Assche 239dd11376bSBart Van Assche enum ufs_unipro_ver { 240dd11376bSBart Van Assche UFS_UNIPRO_VER_RESERVED = 0, 241dd11376bSBart Van Assche UFS_UNIPRO_VER_1_40 = 1, /* UniPro version 1.40 */ 242dd11376bSBart Van Assche UFS_UNIPRO_VER_1_41 = 2, /* UniPro version 1.41 */ 243dd11376bSBart Van Assche UFS_UNIPRO_VER_1_6 = 3, /* UniPro version 1.6 */ 244dd11376bSBart Van Assche UFS_UNIPRO_VER_1_61 = 4, /* UniPro version 1.61 */ 245dd11376bSBart Van Assche UFS_UNIPRO_VER_1_8 = 5, /* UniPro version 1.8 */ 246dd11376bSBart Van Assche UFS_UNIPRO_VER_MAX = 6, /* UniPro unsupported version */ 247dd11376bSBart Van Assche /* UniPro version field mask in PA_LOCALVERINFO */ 248dd11376bSBart Van Assche UFS_UNIPRO_VER_MASK = 0xF, 249c0d93b12SAlim Akhtar }; 250c0d93b12SAlim Akhtar 251c0d93b12SAlim Akhtar /* 252c0d93b12SAlim Akhtar * Data Link Layer Attributes 253c0d93b12SAlim Akhtar */ 254c0d93b12SAlim Akhtar #define DL_TXPREEMPTIONCAP 0x2000 255c0d93b12SAlim Akhtar #define DL_TC0TXMAXSDUSIZE 0x2001 256dd11376bSBart Van Assche #define DL_TC0RXINITCREDITVAL 0x2002 257dd11376bSBart Van Assche #define DL_TC1TXMAXSDUSIZE 0x2003 258dd11376bSBart Van Assche #define DL_TC1RXINITCREDITVAL 0x2004 259dd11376bSBart Van Assche #define DL_TC0TXBUFFERSIZE 0x2005 260dd11376bSBart Van Assche #define DL_TC1TXBUFFERSIZE 0x2006 261dd11376bSBart Van Assche #define DL_TC0TXFCTHRESHOLD 0x2040 262c0d93b12SAlim Akhtar #define DL_FC0PROTTIMEOUTVAL 0x2041 263c0d93b12SAlim Akhtar #define DL_TC0REPLAYTIMEOUTVAL 0x2042 264dd11376bSBart Van Assche #define DL_AFC0REQTIMEOUTVAL 0x2043 265dd11376bSBart Van Assche #define DL_AFC0CREDITTHRESHOLD 0x2044 266dd11376bSBart Van Assche #define DL_TC0OUTACKTHRESHOLD 0x2045 267dd11376bSBart Van Assche #define DL_PEERTC0PRESENT 0x2046 268dd11376bSBart Van Assche #define DL_PEERTC0RXINITCREVAL 0x2047 269dd11376bSBart Van Assche #define DL_TC1TXFCTHRESHOLD 0x2060 270dd11376bSBart Van Assche #define DL_FC1PROTTIMEOUTVAL 0x2061 271dd11376bSBart Van Assche #define DL_TC1REPLAYTIMEOUTVAL 0x2062 272dd11376bSBart Van Assche #define DL_AFC1REQTIMEOUTVAL 0x2063 273dd11376bSBart Van Assche #define DL_AFC1CREDITTHRESHOLD 0x2064 274dd11376bSBart Van Assche #define DL_TC1OUTACKTHRESHOLD 0x2065 275dd11376bSBart Van Assche #define DL_PEERTC1PRESENT 0x2066 276dd11376bSBart Van Assche #define DL_PEERTC1RXINITCREVAL 0x2067 277dd11376bSBart Van Assche 278dd11376bSBart Van Assche /* 279dd11376bSBart Van Assche * Network Layer Attributes 280dd11376bSBart Van Assche */ 281dd11376bSBart Van Assche #define N_DEVICEID 0x3000 282dd11376bSBart Van Assche #define N_DEVICEID_VALID 0x3001 283dd11376bSBart Van Assche #define N_TC0TXMAXSDUSIZE 0x3020 284dd11376bSBart Van Assche #define N_TC1TXMAXSDUSIZE 0x3021 285dd11376bSBart Van Assche 286dd11376bSBart Van Assche /* 287dd11376bSBart Van Assche * Transport Layer Attributes 288dd11376bSBart Van Assche */ 289dd11376bSBart Van Assche #define T_NUMCPORTS 0x4000 290dd11376bSBart Van Assche #define T_NUMTESTFEATURES 0x4001 291dd11376bSBart Van Assche #define T_CONNECTIONSTATE 0x4020 292dd11376bSBart Van Assche #define T_PEERDEVICEID 0x4021 293dd11376bSBart Van Assche #define T_PEERCPORTID 0x4022 294dd11376bSBart Van Assche #define T_TRAFFICCLASS 0x4023 295dd11376bSBart Van Assche #define T_PROTOCOLID 0x4024 296dd11376bSBart Van Assche #define T_CPORTFLAGS 0x4025 297dd11376bSBart Van Assche #define T_TXTOKENVALUE 0x4026 298dd11376bSBart Van Assche #define T_RXTOKENVALUE 0x4027 299dd11376bSBart Van Assche #define T_LOCALBUFFERSPACE 0x4028 300dd11376bSBart Van Assche #define T_PEERBUFFERSPACE 0x4029 301dd11376bSBart Van Assche #define T_CREDITSTOSEND 0x402A 302dd11376bSBart Van Assche #define T_CPORTMODE 0x402B 303dd11376bSBart Van Assche #define T_TC0TXMAXSDUSIZE 0x4060 304dd11376bSBart Van Assche #define T_TC1TXMAXSDUSIZE 0x4061 305dd11376bSBart Van Assche 306dd11376bSBart Van Assche /* CPort setting */ 307dd11376bSBart Van Assche #define E2EFC_ON (1 << 0) 308dd11376bSBart Van Assche #define E2EFC_OFF (0 << 0) 309dd11376bSBart Van Assche #define CSD_N_ON (0 << 1) 310dd11376bSBart Van Assche #define CSD_N_OFF (1 << 1) 311dd11376bSBart Van Assche #define CSV_N_ON (0 << 2) 312dd11376bSBart Van Assche #define CSV_N_OFF (1 << 2) 313dd11376bSBart Van Assche #define CPORT_DEF_FLAGS (CSV_N_OFF | CSD_N_OFF | E2EFC_OFF) 314dd11376bSBart Van Assche 315dd11376bSBart Van Assche /* CPort connection state */ 316dd11376bSBart Van Assche enum { 317 CPORT_IDLE = 0, 318 CPORT_CONNECTED, 319 }; 320 321 #endif /* _UNIPRO_H_ */ 322