xref: /openbmc/linux/include/ufs/ufs.h (revision 0f9b4c3ca5fdf3e177266ef994071b1a03f07318)
1dd11376bSBart Van Assche /* SPDX-License-Identifier: GPL-2.0-or-later */
2dd11376bSBart Van Assche /*
3dd11376bSBart Van Assche  * Universal Flash Storage Host controller driver
4dd11376bSBart Van Assche  * Copyright (C) 2011-2013 Samsung India Software Operations
5dd11376bSBart Van Assche  *
6dd11376bSBart Van Assche  * Authors:
7dd11376bSBart Van Assche  *	Santosh Yaraganavi <santosh.sy@samsung.com>
8dd11376bSBart Van Assche  *	Vinayak Holikatti <h.vinayak@samsung.com>
9dd11376bSBart Van Assche  */
10dd11376bSBart Van Assche 
11dd11376bSBart Van Assche #ifndef _UFS_H
12dd11376bSBart Van Assche #define _UFS_H
13dd11376bSBart Van Assche 
14cce9fd60SBart Van Assche #include <linux/bitops.h>
15dd11376bSBart Van Assche #include <linux/types.h>
16dd11376bSBart Van Assche #include <uapi/scsi/scsi_bsg_ufs.h>
17*06701a54SBean Huo #include <linux/time64.h>
18dd11376bSBart Van Assche 
19617bfaa8SBart Van Assche /*
20617bfaa8SBart Van Assche  * Using static_assert() is not allowed in UAPI header files. Hence the check
21617bfaa8SBart Van Assche  * in this header file of the size of struct utp_upiu_header.
22617bfaa8SBart Van Assche  */
23617bfaa8SBart Van Assche static_assert(sizeof(struct utp_upiu_header) == 12);
24617bfaa8SBart Van Assche 
25dd11376bSBart Van Assche #define GENERAL_UPIU_REQUEST_SIZE (sizeof(struct utp_upiu_req))
26dd11376bSBart Van Assche #define QUERY_DESC_MAX_SIZE       255
27dd11376bSBart Van Assche #define QUERY_DESC_MIN_SIZE       2
28dd11376bSBart Van Assche #define QUERY_DESC_HDR_SIZE       2
29dd11376bSBart Van Assche #define QUERY_OSF_SIZE            (GENERAL_UPIU_REQUEST_SIZE - \
30dd11376bSBart Van Assche 					(sizeof(struct utp_upiu_header)))
31dd11376bSBart Van Assche #define UFS_SENSE_SIZE	18
32dd11376bSBart Van Assche 
33dd11376bSBart Van Assche /*
34dd11376bSBart Van Assche  * UFS device may have standard LUs and LUN id could be from 0x00 to
35dd11376bSBart Van Assche  * 0x7F. Standard LUs use "Peripheral Device Addressing Format".
36dd11376bSBart Van Assche  * UFS device may also have the Well Known LUs (also referred as W-LU)
37dd11376bSBart Van Assche  * which again could be from 0x00 to 0x7F. For W-LUs, device only use
38dd11376bSBart Van Assche  * the "Extended Addressing Format" which means the W-LUNs would be
39dd11376bSBart Van Assche  * from 0xc100 (SCSI_W_LUN_BASE) onwards.
40dd11376bSBart Van Assche  * This means max. LUN number reported from UFS device could be 0xC17F.
41dd11376bSBart Van Assche  */
42dd11376bSBart Van Assche #define UFS_UPIU_MAX_UNIT_NUM_ID	0x7F
43dd11376bSBart Van Assche #define UFS_MAX_LUNS		(SCSI_W_LUN_BASE + UFS_UPIU_MAX_UNIT_NUM_ID)
44dd11376bSBart Van Assche #define UFS_UPIU_WLUN_ID	(1 << 7)
45dd11376bSBart Van Assche 
46dd11376bSBart Van Assche /* WriteBooster buffer is available only for the logical unit from 0 to 7 */
47dd11376bSBart Van Assche #define UFS_UPIU_MAX_WB_LUN_ID	8
48dd11376bSBart Van Assche 
49dd11376bSBart Van Assche /*
50dd11376bSBart Van Assche  * WriteBooster buffer lifetime has a limit setted by vendor.
51dd11376bSBart Van Assche  * If it is over the limit, WriteBooster feature will be disabled.
52dd11376bSBart Van Assche  */
53dd11376bSBart Van Assche #define UFS_WB_EXCEED_LIFETIME		0x0B
54dd11376bSBart Van Assche 
556ff265fcSBean Huo /*
566ff265fcSBean Huo  * In UFS Spec, the Extra Header Segment (EHS) starts from byte 32 in UPIU request/response packet
576ff265fcSBean Huo  */
586ff265fcSBean Huo #define EHS_OFFSET_IN_RESPONSE 32
596ff265fcSBean Huo 
60dd11376bSBart Van Assche /* Well known logical unit id in LUN field of UPIU */
61dd11376bSBart Van Assche enum {
62dd11376bSBart Van Assche 	UFS_UPIU_REPORT_LUNS_WLUN	= 0x81,
63dd11376bSBart Van Assche 	UFS_UPIU_UFS_DEVICE_WLUN	= 0xD0,
64dd11376bSBart Van Assche 	UFS_UPIU_BOOT_WLUN		= 0xB0,
65dd11376bSBart Van Assche 	UFS_UPIU_RPMB_WLUN		= 0xC4,
66dd11376bSBart Van Assche };
67dd11376bSBart Van Assche 
68dd11376bSBart Van Assche /*
69dd11376bSBart Van Assche  * UFS Protocol Information Unit related definitions
70dd11376bSBart Van Assche  */
71dd11376bSBart Van Assche 
72dd11376bSBart Van Assche /* Task management functions */
73dd11376bSBart Van Assche enum {
74dd11376bSBart Van Assche 	UFS_ABORT_TASK		= 0x01,
75dd11376bSBart Van Assche 	UFS_ABORT_TASK_SET	= 0x02,
76dd11376bSBart Van Assche 	UFS_CLEAR_TASK_SET	= 0x04,
77dd11376bSBart Van Assche 	UFS_LOGICAL_RESET	= 0x08,
78dd11376bSBart Van Assche 	UFS_QUERY_TASK		= 0x80,
79dd11376bSBart Van Assche 	UFS_QUERY_TASK_SET	= 0x81,
80dd11376bSBart Van Assche };
81dd11376bSBart Van Assche 
82dd11376bSBart Van Assche /* UTP UPIU Transaction Codes Initiator to Target */
8308108d31SBart Van Assche enum upiu_request_transaction {
84dd11376bSBart Van Assche 	UPIU_TRANSACTION_NOP_OUT	= 0x00,
85dd11376bSBart Van Assche 	UPIU_TRANSACTION_COMMAND	= 0x01,
86dd11376bSBart Van Assche 	UPIU_TRANSACTION_DATA_OUT	= 0x02,
87dd11376bSBart Van Assche 	UPIU_TRANSACTION_TASK_REQ	= 0x04,
88dd11376bSBart Van Assche 	UPIU_TRANSACTION_QUERY_REQ	= 0x16,
89dd11376bSBart Van Assche };
90dd11376bSBart Van Assche 
91dd11376bSBart Van Assche /* UTP UPIU Transaction Codes Target to Initiator */
9208108d31SBart Van Assche enum upiu_response_transaction {
93dd11376bSBart Van Assche 	UPIU_TRANSACTION_NOP_IN		= 0x20,
94dd11376bSBart Van Assche 	UPIU_TRANSACTION_RESPONSE	= 0x21,
95dd11376bSBart Van Assche 	UPIU_TRANSACTION_DATA_IN	= 0x22,
96dd11376bSBart Van Assche 	UPIU_TRANSACTION_TASK_RSP	= 0x24,
97dd11376bSBart Van Assche 	UPIU_TRANSACTION_READY_XFER	= 0x31,
98dd11376bSBart Van Assche 	UPIU_TRANSACTION_QUERY_RSP	= 0x36,
99dd11376bSBart Van Assche 	UPIU_TRANSACTION_REJECT_UPIU	= 0x3F,
100dd11376bSBart Van Assche };
101dd11376bSBart Van Assche 
102dd11376bSBart Van Assche /* UPIU Read/Write flags */
103dd11376bSBart Van Assche enum {
104dd11376bSBart Van Assche 	UPIU_CMD_FLAGS_NONE	= 0x00,
105dd11376bSBart Van Assche 	UPIU_CMD_FLAGS_WRITE	= 0x20,
106dd11376bSBart Van Assche 	UPIU_CMD_FLAGS_READ	= 0x40,
107dd11376bSBart Van Assche };
108dd11376bSBart Van Assche 
1092903265eSBart Van Assche /* UPIU response flags */
1102903265eSBart Van Assche enum {
1112903265eSBart Van Assche 	UPIU_RSP_FLAG_UNDERFLOW	= 0x20,
1122903265eSBart Van Assche 	UPIU_RSP_FLAG_OVERFLOW	= 0x40,
1132903265eSBart Van Assche };
1142903265eSBart Van Assche 
115dd11376bSBart Van Assche /* UPIU Task Attributes */
116dd11376bSBart Van Assche enum {
117dd11376bSBart Van Assche 	UPIU_TASK_ATTR_SIMPLE	= 0x00,
118dd11376bSBart Van Assche 	UPIU_TASK_ATTR_ORDERED	= 0x01,
119dd11376bSBart Van Assche 	UPIU_TASK_ATTR_HEADQ	= 0x02,
120dd11376bSBart Van Assche 	UPIU_TASK_ATTR_ACA	= 0x03,
121dd11376bSBart Van Assche };
122dd11376bSBart Van Assche 
123dd11376bSBart Van Assche /* UPIU Query request function */
124dd11376bSBart Van Assche enum {
125dd11376bSBart Van Assche 	UPIU_QUERY_FUNC_STANDARD_READ_REQUEST           = 0x01,
126dd11376bSBart Van Assche 	UPIU_QUERY_FUNC_STANDARD_WRITE_REQUEST          = 0x81,
127dd11376bSBart Van Assche };
128dd11376bSBart Van Assche 
129dd11376bSBart Van Assche /* Flag idn for Query Requests*/
130dd11376bSBart Van Assche enum flag_idn {
131dd11376bSBart Van Assche 	QUERY_FLAG_IDN_FDEVICEINIT			= 0x01,
132dd11376bSBart Van Assche 	QUERY_FLAG_IDN_PERMANENT_WPE			= 0x02,
133dd11376bSBart Van Assche 	QUERY_FLAG_IDN_PWR_ON_WPE			= 0x03,
134dd11376bSBart Van Assche 	QUERY_FLAG_IDN_BKOPS_EN				= 0x04,
135dd11376bSBart Van Assche 	QUERY_FLAG_IDN_LIFE_SPAN_MODE_ENABLE		= 0x05,
136dd11376bSBart Van Assche 	QUERY_FLAG_IDN_PURGE_ENABLE			= 0x06,
137dd11376bSBart Van Assche 	QUERY_FLAG_IDN_RESERVED2			= 0x07,
138dd11376bSBart Van Assche 	QUERY_FLAG_IDN_FPHYRESOURCEREMOVAL		= 0x08,
139dd11376bSBart Van Assche 	QUERY_FLAG_IDN_BUSY_RTC				= 0x09,
140dd11376bSBart Van Assche 	QUERY_FLAG_IDN_RESERVED3			= 0x0A,
141dd11376bSBart Van Assche 	QUERY_FLAG_IDN_PERMANENTLY_DISABLE_FW_UPDATE	= 0x0B,
142dd11376bSBart Van Assche 	QUERY_FLAG_IDN_WB_EN                            = 0x0E,
143dd11376bSBart Van Assche 	QUERY_FLAG_IDN_WB_BUFF_FLUSH_EN                 = 0x0F,
144dd11376bSBart Van Assche 	QUERY_FLAG_IDN_WB_BUFF_FLUSH_DURING_HIBERN8     = 0x10,
145dd11376bSBart Van Assche 	QUERY_FLAG_IDN_HPB_RESET                        = 0x11,
146dd11376bSBart Van Assche 	QUERY_FLAG_IDN_HPB_EN				= 0x12,
147dd11376bSBart Van Assche };
148dd11376bSBart Van Assche 
149dd11376bSBart Van Assche /* Attribute idn for Query requests */
150dd11376bSBart Van Assche enum attr_idn {
151dd11376bSBart Van Assche 	QUERY_ATTR_IDN_BOOT_LU_EN		= 0x00,
152dd11376bSBart Van Assche 	QUERY_ATTR_IDN_MAX_HPB_SINGLE_CMD	= 0x01,
153dd11376bSBart Van Assche 	QUERY_ATTR_IDN_POWER_MODE		= 0x02,
154dd11376bSBart Van Assche 	QUERY_ATTR_IDN_ACTIVE_ICC_LVL		= 0x03,
155dd11376bSBart Van Assche 	QUERY_ATTR_IDN_OOO_DATA_EN		= 0x04,
156dd11376bSBart Van Assche 	QUERY_ATTR_IDN_BKOPS_STATUS		= 0x05,
157dd11376bSBart Van Assche 	QUERY_ATTR_IDN_PURGE_STATUS		= 0x06,
158dd11376bSBart Van Assche 	QUERY_ATTR_IDN_MAX_DATA_IN		= 0x07,
159dd11376bSBart Van Assche 	QUERY_ATTR_IDN_MAX_DATA_OUT		= 0x08,
160dd11376bSBart Van Assche 	QUERY_ATTR_IDN_DYN_CAP_NEEDED		= 0x09,
161dd11376bSBart Van Assche 	QUERY_ATTR_IDN_REF_CLK_FREQ		= 0x0A,
162dd11376bSBart Van Assche 	QUERY_ATTR_IDN_CONF_DESC_LOCK		= 0x0B,
163dd11376bSBart Van Assche 	QUERY_ATTR_IDN_MAX_NUM_OF_RTT		= 0x0C,
164dd11376bSBart Van Assche 	QUERY_ATTR_IDN_EE_CONTROL		= 0x0D,
165dd11376bSBart Van Assche 	QUERY_ATTR_IDN_EE_STATUS		= 0x0E,
166dd11376bSBart Van Assche 	QUERY_ATTR_IDN_SECONDS_PASSED		= 0x0F,
167dd11376bSBart Van Assche 	QUERY_ATTR_IDN_CNTX_CONF		= 0x10,
168dd11376bSBart Van Assche 	QUERY_ATTR_IDN_CORR_PRG_BLK_NUM		= 0x11,
169dd11376bSBart Van Assche 	QUERY_ATTR_IDN_RESERVED2		= 0x12,
170dd11376bSBart Van Assche 	QUERY_ATTR_IDN_RESERVED3		= 0x13,
171dd11376bSBart Van Assche 	QUERY_ATTR_IDN_FFU_STATUS		= 0x14,
172dd11376bSBart Van Assche 	QUERY_ATTR_IDN_PSA_STATE		= 0x15,
173dd11376bSBart Van Assche 	QUERY_ATTR_IDN_PSA_DATA_SIZE		= 0x16,
174dd11376bSBart Van Assche 	QUERY_ATTR_IDN_REF_CLK_GATING_WAIT_TIME	= 0x17,
175dd11376bSBart Van Assche 	QUERY_ATTR_IDN_CASE_ROUGH_TEMP          = 0x18,
176dd11376bSBart Van Assche 	QUERY_ATTR_IDN_HIGH_TEMP_BOUND          = 0x19,
177dd11376bSBart Van Assche 	QUERY_ATTR_IDN_LOW_TEMP_BOUND           = 0x1A,
178dd11376bSBart Van Assche 	QUERY_ATTR_IDN_WB_FLUSH_STATUS	        = 0x1C,
179dd11376bSBart Van Assche 	QUERY_ATTR_IDN_AVAIL_WB_BUFF_SIZE       = 0x1D,
180dd11376bSBart Van Assche 	QUERY_ATTR_IDN_WB_BUFF_LIFE_TIME_EST    = 0x1E,
181dd11376bSBart Van Assche 	QUERY_ATTR_IDN_CURR_WB_BUFF_SIZE        = 0x1F,
1826e1d850aSAsutosh Das 	QUERY_ATTR_IDN_EXT_IID_EN		= 0x2A,
18324befa92SArthur Simchaev 	QUERY_ATTR_IDN_TIMESTAMP		= 0x30
184dd11376bSBart Van Assche };
185dd11376bSBart Van Assche 
186dd11376bSBart Van Assche /* Descriptor idn for Query requests */
187dd11376bSBart Van Assche enum desc_idn {
188dd11376bSBart Van Assche 	QUERY_DESC_IDN_DEVICE		= 0x0,
189dd11376bSBart Van Assche 	QUERY_DESC_IDN_CONFIGURATION	= 0x1,
190dd11376bSBart Van Assche 	QUERY_DESC_IDN_UNIT		= 0x2,
191dd11376bSBart Van Assche 	QUERY_DESC_IDN_RFU_0		= 0x3,
192dd11376bSBart Van Assche 	QUERY_DESC_IDN_INTERCONNECT	= 0x4,
193dd11376bSBart Van Assche 	QUERY_DESC_IDN_STRING		= 0x5,
194dd11376bSBart Van Assche 	QUERY_DESC_IDN_RFU_1		= 0x6,
195dd11376bSBart Van Assche 	QUERY_DESC_IDN_GEOMETRY		= 0x7,
196dd11376bSBart Van Assche 	QUERY_DESC_IDN_POWER		= 0x8,
197dd11376bSBart Van Assche 	QUERY_DESC_IDN_HEALTH           = 0x9,
198dd11376bSBart Van Assche 	QUERY_DESC_IDN_MAX,
199dd11376bSBart Van Assche };
200dd11376bSBart Van Assche 
201dd11376bSBart Van Assche enum desc_header_offset {
202dd11376bSBart Van Assche 	QUERY_DESC_LENGTH_OFFSET	= 0x00,
203dd11376bSBart Van Assche 	QUERY_DESC_DESC_TYPE_OFFSET	= 0x01,
204dd11376bSBart Van Assche };
205dd11376bSBart Van Assche 
206dd11376bSBart Van Assche /* Unit descriptor parameters offsets in bytes*/
207dd11376bSBart Van Assche enum unit_desc_param {
208dd11376bSBart Van Assche 	UNIT_DESC_PARAM_LEN			= 0x0,
209dd11376bSBart Van Assche 	UNIT_DESC_PARAM_TYPE			= 0x1,
210dd11376bSBart Van Assche 	UNIT_DESC_PARAM_UNIT_INDEX		= 0x2,
211dd11376bSBart Van Assche 	UNIT_DESC_PARAM_LU_ENABLE		= 0x3,
212dd11376bSBart Van Assche 	UNIT_DESC_PARAM_BOOT_LUN_ID		= 0x4,
213dd11376bSBart Van Assche 	UNIT_DESC_PARAM_LU_WR_PROTECT		= 0x5,
214dd11376bSBart Van Assche 	UNIT_DESC_PARAM_LU_Q_DEPTH		= 0x6,
215dd11376bSBart Van Assche 	UNIT_DESC_PARAM_PSA_SENSITIVE		= 0x7,
216dd11376bSBart Van Assche 	UNIT_DESC_PARAM_MEM_TYPE		= 0x8,
217dd11376bSBart Van Assche 	UNIT_DESC_PARAM_DATA_RELIABILITY	= 0x9,
218dd11376bSBart Van Assche 	UNIT_DESC_PARAM_LOGICAL_BLK_SIZE	= 0xA,
219dd11376bSBart Van Assche 	UNIT_DESC_PARAM_LOGICAL_BLK_COUNT	= 0xB,
220dd11376bSBart Van Assche 	UNIT_DESC_PARAM_ERASE_BLK_SIZE		= 0x13,
221dd11376bSBart Van Assche 	UNIT_DESC_PARAM_PROVISIONING_TYPE	= 0x17,
222dd11376bSBart Van Assche 	UNIT_DESC_PARAM_PHY_MEM_RSRC_CNT	= 0x18,
223dd11376bSBart Van Assche 	UNIT_DESC_PARAM_CTX_CAPABILITIES	= 0x20,
224dd11376bSBart Van Assche 	UNIT_DESC_PARAM_LARGE_UNIT_SIZE_M1	= 0x22,
225dd11376bSBart Van Assche 	UNIT_DESC_PARAM_HPB_LU_MAX_ACTIVE_RGNS	= 0x23,
226dd11376bSBart Van Assche 	UNIT_DESC_PARAM_HPB_PIN_RGN_START_OFF	= 0x25,
227dd11376bSBart Van Assche 	UNIT_DESC_PARAM_HPB_NUM_PIN_RGNS	= 0x27,
228dd11376bSBart Van Assche 	UNIT_DESC_PARAM_WB_BUF_ALLOC_UNITS	= 0x29,
229dd11376bSBart Van Assche };
230dd11376bSBart Van Assche 
231f6b9d0feSBean Huo /* RPMB Unit descriptor parameters offsets in bytes*/
232f6b9d0feSBean Huo enum rpmb_unit_desc_param {
233f6b9d0feSBean Huo 	RPMB_UNIT_DESC_PARAM_LEN		= 0x0,
234f6b9d0feSBean Huo 	RPMB_UNIT_DESC_PARAM_TYPE		= 0x1,
235f6b9d0feSBean Huo 	RPMB_UNIT_DESC_PARAM_UNIT_INDEX		= 0x2,
236f6b9d0feSBean Huo 	RPMB_UNIT_DESC_PARAM_LU_ENABLE		= 0x3,
237f6b9d0feSBean Huo 	RPMB_UNIT_DESC_PARAM_BOOT_LUN_ID	= 0x4,
238f6b9d0feSBean Huo 	RPMB_UNIT_DESC_PARAM_LU_WR_PROTECT	= 0x5,
239f6b9d0feSBean Huo 	RPMB_UNIT_DESC_PARAM_LU_Q_DEPTH		= 0x6,
240f6b9d0feSBean Huo 	RPMB_UNIT_DESC_PARAM_PSA_SENSITIVE	= 0x7,
241f6b9d0feSBean Huo 	RPMB_UNIT_DESC_PARAM_MEM_TYPE		= 0x8,
242f6b9d0feSBean Huo 	RPMB_UNIT_DESC_PARAM_REGION_EN		= 0x9,
243f6b9d0feSBean Huo 	RPMB_UNIT_DESC_PARAM_LOGICAL_BLK_SIZE	= 0xA,
244f6b9d0feSBean Huo 	RPMB_UNIT_DESC_PARAM_LOGICAL_BLK_COUNT	= 0xB,
245f6b9d0feSBean Huo 	RPMB_UNIT_DESC_PARAM_REGION0_SIZE	= 0x13,
246f6b9d0feSBean Huo 	RPMB_UNIT_DESC_PARAM_REGION1_SIZE	= 0x14,
247f6b9d0feSBean Huo 	RPMB_UNIT_DESC_PARAM_REGION2_SIZE	= 0x15,
248f6b9d0feSBean Huo 	RPMB_UNIT_DESC_PARAM_REGION3_SIZE	= 0x16,
249f6b9d0feSBean Huo 	RPMB_UNIT_DESC_PARAM_PROVISIONING_TYPE	= 0x17,
250f6b9d0feSBean Huo 	RPMB_UNIT_DESC_PARAM_PHY_MEM_RSRC_CNT	= 0x18,
251f6b9d0feSBean Huo };
252f6b9d0feSBean Huo 
253dd11376bSBart Van Assche /* Device descriptor parameters offsets in bytes*/
254dd11376bSBart Van Assche enum device_desc_param {
255dd11376bSBart Van Assche 	DEVICE_DESC_PARAM_LEN			= 0x0,
256dd11376bSBart Van Assche 	DEVICE_DESC_PARAM_TYPE			= 0x1,
257dd11376bSBart Van Assche 	DEVICE_DESC_PARAM_DEVICE_TYPE		= 0x2,
258dd11376bSBart Van Assche 	DEVICE_DESC_PARAM_DEVICE_CLASS		= 0x3,
259dd11376bSBart Van Assche 	DEVICE_DESC_PARAM_DEVICE_SUB_CLASS	= 0x4,
260dd11376bSBart Van Assche 	DEVICE_DESC_PARAM_PRTCL			= 0x5,
261dd11376bSBart Van Assche 	DEVICE_DESC_PARAM_NUM_LU		= 0x6,
262dd11376bSBart Van Assche 	DEVICE_DESC_PARAM_NUM_WLU		= 0x7,
263dd11376bSBart Van Assche 	DEVICE_DESC_PARAM_BOOT_ENBL		= 0x8,
264dd11376bSBart Van Assche 	DEVICE_DESC_PARAM_DESC_ACCSS_ENBL	= 0x9,
265dd11376bSBart Van Assche 	DEVICE_DESC_PARAM_INIT_PWR_MODE		= 0xA,
266dd11376bSBart Van Assche 	DEVICE_DESC_PARAM_HIGH_PR_LUN		= 0xB,
267dd11376bSBart Van Assche 	DEVICE_DESC_PARAM_SEC_RMV_TYPE		= 0xC,
268dd11376bSBart Van Assche 	DEVICE_DESC_PARAM_SEC_LU		= 0xD,
269dd11376bSBart Van Assche 	DEVICE_DESC_PARAM_BKOP_TERM_LT		= 0xE,
270dd11376bSBart Van Assche 	DEVICE_DESC_PARAM_ACTVE_ICC_LVL		= 0xF,
271dd11376bSBart Van Assche 	DEVICE_DESC_PARAM_SPEC_VER		= 0x10,
272dd11376bSBart Van Assche 	DEVICE_DESC_PARAM_MANF_DATE		= 0x12,
273dd11376bSBart Van Assche 	DEVICE_DESC_PARAM_MANF_NAME		= 0x14,
274dd11376bSBart Van Assche 	DEVICE_DESC_PARAM_PRDCT_NAME		= 0x15,
275dd11376bSBart Van Assche 	DEVICE_DESC_PARAM_SN			= 0x16,
276dd11376bSBart Van Assche 	DEVICE_DESC_PARAM_OEM_ID		= 0x17,
277dd11376bSBart Van Assche 	DEVICE_DESC_PARAM_MANF_ID		= 0x18,
278dd11376bSBart Van Assche 	DEVICE_DESC_PARAM_UD_OFFSET		= 0x1A,
279dd11376bSBart Van Assche 	DEVICE_DESC_PARAM_UD_LEN		= 0x1B,
280dd11376bSBart Van Assche 	DEVICE_DESC_PARAM_RTT_CAP		= 0x1C,
281dd11376bSBart Van Assche 	DEVICE_DESC_PARAM_FRQ_RTC		= 0x1D,
282dd11376bSBart Van Assche 	DEVICE_DESC_PARAM_UFS_FEAT		= 0x1F,
283dd11376bSBart Van Assche 	DEVICE_DESC_PARAM_FFU_TMT		= 0x20,
284dd11376bSBart Van Assche 	DEVICE_DESC_PARAM_Q_DPTH		= 0x21,
285dd11376bSBart Van Assche 	DEVICE_DESC_PARAM_DEV_VER		= 0x22,
286dd11376bSBart Van Assche 	DEVICE_DESC_PARAM_NUM_SEC_WPA		= 0x24,
287dd11376bSBart Van Assche 	DEVICE_DESC_PARAM_PSA_MAX_DATA		= 0x25,
288dd11376bSBart Van Assche 	DEVICE_DESC_PARAM_PSA_TMT		= 0x29,
289dd11376bSBart Van Assche 	DEVICE_DESC_PARAM_PRDCT_REV		= 0x2A,
290dd11376bSBart Van Assche 	DEVICE_DESC_PARAM_HPB_VER		= 0x40,
291dd11376bSBart Van Assche 	DEVICE_DESC_PARAM_HPB_CONTROL		= 0x42,
292dd11376bSBart Van Assche 	DEVICE_DESC_PARAM_EXT_UFS_FEATURE_SUP	= 0x4F,
293dd11376bSBart Van Assche 	DEVICE_DESC_PARAM_WB_PRESRV_USRSPC_EN	= 0x53,
294dd11376bSBart Van Assche 	DEVICE_DESC_PARAM_WB_TYPE		= 0x54,
295dd11376bSBart Van Assche 	DEVICE_DESC_PARAM_WB_SHARED_ALLOC_UNITS = 0x55,
296dd11376bSBart Van Assche };
297dd11376bSBart Van Assche 
298dd11376bSBart Van Assche /* Interconnect descriptor parameters offsets in bytes*/
299dd11376bSBart Van Assche enum interconnect_desc_param {
300dd11376bSBart Van Assche 	INTERCONNECT_DESC_PARAM_LEN		= 0x0,
301dd11376bSBart Van Assche 	INTERCONNECT_DESC_PARAM_TYPE		= 0x1,
302dd11376bSBart Van Assche 	INTERCONNECT_DESC_PARAM_UNIPRO_VER	= 0x2,
303dd11376bSBart Van Assche 	INTERCONNECT_DESC_PARAM_MPHY_VER	= 0x4,
304dd11376bSBart Van Assche };
305dd11376bSBart Van Assche 
306dd11376bSBart Van Assche /* Geometry descriptor parameters offsets in bytes*/
307dd11376bSBart Van Assche enum geometry_desc_param {
308dd11376bSBart Van Assche 	GEOMETRY_DESC_PARAM_LEN			= 0x0,
309dd11376bSBart Van Assche 	GEOMETRY_DESC_PARAM_TYPE		= 0x1,
310dd11376bSBart Van Assche 	GEOMETRY_DESC_PARAM_DEV_CAP		= 0x4,
311dd11376bSBart Van Assche 	GEOMETRY_DESC_PARAM_MAX_NUM_LUN		= 0xC,
312dd11376bSBart Van Assche 	GEOMETRY_DESC_PARAM_SEG_SIZE		= 0xD,
313dd11376bSBart Van Assche 	GEOMETRY_DESC_PARAM_ALLOC_UNIT_SIZE	= 0x11,
314dd11376bSBart Van Assche 	GEOMETRY_DESC_PARAM_MIN_BLK_SIZE	= 0x12,
315dd11376bSBart Van Assche 	GEOMETRY_DESC_PARAM_OPT_RD_BLK_SIZE	= 0x13,
316dd11376bSBart Van Assche 	GEOMETRY_DESC_PARAM_OPT_WR_BLK_SIZE	= 0x14,
317dd11376bSBart Van Assche 	GEOMETRY_DESC_PARAM_MAX_IN_BUF_SIZE	= 0x15,
318dd11376bSBart Van Assche 	GEOMETRY_DESC_PARAM_MAX_OUT_BUF_SIZE	= 0x16,
319dd11376bSBart Van Assche 	GEOMETRY_DESC_PARAM_RPMB_RW_SIZE	= 0x17,
320dd11376bSBart Van Assche 	GEOMETRY_DESC_PARAM_DYN_CAP_RSRC_PLC	= 0x18,
321dd11376bSBart Van Assche 	GEOMETRY_DESC_PARAM_DATA_ORDER		= 0x19,
322dd11376bSBart Van Assche 	GEOMETRY_DESC_PARAM_MAX_NUM_CTX		= 0x1A,
323dd11376bSBart Van Assche 	GEOMETRY_DESC_PARAM_TAG_UNIT_SIZE	= 0x1B,
324dd11376bSBart Van Assche 	GEOMETRY_DESC_PARAM_TAG_RSRC_SIZE	= 0x1C,
325dd11376bSBart Van Assche 	GEOMETRY_DESC_PARAM_SEC_RM_TYPES	= 0x1D,
326dd11376bSBart Van Assche 	GEOMETRY_DESC_PARAM_MEM_TYPES		= 0x1E,
327dd11376bSBart Van Assche 	GEOMETRY_DESC_PARAM_SCM_MAX_NUM_UNITS	= 0x20,
328dd11376bSBart Van Assche 	GEOMETRY_DESC_PARAM_SCM_CAP_ADJ_FCTR	= 0x24,
329dd11376bSBart Van Assche 	GEOMETRY_DESC_PARAM_NPM_MAX_NUM_UNITS	= 0x26,
330dd11376bSBart Van Assche 	GEOMETRY_DESC_PARAM_NPM_CAP_ADJ_FCTR	= 0x2A,
331dd11376bSBart Van Assche 	GEOMETRY_DESC_PARAM_ENM1_MAX_NUM_UNITS	= 0x2C,
332dd11376bSBart Van Assche 	GEOMETRY_DESC_PARAM_ENM1_CAP_ADJ_FCTR	= 0x30,
333dd11376bSBart Van Assche 	GEOMETRY_DESC_PARAM_ENM2_MAX_NUM_UNITS	= 0x32,
334dd11376bSBart Van Assche 	GEOMETRY_DESC_PARAM_ENM2_CAP_ADJ_FCTR	= 0x36,
335dd11376bSBart Van Assche 	GEOMETRY_DESC_PARAM_ENM3_MAX_NUM_UNITS	= 0x38,
336dd11376bSBart Van Assche 	GEOMETRY_DESC_PARAM_ENM3_CAP_ADJ_FCTR	= 0x3C,
337dd11376bSBart Van Assche 	GEOMETRY_DESC_PARAM_ENM4_MAX_NUM_UNITS	= 0x3E,
338dd11376bSBart Van Assche 	GEOMETRY_DESC_PARAM_ENM4_CAP_ADJ_FCTR	= 0x42,
339dd11376bSBart Van Assche 	GEOMETRY_DESC_PARAM_OPT_LOG_BLK_SIZE	= 0x44,
340dd11376bSBart Van Assche 	GEOMETRY_DESC_PARAM_HPB_REGION_SIZE	= 0x48,
341dd11376bSBart Van Assche 	GEOMETRY_DESC_PARAM_HPB_NUMBER_LU	= 0x49,
342dd11376bSBart Van Assche 	GEOMETRY_DESC_PARAM_HPB_SUBREGION_SIZE	= 0x4A,
343dd11376bSBart Van Assche 	GEOMETRY_DESC_PARAM_HPB_MAX_ACTIVE_REGS	= 0x4B,
344dd11376bSBart Van Assche 	GEOMETRY_DESC_PARAM_WB_MAX_ALLOC_UNITS	= 0x4F,
345dd11376bSBart Van Assche 	GEOMETRY_DESC_PARAM_WB_MAX_WB_LUNS	= 0x53,
346dd11376bSBart Van Assche 	GEOMETRY_DESC_PARAM_WB_BUFF_CAP_ADJ	= 0x54,
347dd11376bSBart Van Assche 	GEOMETRY_DESC_PARAM_WB_SUP_RED_TYPE	= 0x55,
348dd11376bSBart Van Assche 	GEOMETRY_DESC_PARAM_WB_SUP_WB_TYPE	= 0x56,
349dd11376bSBart Van Assche };
350dd11376bSBart Van Assche 
351dd11376bSBart Van Assche /* Health descriptor parameters offsets in bytes*/
352dd11376bSBart Van Assche enum health_desc_param {
353dd11376bSBart Van Assche 	HEALTH_DESC_PARAM_LEN			= 0x0,
354dd11376bSBart Van Assche 	HEALTH_DESC_PARAM_TYPE			= 0x1,
355dd11376bSBart Van Assche 	HEALTH_DESC_PARAM_EOL_INFO		= 0x2,
356dd11376bSBart Van Assche 	HEALTH_DESC_PARAM_LIFE_TIME_EST_A	= 0x3,
357dd11376bSBart Van Assche 	HEALTH_DESC_PARAM_LIFE_TIME_EST_B	= 0x4,
358dd11376bSBart Van Assche };
359dd11376bSBart Van Assche 
360dd11376bSBart Van Assche /* WriteBooster buffer mode */
361dd11376bSBart Van Assche enum {
362dd11376bSBart Van Assche 	WB_BUF_MODE_LU_DEDICATED	= 0x0,
363dd11376bSBart Van Assche 	WB_BUF_MODE_SHARED		= 0x1,
364dd11376bSBart Van Assche };
365dd11376bSBart Van Assche 
366dd11376bSBart Van Assche /*
367dd11376bSBart Van Assche  * Logical Unit Write Protect
368dd11376bSBart Van Assche  * 00h: LU not write protected
369dd11376bSBart Van Assche  * 01h: LU write protected when fPowerOnWPEn =1
370dd11376bSBart Van Assche  * 02h: LU permanently write protected when fPermanentWPEn =1
371dd11376bSBart Van Assche  */
372dd11376bSBart Van Assche enum ufs_lu_wp_type {
373dd11376bSBart Van Assche 	UFS_LU_NO_WP		= 0x00,
374dd11376bSBart Van Assche 	UFS_LU_POWER_ON_WP	= 0x01,
375dd11376bSBart Van Assche 	UFS_LU_PERM_WP		= 0x02,
376dd11376bSBart Van Assche };
377dd11376bSBart Van Assche 
378dd11376bSBart Van Assche /* bActiveICCLevel parameter current units */
379dd11376bSBart Van Assche enum {
380dd11376bSBart Van Assche 	UFSHCD_NANO_AMP		= 0,
381dd11376bSBart Van Assche 	UFSHCD_MICRO_AMP	= 1,
382dd11376bSBart Van Assche 	UFSHCD_MILI_AMP		= 2,
383dd11376bSBart Van Assche 	UFSHCD_AMP		= 3,
384dd11376bSBart Van Assche };
385dd11376bSBart Van Assche 
386dd11376bSBart Van Assche /* Possible values for dExtendedUFSFeaturesSupport */
387dd11376bSBart Van Assche enum {
3880176c4afSBao D. Nguyen 	UFS_DEV_HIGH_TEMP_NOTIF		= BIT(4),
3890176c4afSBao D. Nguyen 	UFS_DEV_LOW_TEMP_NOTIF		= BIT(5),
390dd11376bSBart Van Assche 	UFS_DEV_EXT_TEMP_NOTIF		= BIT(6),
391dd11376bSBart Van Assche 	UFS_DEV_HPB_SUPPORT		= BIT(7),
392dd11376bSBart Van Assche 	UFS_DEV_WRITE_BOOSTER_SUP	= BIT(8),
3936e1d850aSAsutosh Das 	UFS_DEV_EXT_IID_SUP		= BIT(16),
394dd11376bSBart Van Assche };
395dd11376bSBart Van Assche #define UFS_DEV_HPB_SUPPORT_VERSION		0x310
396dd11376bSBart Van Assche 
397dd11376bSBart Van Assche #define POWER_DESC_MAX_ACTV_ICC_LVLS		16
398dd11376bSBart Van Assche 
399dd11376bSBart Van Assche /* Attribute  bActiveICCLevel parameter bit masks definitions */
400dd11376bSBart Van Assche #define ATTR_ICC_LVL_UNIT_OFFSET	14
401dd11376bSBart Van Assche #define ATTR_ICC_LVL_UNIT_MASK		(0x3 << ATTR_ICC_LVL_UNIT_OFFSET)
402dd11376bSBart Van Assche #define ATTR_ICC_LVL_VALUE_MASK		0x3FF
403dd11376bSBart Van Assche 
404dd11376bSBart Van Assche /* Power descriptor parameters offsets in bytes */
405dd11376bSBart Van Assche enum power_desc_param_offset {
406dd11376bSBart Van Assche 	PWR_DESC_LEN			= 0x0,
407dd11376bSBart Van Assche 	PWR_DESC_TYPE			= 0x1,
408dd11376bSBart Van Assche 	PWR_DESC_ACTIVE_LVLS_VCC_0	= 0x2,
409dd11376bSBart Van Assche 	PWR_DESC_ACTIVE_LVLS_VCCQ_0	= 0x22,
410dd11376bSBart Van Assche 	PWR_DESC_ACTIVE_LVLS_VCCQ2_0	= 0x42,
411dd11376bSBart Van Assche };
412dd11376bSBart Van Assche 
413dd11376bSBart Van Assche /* Exception event mask values */
414dd11376bSBart Van Assche enum {
415dd11376bSBart Van Assche 	MASK_EE_STATUS			= 0xFFFF,
416dd11376bSBart Van Assche 	MASK_EE_DYNCAP_EVENT		= BIT(0),
417dd11376bSBart Van Assche 	MASK_EE_SYSPOOL_EVENT		= BIT(1),
418dd11376bSBart Van Assche 	MASK_EE_URGENT_BKOPS		= BIT(2),
419dd11376bSBart Van Assche 	MASK_EE_TOO_HIGH_TEMP		= BIT(3),
420dd11376bSBart Van Assche 	MASK_EE_TOO_LOW_TEMP		= BIT(4),
421dd11376bSBart Van Assche 	MASK_EE_WRITEBOOSTER_EVENT	= BIT(5),
422dd11376bSBart Van Assche 	MASK_EE_PERFORMANCE_THROTTLING	= BIT(6),
423dd11376bSBart Van Assche };
424dd11376bSBart Van Assche #define MASK_EE_URGENT_TEMP (MASK_EE_TOO_HIGH_TEMP | MASK_EE_TOO_LOW_TEMP)
425dd11376bSBart Van Assche 
426dd11376bSBart Van Assche /* Background operation status */
427dd11376bSBart Van Assche enum bkops_status {
428dd11376bSBart Van Assche 	BKOPS_STATUS_NO_OP               = 0x0,
429dd11376bSBart Van Assche 	BKOPS_STATUS_NON_CRITICAL        = 0x1,
430dd11376bSBart Van Assche 	BKOPS_STATUS_PERF_IMPACT         = 0x2,
431dd11376bSBart Van Assche 	BKOPS_STATUS_CRITICAL            = 0x3,
432dd11376bSBart Van Assche 	BKOPS_STATUS_MAX		 = BKOPS_STATUS_CRITICAL,
433dd11376bSBart Van Assche };
434dd11376bSBart Van Assche 
435dd11376bSBart Van Assche /* UTP QUERY Transaction Specific Fields OpCode */
436dd11376bSBart Van Assche enum query_opcode {
437dd11376bSBart Van Assche 	UPIU_QUERY_OPCODE_NOP		= 0x0,
438dd11376bSBart Van Assche 	UPIU_QUERY_OPCODE_READ_DESC	= 0x1,
439dd11376bSBart Van Assche 	UPIU_QUERY_OPCODE_WRITE_DESC	= 0x2,
440dd11376bSBart Van Assche 	UPIU_QUERY_OPCODE_READ_ATTR	= 0x3,
441dd11376bSBart Van Assche 	UPIU_QUERY_OPCODE_WRITE_ATTR	= 0x4,
442dd11376bSBart Van Assche 	UPIU_QUERY_OPCODE_READ_FLAG	= 0x5,
443dd11376bSBart Van Assche 	UPIU_QUERY_OPCODE_SET_FLAG	= 0x6,
444dd11376bSBart Van Assche 	UPIU_QUERY_OPCODE_CLEAR_FLAG	= 0x7,
445dd11376bSBart Van Assche 	UPIU_QUERY_OPCODE_TOGGLE_FLAG	= 0x8,
446dd11376bSBart Van Assche };
447dd11376bSBart Van Assche 
448dd11376bSBart Van Assche /* bRefClkFreq attribute values */
449dd11376bSBart Van Assche enum ufs_ref_clk_freq {
450dd11376bSBart Van Assche 	REF_CLK_FREQ_19_2_MHZ	= 0,
451dd11376bSBart Van Assche 	REF_CLK_FREQ_26_MHZ	= 1,
452dd11376bSBart Van Assche 	REF_CLK_FREQ_38_4_MHZ	= 2,
453dd11376bSBart Van Assche 	REF_CLK_FREQ_52_MHZ	= 3,
454dd11376bSBart Van Assche 	REF_CLK_FREQ_INVAL	= -1,
455dd11376bSBart Van Assche };
456dd11376bSBart Van Assche 
457dd11376bSBart Van Assche /* Query response result code */
458dd11376bSBart Van Assche enum {
459dd11376bSBart Van Assche 	QUERY_RESULT_SUCCESS                    = 0x00,
460dd11376bSBart Van Assche 	QUERY_RESULT_NOT_READABLE               = 0xF6,
461dd11376bSBart Van Assche 	QUERY_RESULT_NOT_WRITEABLE              = 0xF7,
462dd11376bSBart Van Assche 	QUERY_RESULT_ALREADY_WRITTEN            = 0xF8,
463dd11376bSBart Van Assche 	QUERY_RESULT_INVALID_LENGTH             = 0xF9,
464dd11376bSBart Van Assche 	QUERY_RESULT_INVALID_VALUE              = 0xFA,
465dd11376bSBart Van Assche 	QUERY_RESULT_INVALID_SELECTOR           = 0xFB,
466dd11376bSBart Van Assche 	QUERY_RESULT_INVALID_INDEX              = 0xFC,
467dd11376bSBart Van Assche 	QUERY_RESULT_INVALID_IDN                = 0xFD,
468dd11376bSBart Van Assche 	QUERY_RESULT_INVALID_OPCODE             = 0xFE,
469dd11376bSBart Van Assche 	QUERY_RESULT_GENERAL_FAILURE            = 0xFF,
470dd11376bSBart Van Assche };
471dd11376bSBart Van Assche 
472dd11376bSBart Van Assche /* UTP Transfer Request Command Type (CT) */
473dd11376bSBart Van Assche enum {
474dd11376bSBart Van Assche 	UPIU_COMMAND_SET_TYPE_SCSI	= 0x0,
475dd11376bSBart Van Assche 	UPIU_COMMAND_SET_TYPE_UFS	= 0x1,
476dd11376bSBart Van Assche 	UPIU_COMMAND_SET_TYPE_QUERY	= 0x2,
477dd11376bSBart Van Assche };
478dd11376bSBart Van Assche 
479dd11376bSBart Van Assche /* Offset of the response code in the UPIU header */
480dd11376bSBart Van Assche #define UPIU_RSP_CODE_OFFSET		8
481dd11376bSBart Van Assche 
482dd11376bSBart Van Assche enum {
483dd11376bSBart Van Assche 	MASK_TM_SERVICE_RESP		= 0xFF,
484dd11376bSBart Van Assche };
485dd11376bSBart Van Assche 
486dd11376bSBart Van Assche /* Task management service response */
487dd11376bSBart Van Assche enum {
488dd11376bSBart Van Assche 	UPIU_TASK_MANAGEMENT_FUNC_COMPL		= 0x00,
489dd11376bSBart Van Assche 	UPIU_TASK_MANAGEMENT_FUNC_NOT_SUPPORTED = 0x04,
490dd11376bSBart Van Assche 	UPIU_TASK_MANAGEMENT_FUNC_SUCCEEDED	= 0x08,
491dd11376bSBart Van Assche 	UPIU_TASK_MANAGEMENT_FUNC_FAILED	= 0x05,
492dd11376bSBart Van Assche 	UPIU_INCORRECT_LOGICAL_UNIT_NO		= 0x09,
493dd11376bSBart Van Assche };
494dd11376bSBart Van Assche 
495dd11376bSBart Van Assche /* UFS device power modes */
496dd11376bSBart Van Assche enum ufs_dev_pwr_mode {
497dd11376bSBart Van Assche 	UFS_ACTIVE_PWR_MODE	= 1,
498dd11376bSBart Van Assche 	UFS_SLEEP_PWR_MODE	= 2,
499dd11376bSBart Van Assche 	UFS_POWERDOWN_PWR_MODE	= 3,
500dd11376bSBart Van Assche 	UFS_DEEPSLEEP_PWR_MODE	= 4,
501dd11376bSBart Van Assche };
502dd11376bSBart Van Assche 
503dd11376bSBart Van Assche #define UFS_WB_BUF_REMAIN_PERCENT(val) ((val) / 10)
504dd11376bSBart Van Assche 
505dd11376bSBart Van Assche /**
506dd11376bSBart Van Assche  * struct utp_cmd_rsp - Response UPIU structure
507dd11376bSBart Van Assche  * @residual_transfer_count: Residual transfer count DW-3
508dd11376bSBart Van Assche  * @reserved: Reserved double words DW-4 to DW-7
509dd11376bSBart Van Assche  * @sense_data_len: Sense data length DW-8 U16
510dd11376bSBart Van Assche  * @sense_data: Sense data field DW-8 to DW-12
511dd11376bSBart Van Assche  */
512dd11376bSBart Van Assche struct utp_cmd_rsp {
513dd11376bSBart Van Assche 	__be32 residual_transfer_count;
514dd11376bSBart Van Assche 	__be32 reserved[4];
515dd11376bSBart Van Assche 	__be16 sense_data_len;
516dd11376bSBart Van Assche 	u8 sense_data[UFS_SENSE_SIZE];
517dd11376bSBart Van Assche };
518dd11376bSBart Van Assche 
519dd11376bSBart Van Assche /**
520dd11376bSBart Van Assche  * struct utp_upiu_rsp - general upiu response structure
521dd11376bSBart Van Assche  * @header: UPIU header structure DW-0 to DW-2
522dd11376bSBart Van Assche  * @sr: fields structure for scsi command DW-3 to DW-12
523dd11376bSBart Van Assche  * @qr: fields structure for query request DW-3 to DW-7
524dd11376bSBart Van Assche  */
525dd11376bSBart Van Assche struct utp_upiu_rsp {
526dd11376bSBart Van Assche 	struct utp_upiu_header header;
527dd11376bSBart Van Assche 	union {
528dd11376bSBart Van Assche 		struct utp_cmd_rsp sr;
529dd11376bSBart Van Assche 		struct utp_upiu_query qr;
530dd11376bSBart Van Assche 	};
531dd11376bSBart Van Assche };
532dd11376bSBart Van Assche 
533dd11376bSBart Van Assche /*
534dd11376bSBart Van Assche  * VCCQ & VCCQ2 current requirement when UFS device is in sleep state
535dd11376bSBart Van Assche  * and link is in Hibern8 state.
536dd11376bSBart Van Assche  */
537dd11376bSBart Van Assche #define UFS_VREG_LPM_LOAD_UA	1000 /* uA */
538dd11376bSBart Van Assche 
539dd11376bSBart Van Assche struct ufs_vreg {
540dd11376bSBart Van Assche 	struct regulator *reg;
541dd11376bSBart Van Assche 	const char *name;
542dd11376bSBart Van Assche 	bool always_on;
543dd11376bSBart Van Assche 	bool enabled;
544dd11376bSBart Van Assche 	int max_uA;
545dd11376bSBart Van Assche };
546dd11376bSBart Van Assche 
547dd11376bSBart Van Assche struct ufs_vreg_info {
548dd11376bSBart Van Assche 	struct ufs_vreg *vcc;
549dd11376bSBart Van Assche 	struct ufs_vreg *vccq;
550dd11376bSBart Van Assche 	struct ufs_vreg *vccq2;
551dd11376bSBart Van Assche 	struct ufs_vreg *vdd_hba;
552dd11376bSBart Van Assche };
553dd11376bSBart Van Assche 
554*06701a54SBean Huo /* UFS device descriptor wPeriodicRTCUpdate bit9 defines RTC time baseline */
555*06701a54SBean Huo #define UFS_RTC_TIME_BASELINE BIT(9)
556*06701a54SBean Huo 
557*06701a54SBean Huo enum ufs_rtc_time {
558*06701a54SBean Huo 	UFS_RTC_RELATIVE,
559*06701a54SBean Huo 	UFS_RTC_ABSOLUTE
560*06701a54SBean Huo };
561*06701a54SBean Huo 
562dd11376bSBart Van Assche struct ufs_dev_info {
563dd11376bSBart Van Assche 	bool	f_power_on_wp_en;
564dd11376bSBart Van Assche 	/* Keeps information if any of the LU is power on write protected */
565dd11376bSBart Van Assche 	bool	is_lu_power_on_wp;
566dd11376bSBart Van Assche 	/* Maximum number of general LU supported by the UFS device */
567dd11376bSBart Van Assche 	u8	max_lu_supported;
568dd11376bSBart Van Assche 	u16	wmanufacturerid;
569dd11376bSBart Van Assche 	/*UFS device Product Name */
570dd11376bSBart Van Assche 	u8	*model;
571dd11376bSBart Van Assche 	u16	wspecversion;
572dd11376bSBart Van Assche 	u32	clk_gating_wait_us;
5737224c806SAsutosh Das 	/* Stores the depth of queue in UFS device */
5747224c806SAsutosh Das 	u8	bqueuedepth;
575dd11376bSBart Van Assche 
576dd11376bSBart Van Assche 	/* UFS WB related flags */
577dd11376bSBart Van Assche 	bool    wb_enabled;
578dd11376bSBart Van Assche 	bool    wb_buf_flush_enabled;
579dd11376bSBart Van Assche 	u8	wb_dedicated_lu;
580dd11376bSBart Van Assche 	u8      wb_buffer_type;
581dd11376bSBart Van Assche 
582dd11376bSBart Van Assche 	bool	b_rpm_dev_flush_capable;
583dd11376bSBart Van Assche 	u8	b_presrv_uspc_en;
584f6b9d0feSBean Huo 
585f6b9d0feSBean Huo 	bool    b_advanced_rpmb_en;
5866e1d850aSAsutosh Das 
5876e1d850aSAsutosh Das 	/* UFS EXT_IID Enable */
5886e1d850aSAsutosh Das 	bool	b_ext_iid_en;
589*06701a54SBean Huo 
590*06701a54SBean Huo 	/* UFS RTC */
591*06701a54SBean Huo 	enum ufs_rtc_time rtc_type;
592*06701a54SBean Huo 	time64_t rtc_time_baseline;
593dd11376bSBart Van Assche };
594dd11376bSBart Van Assche 
595dd11376bSBart Van Assche /*
596dd11376bSBart Van Assche  * This enum is used in string mapping in include/trace/events/ufs.h.
597dd11376bSBart Van Assche  */
598dd11376bSBart Van Assche enum ufs_trace_str_t {
599dd11376bSBart Van Assche 	UFS_CMD_SEND, UFS_CMD_COMP, UFS_DEV_COMP,
600dd11376bSBart Van Assche 	UFS_QUERY_SEND, UFS_QUERY_COMP, UFS_QUERY_ERR,
601dd11376bSBart Van Assche 	UFS_TM_SEND, UFS_TM_COMP, UFS_TM_ERR
602dd11376bSBart Van Assche };
603dd11376bSBart Van Assche 
604dd11376bSBart Van Assche /*
605dd11376bSBart Van Assche  * Transaction Specific Fields (TSF) type in the UPIU package, this enum is
606dd11376bSBart Van Assche  * used in include/trace/events/ufs.h for UFS command trace.
607dd11376bSBart Van Assche  */
608dd11376bSBart Van Assche enum ufs_trace_tsf_t {
609dd11376bSBart Van Assche 	UFS_TSF_CDB, UFS_TSF_OSF, UFS_TSF_TM_INPUT, UFS_TSF_TM_OUTPUT
610dd11376bSBart Van Assche };
611dd11376bSBart Van Assche 
612dd11376bSBart Van Assche #endif /* End of Header */
613