xref: /openbmc/linux/include/sound/hda_verbs.h (revision 4f2c0a4acffbec01079c28f839422e64ddeff004)
1b2441318SGreg Kroah-Hartman /* SPDX-License-Identifier: GPL-2.0 */
2ed326363STakashi Iwai /*
3ed326363STakashi Iwai  * HD-audio codec verbs
4ed326363STakashi Iwai  */
5ed326363STakashi Iwai 
6ed326363STakashi Iwai #ifndef __SOUND_HDA_VERBS_H
7ed326363STakashi Iwai #define __SOUND_HDA_VERBS_H
8ed326363STakashi Iwai 
9ed326363STakashi Iwai /*
10ed326363STakashi Iwai  * nodes
11ed326363STakashi Iwai  */
12ed326363STakashi Iwai #define	AC_NODE_ROOT		0x00
13ed326363STakashi Iwai 
14ed326363STakashi Iwai /*
15ed326363STakashi Iwai  * function group types
16ed326363STakashi Iwai  */
17ed326363STakashi Iwai enum {
18ed326363STakashi Iwai 	AC_GRP_AUDIO_FUNCTION = 0x01,
19ed326363STakashi Iwai 	AC_GRP_MODEM_FUNCTION = 0x02,
20ed326363STakashi Iwai };
21ed326363STakashi Iwai 
22ed326363STakashi Iwai /*
23ed326363STakashi Iwai  * widget types
24ed326363STakashi Iwai  */
25ed326363STakashi Iwai enum {
26ed326363STakashi Iwai 	AC_WID_AUD_OUT,		/* Audio Out */
27ed326363STakashi Iwai 	AC_WID_AUD_IN,		/* Audio In */
28ed326363STakashi Iwai 	AC_WID_AUD_MIX,		/* Audio Mixer */
29ed326363STakashi Iwai 	AC_WID_AUD_SEL,		/* Audio Selector */
30ed326363STakashi Iwai 	AC_WID_PIN,		/* Pin Complex */
31ed326363STakashi Iwai 	AC_WID_POWER,		/* Power */
32ed326363STakashi Iwai 	AC_WID_VOL_KNB,		/* Volume Knob */
33ed326363STakashi Iwai 	AC_WID_BEEP,		/* Beep Generator */
34ed326363STakashi Iwai 	AC_WID_VENDOR = 0x0f	/* Vendor specific */
35ed326363STakashi Iwai };
36ed326363STakashi Iwai 
37ed326363STakashi Iwai /*
38ed326363STakashi Iwai  * GET verbs
39ed326363STakashi Iwai  */
40ed326363STakashi Iwai #define AC_VERB_GET_STREAM_FORMAT		0x0a00
41ed326363STakashi Iwai #define AC_VERB_GET_AMP_GAIN_MUTE		0x0b00
42ed326363STakashi Iwai #define AC_VERB_GET_PROC_COEF			0x0c00
43ed326363STakashi Iwai #define AC_VERB_GET_COEF_INDEX			0x0d00
44ed326363STakashi Iwai #define AC_VERB_PARAMETERS			0x0f00
45ed326363STakashi Iwai #define AC_VERB_GET_CONNECT_SEL			0x0f01
46ed326363STakashi Iwai #define AC_VERB_GET_CONNECT_LIST		0x0f02
47ed326363STakashi Iwai #define AC_VERB_GET_PROC_STATE			0x0f03
48ed326363STakashi Iwai #define AC_VERB_GET_SDI_SELECT			0x0f04
49ed326363STakashi Iwai #define AC_VERB_GET_POWER_STATE			0x0f05
50ed326363STakashi Iwai #define AC_VERB_GET_CONV			0x0f06
51ed326363STakashi Iwai #define AC_VERB_GET_PIN_WIDGET_CONTROL		0x0f07
52ed326363STakashi Iwai #define AC_VERB_GET_UNSOLICITED_RESPONSE	0x0f08
53ed326363STakashi Iwai #define AC_VERB_GET_PIN_SENSE			0x0f09
54ed326363STakashi Iwai #define AC_VERB_GET_BEEP_CONTROL		0x0f0a
55ed326363STakashi Iwai #define AC_VERB_GET_EAPD_BTLENABLE		0x0f0c
56ed326363STakashi Iwai #define AC_VERB_GET_DIGI_CONVERT_1		0x0f0d
57ed326363STakashi Iwai #define AC_VERB_GET_DIGI_CONVERT_2		0x0f0e /* unused */
58ed326363STakashi Iwai #define AC_VERB_GET_VOLUME_KNOB_CONTROL		0x0f0f
59ed326363STakashi Iwai /* f10-f1a: GPIO */
60ed326363STakashi Iwai #define AC_VERB_GET_GPIO_DATA			0x0f15
61ed326363STakashi Iwai #define AC_VERB_GET_GPIO_MASK			0x0f16
62ed326363STakashi Iwai #define AC_VERB_GET_GPIO_DIRECTION		0x0f17
63ed326363STakashi Iwai #define AC_VERB_GET_GPIO_WAKE_MASK		0x0f18
64ed326363STakashi Iwai #define AC_VERB_GET_GPIO_UNSOLICITED_RSP_MASK	0x0f19
65ed326363STakashi Iwai #define AC_VERB_GET_GPIO_STICKY_MASK		0x0f1a
66ed326363STakashi Iwai #define AC_VERB_GET_CONFIG_DEFAULT		0x0f1c
67ed326363STakashi Iwai /* f20: AFG/MFG */
68ed326363STakashi Iwai #define AC_VERB_GET_SUBSYSTEM_ID		0x0f20
69e6ce7943SSameer Pujar #define AC_VERB_GET_STRIPE_CONTROL		0x0f24
70ed326363STakashi Iwai #define AC_VERB_GET_CVT_CHAN_COUNT		0x0f2d
71ed326363STakashi Iwai #define AC_VERB_GET_HDMI_DIP_SIZE		0x0f2e
72ed326363STakashi Iwai #define AC_VERB_GET_HDMI_ELDD			0x0f2f
73ed326363STakashi Iwai #define AC_VERB_GET_HDMI_DIP_INDEX		0x0f30
74ed326363STakashi Iwai #define AC_VERB_GET_HDMI_DIP_DATA		0x0f31
75ed326363STakashi Iwai #define AC_VERB_GET_HDMI_DIP_XMIT		0x0f32
76ed326363STakashi Iwai #define AC_VERB_GET_HDMI_CP_CTRL		0x0f33
77ed326363STakashi Iwai #define AC_VERB_GET_HDMI_CHAN_SLOT		0x0f34
78ed326363STakashi Iwai #define AC_VERB_GET_DEVICE_SEL			0xf35
79ed326363STakashi Iwai #define AC_VERB_GET_DEVICE_LIST			0xf36
80ed326363STakashi Iwai 
81ed326363STakashi Iwai /*
82ed326363STakashi Iwai  * SET verbs
83ed326363STakashi Iwai  */
84ed326363STakashi Iwai #define AC_VERB_SET_STREAM_FORMAT		0x200
85ed326363STakashi Iwai #define AC_VERB_SET_AMP_GAIN_MUTE		0x300
86ed326363STakashi Iwai #define AC_VERB_SET_PROC_COEF			0x400
87ed326363STakashi Iwai #define AC_VERB_SET_COEF_INDEX			0x500
88ed326363STakashi Iwai #define AC_VERB_SET_CONNECT_SEL			0x701
89ed326363STakashi Iwai #define AC_VERB_SET_PROC_STATE			0x703
90ed326363STakashi Iwai #define AC_VERB_SET_SDI_SELECT			0x704
91ed326363STakashi Iwai #define AC_VERB_SET_POWER_STATE			0x705
92ed326363STakashi Iwai #define AC_VERB_SET_CHANNEL_STREAMID		0x706
93ed326363STakashi Iwai #define AC_VERB_SET_PIN_WIDGET_CONTROL		0x707
94ed326363STakashi Iwai #define AC_VERB_SET_UNSOLICITED_ENABLE		0x708
95ed326363STakashi Iwai #define AC_VERB_SET_PIN_SENSE			0x709
96ed326363STakashi Iwai #define AC_VERB_SET_BEEP_CONTROL		0x70a
97ed326363STakashi Iwai #define AC_VERB_SET_EAPD_BTLENABLE		0x70c
98ed326363STakashi Iwai #define AC_VERB_SET_DIGI_CONVERT_1		0x70d
99ed326363STakashi Iwai #define AC_VERB_SET_DIGI_CONVERT_2		0x70e
1005a5d718fSSriram Periyasamy #define AC_VERB_SET_DIGI_CONVERT_3		0x73e
101ed326363STakashi Iwai #define AC_VERB_SET_VOLUME_KNOB_CONTROL		0x70f
102ed326363STakashi Iwai #define AC_VERB_SET_GPIO_DATA			0x715
103ed326363STakashi Iwai #define AC_VERB_SET_GPIO_MASK			0x716
104ed326363STakashi Iwai #define AC_VERB_SET_GPIO_DIRECTION		0x717
105ed326363STakashi Iwai #define AC_VERB_SET_GPIO_WAKE_MASK		0x718
106ed326363STakashi Iwai #define AC_VERB_SET_GPIO_UNSOLICITED_RSP_MASK	0x719
107ed326363STakashi Iwai #define AC_VERB_SET_GPIO_STICKY_MASK		0x71a
108ed326363STakashi Iwai #define AC_VERB_SET_CONFIG_DEFAULT_BYTES_0	0x71c
109ed326363STakashi Iwai #define AC_VERB_SET_CONFIG_DEFAULT_BYTES_1	0x71d
110ed326363STakashi Iwai #define AC_VERB_SET_CONFIG_DEFAULT_BYTES_2	0x71e
111ed326363STakashi Iwai #define AC_VERB_SET_CONFIG_DEFAULT_BYTES_3	0x71f
112ed326363STakashi Iwai #define AC_VERB_SET_EAPD				0x788
113ed326363STakashi Iwai #define AC_VERB_SET_CODEC_RESET			0x7ff
114e6ce7943SSameer Pujar #define AC_VERB_SET_STRIPE_CONTROL		0x724
115ed326363STakashi Iwai #define AC_VERB_SET_CVT_CHAN_COUNT		0x72d
116ed326363STakashi Iwai #define AC_VERB_SET_HDMI_DIP_INDEX		0x730
117ed326363STakashi Iwai #define AC_VERB_SET_HDMI_DIP_DATA		0x731
118ed326363STakashi Iwai #define AC_VERB_SET_HDMI_DIP_XMIT		0x732
119ed326363STakashi Iwai #define AC_VERB_SET_HDMI_CP_CTRL		0x733
120ed326363STakashi Iwai #define AC_VERB_SET_HDMI_CHAN_SLOT		0x734
121ed326363STakashi Iwai #define AC_VERB_SET_DEVICE_SEL			0x735
122ed326363STakashi Iwai 
123ed326363STakashi Iwai /*
124ed326363STakashi Iwai  * Parameter IDs
125ed326363STakashi Iwai  */
126ed326363STakashi Iwai #define AC_PAR_VENDOR_ID		0x00
127ed326363STakashi Iwai #define AC_PAR_SUBSYSTEM_ID		0x01
128ed326363STakashi Iwai #define AC_PAR_REV_ID			0x02
129ed326363STakashi Iwai #define AC_PAR_NODE_COUNT		0x04
130ed326363STakashi Iwai #define AC_PAR_FUNCTION_TYPE		0x05
131ed326363STakashi Iwai #define AC_PAR_AUDIO_FG_CAP		0x08
132ed326363STakashi Iwai #define AC_PAR_AUDIO_WIDGET_CAP		0x09
133ed326363STakashi Iwai #define AC_PAR_PCM			0x0a
134ed326363STakashi Iwai #define AC_PAR_STREAM			0x0b
135ed326363STakashi Iwai #define AC_PAR_PIN_CAP			0x0c
136ed326363STakashi Iwai #define AC_PAR_AMP_IN_CAP		0x0d
137ed326363STakashi Iwai #define AC_PAR_CONNLIST_LEN		0x0e
138ed326363STakashi Iwai #define AC_PAR_POWER_STATE		0x0f
139ed326363STakashi Iwai #define AC_PAR_PROC_CAP			0x10
140ed326363STakashi Iwai #define AC_PAR_GPIO_CAP			0x11
141ed326363STakashi Iwai #define AC_PAR_AMP_OUT_CAP		0x12
142ed326363STakashi Iwai #define AC_PAR_VOL_KNB_CAP		0x13
143ed326363STakashi Iwai #define AC_PAR_DEVLIST_LEN		0x15
144ed326363STakashi Iwai #define AC_PAR_HDMI_LPCM_CAP		0x20
145ed326363STakashi Iwai 
146ed326363STakashi Iwai /*
147ed326363STakashi Iwai  * AC_VERB_PARAMETERS results (32bit)
148ed326363STakashi Iwai  */
149ed326363STakashi Iwai 
150ed326363STakashi Iwai /* Function Group Type */
151ed326363STakashi Iwai #define AC_FGT_TYPE			(0xff<<0)
152ed326363STakashi Iwai #define AC_FGT_TYPE_SHIFT		0
153ed326363STakashi Iwai #define AC_FGT_UNSOL_CAP		(1<<8)
154ed326363STakashi Iwai 
155ed326363STakashi Iwai /* Audio Function Group Capabilities */
156ed326363STakashi Iwai #define AC_AFG_OUT_DELAY		(0xf<<0)
157ed326363STakashi Iwai #define AC_AFG_IN_DELAY			(0xf<<8)
158ed326363STakashi Iwai #define AC_AFG_BEEP_GEN			(1<<16)
159ed326363STakashi Iwai 
160ed326363STakashi Iwai /* Audio Widget Capabilities */
161ed326363STakashi Iwai #define AC_WCAP_STEREO			(1<<0)	/* stereo I/O */
162ed326363STakashi Iwai #define AC_WCAP_IN_AMP			(1<<1)	/* AMP-in present */
163ed326363STakashi Iwai #define AC_WCAP_OUT_AMP			(1<<2)	/* AMP-out present */
164ed326363STakashi Iwai #define AC_WCAP_AMP_OVRD		(1<<3)	/* AMP-parameter override */
165ed326363STakashi Iwai #define AC_WCAP_FORMAT_OVRD		(1<<4)	/* format override */
166ed326363STakashi Iwai #define AC_WCAP_STRIPE			(1<<5)	/* stripe */
167ed326363STakashi Iwai #define AC_WCAP_PROC_WID		(1<<6)	/* Proc Widget */
168ed326363STakashi Iwai #define AC_WCAP_UNSOL_CAP		(1<<7)	/* Unsol capable */
169ed326363STakashi Iwai #define AC_WCAP_CONN_LIST		(1<<8)	/* connection list */
170ed326363STakashi Iwai #define AC_WCAP_DIGITAL			(1<<9)	/* digital I/O */
171ed326363STakashi Iwai #define AC_WCAP_POWER			(1<<10)	/* power control */
172ed326363STakashi Iwai #define AC_WCAP_LR_SWAP			(1<<11)	/* L/R swap */
173ed326363STakashi Iwai #define AC_WCAP_CP_CAPS			(1<<12) /* content protection */
174ed326363STakashi Iwai #define AC_WCAP_CHAN_CNT_EXT		(7<<13)	/* channel count ext */
175ed326363STakashi Iwai #define AC_WCAP_DELAY			(0xf<<16)
176ed326363STakashi Iwai #define AC_WCAP_DELAY_SHIFT		16
177ed326363STakashi Iwai #define AC_WCAP_TYPE			(0xf<<20)
178ed326363STakashi Iwai #define AC_WCAP_TYPE_SHIFT		20
179ed326363STakashi Iwai 
180ed326363STakashi Iwai /* supported PCM rates and bits */
181ed326363STakashi Iwai #define AC_SUPPCM_RATES			(0xfff << 0)
182ed326363STakashi Iwai #define AC_SUPPCM_BITS_8		(1<<16)
183ed326363STakashi Iwai #define AC_SUPPCM_BITS_16		(1<<17)
184ed326363STakashi Iwai #define AC_SUPPCM_BITS_20		(1<<18)
185ed326363STakashi Iwai #define AC_SUPPCM_BITS_24		(1<<19)
186ed326363STakashi Iwai #define AC_SUPPCM_BITS_32		(1<<20)
187ed326363STakashi Iwai 
188ed326363STakashi Iwai /* supported PCM stream format */
189ed326363STakashi Iwai #define AC_SUPFMT_PCM			(1<<0)
190ed326363STakashi Iwai #define AC_SUPFMT_FLOAT32		(1<<1)
191ed326363STakashi Iwai #define AC_SUPFMT_AC3			(1<<2)
192ed326363STakashi Iwai 
193ed326363STakashi Iwai /* GP I/O count */
194ed326363STakashi Iwai #define AC_GPIO_IO_COUNT		(0xff<<0)
195ed326363STakashi Iwai #define AC_GPIO_O_COUNT			(0xff<<8)
196ed326363STakashi Iwai #define AC_GPIO_O_COUNT_SHIFT		8
197ed326363STakashi Iwai #define AC_GPIO_I_COUNT			(0xff<<16)
198ed326363STakashi Iwai #define AC_GPIO_I_COUNT_SHIFT		16
199ed326363STakashi Iwai #define AC_GPIO_UNSOLICITED		(1<<30)
200ed326363STakashi Iwai #define AC_GPIO_WAKE			(1<<31)
201ed326363STakashi Iwai 
202ed326363STakashi Iwai /* Converter stream, channel */
203ed326363STakashi Iwai #define AC_CONV_CHANNEL			(0xf<<0)
204ed326363STakashi Iwai #define AC_CONV_STREAM			(0xf<<4)
205ed326363STakashi Iwai #define AC_CONV_STREAM_SHIFT		4
206ed326363STakashi Iwai 
207ed326363STakashi Iwai /* Input converter SDI select */
208ed326363STakashi Iwai #define AC_SDI_SELECT			(0xf<<0)
209ed326363STakashi Iwai 
210ed326363STakashi Iwai /* stream format id */
211ed326363STakashi Iwai #define AC_FMT_CHAN_SHIFT		0
212ed326363STakashi Iwai #define AC_FMT_CHAN_MASK		(0x0f << 0)
213ed326363STakashi Iwai #define AC_FMT_BITS_SHIFT		4
214ed326363STakashi Iwai #define AC_FMT_BITS_MASK		(7 << 4)
215ed326363STakashi Iwai #define AC_FMT_BITS_8			(0 << 4)
216ed326363STakashi Iwai #define AC_FMT_BITS_16			(1 << 4)
217ed326363STakashi Iwai #define AC_FMT_BITS_20			(2 << 4)
218ed326363STakashi Iwai #define AC_FMT_BITS_24			(3 << 4)
219ed326363STakashi Iwai #define AC_FMT_BITS_32			(4 << 4)
220ed326363STakashi Iwai #define AC_FMT_DIV_SHIFT		8
221ed326363STakashi Iwai #define AC_FMT_DIV_MASK			(7 << 8)
222ed326363STakashi Iwai #define AC_FMT_MULT_SHIFT		11
223ed326363STakashi Iwai #define AC_FMT_MULT_MASK		(7 << 11)
224ed326363STakashi Iwai #define AC_FMT_BASE_SHIFT		14
225ed326363STakashi Iwai #define AC_FMT_BASE_48K			(0 << 14)
226ed326363STakashi Iwai #define AC_FMT_BASE_44K			(1 << 14)
227ed326363STakashi Iwai #define AC_FMT_TYPE_SHIFT		15
228ed326363STakashi Iwai #define AC_FMT_TYPE_PCM			(0 << 15)
229ed326363STakashi Iwai #define AC_FMT_TYPE_NON_PCM		(1 << 15)
230ed326363STakashi Iwai 
231ed326363STakashi Iwai /* Unsolicited response control */
232ed326363STakashi Iwai #define AC_UNSOL_TAG			(0x3f<<0)
233ed326363STakashi Iwai #define AC_UNSOL_ENABLED		(1<<7)
234ed326363STakashi Iwai #define AC_USRSP_EN			AC_UNSOL_ENABLED
235ed326363STakashi Iwai 
236ed326363STakashi Iwai /* Unsolicited responses */
237ed326363STakashi Iwai #define AC_UNSOL_RES_TAG		(0x3f<<26)
238ed326363STakashi Iwai #define AC_UNSOL_RES_TAG_SHIFT		26
239ed326363STakashi Iwai #define AC_UNSOL_RES_SUBTAG		(0x1f<<21)
240ed326363STakashi Iwai #define AC_UNSOL_RES_SUBTAG_SHIFT	21
241ed326363STakashi Iwai #define AC_UNSOL_RES_DE			(0x3f<<15)  /* Device Entry
242ed326363STakashi Iwai 						     * (for DP1.2 MST)
243ed326363STakashi Iwai 						     */
244ed326363STakashi Iwai #define AC_UNSOL_RES_DE_SHIFT		15
245ed326363STakashi Iwai #define AC_UNSOL_RES_IA			(1<<2)	/* Inactive (for DP1.2 MST) */
246ed326363STakashi Iwai #define AC_UNSOL_RES_ELDV		(1<<1)	/* ELD Data valid (for HDMI) */
247ed326363STakashi Iwai #define AC_UNSOL_RES_PD			(1<<0)	/* pinsense detect */
248ed326363STakashi Iwai #define AC_UNSOL_RES_CP_STATE		(1<<1)	/* content protection */
249ed326363STakashi Iwai #define AC_UNSOL_RES_CP_READY		(1<<0)	/* content protection */
250ed326363STakashi Iwai 
251ed326363STakashi Iwai /* Pin widget capabilies */
252ed326363STakashi Iwai #define AC_PINCAP_IMP_SENSE		(1<<0)	/* impedance sense capable */
253ed326363STakashi Iwai #define AC_PINCAP_TRIG_REQ		(1<<1)	/* trigger required */
254ed326363STakashi Iwai #define AC_PINCAP_PRES_DETECT		(1<<2)	/* presence detect capable */
255ed326363STakashi Iwai #define AC_PINCAP_HP_DRV		(1<<3)	/* headphone drive capable */
256ed326363STakashi Iwai #define AC_PINCAP_OUT			(1<<4)	/* output capable */
257ed326363STakashi Iwai #define AC_PINCAP_IN			(1<<5)	/* input capable */
258ed326363STakashi Iwai #define AC_PINCAP_BALANCE		(1<<6)	/* balanced I/O capable */
259ed326363STakashi Iwai /* Note: This LR_SWAP pincap is defined in the Realtek ALC883 specification,
260ed326363STakashi Iwai  *       but is marked reserved in the Intel HDA specification.
261ed326363STakashi Iwai  */
262ed326363STakashi Iwai #define AC_PINCAP_LR_SWAP		(1<<7)	/* L/R swap */
263ed326363STakashi Iwai /* Note: The same bit as LR_SWAP is newly defined as HDMI capability
264ed326363STakashi Iwai  *       in HD-audio specification
265ed326363STakashi Iwai  */
266ed326363STakashi Iwai #define AC_PINCAP_HDMI			(1<<7)	/* HDMI pin */
267ed326363STakashi Iwai #define AC_PINCAP_DP			(1<<24)	/* DisplayPort pin, can
268ed326363STakashi Iwai 						 * coexist with AC_PINCAP_HDMI
269ed326363STakashi Iwai 						 */
270ed326363STakashi Iwai #define AC_PINCAP_VREF			(0x37<<8)
271ed326363STakashi Iwai #define AC_PINCAP_VREF_SHIFT		8
272ed326363STakashi Iwai #define AC_PINCAP_EAPD			(1<<16)	/* EAPD capable */
273ed326363STakashi Iwai #define AC_PINCAP_HBR			(1<<27)	/* High Bit Rate */
274ed326363STakashi Iwai /* Vref status (used in pin cap) */
275ed326363STakashi Iwai #define AC_PINCAP_VREF_HIZ		(1<<0)	/* Hi-Z */
276ed326363STakashi Iwai #define AC_PINCAP_VREF_50		(1<<1)	/* 50% */
277ed326363STakashi Iwai #define AC_PINCAP_VREF_GRD		(1<<2)	/* ground */
278ed326363STakashi Iwai #define AC_PINCAP_VREF_80		(1<<4)	/* 80% */
279ed326363STakashi Iwai #define AC_PINCAP_VREF_100		(1<<5)	/* 100% */
280ed326363STakashi Iwai 
281ed326363STakashi Iwai /* Amplifier capabilities */
282ed326363STakashi Iwai #define AC_AMPCAP_OFFSET		(0x7f<<0)  /* 0dB offset */
283ed326363STakashi Iwai #define AC_AMPCAP_OFFSET_SHIFT		0
284ed326363STakashi Iwai #define AC_AMPCAP_NUM_STEPS		(0x7f<<8)  /* number of steps */
285ed326363STakashi Iwai #define AC_AMPCAP_NUM_STEPS_SHIFT	8
286ed326363STakashi Iwai #define AC_AMPCAP_STEP_SIZE		(0x7f<<16) /* step size 0-32dB
287ed326363STakashi Iwai 						    * in 0.25dB
288ed326363STakashi Iwai 						    */
289ed326363STakashi Iwai #define AC_AMPCAP_STEP_SIZE_SHIFT	16
290ed326363STakashi Iwai #define AC_AMPCAP_MUTE			(1<<31)    /* mute capable */
291ed326363STakashi Iwai #define AC_AMPCAP_MUTE_SHIFT		31
292ed326363STakashi Iwai 
293ed326363STakashi Iwai /* driver-specific amp-caps: using bits 24-30 */
294ed326363STakashi Iwai #define AC_AMPCAP_MIN_MUTE		(1 << 30) /* min-volume = mute */
295ed326363STakashi Iwai 
296ed326363STakashi Iwai /* Connection list */
297ed326363STakashi Iwai #define AC_CLIST_LENGTH			(0x7f<<0)
298ed326363STakashi Iwai #define AC_CLIST_LONG			(1<<7)
299ed326363STakashi Iwai 
300ed326363STakashi Iwai /* Supported power status */
301ed326363STakashi Iwai #define AC_PWRST_D0SUP			(1<<0)
302ed326363STakashi Iwai #define AC_PWRST_D1SUP			(1<<1)
303ed326363STakashi Iwai #define AC_PWRST_D2SUP			(1<<2)
304ed326363STakashi Iwai #define AC_PWRST_D3SUP			(1<<3)
305ed326363STakashi Iwai #define AC_PWRST_D3COLDSUP		(1<<4)
306ed326363STakashi Iwai #define AC_PWRST_S3D3COLDSUP		(1<<29)
307ed326363STakashi Iwai #define AC_PWRST_CLKSTOP		(1<<30)
308ed326363STakashi Iwai #define AC_PWRST_EPSS			(1U<<31)
309ed326363STakashi Iwai 
310ed326363STakashi Iwai /* Power state values */
311ed326363STakashi Iwai #define AC_PWRST_SETTING		(0xf<<0)
312ed326363STakashi Iwai #define AC_PWRST_ACTUAL			(0xf<<4)
313ed326363STakashi Iwai #define AC_PWRST_ACTUAL_SHIFT		4
314ed326363STakashi Iwai #define AC_PWRST_D0			0x00
315ed326363STakashi Iwai #define AC_PWRST_D1			0x01
316ed326363STakashi Iwai #define AC_PWRST_D2			0x02
317ed326363STakashi Iwai #define AC_PWRST_D3			0x03
318ed326363STakashi Iwai #define AC_PWRST_ERROR                  (1<<8)
319ed326363STakashi Iwai #define AC_PWRST_CLK_STOP_OK            (1<<9)
320ed326363STakashi Iwai #define AC_PWRST_SETTING_RESET          (1<<10)
321ed326363STakashi Iwai 
322ed326363STakashi Iwai /* Processing capabilies */
323ed326363STakashi Iwai #define AC_PCAP_BENIGN			(1<<0)
324ed326363STakashi Iwai #define AC_PCAP_NUM_COEF		(0xff<<8)
325ed326363STakashi Iwai #define AC_PCAP_NUM_COEF_SHIFT		8
326ed326363STakashi Iwai 
327ed326363STakashi Iwai /* Volume knobs capabilities */
328ed326363STakashi Iwai #define AC_KNBCAP_NUM_STEPS		(0x7f<<0)
329ed326363STakashi Iwai #define AC_KNBCAP_DELTA			(1<<7)
330ed326363STakashi Iwai 
331ed326363STakashi Iwai /* HDMI LPCM capabilities */
332ed326363STakashi Iwai #define AC_LPCMCAP_48K_CP_CHNS		(0x0f<<0) /* max channels w/ CP-on */
333ed326363STakashi Iwai #define AC_LPCMCAP_48K_NO_CHNS		(0x0f<<4) /* max channels w/o CP-on */
334ed326363STakashi Iwai #define AC_LPCMCAP_48K_20BIT		(1<<8)	/* 20b bitrate supported */
335ed326363STakashi Iwai #define AC_LPCMCAP_48K_24BIT		(1<<9)	/* 24b bitrate supported */
336ed326363STakashi Iwai #define AC_LPCMCAP_96K_CP_CHNS		(0x0f<<10) /* max channels w/ CP-on */
337ed326363STakashi Iwai #define AC_LPCMCAP_96K_NO_CHNS		(0x0f<<14) /* max channels w/o CP-on */
338ed326363STakashi Iwai #define AC_LPCMCAP_96K_20BIT		(1<<18)	/* 20b bitrate supported */
339ed326363STakashi Iwai #define AC_LPCMCAP_96K_24BIT		(1<<19)	/* 24b bitrate supported */
340ed326363STakashi Iwai #define AC_LPCMCAP_192K_CP_CHNS		(0x0f<<20) /* max channels w/ CP-on */
341ed326363STakashi Iwai #define AC_LPCMCAP_192K_NO_CHNS		(0x0f<<24) /* max channels w/o CP-on */
342ed326363STakashi Iwai #define AC_LPCMCAP_192K_20BIT		(1<<28)	/* 20b bitrate supported */
343ed326363STakashi Iwai #define AC_LPCMCAP_192K_24BIT		(1<<29)	/* 24b bitrate supported */
344ed326363STakashi Iwai #define AC_LPCMCAP_44K			(1<<30)	/* 44.1kHz support */
345ed326363STakashi Iwai #define AC_LPCMCAP_44K_MS		(1<<31)	/* 44.1kHz-multiplies support */
346ed326363STakashi Iwai 
347ed326363STakashi Iwai /* Display pin's device list length */
348ed326363STakashi Iwai #define AC_DEV_LIST_LEN_MASK		0x3f
349ed326363STakashi Iwai #define AC_MAX_DEV_LIST_LEN		64
350ed326363STakashi Iwai 
351ed326363STakashi Iwai /*
352ed326363STakashi Iwai  * Control Parameters
353ed326363STakashi Iwai  */
354ed326363STakashi Iwai 
355ed326363STakashi Iwai /* Amp gain/mute */
356ed326363STakashi Iwai #define AC_AMP_MUTE			(1<<7)
357ed326363STakashi Iwai #define AC_AMP_GAIN			(0x7f)
358ed326363STakashi Iwai #define AC_AMP_GET_INDEX		(0xf<<0)
359ed326363STakashi Iwai 
360ed326363STakashi Iwai #define AC_AMP_GET_LEFT			(1<<13)
361ed326363STakashi Iwai #define AC_AMP_GET_RIGHT		(0<<13)
362ed326363STakashi Iwai #define AC_AMP_GET_OUTPUT		(1<<15)
363ed326363STakashi Iwai #define AC_AMP_GET_INPUT		(0<<15)
364ed326363STakashi Iwai 
365ed326363STakashi Iwai #define AC_AMP_SET_INDEX		(0xf<<8)
366ed326363STakashi Iwai #define AC_AMP_SET_INDEX_SHIFT		8
367ed326363STakashi Iwai #define AC_AMP_SET_RIGHT		(1<<12)
368ed326363STakashi Iwai #define AC_AMP_SET_LEFT			(1<<13)
369ed326363STakashi Iwai #define AC_AMP_SET_INPUT		(1<<14)
370ed326363STakashi Iwai #define AC_AMP_SET_OUTPUT		(1<<15)
371ed326363STakashi Iwai 
372ed326363STakashi Iwai /* DIGITAL1 bits */
373ed326363STakashi Iwai #define AC_DIG1_ENABLE			(1<<0)
374ed326363STakashi Iwai #define AC_DIG1_V			(1<<1)
375ed326363STakashi Iwai #define AC_DIG1_VCFG			(1<<2)
376ed326363STakashi Iwai #define AC_DIG1_EMPHASIS		(1<<3)
377ed326363STakashi Iwai #define AC_DIG1_COPYRIGHT		(1<<4)
378ed326363STakashi Iwai #define AC_DIG1_NONAUDIO		(1<<5)
379ed326363STakashi Iwai #define AC_DIG1_PROFESSIONAL		(1<<6)
380ed326363STakashi Iwai #define AC_DIG1_LEVEL			(1<<7)
381ed326363STakashi Iwai 
382ed326363STakashi Iwai /* DIGITAL2 bits */
383ed326363STakashi Iwai #define AC_DIG2_CC			(0x7f<<0)
384ed326363STakashi Iwai 
385ed326363STakashi Iwai /* DIGITAL3 bits */
386ed326363STakashi Iwai #define AC_DIG3_ICT			(0xf<<0)
387ed326363STakashi Iwai #define AC_DIG3_KAE			(1<<7)
388ed326363STakashi Iwai 
389ed326363STakashi Iwai /* Pin widget control - 8bit */
390ed326363STakashi Iwai #define AC_PINCTL_EPT			(0x3<<0)
391ed326363STakashi Iwai #define AC_PINCTL_EPT_NATIVE		0
392ed326363STakashi Iwai #define AC_PINCTL_EPT_HBR		3
393ed326363STakashi Iwai #define AC_PINCTL_VREFEN		(0x7<<0)
394ed326363STakashi Iwai #define AC_PINCTL_VREF_HIZ		0	/* Hi-Z */
395ed326363STakashi Iwai #define AC_PINCTL_VREF_50		1	/* 50% */
396ed326363STakashi Iwai #define AC_PINCTL_VREF_GRD		2	/* ground */
397ed326363STakashi Iwai #define AC_PINCTL_VREF_80		4	/* 80% */
398ed326363STakashi Iwai #define AC_PINCTL_VREF_100		5	/* 100% */
399ed326363STakashi Iwai #define AC_PINCTL_IN_EN			(1<<5)
400ed326363STakashi Iwai #define AC_PINCTL_OUT_EN		(1<<6)
401ed326363STakashi Iwai #define AC_PINCTL_HP_EN			(1<<7)
402ed326363STakashi Iwai 
403ed326363STakashi Iwai /* Pin sense - 32bit */
404ed326363STakashi Iwai #define AC_PINSENSE_IMPEDANCE_MASK	(0x7fffffff)
405ed326363STakashi Iwai #define AC_PINSENSE_PRESENCE		(1<<31)
406ed326363STakashi Iwai #define AC_PINSENSE_ELDV		(1<<30)	/* ELD valid (HDMI) */
407ed326363STakashi Iwai 
408ed326363STakashi Iwai /* EAPD/BTL enable - 32bit */
409ed326363STakashi Iwai #define AC_EAPDBTL_BALANCED		(1<<0)
410ed326363STakashi Iwai #define AC_EAPDBTL_EAPD			(1<<1)
411ed326363STakashi Iwai #define AC_EAPDBTL_LR_SWAP		(1<<2)
412ed326363STakashi Iwai 
413ed326363STakashi Iwai /* HDMI ELD data */
414ed326363STakashi Iwai #define AC_ELDD_ELD_VALID		(1<<31)
415ed326363STakashi Iwai #define AC_ELDD_ELD_DATA		0xff
416ed326363STakashi Iwai 
417ed326363STakashi Iwai /* HDMI DIP size */
418ed326363STakashi Iwai #define AC_DIPSIZE_ELD_BUF		(1<<3) /* ELD buf size of packet size */
419ed326363STakashi Iwai #define AC_DIPSIZE_PACK_IDX		(0x07<<0) /* packet index */
420ed326363STakashi Iwai 
421ed326363STakashi Iwai /* HDMI DIP index */
422ed326363STakashi Iwai #define AC_DIPIDX_PACK_IDX		(0x07<<5) /* packet idnex */
423ed326363STakashi Iwai #define AC_DIPIDX_BYTE_IDX		(0x1f<<0) /* byte index */
424ed326363STakashi Iwai 
425ed326363STakashi Iwai /* HDMI DIP xmit (transmit) control */
426ed326363STakashi Iwai #define AC_DIPXMIT_MASK			(0x3<<6)
427ed326363STakashi Iwai #define AC_DIPXMIT_DISABLE		(0x0<<6) /* disable xmit */
428ed326363STakashi Iwai #define AC_DIPXMIT_ONCE			(0x2<<6) /* xmit once then disable */
429ed326363STakashi Iwai #define AC_DIPXMIT_BEST			(0x3<<6) /* best effort */
430ed326363STakashi Iwai 
431ed326363STakashi Iwai /* HDMI content protection (CP) control */
432ed326363STakashi Iwai #define AC_CPCTRL_CES			(1<<9) /* current encryption state */
433ed326363STakashi Iwai #define AC_CPCTRL_READY			(1<<8) /* ready bit */
434ed326363STakashi Iwai #define AC_CPCTRL_SUBTAG		(0x1f<<3) /* subtag for unsol-resp */
435ed326363STakashi Iwai #define AC_CPCTRL_STATE			(3<<0) /* current CP request state */
436ed326363STakashi Iwai 
437ed326363STakashi Iwai /* Converter channel <-> HDMI slot mapping */
438ed326363STakashi Iwai #define AC_CVTMAP_HDMI_SLOT		(0xf<<0) /* HDMI slot number */
439ed326363STakashi Iwai #define AC_CVTMAP_CHAN			(0xf<<4) /* converter channel number */
440ed326363STakashi Iwai 
441ed326363STakashi Iwai /* configuration default - 32bit */
442ed326363STakashi Iwai #define AC_DEFCFG_SEQUENCE		(0xf<<0)
443ed326363STakashi Iwai #define AC_DEFCFG_DEF_ASSOC		(0xf<<4)
444ed326363STakashi Iwai #define AC_DEFCFG_ASSOC_SHIFT		4
445ed326363STakashi Iwai #define AC_DEFCFG_MISC			(0xf<<8)
446ed326363STakashi Iwai #define AC_DEFCFG_MISC_SHIFT		8
447ed326363STakashi Iwai #define AC_DEFCFG_MISC_NO_PRESENCE	(1<<0)
448ed326363STakashi Iwai #define AC_DEFCFG_COLOR			(0xf<<12)
449ed326363STakashi Iwai #define AC_DEFCFG_COLOR_SHIFT		12
450ed326363STakashi Iwai #define AC_DEFCFG_CONN_TYPE		(0xf<<16)
451ed326363STakashi Iwai #define AC_DEFCFG_CONN_TYPE_SHIFT	16
452ed326363STakashi Iwai #define AC_DEFCFG_DEVICE		(0xf<<20)
453ed326363STakashi Iwai #define AC_DEFCFG_DEVICE_SHIFT		20
454ed326363STakashi Iwai #define AC_DEFCFG_LOCATION		(0x3f<<24)
455ed326363STakashi Iwai #define AC_DEFCFG_LOCATION_SHIFT	24
456ed326363STakashi Iwai #define AC_DEFCFG_PORT_CONN		(0x3<<30)
457ed326363STakashi Iwai #define AC_DEFCFG_PORT_CONN_SHIFT	30
458ed326363STakashi Iwai 
459ed326363STakashi Iwai /* Display pin's device list entry */
460ed326363STakashi Iwai #define AC_DE_PD			(1<<0)
461ed326363STakashi Iwai #define AC_DE_ELDV			(1<<1)
462ed326363STakashi Iwai #define AC_DE_IA			(1<<2)
463ed326363STakashi Iwai 
464*bad03efdSTom Rix /* device types (0x0-0xf) */
465ed326363STakashi Iwai enum {
466ed326363STakashi Iwai 	AC_JACK_LINE_OUT,
467ed326363STakashi Iwai 	AC_JACK_SPEAKER,
468ed326363STakashi Iwai 	AC_JACK_HP_OUT,
469ed326363STakashi Iwai 	AC_JACK_CD,
470ed326363STakashi Iwai 	AC_JACK_SPDIF_OUT,
471ed326363STakashi Iwai 	AC_JACK_DIG_OTHER_OUT,
472ed326363STakashi Iwai 	AC_JACK_MODEM_LINE_SIDE,
473ed326363STakashi Iwai 	AC_JACK_MODEM_HAND_SIDE,
474ed326363STakashi Iwai 	AC_JACK_LINE_IN,
475ed326363STakashi Iwai 	AC_JACK_AUX,
476ed326363STakashi Iwai 	AC_JACK_MIC_IN,
477ed326363STakashi Iwai 	AC_JACK_TELEPHONY,
478ed326363STakashi Iwai 	AC_JACK_SPDIF_IN,
479ed326363STakashi Iwai 	AC_JACK_DIG_OTHER_IN,
480ed326363STakashi Iwai 	AC_JACK_OTHER = 0xf,
481ed326363STakashi Iwai };
482ed326363STakashi Iwai 
483ed326363STakashi Iwai /* jack connection types (0x0-0xf) */
484ed326363STakashi Iwai enum {
485ed326363STakashi Iwai 	AC_JACK_CONN_UNKNOWN,
486ed326363STakashi Iwai 	AC_JACK_CONN_1_8,
487ed326363STakashi Iwai 	AC_JACK_CONN_1_4,
488ed326363STakashi Iwai 	AC_JACK_CONN_ATAPI,
489ed326363STakashi Iwai 	AC_JACK_CONN_RCA,
490ed326363STakashi Iwai 	AC_JACK_CONN_OPTICAL,
491ed326363STakashi Iwai 	AC_JACK_CONN_OTHER_DIGITAL,
492ed326363STakashi Iwai 	AC_JACK_CONN_OTHER_ANALOG,
493ed326363STakashi Iwai 	AC_JACK_CONN_DIN,
494ed326363STakashi Iwai 	AC_JACK_CONN_XLR,
495ed326363STakashi Iwai 	AC_JACK_CONN_RJ11,
496ed326363STakashi Iwai 	AC_JACK_CONN_COMB,
497ed326363STakashi Iwai 	AC_JACK_CONN_OTHER = 0xf,
498ed326363STakashi Iwai };
499ed326363STakashi Iwai 
500ed326363STakashi Iwai /* jack colors (0x0-0xf) */
501ed326363STakashi Iwai enum {
502ed326363STakashi Iwai 	AC_JACK_COLOR_UNKNOWN,
503ed326363STakashi Iwai 	AC_JACK_COLOR_BLACK,
504ed326363STakashi Iwai 	AC_JACK_COLOR_GREY,
505ed326363STakashi Iwai 	AC_JACK_COLOR_BLUE,
506ed326363STakashi Iwai 	AC_JACK_COLOR_GREEN,
507ed326363STakashi Iwai 	AC_JACK_COLOR_RED,
508ed326363STakashi Iwai 	AC_JACK_COLOR_ORANGE,
509ed326363STakashi Iwai 	AC_JACK_COLOR_YELLOW,
510ed326363STakashi Iwai 	AC_JACK_COLOR_PURPLE,
511ed326363STakashi Iwai 	AC_JACK_COLOR_PINK,
512ed326363STakashi Iwai 	AC_JACK_COLOR_WHITE = 0xe,
513ed326363STakashi Iwai 	AC_JACK_COLOR_OTHER,
514ed326363STakashi Iwai };
515ed326363STakashi Iwai 
516ed326363STakashi Iwai /* Jack location (0x0-0x3f) */
517ed326363STakashi Iwai /* common case */
518ed326363STakashi Iwai enum {
519ed326363STakashi Iwai 	AC_JACK_LOC_NONE,
520ed326363STakashi Iwai 	AC_JACK_LOC_REAR,
521ed326363STakashi Iwai 	AC_JACK_LOC_FRONT,
522ed326363STakashi Iwai 	AC_JACK_LOC_LEFT,
523ed326363STakashi Iwai 	AC_JACK_LOC_RIGHT,
524ed326363STakashi Iwai 	AC_JACK_LOC_TOP,
525ed326363STakashi Iwai 	AC_JACK_LOC_BOTTOM,
526ed326363STakashi Iwai };
527ed326363STakashi Iwai /* bits 4-5 */
528ed326363STakashi Iwai enum {
529ed326363STakashi Iwai 	AC_JACK_LOC_EXTERNAL = 0x00,
530ed326363STakashi Iwai 	AC_JACK_LOC_INTERNAL = 0x10,
531ed326363STakashi Iwai 	AC_JACK_LOC_SEPARATE = 0x20,
532ed326363STakashi Iwai 	AC_JACK_LOC_OTHER    = 0x30,
533ed326363STakashi Iwai };
534ed326363STakashi Iwai enum {
535ed326363STakashi Iwai 	/* external on primary chasis */
536ed326363STakashi Iwai 	AC_JACK_LOC_REAR_PANEL = 0x07,
537ed326363STakashi Iwai 	AC_JACK_LOC_DRIVE_BAY,
538ed326363STakashi Iwai 	/* internal */
539ed326363STakashi Iwai 	AC_JACK_LOC_RISER = 0x17,
540ed326363STakashi Iwai 	AC_JACK_LOC_HDMI,
541ed326363STakashi Iwai 	AC_JACK_LOC_ATAPI,
542ed326363STakashi Iwai 	/* others */
543ed326363STakashi Iwai 	AC_JACK_LOC_MOBILE_IN = 0x37,
544ed326363STakashi Iwai 	AC_JACK_LOC_MOBILE_OUT,
545ed326363STakashi Iwai };
546ed326363STakashi Iwai 
547ed326363STakashi Iwai /* Port connectivity (0-3) */
548ed326363STakashi Iwai enum {
549ed326363STakashi Iwai 	AC_JACK_PORT_COMPLEX,
550ed326363STakashi Iwai 	AC_JACK_PORT_NONE,
551ed326363STakashi Iwai 	AC_JACK_PORT_FIXED,
552ed326363STakashi Iwai 	AC_JACK_PORT_BOTH,
553ed326363STakashi Iwai };
554ed326363STakashi Iwai 
555ed326363STakashi Iwai /* max. codec address */
556ed326363STakashi Iwai #define HDA_MAX_CODEC_ADDRESS	0x0f
557ed326363STakashi Iwai 
558ed326363STakashi Iwai #endif /* __SOUND_HDA_VERBS_H */
559