18afc9789SQuentin Schulz /* SPDX-License-Identifier: (GPL-2.0 OR MIT) */ 28afc9789SQuentin Schulz /* 38afc9789SQuentin Schulz * Microsemi Ocelot Switch driver 48afc9789SQuentin Schulz * 58afc9789SQuentin Schulz * Copyright (c) 2017 Microsemi Corporation 68afc9789SQuentin Schulz */ 78afc9789SQuentin Schulz 88afc9789SQuentin Schulz #ifndef _MSCC_OCELOT_HSIO_H_ 98afc9789SQuentin Schulz #define _MSCC_OCELOT_HSIO_H_ 108afc9789SQuentin Schulz 11*66c21323SQuentin Schulz #define HSIO_PLL5G_CFG0 0x0000 12*66c21323SQuentin Schulz #define HSIO_PLL5G_CFG1 0x0004 13*66c21323SQuentin Schulz #define HSIO_PLL5G_CFG2 0x0008 14*66c21323SQuentin Schulz #define HSIO_PLL5G_CFG3 0x000c 15*66c21323SQuentin Schulz #define HSIO_PLL5G_CFG4 0x0010 16*66c21323SQuentin Schulz #define HSIO_PLL5G_CFG5 0x0014 17*66c21323SQuentin Schulz #define HSIO_PLL5G_CFG6 0x0018 18*66c21323SQuentin Schulz #define HSIO_PLL5G_STATUS0 0x001c 19*66c21323SQuentin Schulz #define HSIO_PLL5G_STATUS1 0x0020 20*66c21323SQuentin Schulz #define HSIO_PLL5G_BIST_CFG0 0x0024 21*66c21323SQuentin Schulz #define HSIO_PLL5G_BIST_CFG1 0x0028 22*66c21323SQuentin Schulz #define HSIO_PLL5G_BIST_CFG2 0x002c 23*66c21323SQuentin Schulz #define HSIO_PLL5G_BIST_STAT0 0x0030 24*66c21323SQuentin Schulz #define HSIO_PLL5G_BIST_STAT1 0x0034 25*66c21323SQuentin Schulz #define HSIO_RCOMP_CFG0 0x0038 26*66c21323SQuentin Schulz #define HSIO_RCOMP_STATUS 0x003c 27*66c21323SQuentin Schulz #define HSIO_SYNC_ETH_CFG 0x0040 28*66c21323SQuentin Schulz #define HSIO_SYNC_ETH_PLL_CFG 0x0048 29*66c21323SQuentin Schulz #define HSIO_S1G_DES_CFG 0x004c 30*66c21323SQuentin Schulz #define HSIO_S1G_IB_CFG 0x0050 31*66c21323SQuentin Schulz #define HSIO_S1G_OB_CFG 0x0054 32*66c21323SQuentin Schulz #define HSIO_S1G_SER_CFG 0x0058 33*66c21323SQuentin Schulz #define HSIO_S1G_COMMON_CFG 0x005c 34*66c21323SQuentin Schulz #define HSIO_S1G_PLL_CFG 0x0060 35*66c21323SQuentin Schulz #define HSIO_S1G_PLL_STATUS 0x0064 36*66c21323SQuentin Schulz #define HSIO_S1G_DFT_CFG0 0x0068 37*66c21323SQuentin Schulz #define HSIO_S1G_DFT_CFG1 0x006c 38*66c21323SQuentin Schulz #define HSIO_S1G_DFT_CFG2 0x0070 39*66c21323SQuentin Schulz #define HSIO_S1G_TP_CFG 0x0074 40*66c21323SQuentin Schulz #define HSIO_S1G_RC_PLL_BIST_CFG 0x0078 41*66c21323SQuentin Schulz #define HSIO_S1G_MISC_CFG 0x007c 42*66c21323SQuentin Schulz #define HSIO_S1G_DFT_STATUS 0x0080 43*66c21323SQuentin Schulz #define HSIO_S1G_MISC_STATUS 0x0084 44*66c21323SQuentin Schulz #define HSIO_MCB_S1G_ADDR_CFG 0x0088 45*66c21323SQuentin Schulz #define HSIO_S6G_DIG_CFG 0x008c 46*66c21323SQuentin Schulz #define HSIO_S6G_DFT_CFG0 0x0090 47*66c21323SQuentin Schulz #define HSIO_S6G_DFT_CFG1 0x0094 48*66c21323SQuentin Schulz #define HSIO_S6G_DFT_CFG2 0x0098 49*66c21323SQuentin Schulz #define HSIO_S6G_TP_CFG0 0x009c 50*66c21323SQuentin Schulz #define HSIO_S6G_TP_CFG1 0x00a0 51*66c21323SQuentin Schulz #define HSIO_S6G_RC_PLL_BIST_CFG 0x00a4 52*66c21323SQuentin Schulz #define HSIO_S6G_MISC_CFG 0x00a8 53*66c21323SQuentin Schulz #define HSIO_S6G_OB_ANEG_CFG 0x00ac 54*66c21323SQuentin Schulz #define HSIO_S6G_DFT_STATUS 0x00b0 55*66c21323SQuentin Schulz #define HSIO_S6G_ERR_CNT 0x00b4 56*66c21323SQuentin Schulz #define HSIO_S6G_MISC_STATUS 0x00b8 57*66c21323SQuentin Schulz #define HSIO_S6G_DES_CFG 0x00bc 58*66c21323SQuentin Schulz #define HSIO_S6G_IB_CFG 0x00c0 59*66c21323SQuentin Schulz #define HSIO_S6G_IB_CFG1 0x00c4 60*66c21323SQuentin Schulz #define HSIO_S6G_IB_CFG2 0x00c8 61*66c21323SQuentin Schulz #define HSIO_S6G_IB_CFG3 0x00cc 62*66c21323SQuentin Schulz #define HSIO_S6G_IB_CFG4 0x00d0 63*66c21323SQuentin Schulz #define HSIO_S6G_IB_CFG5 0x00d4 64*66c21323SQuentin Schulz #define HSIO_S6G_OB_CFG 0x00d8 65*66c21323SQuentin Schulz #define HSIO_S6G_OB_CFG1 0x00dc 66*66c21323SQuentin Schulz #define HSIO_S6G_SER_CFG 0x00e0 67*66c21323SQuentin Schulz #define HSIO_S6G_COMMON_CFG 0x00e4 68*66c21323SQuentin Schulz #define HSIO_S6G_PLL_CFG 0x00e8 69*66c21323SQuentin Schulz #define HSIO_S6G_ACJTAG_CFG 0x00ec 70*66c21323SQuentin Schulz #define HSIO_S6G_GP_CFG 0x00f0 71*66c21323SQuentin Schulz #define HSIO_S6G_IB_STATUS0 0x00f4 72*66c21323SQuentin Schulz #define HSIO_S6G_IB_STATUS1 0x00f8 73*66c21323SQuentin Schulz #define HSIO_S6G_ACJTAG_STATUS 0x00fc 74*66c21323SQuentin Schulz #define HSIO_S6G_PLL_STATUS 0x0100 75*66c21323SQuentin Schulz #define HSIO_S6G_REVID 0x0104 76*66c21323SQuentin Schulz #define HSIO_MCB_S6G_ADDR_CFG 0x0108 77*66c21323SQuentin Schulz #define HSIO_HW_CFG 0x010c 78*66c21323SQuentin Schulz #define HSIO_HW_QSGMII_CFG 0x0110 79*66c21323SQuentin Schulz #define HSIO_HW_QSGMII_STAT 0x0114 80*66c21323SQuentin Schulz #define HSIO_CLK_CFG 0x0118 81*66c21323SQuentin Schulz #define HSIO_TEMP_SENSOR_CTRL 0x011c 82*66c21323SQuentin Schulz #define HSIO_TEMP_SENSOR_CFG 0x0120 83*66c21323SQuentin Schulz #define HSIO_TEMP_SENSOR_STAT 0x0124 84*66c21323SQuentin Schulz 858afc9789SQuentin Schulz #define HSIO_PLL5G_CFG0_ENA_ROT BIT(31) 868afc9789SQuentin Schulz #define HSIO_PLL5G_CFG0_ENA_LANE BIT(30) 878afc9789SQuentin Schulz #define HSIO_PLL5G_CFG0_ENA_CLKTREE BIT(29) 888afc9789SQuentin Schulz #define HSIO_PLL5G_CFG0_DIV4 BIT(28) 898afc9789SQuentin Schulz #define HSIO_PLL5G_CFG0_ENA_LOCK_FINE BIT(27) 908afc9789SQuentin Schulz #define HSIO_PLL5G_CFG0_SELBGV820(x) (((x) << 23) & GENMASK(26, 23)) 918afc9789SQuentin Schulz #define HSIO_PLL5G_CFG0_SELBGV820_M GENMASK(26, 23) 928afc9789SQuentin Schulz #define HSIO_PLL5G_CFG0_SELBGV820_X(x) (((x) & GENMASK(26, 23)) >> 23) 938afc9789SQuentin Schulz #define HSIO_PLL5G_CFG0_LOOP_BW_RES(x) (((x) << 18) & GENMASK(22, 18)) 948afc9789SQuentin Schulz #define HSIO_PLL5G_CFG0_LOOP_BW_RES_M GENMASK(22, 18) 958afc9789SQuentin Schulz #define HSIO_PLL5G_CFG0_LOOP_BW_RES_X(x) (((x) & GENMASK(22, 18)) >> 18) 968afc9789SQuentin Schulz #define HSIO_PLL5G_CFG0_SELCPI(x) (((x) << 16) & GENMASK(17, 16)) 978afc9789SQuentin Schulz #define HSIO_PLL5G_CFG0_SELCPI_M GENMASK(17, 16) 988afc9789SQuentin Schulz #define HSIO_PLL5G_CFG0_SELCPI_X(x) (((x) & GENMASK(17, 16)) >> 16) 998afc9789SQuentin Schulz #define HSIO_PLL5G_CFG0_ENA_VCO_CONTRH BIT(15) 1008afc9789SQuentin Schulz #define HSIO_PLL5G_CFG0_ENA_CP1 BIT(14) 1018afc9789SQuentin Schulz #define HSIO_PLL5G_CFG0_ENA_VCO_BUF BIT(13) 1028afc9789SQuentin Schulz #define HSIO_PLL5G_CFG0_ENA_BIAS BIT(12) 1038afc9789SQuentin Schulz #define HSIO_PLL5G_CFG0_CPU_CLK_DIV(x) (((x) << 6) & GENMASK(11, 6)) 1048afc9789SQuentin Schulz #define HSIO_PLL5G_CFG0_CPU_CLK_DIV_M GENMASK(11, 6) 1058afc9789SQuentin Schulz #define HSIO_PLL5G_CFG0_CPU_CLK_DIV_X(x) (((x) & GENMASK(11, 6)) >> 6) 1068afc9789SQuentin Schulz #define HSIO_PLL5G_CFG0_CORE_CLK_DIV(x) ((x) & GENMASK(5, 0)) 1078afc9789SQuentin Schulz #define HSIO_PLL5G_CFG0_CORE_CLK_DIV_M GENMASK(5, 0) 1088afc9789SQuentin Schulz 1098afc9789SQuentin Schulz #define HSIO_PLL5G_CFG1_ENA_DIRECT BIT(18) 1108afc9789SQuentin Schulz #define HSIO_PLL5G_CFG1_ROT_SPEED BIT(17) 1118afc9789SQuentin Schulz #define HSIO_PLL5G_CFG1_ROT_DIR BIT(16) 1128afc9789SQuentin Schulz #define HSIO_PLL5G_CFG1_READBACK_DATA_SEL BIT(15) 1138afc9789SQuentin Schulz #define HSIO_PLL5G_CFG1_RC_ENABLE BIT(14) 1148afc9789SQuentin Schulz #define HSIO_PLL5G_CFG1_RC_CTRL_DATA(x) (((x) << 6) & GENMASK(13, 6)) 1158afc9789SQuentin Schulz #define HSIO_PLL5G_CFG1_RC_CTRL_DATA_M GENMASK(13, 6) 1168afc9789SQuentin Schulz #define HSIO_PLL5G_CFG1_RC_CTRL_DATA_X(x) (((x) & GENMASK(13, 6)) >> 6) 1178afc9789SQuentin Schulz #define HSIO_PLL5G_CFG1_QUARTER_RATE BIT(5) 1188afc9789SQuentin Schulz #define HSIO_PLL5G_CFG1_PWD_TX BIT(4) 1198afc9789SQuentin Schulz #define HSIO_PLL5G_CFG1_PWD_RX BIT(3) 1208afc9789SQuentin Schulz #define HSIO_PLL5G_CFG1_OUT_OF_RANGE_RECAL_ENA BIT(2) 1218afc9789SQuentin Schulz #define HSIO_PLL5G_CFG1_HALF_RATE BIT(1) 1228afc9789SQuentin Schulz #define HSIO_PLL5G_CFG1_FORCE_SET_ENA BIT(0) 1238afc9789SQuentin Schulz 1248afc9789SQuentin Schulz #define HSIO_PLL5G_CFG2_ENA_TEST_MODE BIT(30) 1258afc9789SQuentin Schulz #define HSIO_PLL5G_CFG2_ENA_PFD_IN_FLIP BIT(29) 1268afc9789SQuentin Schulz #define HSIO_PLL5G_CFG2_ENA_VCO_NREF_TESTOUT BIT(28) 1278afc9789SQuentin Schulz #define HSIO_PLL5G_CFG2_ENA_FBTESTOUT BIT(27) 1288afc9789SQuentin Schulz #define HSIO_PLL5G_CFG2_ENA_RCPLL BIT(26) 1298afc9789SQuentin Schulz #define HSIO_PLL5G_CFG2_ENA_CP2 BIT(25) 1308afc9789SQuentin Schulz #define HSIO_PLL5G_CFG2_ENA_CLK_BYPASS1 BIT(24) 1318afc9789SQuentin Schulz #define HSIO_PLL5G_CFG2_AMPC_SEL(x) (((x) << 16) & GENMASK(23, 16)) 1328afc9789SQuentin Schulz #define HSIO_PLL5G_CFG2_AMPC_SEL_M GENMASK(23, 16) 1338afc9789SQuentin Schulz #define HSIO_PLL5G_CFG2_AMPC_SEL_X(x) (((x) & GENMASK(23, 16)) >> 16) 1348afc9789SQuentin Schulz #define HSIO_PLL5G_CFG2_ENA_CLK_BYPASS BIT(15) 1358afc9789SQuentin Schulz #define HSIO_PLL5G_CFG2_PWD_AMPCTRL_N BIT(14) 1368afc9789SQuentin Schulz #define HSIO_PLL5G_CFG2_ENA_AMPCTRL BIT(13) 1378afc9789SQuentin Schulz #define HSIO_PLL5G_CFG2_ENA_AMP_CTRL_FORCE BIT(12) 1388afc9789SQuentin Schulz #define HSIO_PLL5G_CFG2_FRC_FSM_POR BIT(11) 1398afc9789SQuentin Schulz #define HSIO_PLL5G_CFG2_DISABLE_FSM_POR BIT(10) 1408afc9789SQuentin Schulz #define HSIO_PLL5G_CFG2_GAIN_TEST(x) (((x) << 5) & GENMASK(9, 5)) 1418afc9789SQuentin Schulz #define HSIO_PLL5G_CFG2_GAIN_TEST_M GENMASK(9, 5) 1428afc9789SQuentin Schulz #define HSIO_PLL5G_CFG2_GAIN_TEST_X(x) (((x) & GENMASK(9, 5)) >> 5) 1438afc9789SQuentin Schulz #define HSIO_PLL5G_CFG2_EN_RESET_OVERRUN BIT(4) 1448afc9789SQuentin Schulz #define HSIO_PLL5G_CFG2_EN_RESET_LIM_DET BIT(3) 1458afc9789SQuentin Schulz #define HSIO_PLL5G_CFG2_EN_RESET_FRQ_DET BIT(2) 1468afc9789SQuentin Schulz #define HSIO_PLL5G_CFG2_DISABLE_FSM BIT(1) 1478afc9789SQuentin Schulz #define HSIO_PLL5G_CFG2_ENA_GAIN_TEST BIT(0) 1488afc9789SQuentin Schulz 1498afc9789SQuentin Schulz #define HSIO_PLL5G_CFG3_TEST_ANA_OUT_SEL(x) (((x) << 22) & GENMASK(23, 22)) 1508afc9789SQuentin Schulz #define HSIO_PLL5G_CFG3_TEST_ANA_OUT_SEL_M GENMASK(23, 22) 1518afc9789SQuentin Schulz #define HSIO_PLL5G_CFG3_TEST_ANA_OUT_SEL_X(x) (((x) & GENMASK(23, 22)) >> 22) 1528afc9789SQuentin Schulz #define HSIO_PLL5G_CFG3_TESTOUT_SEL(x) (((x) << 19) & GENMASK(21, 19)) 1538afc9789SQuentin Schulz #define HSIO_PLL5G_CFG3_TESTOUT_SEL_M GENMASK(21, 19) 1548afc9789SQuentin Schulz #define HSIO_PLL5G_CFG3_TESTOUT_SEL_X(x) (((x) & GENMASK(21, 19)) >> 19) 1558afc9789SQuentin Schulz #define HSIO_PLL5G_CFG3_ENA_ANA_TEST_OUT BIT(18) 1568afc9789SQuentin Schulz #define HSIO_PLL5G_CFG3_ENA_TEST_OUT BIT(17) 1578afc9789SQuentin Schulz #define HSIO_PLL5G_CFG3_SEL_FBDCLK BIT(16) 1588afc9789SQuentin Schulz #define HSIO_PLL5G_CFG3_SEL_CML_CMOS_PFD BIT(15) 1598afc9789SQuentin Schulz #define HSIO_PLL5G_CFG3_RST_FB_N BIT(14) 1608afc9789SQuentin Schulz #define HSIO_PLL5G_CFG3_FORCE_VCO_CONTRH BIT(13) 1618afc9789SQuentin Schulz #define HSIO_PLL5G_CFG3_FORCE_LO BIT(12) 1628afc9789SQuentin Schulz #define HSIO_PLL5G_CFG3_FORCE_HI BIT(11) 1638afc9789SQuentin Schulz #define HSIO_PLL5G_CFG3_FORCE_ENA BIT(10) 1648afc9789SQuentin Schulz #define HSIO_PLL5G_CFG3_FORCE_CP BIT(9) 1658afc9789SQuentin Schulz #define HSIO_PLL5G_CFG3_FBDIVSEL_TST_ENA BIT(8) 1668afc9789SQuentin Schulz #define HSIO_PLL5G_CFG3_FBDIVSEL(x) ((x) & GENMASK(7, 0)) 1678afc9789SQuentin Schulz #define HSIO_PLL5G_CFG3_FBDIVSEL_M GENMASK(7, 0) 1688afc9789SQuentin Schulz 1698afc9789SQuentin Schulz #define HSIO_PLL5G_CFG4_IB_BIAS_CTRL(x) (((x) << 16) & GENMASK(23, 16)) 1708afc9789SQuentin Schulz #define HSIO_PLL5G_CFG4_IB_BIAS_CTRL_M GENMASK(23, 16) 1718afc9789SQuentin Schulz #define HSIO_PLL5G_CFG4_IB_BIAS_CTRL_X(x) (((x) & GENMASK(23, 16)) >> 16) 1728afc9789SQuentin Schulz #define HSIO_PLL5G_CFG4_IB_CTRL(x) ((x) & GENMASK(15, 0)) 1738afc9789SQuentin Schulz #define HSIO_PLL5G_CFG4_IB_CTRL_M GENMASK(15, 0) 1748afc9789SQuentin Schulz 1758afc9789SQuentin Schulz #define HSIO_PLL5G_CFG5_OB_BIAS_CTRL(x) (((x) << 16) & GENMASK(23, 16)) 1768afc9789SQuentin Schulz #define HSIO_PLL5G_CFG5_OB_BIAS_CTRL_M GENMASK(23, 16) 1778afc9789SQuentin Schulz #define HSIO_PLL5G_CFG5_OB_BIAS_CTRL_X(x) (((x) & GENMASK(23, 16)) >> 16) 1788afc9789SQuentin Schulz #define HSIO_PLL5G_CFG5_OB_CTRL(x) ((x) & GENMASK(15, 0)) 1798afc9789SQuentin Schulz #define HSIO_PLL5G_CFG5_OB_CTRL_M GENMASK(15, 0) 1808afc9789SQuentin Schulz 1818afc9789SQuentin Schulz #define HSIO_PLL5G_CFG6_REFCLK_SEL_SRC BIT(23) 1828afc9789SQuentin Schulz #define HSIO_PLL5G_CFG6_REFCLK_SEL(x) (((x) << 20) & GENMASK(22, 20)) 1838afc9789SQuentin Schulz #define HSIO_PLL5G_CFG6_REFCLK_SEL_M GENMASK(22, 20) 1848afc9789SQuentin Schulz #define HSIO_PLL5G_CFG6_REFCLK_SEL_X(x) (((x) & GENMASK(22, 20)) >> 20) 1858afc9789SQuentin Schulz #define HSIO_PLL5G_CFG6_REFCLK_SRC BIT(19) 1868afc9789SQuentin Schulz #define HSIO_PLL5G_CFG6_POR_DEL_SEL(x) (((x) << 16) & GENMASK(17, 16)) 1878afc9789SQuentin Schulz #define HSIO_PLL5G_CFG6_POR_DEL_SEL_M GENMASK(17, 16) 1888afc9789SQuentin Schulz #define HSIO_PLL5G_CFG6_POR_DEL_SEL_X(x) (((x) & GENMASK(17, 16)) >> 16) 1898afc9789SQuentin Schulz #define HSIO_PLL5G_CFG6_DIV125REF_SEL(x) (((x) << 8) & GENMASK(15, 8)) 1908afc9789SQuentin Schulz #define HSIO_PLL5G_CFG6_DIV125REF_SEL_M GENMASK(15, 8) 1918afc9789SQuentin Schulz #define HSIO_PLL5G_CFG6_DIV125REF_SEL_X(x) (((x) & GENMASK(15, 8)) >> 8) 1928afc9789SQuentin Schulz #define HSIO_PLL5G_CFG6_ENA_REFCLKC2 BIT(7) 1938afc9789SQuentin Schulz #define HSIO_PLL5G_CFG6_ENA_FBCLKC2 BIT(6) 1948afc9789SQuentin Schulz #define HSIO_PLL5G_CFG6_DDR_CLK_DIV(x) ((x) & GENMASK(5, 0)) 1958afc9789SQuentin Schulz #define HSIO_PLL5G_CFG6_DDR_CLK_DIV_M GENMASK(5, 0) 1968afc9789SQuentin Schulz 1978afc9789SQuentin Schulz #define HSIO_PLL5G_STATUS0_RANGE_LIM BIT(12) 1988afc9789SQuentin Schulz #define HSIO_PLL5G_STATUS0_OUT_OF_RANGE_ERR BIT(11) 1998afc9789SQuentin Schulz #define HSIO_PLL5G_STATUS0_CALIBRATION_ERR BIT(10) 2008afc9789SQuentin Schulz #define HSIO_PLL5G_STATUS0_CALIBRATION_DONE BIT(9) 2018afc9789SQuentin Schulz #define HSIO_PLL5G_STATUS0_READBACK_DATA(x) (((x) << 1) & GENMASK(8, 1)) 2028afc9789SQuentin Schulz #define HSIO_PLL5G_STATUS0_READBACK_DATA_M GENMASK(8, 1) 2038afc9789SQuentin Schulz #define HSIO_PLL5G_STATUS0_READBACK_DATA_X(x) (((x) & GENMASK(8, 1)) >> 1) 2048afc9789SQuentin Schulz #define HSIO_PLL5G_STATUS0_LOCK_STATUS BIT(0) 2058afc9789SQuentin Schulz 2068afc9789SQuentin Schulz #define HSIO_PLL5G_STATUS1_SIG_DEL(x) (((x) << 21) & GENMASK(28, 21)) 2078afc9789SQuentin Schulz #define HSIO_PLL5G_STATUS1_SIG_DEL_M GENMASK(28, 21) 2088afc9789SQuentin Schulz #define HSIO_PLL5G_STATUS1_SIG_DEL_X(x) (((x) & GENMASK(28, 21)) >> 21) 2098afc9789SQuentin Schulz #define HSIO_PLL5G_STATUS1_GAIN_STAT(x) (((x) << 16) & GENMASK(20, 16)) 2108afc9789SQuentin Schulz #define HSIO_PLL5G_STATUS1_GAIN_STAT_M GENMASK(20, 16) 2118afc9789SQuentin Schulz #define HSIO_PLL5G_STATUS1_GAIN_STAT_X(x) (((x) & GENMASK(20, 16)) >> 16) 2128afc9789SQuentin Schulz #define HSIO_PLL5G_STATUS1_FBCNT_DIF(x) (((x) << 4) & GENMASK(13, 4)) 2138afc9789SQuentin Schulz #define HSIO_PLL5G_STATUS1_FBCNT_DIF_M GENMASK(13, 4) 2148afc9789SQuentin Schulz #define HSIO_PLL5G_STATUS1_FBCNT_DIF_X(x) (((x) & GENMASK(13, 4)) >> 4) 2158afc9789SQuentin Schulz #define HSIO_PLL5G_STATUS1_FSM_STAT(x) (((x) << 1) & GENMASK(3, 1)) 2168afc9789SQuentin Schulz #define HSIO_PLL5G_STATUS1_FSM_STAT_M GENMASK(3, 1) 2178afc9789SQuentin Schulz #define HSIO_PLL5G_STATUS1_FSM_STAT_X(x) (((x) & GENMASK(3, 1)) >> 1) 2188afc9789SQuentin Schulz #define HSIO_PLL5G_STATUS1_FSM_LOCK BIT(0) 2198afc9789SQuentin Schulz 2208afc9789SQuentin Schulz #define HSIO_PLL5G_BIST_CFG0_PLLB_START_BIST BIT(31) 2218afc9789SQuentin Schulz #define HSIO_PLL5G_BIST_CFG0_PLLB_MEAS_MODE BIT(30) 2228afc9789SQuentin Schulz #define HSIO_PLL5G_BIST_CFG0_PLLB_LOCK_REPEAT(x) (((x) << 20) & GENMASK(23, 20)) 2238afc9789SQuentin Schulz #define HSIO_PLL5G_BIST_CFG0_PLLB_LOCK_REPEAT_M GENMASK(23, 20) 2248afc9789SQuentin Schulz #define HSIO_PLL5G_BIST_CFG0_PLLB_LOCK_REPEAT_X(x) (((x) & GENMASK(23, 20)) >> 20) 2258afc9789SQuentin Schulz #define HSIO_PLL5G_BIST_CFG0_PLLB_LOCK_UNCERT(x) (((x) << 16) & GENMASK(19, 16)) 2268afc9789SQuentin Schulz #define HSIO_PLL5G_BIST_CFG0_PLLB_LOCK_UNCERT_M GENMASK(19, 16) 2278afc9789SQuentin Schulz #define HSIO_PLL5G_BIST_CFG0_PLLB_LOCK_UNCERT_X(x) (((x) & GENMASK(19, 16)) >> 16) 2288afc9789SQuentin Schulz #define HSIO_PLL5G_BIST_CFG0_PLLB_DIV_FACTOR_PRE(x) ((x) & GENMASK(15, 0)) 2298afc9789SQuentin Schulz #define HSIO_PLL5G_BIST_CFG0_PLLB_DIV_FACTOR_PRE_M GENMASK(15, 0) 2308afc9789SQuentin Schulz 2318afc9789SQuentin Schulz #define HSIO_PLL5G_BIST_STAT0_PLLB_FSM_STAT(x) (((x) << 4) & GENMASK(7, 4)) 2328afc9789SQuentin Schulz #define HSIO_PLL5G_BIST_STAT0_PLLB_FSM_STAT_M GENMASK(7, 4) 2338afc9789SQuentin Schulz #define HSIO_PLL5G_BIST_STAT0_PLLB_FSM_STAT_X(x) (((x) & GENMASK(7, 4)) >> 4) 2348afc9789SQuentin Schulz #define HSIO_PLL5G_BIST_STAT0_PLLB_BUSY BIT(2) 2358afc9789SQuentin Schulz #define HSIO_PLL5G_BIST_STAT0_PLLB_DONE_N BIT(1) 2368afc9789SQuentin Schulz #define HSIO_PLL5G_BIST_STAT0_PLLB_FAIL BIT(0) 2378afc9789SQuentin Schulz 2388afc9789SQuentin Schulz #define HSIO_PLL5G_BIST_STAT1_PLLB_CNT_OUT(x) (((x) << 16) & GENMASK(31, 16)) 2398afc9789SQuentin Schulz #define HSIO_PLL5G_BIST_STAT1_PLLB_CNT_OUT_M GENMASK(31, 16) 2408afc9789SQuentin Schulz #define HSIO_PLL5G_BIST_STAT1_PLLB_CNT_OUT_X(x) (((x) & GENMASK(31, 16)) >> 16) 2418afc9789SQuentin Schulz #define HSIO_PLL5G_BIST_STAT1_PLLB_CNT_REF_DIFF(x) ((x) & GENMASK(15, 0)) 2428afc9789SQuentin Schulz #define HSIO_PLL5G_BIST_STAT1_PLLB_CNT_REF_DIFF_M GENMASK(15, 0) 2438afc9789SQuentin Schulz 2448afc9789SQuentin Schulz #define HSIO_RCOMP_CFG0_PWD_ENA BIT(13) 2458afc9789SQuentin Schulz #define HSIO_RCOMP_CFG0_RUN_CAL BIT(12) 2468afc9789SQuentin Schulz #define HSIO_RCOMP_CFG0_SPEED_SEL(x) (((x) << 10) & GENMASK(11, 10)) 2478afc9789SQuentin Schulz #define HSIO_RCOMP_CFG0_SPEED_SEL_M GENMASK(11, 10) 2488afc9789SQuentin Schulz #define HSIO_RCOMP_CFG0_SPEED_SEL_X(x) (((x) & GENMASK(11, 10)) >> 10) 2498afc9789SQuentin Schulz #define HSIO_RCOMP_CFG0_MODE_SEL(x) (((x) << 8) & GENMASK(9, 8)) 2508afc9789SQuentin Schulz #define HSIO_RCOMP_CFG0_MODE_SEL_M GENMASK(9, 8) 2518afc9789SQuentin Schulz #define HSIO_RCOMP_CFG0_MODE_SEL_X(x) (((x) & GENMASK(9, 8)) >> 8) 2528afc9789SQuentin Schulz #define HSIO_RCOMP_CFG0_FORCE_ENA BIT(4) 2538afc9789SQuentin Schulz #define HSIO_RCOMP_CFG0_RCOMP_VAL(x) ((x) & GENMASK(3, 0)) 2548afc9789SQuentin Schulz #define HSIO_RCOMP_CFG0_RCOMP_VAL_M GENMASK(3, 0) 2558afc9789SQuentin Schulz 2568afc9789SQuentin Schulz #define HSIO_RCOMP_STATUS_BUSY BIT(12) 2578afc9789SQuentin Schulz #define HSIO_RCOMP_STATUS_DELTA_ALERT BIT(7) 2588afc9789SQuentin Schulz #define HSIO_RCOMP_STATUS_RCOMP(x) ((x) & GENMASK(3, 0)) 2598afc9789SQuentin Schulz #define HSIO_RCOMP_STATUS_RCOMP_M GENMASK(3, 0) 2608afc9789SQuentin Schulz 2618afc9789SQuentin Schulz #define HSIO_SYNC_ETH_CFG_RSZ 0x4 2628afc9789SQuentin Schulz 2638afc9789SQuentin Schulz #define HSIO_SYNC_ETH_CFG_SEL_RECO_CLK_SRC(x) (((x) << 4) & GENMASK(7, 4)) 2648afc9789SQuentin Schulz #define HSIO_SYNC_ETH_CFG_SEL_RECO_CLK_SRC_M GENMASK(7, 4) 2658afc9789SQuentin Schulz #define HSIO_SYNC_ETH_CFG_SEL_RECO_CLK_SRC_X(x) (((x) & GENMASK(7, 4)) >> 4) 2668afc9789SQuentin Schulz #define HSIO_SYNC_ETH_CFG_SEL_RECO_CLK_DIV(x) (((x) << 1) & GENMASK(3, 1)) 2678afc9789SQuentin Schulz #define HSIO_SYNC_ETH_CFG_SEL_RECO_CLK_DIV_M GENMASK(3, 1) 2688afc9789SQuentin Schulz #define HSIO_SYNC_ETH_CFG_SEL_RECO_CLK_DIV_X(x) (((x) & GENMASK(3, 1)) >> 1) 2698afc9789SQuentin Schulz #define HSIO_SYNC_ETH_CFG_RECO_CLK_ENA BIT(0) 2708afc9789SQuentin Schulz 2718afc9789SQuentin Schulz #define HSIO_SYNC_ETH_PLL_CFG_PLL_AUTO_SQUELCH_ENA BIT(0) 2728afc9789SQuentin Schulz 2738afc9789SQuentin Schulz #define HSIO_S1G_DES_CFG_DES_PHS_CTRL(x) (((x) << 13) & GENMASK(16, 13)) 2748afc9789SQuentin Schulz #define HSIO_S1G_DES_CFG_DES_PHS_CTRL_M GENMASK(16, 13) 2758afc9789SQuentin Schulz #define HSIO_S1G_DES_CFG_DES_PHS_CTRL_X(x) (((x) & GENMASK(16, 13)) >> 13) 2768afc9789SQuentin Schulz #define HSIO_S1G_DES_CFG_DES_CPMD_SEL(x) (((x) << 11) & GENMASK(12, 11)) 2778afc9789SQuentin Schulz #define HSIO_S1G_DES_CFG_DES_CPMD_SEL_M GENMASK(12, 11) 2788afc9789SQuentin Schulz #define HSIO_S1G_DES_CFG_DES_CPMD_SEL_X(x) (((x) & GENMASK(12, 11)) >> 11) 2798afc9789SQuentin Schulz #define HSIO_S1G_DES_CFG_DES_MBTR_CTRL(x) (((x) << 8) & GENMASK(10, 8)) 2808afc9789SQuentin Schulz #define HSIO_S1G_DES_CFG_DES_MBTR_CTRL_M GENMASK(10, 8) 2818afc9789SQuentin Schulz #define HSIO_S1G_DES_CFG_DES_MBTR_CTRL_X(x) (((x) & GENMASK(10, 8)) >> 8) 2828afc9789SQuentin Schulz #define HSIO_S1G_DES_CFG_DES_BW_ANA(x) (((x) << 5) & GENMASK(7, 5)) 2838afc9789SQuentin Schulz #define HSIO_S1G_DES_CFG_DES_BW_ANA_M GENMASK(7, 5) 2848afc9789SQuentin Schulz #define HSIO_S1G_DES_CFG_DES_BW_ANA_X(x) (((x) & GENMASK(7, 5)) >> 5) 2858afc9789SQuentin Schulz #define HSIO_S1G_DES_CFG_DES_SWAP_ANA BIT(4) 2868afc9789SQuentin Schulz #define HSIO_S1G_DES_CFG_DES_BW_HYST(x) (((x) << 1) & GENMASK(3, 1)) 2878afc9789SQuentin Schulz #define HSIO_S1G_DES_CFG_DES_BW_HYST_M GENMASK(3, 1) 2888afc9789SQuentin Schulz #define HSIO_S1G_DES_CFG_DES_BW_HYST_X(x) (((x) & GENMASK(3, 1)) >> 1) 2898afc9789SQuentin Schulz #define HSIO_S1G_DES_CFG_DES_SWAP_HYST BIT(0) 2908afc9789SQuentin Schulz 2918afc9789SQuentin Schulz #define HSIO_S1G_IB_CFG_IB_FX100_ENA BIT(27) 2928afc9789SQuentin Schulz #define HSIO_S1G_IB_CFG_ACJTAG_HYST(x) (((x) << 24) & GENMASK(26, 24)) 2938afc9789SQuentin Schulz #define HSIO_S1G_IB_CFG_ACJTAG_HYST_M GENMASK(26, 24) 2948afc9789SQuentin Schulz #define HSIO_S1G_IB_CFG_ACJTAG_HYST_X(x) (((x) & GENMASK(26, 24)) >> 24) 2958afc9789SQuentin Schulz #define HSIO_S1G_IB_CFG_IB_DET_LEV(x) (((x) << 19) & GENMASK(21, 19)) 2968afc9789SQuentin Schulz #define HSIO_S1G_IB_CFG_IB_DET_LEV_M GENMASK(21, 19) 2978afc9789SQuentin Schulz #define HSIO_S1G_IB_CFG_IB_DET_LEV_X(x) (((x) & GENMASK(21, 19)) >> 19) 2988afc9789SQuentin Schulz #define HSIO_S1G_IB_CFG_IB_HYST_LEV BIT(14) 2998afc9789SQuentin Schulz #define HSIO_S1G_IB_CFG_IB_ENA_CMV_TERM BIT(13) 3008afc9789SQuentin Schulz #define HSIO_S1G_IB_CFG_IB_ENA_DC_COUPLING BIT(12) 3018afc9789SQuentin Schulz #define HSIO_S1G_IB_CFG_IB_ENA_DETLEV BIT(11) 3028afc9789SQuentin Schulz #define HSIO_S1G_IB_CFG_IB_ENA_HYST BIT(10) 3038afc9789SQuentin Schulz #define HSIO_S1G_IB_CFG_IB_ENA_OFFSET_COMP BIT(9) 3048afc9789SQuentin Schulz #define HSIO_S1G_IB_CFG_IB_EQ_GAIN(x) (((x) << 6) & GENMASK(8, 6)) 3058afc9789SQuentin Schulz #define HSIO_S1G_IB_CFG_IB_EQ_GAIN_M GENMASK(8, 6) 3068afc9789SQuentin Schulz #define HSIO_S1G_IB_CFG_IB_EQ_GAIN_X(x) (((x) & GENMASK(8, 6)) >> 6) 3078afc9789SQuentin Schulz #define HSIO_S1G_IB_CFG_IB_SEL_CORNER_FREQ(x) (((x) << 4) & GENMASK(5, 4)) 3088afc9789SQuentin Schulz #define HSIO_S1G_IB_CFG_IB_SEL_CORNER_FREQ_M GENMASK(5, 4) 3098afc9789SQuentin Schulz #define HSIO_S1G_IB_CFG_IB_SEL_CORNER_FREQ_X(x) (((x) & GENMASK(5, 4)) >> 4) 3108afc9789SQuentin Schulz #define HSIO_S1G_IB_CFG_IB_RESISTOR_CTRL(x) ((x) & GENMASK(3, 0)) 3118afc9789SQuentin Schulz #define HSIO_S1G_IB_CFG_IB_RESISTOR_CTRL_M GENMASK(3, 0) 3128afc9789SQuentin Schulz 3138afc9789SQuentin Schulz #define HSIO_S1G_OB_CFG_OB_SLP(x) (((x) << 17) & GENMASK(18, 17)) 3148afc9789SQuentin Schulz #define HSIO_S1G_OB_CFG_OB_SLP_M GENMASK(18, 17) 3158afc9789SQuentin Schulz #define HSIO_S1G_OB_CFG_OB_SLP_X(x) (((x) & GENMASK(18, 17)) >> 17) 3168afc9789SQuentin Schulz #define HSIO_S1G_OB_CFG_OB_AMP_CTRL(x) (((x) << 13) & GENMASK(16, 13)) 3178afc9789SQuentin Schulz #define HSIO_S1G_OB_CFG_OB_AMP_CTRL_M GENMASK(16, 13) 3188afc9789SQuentin Schulz #define HSIO_S1G_OB_CFG_OB_AMP_CTRL_X(x) (((x) & GENMASK(16, 13)) >> 13) 3198afc9789SQuentin Schulz #define HSIO_S1G_OB_CFG_OB_CMM_BIAS_CTRL(x) (((x) << 10) & GENMASK(12, 10)) 3208afc9789SQuentin Schulz #define HSIO_S1G_OB_CFG_OB_CMM_BIAS_CTRL_M GENMASK(12, 10) 3218afc9789SQuentin Schulz #define HSIO_S1G_OB_CFG_OB_CMM_BIAS_CTRL_X(x) (((x) & GENMASK(12, 10)) >> 10) 3228afc9789SQuentin Schulz #define HSIO_S1G_OB_CFG_OB_DIS_VCM_CTRL BIT(9) 3238afc9789SQuentin Schulz #define HSIO_S1G_OB_CFG_OB_EN_MEAS_VREG BIT(8) 3248afc9789SQuentin Schulz #define HSIO_S1G_OB_CFG_OB_VCM_CTRL(x) (((x) << 4) & GENMASK(7, 4)) 3258afc9789SQuentin Schulz #define HSIO_S1G_OB_CFG_OB_VCM_CTRL_M GENMASK(7, 4) 3268afc9789SQuentin Schulz #define HSIO_S1G_OB_CFG_OB_VCM_CTRL_X(x) (((x) & GENMASK(7, 4)) >> 4) 3278afc9789SQuentin Schulz #define HSIO_S1G_OB_CFG_OB_RESISTOR_CTRL(x) ((x) & GENMASK(3, 0)) 3288afc9789SQuentin Schulz #define HSIO_S1G_OB_CFG_OB_RESISTOR_CTRL_M GENMASK(3, 0) 3298afc9789SQuentin Schulz 3308afc9789SQuentin Schulz #define HSIO_S1G_SER_CFG_SER_IDLE BIT(9) 3318afc9789SQuentin Schulz #define HSIO_S1G_SER_CFG_SER_DEEMPH BIT(8) 3328afc9789SQuentin Schulz #define HSIO_S1G_SER_CFG_SER_CPMD_SEL BIT(7) 3338afc9789SQuentin Schulz #define HSIO_S1G_SER_CFG_SER_SWAP_CPMD BIT(6) 3348afc9789SQuentin Schulz #define HSIO_S1G_SER_CFG_SER_ALISEL(x) (((x) << 4) & GENMASK(5, 4)) 3358afc9789SQuentin Schulz #define HSIO_S1G_SER_CFG_SER_ALISEL_M GENMASK(5, 4) 3368afc9789SQuentin Schulz #define HSIO_S1G_SER_CFG_SER_ALISEL_X(x) (((x) & GENMASK(5, 4)) >> 4) 3378afc9789SQuentin Schulz #define HSIO_S1G_SER_CFG_SER_ENHYS BIT(3) 3388afc9789SQuentin Schulz #define HSIO_S1G_SER_CFG_SER_BIG_WIN BIT(2) 3398afc9789SQuentin Schulz #define HSIO_S1G_SER_CFG_SER_EN_WIN BIT(1) 3408afc9789SQuentin Schulz #define HSIO_S1G_SER_CFG_SER_ENALI BIT(0) 3418afc9789SQuentin Schulz 3428afc9789SQuentin Schulz #define HSIO_S1G_COMMON_CFG_SYS_RST BIT(31) 3438afc9789SQuentin Schulz #define HSIO_S1G_COMMON_CFG_SE_AUTO_SQUELCH_ENA BIT(21) 3448afc9789SQuentin Schulz #define HSIO_S1G_COMMON_CFG_ENA_LANE BIT(18) 3458afc9789SQuentin Schulz #define HSIO_S1G_COMMON_CFG_PWD_RX BIT(17) 3468afc9789SQuentin Schulz #define HSIO_S1G_COMMON_CFG_PWD_TX BIT(16) 3478afc9789SQuentin Schulz #define HSIO_S1G_COMMON_CFG_LANE_CTRL(x) (((x) << 13) & GENMASK(15, 13)) 3488afc9789SQuentin Schulz #define HSIO_S1G_COMMON_CFG_LANE_CTRL_M GENMASK(15, 13) 3498afc9789SQuentin Schulz #define HSIO_S1G_COMMON_CFG_LANE_CTRL_X(x) (((x) & GENMASK(15, 13)) >> 13) 3508afc9789SQuentin Schulz #define HSIO_S1G_COMMON_CFG_ENA_DIRECT BIT(12) 3518afc9789SQuentin Schulz #define HSIO_S1G_COMMON_CFG_ENA_ELOOP BIT(11) 3528afc9789SQuentin Schulz #define HSIO_S1G_COMMON_CFG_ENA_FLOOP BIT(10) 3538afc9789SQuentin Schulz #define HSIO_S1G_COMMON_CFG_ENA_ILOOP BIT(9) 3548afc9789SQuentin Schulz #define HSIO_S1G_COMMON_CFG_ENA_PLOOP BIT(8) 3558afc9789SQuentin Schulz #define HSIO_S1G_COMMON_CFG_HRATE BIT(7) 3568afc9789SQuentin Schulz #define HSIO_S1G_COMMON_CFG_IF_MODE BIT(0) 3578afc9789SQuentin Schulz 3588afc9789SQuentin Schulz #define HSIO_S1G_PLL_CFG_PLL_ENA_FB_DIV2 BIT(22) 3598afc9789SQuentin Schulz #define HSIO_S1G_PLL_CFG_PLL_ENA_RC_DIV2 BIT(21) 3608afc9789SQuentin Schulz #define HSIO_S1G_PLL_CFG_PLL_FSM_CTRL_DATA(x) (((x) << 8) & GENMASK(15, 8)) 3618afc9789SQuentin Schulz #define HSIO_S1G_PLL_CFG_PLL_FSM_CTRL_DATA_M GENMASK(15, 8) 3628afc9789SQuentin Schulz #define HSIO_S1G_PLL_CFG_PLL_FSM_CTRL_DATA_X(x) (((x) & GENMASK(15, 8)) >> 8) 3638afc9789SQuentin Schulz #define HSIO_S1G_PLL_CFG_PLL_FSM_ENA BIT(7) 3648afc9789SQuentin Schulz #define HSIO_S1G_PLL_CFG_PLL_FSM_FORCE_SET_ENA BIT(6) 3658afc9789SQuentin Schulz #define HSIO_S1G_PLL_CFG_PLL_FSM_OOR_RECAL_ENA BIT(5) 3668afc9789SQuentin Schulz #define HSIO_S1G_PLL_CFG_PLL_RB_DATA_SEL BIT(3) 3678afc9789SQuentin Schulz 3688afc9789SQuentin Schulz #define HSIO_S1G_PLL_STATUS_PLL_CAL_NOT_DONE BIT(12) 3698afc9789SQuentin Schulz #define HSIO_S1G_PLL_STATUS_PLL_CAL_ERR BIT(11) 3708afc9789SQuentin Schulz #define HSIO_S1G_PLL_STATUS_PLL_OUT_OF_RANGE_ERR BIT(10) 3718afc9789SQuentin Schulz #define HSIO_S1G_PLL_STATUS_PLL_RB_DATA(x) ((x) & GENMASK(7, 0)) 3728afc9789SQuentin Schulz #define HSIO_S1G_PLL_STATUS_PLL_RB_DATA_M GENMASK(7, 0) 3738afc9789SQuentin Schulz 3748afc9789SQuentin Schulz #define HSIO_S1G_DFT_CFG0_LAZYBIT BIT(31) 3758afc9789SQuentin Schulz #define HSIO_S1G_DFT_CFG0_INV_DIS BIT(23) 3768afc9789SQuentin Schulz #define HSIO_S1G_DFT_CFG0_PRBS_SEL(x) (((x) << 20) & GENMASK(21, 20)) 3778afc9789SQuentin Schulz #define HSIO_S1G_DFT_CFG0_PRBS_SEL_M GENMASK(21, 20) 3788afc9789SQuentin Schulz #define HSIO_S1G_DFT_CFG0_PRBS_SEL_X(x) (((x) & GENMASK(21, 20)) >> 20) 3798afc9789SQuentin Schulz #define HSIO_S1G_DFT_CFG0_TEST_MODE(x) (((x) << 16) & GENMASK(18, 16)) 3808afc9789SQuentin Schulz #define HSIO_S1G_DFT_CFG0_TEST_MODE_M GENMASK(18, 16) 3818afc9789SQuentin Schulz #define HSIO_S1G_DFT_CFG0_TEST_MODE_X(x) (((x) & GENMASK(18, 16)) >> 16) 3828afc9789SQuentin Schulz #define HSIO_S1G_DFT_CFG0_RX_PHS_CORR_DIS BIT(4) 3838afc9789SQuentin Schulz #define HSIO_S1G_DFT_CFG0_RX_PDSENS_ENA BIT(3) 3848afc9789SQuentin Schulz #define HSIO_S1G_DFT_CFG0_RX_DFT_ENA BIT(2) 3858afc9789SQuentin Schulz #define HSIO_S1G_DFT_CFG0_TX_DFT_ENA BIT(0) 3868afc9789SQuentin Schulz 3878afc9789SQuentin Schulz #define HSIO_S1G_DFT_CFG1_TX_JITTER_AMPL(x) (((x) << 8) & GENMASK(17, 8)) 3888afc9789SQuentin Schulz #define HSIO_S1G_DFT_CFG1_TX_JITTER_AMPL_M GENMASK(17, 8) 3898afc9789SQuentin Schulz #define HSIO_S1G_DFT_CFG1_TX_JITTER_AMPL_X(x) (((x) & GENMASK(17, 8)) >> 8) 3908afc9789SQuentin Schulz #define HSIO_S1G_DFT_CFG1_TX_STEP_FREQ(x) (((x) << 4) & GENMASK(7, 4)) 3918afc9789SQuentin Schulz #define HSIO_S1G_DFT_CFG1_TX_STEP_FREQ_M GENMASK(7, 4) 3928afc9789SQuentin Schulz #define HSIO_S1G_DFT_CFG1_TX_STEP_FREQ_X(x) (((x) & GENMASK(7, 4)) >> 4) 3938afc9789SQuentin Schulz #define HSIO_S1G_DFT_CFG1_TX_JI_ENA BIT(3) 3948afc9789SQuentin Schulz #define HSIO_S1G_DFT_CFG1_TX_WAVEFORM_SEL BIT(2) 3958afc9789SQuentin Schulz #define HSIO_S1G_DFT_CFG1_TX_FREQOFF_DIR BIT(1) 3968afc9789SQuentin Schulz #define HSIO_S1G_DFT_CFG1_TX_FREQOFF_ENA BIT(0) 3978afc9789SQuentin Schulz 3988afc9789SQuentin Schulz #define HSIO_S1G_DFT_CFG2_RX_JITTER_AMPL(x) (((x) << 8) & GENMASK(17, 8)) 3998afc9789SQuentin Schulz #define HSIO_S1G_DFT_CFG2_RX_JITTER_AMPL_M GENMASK(17, 8) 4008afc9789SQuentin Schulz #define HSIO_S1G_DFT_CFG2_RX_JITTER_AMPL_X(x) (((x) & GENMASK(17, 8)) >> 8) 4018afc9789SQuentin Schulz #define HSIO_S1G_DFT_CFG2_RX_STEP_FREQ(x) (((x) << 4) & GENMASK(7, 4)) 4028afc9789SQuentin Schulz #define HSIO_S1G_DFT_CFG2_RX_STEP_FREQ_M GENMASK(7, 4) 4038afc9789SQuentin Schulz #define HSIO_S1G_DFT_CFG2_RX_STEP_FREQ_X(x) (((x) & GENMASK(7, 4)) >> 4) 4048afc9789SQuentin Schulz #define HSIO_S1G_DFT_CFG2_RX_JI_ENA BIT(3) 4058afc9789SQuentin Schulz #define HSIO_S1G_DFT_CFG2_RX_WAVEFORM_SEL BIT(2) 4068afc9789SQuentin Schulz #define HSIO_S1G_DFT_CFG2_RX_FREQOFF_DIR BIT(1) 4078afc9789SQuentin Schulz #define HSIO_S1G_DFT_CFG2_RX_FREQOFF_ENA BIT(0) 4088afc9789SQuentin Schulz 4098afc9789SQuentin Schulz #define HSIO_S1G_RC_PLL_BIST_CFG_PLL_BIST_ENA BIT(20) 4108afc9789SQuentin Schulz #define HSIO_S1G_RC_PLL_BIST_CFG_PLL_BIST_FBS_HIGH(x) (((x) << 16) & GENMASK(17, 16)) 4118afc9789SQuentin Schulz #define HSIO_S1G_RC_PLL_BIST_CFG_PLL_BIST_FBS_HIGH_M GENMASK(17, 16) 4128afc9789SQuentin Schulz #define HSIO_S1G_RC_PLL_BIST_CFG_PLL_BIST_FBS_HIGH_X(x) (((x) & GENMASK(17, 16)) >> 16) 4138afc9789SQuentin Schulz #define HSIO_S1G_RC_PLL_BIST_CFG_PLL_BIST_HIGH(x) (((x) << 8) & GENMASK(15, 8)) 4148afc9789SQuentin Schulz #define HSIO_S1G_RC_PLL_BIST_CFG_PLL_BIST_HIGH_M GENMASK(15, 8) 4158afc9789SQuentin Schulz #define HSIO_S1G_RC_PLL_BIST_CFG_PLL_BIST_HIGH_X(x) (((x) & GENMASK(15, 8)) >> 8) 4168afc9789SQuentin Schulz #define HSIO_S1G_RC_PLL_BIST_CFG_PLL_BIST_LOW(x) ((x) & GENMASK(7, 0)) 4178afc9789SQuentin Schulz #define HSIO_S1G_RC_PLL_BIST_CFG_PLL_BIST_LOW_M GENMASK(7, 0) 4188afc9789SQuentin Schulz 4198afc9789SQuentin Schulz #define HSIO_S1G_MISC_CFG_DES_100FX_KICK_MODE(x) (((x) << 11) & GENMASK(12, 11)) 4208afc9789SQuentin Schulz #define HSIO_S1G_MISC_CFG_DES_100FX_KICK_MODE_M GENMASK(12, 11) 4218afc9789SQuentin Schulz #define HSIO_S1G_MISC_CFG_DES_100FX_KICK_MODE_X(x) (((x) & GENMASK(12, 11)) >> 11) 4228afc9789SQuentin Schulz #define HSIO_S1G_MISC_CFG_DES_100FX_CPMD_SWAP BIT(10) 4238afc9789SQuentin Schulz #define HSIO_S1G_MISC_CFG_DES_100FX_CPMD_MODE BIT(9) 4248afc9789SQuentin Schulz #define HSIO_S1G_MISC_CFG_DES_100FX_CPMD_ENA BIT(8) 4258afc9789SQuentin Schulz #define HSIO_S1G_MISC_CFG_RX_LPI_MODE_ENA BIT(5) 4268afc9789SQuentin Schulz #define HSIO_S1G_MISC_CFG_TX_LPI_MODE_ENA BIT(4) 4278afc9789SQuentin Schulz #define HSIO_S1G_MISC_CFG_RX_DATA_INV_ENA BIT(3) 4288afc9789SQuentin Schulz #define HSIO_S1G_MISC_CFG_TX_DATA_INV_ENA BIT(2) 4298afc9789SQuentin Schulz #define HSIO_S1G_MISC_CFG_LANE_RST BIT(0) 4308afc9789SQuentin Schulz 4318afc9789SQuentin Schulz #define HSIO_S1G_DFT_STATUS_PLL_BIST_NOT_DONE BIT(7) 4328afc9789SQuentin Schulz #define HSIO_S1G_DFT_STATUS_PLL_BIST_FAILED BIT(6) 4338afc9789SQuentin Schulz #define HSIO_S1G_DFT_STATUS_PLL_BIST_TIMEOUT_ERR BIT(5) 4348afc9789SQuentin Schulz #define HSIO_S1G_DFT_STATUS_BIST_ACTIVE BIT(3) 4358afc9789SQuentin Schulz #define HSIO_S1G_DFT_STATUS_BIST_NOSYNC BIT(2) 4368afc9789SQuentin Schulz #define HSIO_S1G_DFT_STATUS_BIST_COMPLETE_N BIT(1) 4378afc9789SQuentin Schulz #define HSIO_S1G_DFT_STATUS_BIST_ERROR BIT(0) 4388afc9789SQuentin Schulz 4398afc9789SQuentin Schulz #define HSIO_S1G_MISC_STATUS_DES_100FX_PHASE_SEL BIT(0) 4408afc9789SQuentin Schulz 4418afc9789SQuentin Schulz #define HSIO_MCB_S1G_ADDR_CFG_SERDES1G_WR_ONE_SHOT BIT(31) 4428afc9789SQuentin Schulz #define HSIO_MCB_S1G_ADDR_CFG_SERDES1G_RD_ONE_SHOT BIT(30) 4438afc9789SQuentin Schulz #define HSIO_MCB_S1G_ADDR_CFG_SERDES1G_ADDR(x) ((x) & GENMASK(8, 0)) 4448afc9789SQuentin Schulz #define HSIO_MCB_S1G_ADDR_CFG_SERDES1G_ADDR_M GENMASK(8, 0) 4458afc9789SQuentin Schulz 4468afc9789SQuentin Schulz #define HSIO_S6G_DIG_CFG_GP(x) (((x) << 16) & GENMASK(18, 16)) 4478afc9789SQuentin Schulz #define HSIO_S6G_DIG_CFG_GP_M GENMASK(18, 16) 4488afc9789SQuentin Schulz #define HSIO_S6G_DIG_CFG_GP_X(x) (((x) & GENMASK(18, 16)) >> 16) 4498afc9789SQuentin Schulz #define HSIO_S6G_DIG_CFG_TX_BIT_DOUBLING_MODE_ENA BIT(7) 4508afc9789SQuentin Schulz #define HSIO_S6G_DIG_CFG_SIGDET_TESTMODE BIT(6) 4518afc9789SQuentin Schulz #define HSIO_S6G_DIG_CFG_SIGDET_AST(x) (((x) << 3) & GENMASK(5, 3)) 4528afc9789SQuentin Schulz #define HSIO_S6G_DIG_CFG_SIGDET_AST_M GENMASK(5, 3) 4538afc9789SQuentin Schulz #define HSIO_S6G_DIG_CFG_SIGDET_AST_X(x) (((x) & GENMASK(5, 3)) >> 3) 4548afc9789SQuentin Schulz #define HSIO_S6G_DIG_CFG_SIGDET_DST(x) ((x) & GENMASK(2, 0)) 4558afc9789SQuentin Schulz #define HSIO_S6G_DIG_CFG_SIGDET_DST_M GENMASK(2, 0) 4568afc9789SQuentin Schulz 4578afc9789SQuentin Schulz #define HSIO_S6G_DFT_CFG0_LAZYBIT BIT(31) 4588afc9789SQuentin Schulz #define HSIO_S6G_DFT_CFG0_INV_DIS BIT(23) 4598afc9789SQuentin Schulz #define HSIO_S6G_DFT_CFG0_PRBS_SEL(x) (((x) << 20) & GENMASK(21, 20)) 4608afc9789SQuentin Schulz #define HSIO_S6G_DFT_CFG0_PRBS_SEL_M GENMASK(21, 20) 4618afc9789SQuentin Schulz #define HSIO_S6G_DFT_CFG0_PRBS_SEL_X(x) (((x) & GENMASK(21, 20)) >> 20) 4628afc9789SQuentin Schulz #define HSIO_S6G_DFT_CFG0_TEST_MODE(x) (((x) << 16) & GENMASK(18, 16)) 4638afc9789SQuentin Schulz #define HSIO_S6G_DFT_CFG0_TEST_MODE_M GENMASK(18, 16) 4648afc9789SQuentin Schulz #define HSIO_S6G_DFT_CFG0_TEST_MODE_X(x) (((x) & GENMASK(18, 16)) >> 16) 4658afc9789SQuentin Schulz #define HSIO_S6G_DFT_CFG0_RX_PHS_CORR_DIS BIT(4) 4668afc9789SQuentin Schulz #define HSIO_S6G_DFT_CFG0_RX_PDSENS_ENA BIT(3) 4678afc9789SQuentin Schulz #define HSIO_S6G_DFT_CFG0_RX_DFT_ENA BIT(2) 4688afc9789SQuentin Schulz #define HSIO_S6G_DFT_CFG0_TX_DFT_ENA BIT(0) 4698afc9789SQuentin Schulz 4708afc9789SQuentin Schulz #define HSIO_S6G_DFT_CFG1_TX_JITTER_AMPL(x) (((x) << 8) & GENMASK(17, 8)) 4718afc9789SQuentin Schulz #define HSIO_S6G_DFT_CFG1_TX_JITTER_AMPL_M GENMASK(17, 8) 4728afc9789SQuentin Schulz #define HSIO_S6G_DFT_CFG1_TX_JITTER_AMPL_X(x) (((x) & GENMASK(17, 8)) >> 8) 4738afc9789SQuentin Schulz #define HSIO_S6G_DFT_CFG1_TX_STEP_FREQ(x) (((x) << 4) & GENMASK(7, 4)) 4748afc9789SQuentin Schulz #define HSIO_S6G_DFT_CFG1_TX_STEP_FREQ_M GENMASK(7, 4) 4758afc9789SQuentin Schulz #define HSIO_S6G_DFT_CFG1_TX_STEP_FREQ_X(x) (((x) & GENMASK(7, 4)) >> 4) 4768afc9789SQuentin Schulz #define HSIO_S6G_DFT_CFG1_TX_JI_ENA BIT(3) 4778afc9789SQuentin Schulz #define HSIO_S6G_DFT_CFG1_TX_WAVEFORM_SEL BIT(2) 4788afc9789SQuentin Schulz #define HSIO_S6G_DFT_CFG1_TX_FREQOFF_DIR BIT(1) 4798afc9789SQuentin Schulz #define HSIO_S6G_DFT_CFG1_TX_FREQOFF_ENA BIT(0) 4808afc9789SQuentin Schulz 4818afc9789SQuentin Schulz #define HSIO_S6G_DFT_CFG2_RX_JITTER_AMPL(x) (((x) << 8) & GENMASK(17, 8)) 4828afc9789SQuentin Schulz #define HSIO_S6G_DFT_CFG2_RX_JITTER_AMPL_M GENMASK(17, 8) 4838afc9789SQuentin Schulz #define HSIO_S6G_DFT_CFG2_RX_JITTER_AMPL_X(x) (((x) & GENMASK(17, 8)) >> 8) 4848afc9789SQuentin Schulz #define HSIO_S6G_DFT_CFG2_RX_STEP_FREQ(x) (((x) << 4) & GENMASK(7, 4)) 4858afc9789SQuentin Schulz #define HSIO_S6G_DFT_CFG2_RX_STEP_FREQ_M GENMASK(7, 4) 4868afc9789SQuentin Schulz #define HSIO_S6G_DFT_CFG2_RX_STEP_FREQ_X(x) (((x) & GENMASK(7, 4)) >> 4) 4878afc9789SQuentin Schulz #define HSIO_S6G_DFT_CFG2_RX_JI_ENA BIT(3) 4888afc9789SQuentin Schulz #define HSIO_S6G_DFT_CFG2_RX_WAVEFORM_SEL BIT(2) 4898afc9789SQuentin Schulz #define HSIO_S6G_DFT_CFG2_RX_FREQOFF_DIR BIT(1) 4908afc9789SQuentin Schulz #define HSIO_S6G_DFT_CFG2_RX_FREQOFF_ENA BIT(0) 4918afc9789SQuentin Schulz 4928afc9789SQuentin Schulz #define HSIO_S6G_RC_PLL_BIST_CFG_PLL_BIST_ENA BIT(20) 4938afc9789SQuentin Schulz #define HSIO_S6G_RC_PLL_BIST_CFG_PLL_BIST_FBS_HIGH(x) (((x) << 16) & GENMASK(19, 16)) 4948afc9789SQuentin Schulz #define HSIO_S6G_RC_PLL_BIST_CFG_PLL_BIST_FBS_HIGH_M GENMASK(19, 16) 4958afc9789SQuentin Schulz #define HSIO_S6G_RC_PLL_BIST_CFG_PLL_BIST_FBS_HIGH_X(x) (((x) & GENMASK(19, 16)) >> 16) 4968afc9789SQuentin Schulz #define HSIO_S6G_RC_PLL_BIST_CFG_PLL_BIST_HIGH(x) (((x) << 8) & GENMASK(15, 8)) 4978afc9789SQuentin Schulz #define HSIO_S6G_RC_PLL_BIST_CFG_PLL_BIST_HIGH_M GENMASK(15, 8) 4988afc9789SQuentin Schulz #define HSIO_S6G_RC_PLL_BIST_CFG_PLL_BIST_HIGH_X(x) (((x) & GENMASK(15, 8)) >> 8) 4998afc9789SQuentin Schulz #define HSIO_S6G_RC_PLL_BIST_CFG_PLL_BIST_LOW(x) ((x) & GENMASK(7, 0)) 5008afc9789SQuentin Schulz #define HSIO_S6G_RC_PLL_BIST_CFG_PLL_BIST_LOW_M GENMASK(7, 0) 5018afc9789SQuentin Schulz 5028afc9789SQuentin Schulz #define HSIO_S6G_MISC_CFG_SEL_RECO_CLK(x) (((x) << 13) & GENMASK(14, 13)) 5038afc9789SQuentin Schulz #define HSIO_S6G_MISC_CFG_SEL_RECO_CLK_M GENMASK(14, 13) 5048afc9789SQuentin Schulz #define HSIO_S6G_MISC_CFG_SEL_RECO_CLK_X(x) (((x) & GENMASK(14, 13)) >> 13) 5058afc9789SQuentin Schulz #define HSIO_S6G_MISC_CFG_DES_100FX_KICK_MODE(x) (((x) << 11) & GENMASK(12, 11)) 5068afc9789SQuentin Schulz #define HSIO_S6G_MISC_CFG_DES_100FX_KICK_MODE_M GENMASK(12, 11) 5078afc9789SQuentin Schulz #define HSIO_S6G_MISC_CFG_DES_100FX_KICK_MODE_X(x) (((x) & GENMASK(12, 11)) >> 11) 5088afc9789SQuentin Schulz #define HSIO_S6G_MISC_CFG_DES_100FX_CPMD_SWAP BIT(10) 5098afc9789SQuentin Schulz #define HSIO_S6G_MISC_CFG_DES_100FX_CPMD_MODE BIT(9) 5108afc9789SQuentin Schulz #define HSIO_S6G_MISC_CFG_DES_100FX_CPMD_ENA BIT(8) 5118afc9789SQuentin Schulz #define HSIO_S6G_MISC_CFG_RX_BUS_FLIP_ENA BIT(7) 5128afc9789SQuentin Schulz #define HSIO_S6G_MISC_CFG_TX_BUS_FLIP_ENA BIT(6) 5138afc9789SQuentin Schulz #define HSIO_S6G_MISC_CFG_RX_LPI_MODE_ENA BIT(5) 5148afc9789SQuentin Schulz #define HSIO_S6G_MISC_CFG_TX_LPI_MODE_ENA BIT(4) 5158afc9789SQuentin Schulz #define HSIO_S6G_MISC_CFG_RX_DATA_INV_ENA BIT(3) 5168afc9789SQuentin Schulz #define HSIO_S6G_MISC_CFG_TX_DATA_INV_ENA BIT(2) 5178afc9789SQuentin Schulz #define HSIO_S6G_MISC_CFG_LANE_RST BIT(0) 5188afc9789SQuentin Schulz 5198afc9789SQuentin Schulz #define HSIO_S6G_OB_ANEG_CFG_AN_OB_POST0(x) (((x) << 23) & GENMASK(28, 23)) 5208afc9789SQuentin Schulz #define HSIO_S6G_OB_ANEG_CFG_AN_OB_POST0_M GENMASK(28, 23) 5218afc9789SQuentin Schulz #define HSIO_S6G_OB_ANEG_CFG_AN_OB_POST0_X(x) (((x) & GENMASK(28, 23)) >> 23) 5228afc9789SQuentin Schulz #define HSIO_S6G_OB_ANEG_CFG_AN_OB_POST1(x) (((x) << 18) & GENMASK(22, 18)) 5238afc9789SQuentin Schulz #define HSIO_S6G_OB_ANEG_CFG_AN_OB_POST1_M GENMASK(22, 18) 5248afc9789SQuentin Schulz #define HSIO_S6G_OB_ANEG_CFG_AN_OB_POST1_X(x) (((x) & GENMASK(22, 18)) >> 18) 5258afc9789SQuentin Schulz #define HSIO_S6G_OB_ANEG_CFG_AN_OB_PREC(x) (((x) << 13) & GENMASK(17, 13)) 5268afc9789SQuentin Schulz #define HSIO_S6G_OB_ANEG_CFG_AN_OB_PREC_M GENMASK(17, 13) 5278afc9789SQuentin Schulz #define HSIO_S6G_OB_ANEG_CFG_AN_OB_PREC_X(x) (((x) & GENMASK(17, 13)) >> 13) 5288afc9789SQuentin Schulz #define HSIO_S6G_OB_ANEG_CFG_AN_OB_ENA_CAS(x) (((x) << 6) & GENMASK(8, 6)) 5298afc9789SQuentin Schulz #define HSIO_S6G_OB_ANEG_CFG_AN_OB_ENA_CAS_M GENMASK(8, 6) 5308afc9789SQuentin Schulz #define HSIO_S6G_OB_ANEG_CFG_AN_OB_ENA_CAS_X(x) (((x) & GENMASK(8, 6)) >> 6) 5318afc9789SQuentin Schulz #define HSIO_S6G_OB_ANEG_CFG_AN_OB_LEV(x) ((x) & GENMASK(5, 0)) 5328afc9789SQuentin Schulz #define HSIO_S6G_OB_ANEG_CFG_AN_OB_LEV_M GENMASK(5, 0) 5338afc9789SQuentin Schulz 5348afc9789SQuentin Schulz #define HSIO_S6G_DFT_STATUS_PRBS_SYNC_STAT BIT(8) 5358afc9789SQuentin Schulz #define HSIO_S6G_DFT_STATUS_PLL_BIST_NOT_DONE BIT(7) 5368afc9789SQuentin Schulz #define HSIO_S6G_DFT_STATUS_PLL_BIST_FAILED BIT(6) 5378afc9789SQuentin Schulz #define HSIO_S6G_DFT_STATUS_PLL_BIST_TIMEOUT_ERR BIT(5) 5388afc9789SQuentin Schulz #define HSIO_S6G_DFT_STATUS_BIST_ACTIVE BIT(3) 5398afc9789SQuentin Schulz #define HSIO_S6G_DFT_STATUS_BIST_NOSYNC BIT(2) 5408afc9789SQuentin Schulz #define HSIO_S6G_DFT_STATUS_BIST_COMPLETE_N BIT(1) 5418afc9789SQuentin Schulz #define HSIO_S6G_DFT_STATUS_BIST_ERROR BIT(0) 5428afc9789SQuentin Schulz 5438afc9789SQuentin Schulz #define HSIO_S6G_MISC_STATUS_DES_100FX_PHASE_SEL BIT(0) 5448afc9789SQuentin Schulz 5458afc9789SQuentin Schulz #define HSIO_S6G_DES_CFG_DES_PHS_CTRL(x) (((x) << 13) & GENMASK(16, 13)) 5468afc9789SQuentin Schulz #define HSIO_S6G_DES_CFG_DES_PHS_CTRL_M GENMASK(16, 13) 5478afc9789SQuentin Schulz #define HSIO_S6G_DES_CFG_DES_PHS_CTRL_X(x) (((x) & GENMASK(16, 13)) >> 13) 5488afc9789SQuentin Schulz #define HSIO_S6G_DES_CFG_DES_MBTR_CTRL(x) (((x) << 10) & GENMASK(12, 10)) 5498afc9789SQuentin Schulz #define HSIO_S6G_DES_CFG_DES_MBTR_CTRL_M GENMASK(12, 10) 5508afc9789SQuentin Schulz #define HSIO_S6G_DES_CFG_DES_MBTR_CTRL_X(x) (((x) & GENMASK(12, 10)) >> 10) 5518afc9789SQuentin Schulz #define HSIO_S6G_DES_CFG_DES_CPMD_SEL(x) (((x) << 8) & GENMASK(9, 8)) 5528afc9789SQuentin Schulz #define HSIO_S6G_DES_CFG_DES_CPMD_SEL_M GENMASK(9, 8) 5538afc9789SQuentin Schulz #define HSIO_S6G_DES_CFG_DES_CPMD_SEL_X(x) (((x) & GENMASK(9, 8)) >> 8) 5548afc9789SQuentin Schulz #define HSIO_S6G_DES_CFG_DES_BW_HYST(x) (((x) << 5) & GENMASK(7, 5)) 5558afc9789SQuentin Schulz #define HSIO_S6G_DES_CFG_DES_BW_HYST_M GENMASK(7, 5) 5568afc9789SQuentin Schulz #define HSIO_S6G_DES_CFG_DES_BW_HYST_X(x) (((x) & GENMASK(7, 5)) >> 5) 5578afc9789SQuentin Schulz #define HSIO_S6G_DES_CFG_DES_SWAP_HYST BIT(4) 5588afc9789SQuentin Schulz #define HSIO_S6G_DES_CFG_DES_BW_ANA(x) (((x) << 1) & GENMASK(3, 1)) 5598afc9789SQuentin Schulz #define HSIO_S6G_DES_CFG_DES_BW_ANA_M GENMASK(3, 1) 5608afc9789SQuentin Schulz #define HSIO_S6G_DES_CFG_DES_BW_ANA_X(x) (((x) & GENMASK(3, 1)) >> 1) 5618afc9789SQuentin Schulz #define HSIO_S6G_DES_CFG_DES_SWAP_ANA BIT(0) 5628afc9789SQuentin Schulz 5638afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG_IB_SOFSI(x) (((x) << 29) & GENMASK(30, 29)) 5648afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG_IB_SOFSI_M GENMASK(30, 29) 5658afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG_IB_SOFSI_X(x) (((x) & GENMASK(30, 29)) >> 29) 5668afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG_IB_VBULK_SEL BIT(28) 5678afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG_IB_RTRM_ADJ(x) (((x) << 24) & GENMASK(27, 24)) 5688afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG_IB_RTRM_ADJ_M GENMASK(27, 24) 5698afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG_IB_RTRM_ADJ_X(x) (((x) & GENMASK(27, 24)) >> 24) 5708afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG_IB_ICML_ADJ(x) (((x) << 20) & GENMASK(23, 20)) 5718afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG_IB_ICML_ADJ_M GENMASK(23, 20) 5728afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG_IB_ICML_ADJ_X(x) (((x) & GENMASK(23, 20)) >> 20) 5738afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG_IB_TERM_MODE_SEL(x) (((x) << 18) & GENMASK(19, 18)) 5748afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG_IB_TERM_MODE_SEL_M GENMASK(19, 18) 5758afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG_IB_TERM_MODE_SEL_X(x) (((x) & GENMASK(19, 18)) >> 18) 5768afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG_IB_SIG_DET_CLK_SEL(x) (((x) << 15) & GENMASK(17, 15)) 5778afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG_IB_SIG_DET_CLK_SEL_M GENMASK(17, 15) 5788afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG_IB_SIG_DET_CLK_SEL_X(x) (((x) & GENMASK(17, 15)) >> 15) 5798afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG_IB_REG_PAT_SEL_HP(x) (((x) << 13) & GENMASK(14, 13)) 5808afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG_IB_REG_PAT_SEL_HP_M GENMASK(14, 13) 5818afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG_IB_REG_PAT_SEL_HP_X(x) (((x) & GENMASK(14, 13)) >> 13) 5828afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG_IB_REG_PAT_SEL_MID(x) (((x) << 11) & GENMASK(12, 11)) 5838afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG_IB_REG_PAT_SEL_MID_M GENMASK(12, 11) 5848afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG_IB_REG_PAT_SEL_MID_X(x) (((x) & GENMASK(12, 11)) >> 11) 5858afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG_IB_REG_PAT_SEL_LP(x) (((x) << 9) & GENMASK(10, 9)) 5868afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG_IB_REG_PAT_SEL_LP_M GENMASK(10, 9) 5878afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG_IB_REG_PAT_SEL_LP_X(x) (((x) & GENMASK(10, 9)) >> 9) 5888afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG_IB_REG_PAT_SEL_OFFSET(x) (((x) << 7) & GENMASK(8, 7)) 5898afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG_IB_REG_PAT_SEL_OFFSET_M GENMASK(8, 7) 5908afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG_IB_REG_PAT_SEL_OFFSET_X(x) (((x) & GENMASK(8, 7)) >> 7) 5918afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG_IB_ANA_TEST_ENA BIT(6) 5928afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG_IB_SIG_DET_ENA BIT(5) 5938afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG_IB_CONCUR BIT(4) 5948afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG_IB_CAL_ENA BIT(3) 5958afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG_IB_SAM_ENA BIT(2) 5968afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG_IB_EQZ_ENA BIT(1) 5978afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG_IB_REG_ENA BIT(0) 5988afc9789SQuentin Schulz 5998afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG1_IB_TJTAG(x) (((x) << 17) & GENMASK(21, 17)) 6008afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG1_IB_TJTAG_M GENMASK(21, 17) 6018afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG1_IB_TJTAG_X(x) (((x) & GENMASK(21, 17)) >> 17) 6028afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG1_IB_TSDET(x) (((x) << 12) & GENMASK(16, 12)) 6038afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG1_IB_TSDET_M GENMASK(16, 12) 6048afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG1_IB_TSDET_X(x) (((x) & GENMASK(16, 12)) >> 12) 6058afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG1_IB_SCALY(x) (((x) << 8) & GENMASK(11, 8)) 6068afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG1_IB_SCALY_M GENMASK(11, 8) 6078afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG1_IB_SCALY_X(x) (((x) & GENMASK(11, 8)) >> 8) 6088afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG1_IB_FILT_HP BIT(7) 6098afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG1_IB_FILT_MID BIT(6) 6108afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG1_IB_FILT_LP BIT(5) 6118afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG1_IB_FILT_OFFSET BIT(4) 6128afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG1_IB_FRC_HP BIT(3) 6138afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG1_IB_FRC_MID BIT(2) 6148afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG1_IB_FRC_LP BIT(1) 6158afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG1_IB_FRC_OFFSET BIT(0) 6168afc9789SQuentin Schulz 6178afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG2_IB_TINFV(x) (((x) << 27) & GENMASK(29, 27)) 6188afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG2_IB_TINFV_M GENMASK(29, 27) 6198afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG2_IB_TINFV_X(x) (((x) & GENMASK(29, 27)) >> 27) 6208afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG2_IB_OINFI(x) (((x) << 22) & GENMASK(26, 22)) 6218afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG2_IB_OINFI_M GENMASK(26, 22) 6228afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG2_IB_OINFI_X(x) (((x) & GENMASK(26, 22)) >> 22) 6238afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG2_IB_TAUX(x) (((x) << 19) & GENMASK(21, 19)) 6248afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG2_IB_TAUX_M GENMASK(21, 19) 6258afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG2_IB_TAUX_X(x) (((x) & GENMASK(21, 19)) >> 19) 6268afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG2_IB_OINFS(x) (((x) << 16) & GENMASK(18, 16)) 6278afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG2_IB_OINFS_M GENMASK(18, 16) 6288afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG2_IB_OINFS_X(x) (((x) & GENMASK(18, 16)) >> 16) 6298afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG2_IB_OCALS(x) (((x) << 10) & GENMASK(15, 10)) 6308afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG2_IB_OCALS_M GENMASK(15, 10) 6318afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG2_IB_OCALS_X(x) (((x) & GENMASK(15, 10)) >> 10) 6328afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG2_IB_TCALV(x) (((x) << 5) & GENMASK(9, 5)) 6338afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG2_IB_TCALV_M GENMASK(9, 5) 6348afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG2_IB_TCALV_X(x) (((x) & GENMASK(9, 5)) >> 5) 6358afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG2_IB_UMAX(x) (((x) << 3) & GENMASK(4, 3)) 6368afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG2_IB_UMAX_M GENMASK(4, 3) 6378afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG2_IB_UMAX_X(x) (((x) & GENMASK(4, 3)) >> 3) 6388afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG2_IB_UREG(x) ((x) & GENMASK(2, 0)) 6398afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG2_IB_UREG_M GENMASK(2, 0) 6408afc9789SQuentin Schulz 6418afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG3_IB_INI_HP(x) (((x) << 18) & GENMASK(23, 18)) 6428afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG3_IB_INI_HP_M GENMASK(23, 18) 6438afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG3_IB_INI_HP_X(x) (((x) & GENMASK(23, 18)) >> 18) 6448afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG3_IB_INI_MID(x) (((x) << 12) & GENMASK(17, 12)) 6458afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG3_IB_INI_MID_M GENMASK(17, 12) 6468afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG3_IB_INI_MID_X(x) (((x) & GENMASK(17, 12)) >> 12) 6478afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG3_IB_INI_LP(x) (((x) << 6) & GENMASK(11, 6)) 6488afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG3_IB_INI_LP_M GENMASK(11, 6) 6498afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG3_IB_INI_LP_X(x) (((x) & GENMASK(11, 6)) >> 6) 6508afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG3_IB_INI_OFFSET(x) ((x) & GENMASK(5, 0)) 6518afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG3_IB_INI_OFFSET_M GENMASK(5, 0) 6528afc9789SQuentin Schulz 6538afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG4_IB_MAX_HP(x) (((x) << 18) & GENMASK(23, 18)) 6548afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG4_IB_MAX_HP_M GENMASK(23, 18) 6558afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG4_IB_MAX_HP_X(x) (((x) & GENMASK(23, 18)) >> 18) 6568afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG4_IB_MAX_MID(x) (((x) << 12) & GENMASK(17, 12)) 6578afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG4_IB_MAX_MID_M GENMASK(17, 12) 6588afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG4_IB_MAX_MID_X(x) (((x) & GENMASK(17, 12)) >> 12) 6598afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG4_IB_MAX_LP(x) (((x) << 6) & GENMASK(11, 6)) 6608afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG4_IB_MAX_LP_M GENMASK(11, 6) 6618afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG4_IB_MAX_LP_X(x) (((x) & GENMASK(11, 6)) >> 6) 6628afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG4_IB_MAX_OFFSET(x) ((x) & GENMASK(5, 0)) 6638afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG4_IB_MAX_OFFSET_M GENMASK(5, 0) 6648afc9789SQuentin Schulz 6658afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG5_IB_MIN_HP(x) (((x) << 18) & GENMASK(23, 18)) 6668afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG5_IB_MIN_HP_M GENMASK(23, 18) 6678afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG5_IB_MIN_HP_X(x) (((x) & GENMASK(23, 18)) >> 18) 6688afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG5_IB_MIN_MID(x) (((x) << 12) & GENMASK(17, 12)) 6698afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG5_IB_MIN_MID_M GENMASK(17, 12) 6708afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG5_IB_MIN_MID_X(x) (((x) & GENMASK(17, 12)) >> 12) 6718afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG5_IB_MIN_LP(x) (((x) << 6) & GENMASK(11, 6)) 6728afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG5_IB_MIN_LP_M GENMASK(11, 6) 6738afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG5_IB_MIN_LP_X(x) (((x) & GENMASK(11, 6)) >> 6) 6748afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG5_IB_MIN_OFFSET(x) ((x) & GENMASK(5, 0)) 6758afc9789SQuentin Schulz #define HSIO_S6G_IB_CFG5_IB_MIN_OFFSET_M GENMASK(5, 0) 6768afc9789SQuentin Schulz 6778afc9789SQuentin Schulz #define HSIO_S6G_OB_CFG_OB_IDLE BIT(31) 6788afc9789SQuentin Schulz #define HSIO_S6G_OB_CFG_OB_ENA1V_MODE BIT(30) 6798afc9789SQuentin Schulz #define HSIO_S6G_OB_CFG_OB_POL BIT(29) 6808afc9789SQuentin Schulz #define HSIO_S6G_OB_CFG_OB_POST0(x) (((x) << 23) & GENMASK(28, 23)) 6818afc9789SQuentin Schulz #define HSIO_S6G_OB_CFG_OB_POST0_M GENMASK(28, 23) 6828afc9789SQuentin Schulz #define HSIO_S6G_OB_CFG_OB_POST0_X(x) (((x) & GENMASK(28, 23)) >> 23) 6838afc9789SQuentin Schulz #define HSIO_S6G_OB_CFG_OB_PREC(x) (((x) << 18) & GENMASK(22, 18)) 6848afc9789SQuentin Schulz #define HSIO_S6G_OB_CFG_OB_PREC_M GENMASK(22, 18) 6858afc9789SQuentin Schulz #define HSIO_S6G_OB_CFG_OB_PREC_X(x) (((x) & GENMASK(22, 18)) >> 18) 6868afc9789SQuentin Schulz #define HSIO_S6G_OB_CFG_OB_R_ADJ_MUX BIT(17) 6878afc9789SQuentin Schulz #define HSIO_S6G_OB_CFG_OB_R_ADJ_PDR BIT(16) 6888afc9789SQuentin Schulz #define HSIO_S6G_OB_CFG_OB_POST1(x) (((x) << 11) & GENMASK(15, 11)) 6898afc9789SQuentin Schulz #define HSIO_S6G_OB_CFG_OB_POST1_M GENMASK(15, 11) 6908afc9789SQuentin Schulz #define HSIO_S6G_OB_CFG_OB_POST1_X(x) (((x) & GENMASK(15, 11)) >> 11) 6918afc9789SQuentin Schulz #define HSIO_S6G_OB_CFG_OB_R_COR BIT(10) 6928afc9789SQuentin Schulz #define HSIO_S6G_OB_CFG_OB_SEL_RCTRL BIT(9) 6938afc9789SQuentin Schulz #define HSIO_S6G_OB_CFG_OB_SR_H BIT(8) 6948afc9789SQuentin Schulz #define HSIO_S6G_OB_CFG_OB_SR(x) (((x) << 4) & GENMASK(7, 4)) 6958afc9789SQuentin Schulz #define HSIO_S6G_OB_CFG_OB_SR_M GENMASK(7, 4) 6968afc9789SQuentin Schulz #define HSIO_S6G_OB_CFG_OB_SR_X(x) (((x) & GENMASK(7, 4)) >> 4) 6978afc9789SQuentin Schulz #define HSIO_S6G_OB_CFG_OB_RESISTOR_CTRL(x) ((x) & GENMASK(3, 0)) 6988afc9789SQuentin Schulz #define HSIO_S6G_OB_CFG_OB_RESISTOR_CTRL_M GENMASK(3, 0) 6998afc9789SQuentin Schulz 7008afc9789SQuentin Schulz #define HSIO_S6G_OB_CFG1_OB_ENA_CAS(x) (((x) << 6) & GENMASK(8, 6)) 7018afc9789SQuentin Schulz #define HSIO_S6G_OB_CFG1_OB_ENA_CAS_M GENMASK(8, 6) 7028afc9789SQuentin Schulz #define HSIO_S6G_OB_CFG1_OB_ENA_CAS_X(x) (((x) & GENMASK(8, 6)) >> 6) 7038afc9789SQuentin Schulz #define HSIO_S6G_OB_CFG1_OB_LEV(x) ((x) & GENMASK(5, 0)) 7048afc9789SQuentin Schulz #define HSIO_S6G_OB_CFG1_OB_LEV_M GENMASK(5, 0) 7058afc9789SQuentin Schulz 7068afc9789SQuentin Schulz #define HSIO_S6G_SER_CFG_SER_4TAP_ENA BIT(8) 7078afc9789SQuentin Schulz #define HSIO_S6G_SER_CFG_SER_CPMD_SEL BIT(7) 7088afc9789SQuentin Schulz #define HSIO_S6G_SER_CFG_SER_SWAP_CPMD BIT(6) 7098afc9789SQuentin Schulz #define HSIO_S6G_SER_CFG_SER_ALISEL(x) (((x) << 4) & GENMASK(5, 4)) 7108afc9789SQuentin Schulz #define HSIO_S6G_SER_CFG_SER_ALISEL_M GENMASK(5, 4) 7118afc9789SQuentin Schulz #define HSIO_S6G_SER_CFG_SER_ALISEL_X(x) (((x) & GENMASK(5, 4)) >> 4) 7128afc9789SQuentin Schulz #define HSIO_S6G_SER_CFG_SER_ENHYS BIT(3) 7138afc9789SQuentin Schulz #define HSIO_S6G_SER_CFG_SER_BIG_WIN BIT(2) 7148afc9789SQuentin Schulz #define HSIO_S6G_SER_CFG_SER_EN_WIN BIT(1) 7158afc9789SQuentin Schulz #define HSIO_S6G_SER_CFG_SER_ENALI BIT(0) 7168afc9789SQuentin Schulz 7178afc9789SQuentin Schulz #define HSIO_S6G_COMMON_CFG_SYS_RST BIT(17) 7188afc9789SQuentin Schulz #define HSIO_S6G_COMMON_CFG_SE_DIV2_ENA BIT(16) 7198afc9789SQuentin Schulz #define HSIO_S6G_COMMON_CFG_SE_AUTO_SQUELCH_ENA BIT(15) 7208afc9789SQuentin Schulz #define HSIO_S6G_COMMON_CFG_ENA_LANE BIT(14) 7218afc9789SQuentin Schulz #define HSIO_S6G_COMMON_CFG_PWD_RX BIT(13) 7228afc9789SQuentin Schulz #define HSIO_S6G_COMMON_CFG_PWD_TX BIT(12) 7238afc9789SQuentin Schulz #define HSIO_S6G_COMMON_CFG_LANE_CTRL(x) (((x) << 9) & GENMASK(11, 9)) 7248afc9789SQuentin Schulz #define HSIO_S6G_COMMON_CFG_LANE_CTRL_M GENMASK(11, 9) 7258afc9789SQuentin Schulz #define HSIO_S6G_COMMON_CFG_LANE_CTRL_X(x) (((x) & GENMASK(11, 9)) >> 9) 7268afc9789SQuentin Schulz #define HSIO_S6G_COMMON_CFG_ENA_DIRECT BIT(8) 7278afc9789SQuentin Schulz #define HSIO_S6G_COMMON_CFG_ENA_ELOOP BIT(7) 7288afc9789SQuentin Schulz #define HSIO_S6G_COMMON_CFG_ENA_FLOOP BIT(6) 7298afc9789SQuentin Schulz #define HSIO_S6G_COMMON_CFG_ENA_ILOOP BIT(5) 7308afc9789SQuentin Schulz #define HSIO_S6G_COMMON_CFG_ENA_PLOOP BIT(4) 7318afc9789SQuentin Schulz #define HSIO_S6G_COMMON_CFG_HRATE BIT(3) 7328afc9789SQuentin Schulz #define HSIO_S6G_COMMON_CFG_QRATE BIT(2) 7338afc9789SQuentin Schulz #define HSIO_S6G_COMMON_CFG_IF_MODE(x) ((x) & GENMASK(1, 0)) 7348afc9789SQuentin Schulz #define HSIO_S6G_COMMON_CFG_IF_MODE_M GENMASK(1, 0) 7358afc9789SQuentin Schulz 7368afc9789SQuentin Schulz #define HSIO_S6G_PLL_CFG_PLL_ENA_OFFS(x) (((x) << 16) & GENMASK(17, 16)) 7378afc9789SQuentin Schulz #define HSIO_S6G_PLL_CFG_PLL_ENA_OFFS_M GENMASK(17, 16) 7388afc9789SQuentin Schulz #define HSIO_S6G_PLL_CFG_PLL_ENA_OFFS_X(x) (((x) & GENMASK(17, 16)) >> 16) 7398afc9789SQuentin Schulz #define HSIO_S6G_PLL_CFG_PLL_DIV4 BIT(15) 7408afc9789SQuentin Schulz #define HSIO_S6G_PLL_CFG_PLL_ENA_ROT BIT(14) 7418afc9789SQuentin Schulz #define HSIO_S6G_PLL_CFG_PLL_FSM_CTRL_DATA(x) (((x) << 6) & GENMASK(13, 6)) 7428afc9789SQuentin Schulz #define HSIO_S6G_PLL_CFG_PLL_FSM_CTRL_DATA_M GENMASK(13, 6) 7438afc9789SQuentin Schulz #define HSIO_S6G_PLL_CFG_PLL_FSM_CTRL_DATA_X(x) (((x) & GENMASK(13, 6)) >> 6) 7448afc9789SQuentin Schulz #define HSIO_S6G_PLL_CFG_PLL_FSM_ENA BIT(5) 7458afc9789SQuentin Schulz #define HSIO_S6G_PLL_CFG_PLL_FSM_FORCE_SET_ENA BIT(4) 7468afc9789SQuentin Schulz #define HSIO_S6G_PLL_CFG_PLL_FSM_OOR_RECAL_ENA BIT(3) 7478afc9789SQuentin Schulz #define HSIO_S6G_PLL_CFG_PLL_RB_DATA_SEL BIT(2) 7488afc9789SQuentin Schulz #define HSIO_S6G_PLL_CFG_PLL_ROT_DIR BIT(1) 7498afc9789SQuentin Schulz #define HSIO_S6G_PLL_CFG_PLL_ROT_FRQ BIT(0) 7508afc9789SQuentin Schulz 7518afc9789SQuentin Schulz #define HSIO_S6G_ACJTAG_CFG_ACJTAG_INIT_DATA_N BIT(5) 7528afc9789SQuentin Schulz #define HSIO_S6G_ACJTAG_CFG_ACJTAG_INIT_DATA_P BIT(4) 7538afc9789SQuentin Schulz #define HSIO_S6G_ACJTAG_CFG_ACJTAG_INIT_CLK BIT(3) 7548afc9789SQuentin Schulz #define HSIO_S6G_ACJTAG_CFG_OB_DIRECT BIT(2) 7558afc9789SQuentin Schulz #define HSIO_S6G_ACJTAG_CFG_ACJTAG_ENA BIT(1) 7568afc9789SQuentin Schulz #define HSIO_S6G_ACJTAG_CFG_JTAG_CTRL_ENA BIT(0) 7578afc9789SQuentin Schulz 7588afc9789SQuentin Schulz #define HSIO_S6G_GP_CFG_GP_MSB(x) (((x) << 16) & GENMASK(31, 16)) 7598afc9789SQuentin Schulz #define HSIO_S6G_GP_CFG_GP_MSB_M GENMASK(31, 16) 7608afc9789SQuentin Schulz #define HSIO_S6G_GP_CFG_GP_MSB_X(x) (((x) & GENMASK(31, 16)) >> 16) 7618afc9789SQuentin Schulz #define HSIO_S6G_GP_CFG_GP_LSB(x) ((x) & GENMASK(15, 0)) 7628afc9789SQuentin Schulz #define HSIO_S6G_GP_CFG_GP_LSB_M GENMASK(15, 0) 7638afc9789SQuentin Schulz 7648afc9789SQuentin Schulz #define HSIO_S6G_IB_STATUS0_IB_CAL_DONE BIT(8) 7658afc9789SQuentin Schulz #define HSIO_S6G_IB_STATUS0_IB_HP_GAIN_ACT BIT(7) 7668afc9789SQuentin Schulz #define HSIO_S6G_IB_STATUS0_IB_MID_GAIN_ACT BIT(6) 7678afc9789SQuentin Schulz #define HSIO_S6G_IB_STATUS0_IB_LP_GAIN_ACT BIT(5) 7688afc9789SQuentin Schulz #define HSIO_S6G_IB_STATUS0_IB_OFFSET_ACT BIT(4) 7698afc9789SQuentin Schulz #define HSIO_S6G_IB_STATUS0_IB_OFFSET_VLD BIT(3) 7708afc9789SQuentin Schulz #define HSIO_S6G_IB_STATUS0_IB_OFFSET_ERR BIT(2) 7718afc9789SQuentin Schulz #define HSIO_S6G_IB_STATUS0_IB_OFFSDIR BIT(1) 7728afc9789SQuentin Schulz #define HSIO_S6G_IB_STATUS0_IB_SIG_DET BIT(0) 7738afc9789SQuentin Schulz 7748afc9789SQuentin Schulz #define HSIO_S6G_IB_STATUS1_IB_HP_GAIN_STAT(x) (((x) << 18) & GENMASK(23, 18)) 7758afc9789SQuentin Schulz #define HSIO_S6G_IB_STATUS1_IB_HP_GAIN_STAT_M GENMASK(23, 18) 7768afc9789SQuentin Schulz #define HSIO_S6G_IB_STATUS1_IB_HP_GAIN_STAT_X(x) (((x) & GENMASK(23, 18)) >> 18) 7778afc9789SQuentin Schulz #define HSIO_S6G_IB_STATUS1_IB_MID_GAIN_STAT(x) (((x) << 12) & GENMASK(17, 12)) 7788afc9789SQuentin Schulz #define HSIO_S6G_IB_STATUS1_IB_MID_GAIN_STAT_M GENMASK(17, 12) 7798afc9789SQuentin Schulz #define HSIO_S6G_IB_STATUS1_IB_MID_GAIN_STAT_X(x) (((x) & GENMASK(17, 12)) >> 12) 7808afc9789SQuentin Schulz #define HSIO_S6G_IB_STATUS1_IB_LP_GAIN_STAT(x) (((x) << 6) & GENMASK(11, 6)) 7818afc9789SQuentin Schulz #define HSIO_S6G_IB_STATUS1_IB_LP_GAIN_STAT_M GENMASK(11, 6) 7828afc9789SQuentin Schulz #define HSIO_S6G_IB_STATUS1_IB_LP_GAIN_STAT_X(x) (((x) & GENMASK(11, 6)) >> 6) 7838afc9789SQuentin Schulz #define HSIO_S6G_IB_STATUS1_IB_OFFSET_STAT(x) ((x) & GENMASK(5, 0)) 7848afc9789SQuentin Schulz #define HSIO_S6G_IB_STATUS1_IB_OFFSET_STAT_M GENMASK(5, 0) 7858afc9789SQuentin Schulz 7868afc9789SQuentin Schulz #define HSIO_S6G_ACJTAG_STATUS_ACJTAG_CAPT_DATA_N BIT(2) 7878afc9789SQuentin Schulz #define HSIO_S6G_ACJTAG_STATUS_ACJTAG_CAPT_DATA_P BIT(1) 7888afc9789SQuentin Schulz #define HSIO_S6G_ACJTAG_STATUS_IB_DIRECT BIT(0) 7898afc9789SQuentin Schulz 7908afc9789SQuentin Schulz #define HSIO_S6G_PLL_STATUS_PLL_CAL_NOT_DONE BIT(10) 7918afc9789SQuentin Schulz #define HSIO_S6G_PLL_STATUS_PLL_CAL_ERR BIT(9) 7928afc9789SQuentin Schulz #define HSIO_S6G_PLL_STATUS_PLL_OUT_OF_RANGE_ERR BIT(8) 7938afc9789SQuentin Schulz #define HSIO_S6G_PLL_STATUS_PLL_RB_DATA(x) ((x) & GENMASK(7, 0)) 7948afc9789SQuentin Schulz #define HSIO_S6G_PLL_STATUS_PLL_RB_DATA_M GENMASK(7, 0) 7958afc9789SQuentin Schulz 7968afc9789SQuentin Schulz #define HSIO_S6G_REVID_SERDES_REV(x) (((x) << 26) & GENMASK(31, 26)) 7978afc9789SQuentin Schulz #define HSIO_S6G_REVID_SERDES_REV_M GENMASK(31, 26) 7988afc9789SQuentin Schulz #define HSIO_S6G_REVID_SERDES_REV_X(x) (((x) & GENMASK(31, 26)) >> 26) 7998afc9789SQuentin Schulz #define HSIO_S6G_REVID_RCPLL_REV(x) (((x) << 21) & GENMASK(25, 21)) 8008afc9789SQuentin Schulz #define HSIO_S6G_REVID_RCPLL_REV_M GENMASK(25, 21) 8018afc9789SQuentin Schulz #define HSIO_S6G_REVID_RCPLL_REV_X(x) (((x) & GENMASK(25, 21)) >> 21) 8028afc9789SQuentin Schulz #define HSIO_S6G_REVID_SER_REV(x) (((x) << 16) & GENMASK(20, 16)) 8038afc9789SQuentin Schulz #define HSIO_S6G_REVID_SER_REV_M GENMASK(20, 16) 8048afc9789SQuentin Schulz #define HSIO_S6G_REVID_SER_REV_X(x) (((x) & GENMASK(20, 16)) >> 16) 8058afc9789SQuentin Schulz #define HSIO_S6G_REVID_DES_REV(x) (((x) << 10) & GENMASK(15, 10)) 8068afc9789SQuentin Schulz #define HSIO_S6G_REVID_DES_REV_M GENMASK(15, 10) 8078afc9789SQuentin Schulz #define HSIO_S6G_REVID_DES_REV_X(x) (((x) & GENMASK(15, 10)) >> 10) 8088afc9789SQuentin Schulz #define HSIO_S6G_REVID_OB_REV(x) (((x) << 5) & GENMASK(9, 5)) 8098afc9789SQuentin Schulz #define HSIO_S6G_REVID_OB_REV_M GENMASK(9, 5) 8108afc9789SQuentin Schulz #define HSIO_S6G_REVID_OB_REV_X(x) (((x) & GENMASK(9, 5)) >> 5) 8118afc9789SQuentin Schulz #define HSIO_S6G_REVID_IB_REV(x) ((x) & GENMASK(4, 0)) 8128afc9789SQuentin Schulz #define HSIO_S6G_REVID_IB_REV_M GENMASK(4, 0) 8138afc9789SQuentin Schulz 8148afc9789SQuentin Schulz #define HSIO_MCB_S6G_ADDR_CFG_SERDES6G_WR_ONE_SHOT BIT(31) 8158afc9789SQuentin Schulz #define HSIO_MCB_S6G_ADDR_CFG_SERDES6G_RD_ONE_SHOT BIT(30) 8168afc9789SQuentin Schulz #define HSIO_MCB_S6G_ADDR_CFG_SERDES6G_ADDR(x) ((x) & GENMASK(24, 0)) 8178afc9789SQuentin Schulz #define HSIO_MCB_S6G_ADDR_CFG_SERDES6G_ADDR_M GENMASK(24, 0) 8188afc9789SQuentin Schulz 8198afc9789SQuentin Schulz #define HSIO_HW_CFG_DEV2G5_10_MODE BIT(6) 8208afc9789SQuentin Schulz #define HSIO_HW_CFG_DEV1G_9_MODE BIT(5) 8218afc9789SQuentin Schulz #define HSIO_HW_CFG_DEV1G_6_MODE BIT(4) 8228afc9789SQuentin Schulz #define HSIO_HW_CFG_DEV1G_5_MODE BIT(3) 8238afc9789SQuentin Schulz #define HSIO_HW_CFG_DEV1G_4_MODE BIT(2) 8248afc9789SQuentin Schulz #define HSIO_HW_CFG_PCIE_ENA BIT(1) 8258afc9789SQuentin Schulz #define HSIO_HW_CFG_QSGMII_ENA BIT(0) 8268afc9789SQuentin Schulz 8278afc9789SQuentin Schulz #define HSIO_HW_QSGMII_CFG_SHYST_DIS BIT(3) 8288afc9789SQuentin Schulz #define HSIO_HW_QSGMII_CFG_E_DET_ENA BIT(2) 8298afc9789SQuentin Schulz #define HSIO_HW_QSGMII_CFG_USE_I1_ENA BIT(1) 8308afc9789SQuentin Schulz #define HSIO_HW_QSGMII_CFG_FLIP_LANES BIT(0) 8318afc9789SQuentin Schulz 8328afc9789SQuentin Schulz #define HSIO_HW_QSGMII_STAT_DELAY_VAR_X200PS(x) (((x) << 1) & GENMASK(6, 1)) 8338afc9789SQuentin Schulz #define HSIO_HW_QSGMII_STAT_DELAY_VAR_X200PS_M GENMASK(6, 1) 8348afc9789SQuentin Schulz #define HSIO_HW_QSGMII_STAT_DELAY_VAR_X200PS_X(x) (((x) & GENMASK(6, 1)) >> 1) 8358afc9789SQuentin Schulz #define HSIO_HW_QSGMII_STAT_SYNC BIT(0) 8368afc9789SQuentin Schulz 8378afc9789SQuentin Schulz #define HSIO_CLK_CFG_CLKDIV_PHY(x) (((x) << 1) & GENMASK(8, 1)) 8388afc9789SQuentin Schulz #define HSIO_CLK_CFG_CLKDIV_PHY_M GENMASK(8, 1) 8398afc9789SQuentin Schulz #define HSIO_CLK_CFG_CLKDIV_PHY_X(x) (((x) & GENMASK(8, 1)) >> 1) 8408afc9789SQuentin Schulz #define HSIO_CLK_CFG_CLKDIV_PHY_DIS BIT(0) 8418afc9789SQuentin Schulz 8428afc9789SQuentin Schulz #define HSIO_TEMP_SENSOR_CTRL_FORCE_TEMP_RD BIT(5) 8438afc9789SQuentin Schulz #define HSIO_TEMP_SENSOR_CTRL_FORCE_RUN BIT(4) 8448afc9789SQuentin Schulz #define HSIO_TEMP_SENSOR_CTRL_FORCE_NO_RST BIT(3) 8458afc9789SQuentin Schulz #define HSIO_TEMP_SENSOR_CTRL_FORCE_POWER_UP BIT(2) 8468afc9789SQuentin Schulz #define HSIO_TEMP_SENSOR_CTRL_FORCE_CLK BIT(1) 8478afc9789SQuentin Schulz #define HSIO_TEMP_SENSOR_CTRL_SAMPLE_ENA BIT(0) 8488afc9789SQuentin Schulz 8498afc9789SQuentin Schulz #define HSIO_TEMP_SENSOR_CFG_RUN_WID(x) (((x) << 8) & GENMASK(15, 8)) 8508afc9789SQuentin Schulz #define HSIO_TEMP_SENSOR_CFG_RUN_WID_M GENMASK(15, 8) 8518afc9789SQuentin Schulz #define HSIO_TEMP_SENSOR_CFG_RUN_WID_X(x) (((x) & GENMASK(15, 8)) >> 8) 8528afc9789SQuentin Schulz #define HSIO_TEMP_SENSOR_CFG_SAMPLE_PER(x) ((x) & GENMASK(7, 0)) 8538afc9789SQuentin Schulz #define HSIO_TEMP_SENSOR_CFG_SAMPLE_PER_M GENMASK(7, 0) 8548afc9789SQuentin Schulz 8558afc9789SQuentin Schulz #define HSIO_TEMP_SENSOR_STAT_TEMP_VALID BIT(8) 8568afc9789SQuentin Schulz #define HSIO_TEMP_SENSOR_STAT_TEMP(x) ((x) & GENMASK(7, 0)) 8578afc9789SQuentin Schulz #define HSIO_TEMP_SENSOR_STAT_TEMP_M GENMASK(7, 0) 8588afc9789SQuentin Schulz 8598afc9789SQuentin Schulz #endif 860