12874c5fdSThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-or-later */ 27aa1aa6eSZhao Qiang /* 37aa1aa6eSZhao Qiang * Copyright (C) 2006 Freescale Semiconductor, Inc. All rights reserved. 47aa1aa6eSZhao Qiang * 57aa1aa6eSZhao Qiang * Authors: Shlomi Gridish <gridish@freescale.com> 67aa1aa6eSZhao Qiang * Li Yang <leoli@freescale.com> 77aa1aa6eSZhao Qiang * 87aa1aa6eSZhao Qiang * Description: 97aa1aa6eSZhao Qiang * Internal header file for UCC SLOW unit routines. 107aa1aa6eSZhao Qiang */ 117aa1aa6eSZhao Qiang #ifndef __UCC_SLOW_H__ 127aa1aa6eSZhao Qiang #define __UCC_SLOW_H__ 137aa1aa6eSZhao Qiang 14*988f0a90SAndy Shevchenko #include <linux/types.h> 157aa1aa6eSZhao Qiang 167aa1aa6eSZhao Qiang #include <soc/fsl/qe/immap_qe.h> 177aa1aa6eSZhao Qiang #include <soc/fsl/qe/qe.h> 187aa1aa6eSZhao Qiang 197aa1aa6eSZhao Qiang #include <soc/fsl/qe/ucc.h> 207aa1aa6eSZhao Qiang 217aa1aa6eSZhao Qiang /* transmit BD's status */ 227aa1aa6eSZhao Qiang #define T_R 0x80000000 /* ready bit */ 237aa1aa6eSZhao Qiang #define T_PAD 0x40000000 /* add pads to short frames */ 247aa1aa6eSZhao Qiang #define T_W 0x20000000 /* wrap bit */ 257aa1aa6eSZhao Qiang #define T_I 0x10000000 /* interrupt on completion */ 267aa1aa6eSZhao Qiang #define T_L 0x08000000 /* last */ 277aa1aa6eSZhao Qiang 287aa1aa6eSZhao Qiang #define T_A 0x04000000 /* Address - the data transmitted as address 297aa1aa6eSZhao Qiang chars */ 307aa1aa6eSZhao Qiang #define T_TC 0x04000000 /* transmit CRC */ 317aa1aa6eSZhao Qiang #define T_CM 0x02000000 /* continuous mode */ 327aa1aa6eSZhao Qiang #define T_DEF 0x02000000 /* collision on previous attempt to transmit */ 337aa1aa6eSZhao Qiang #define T_P 0x01000000 /* Preamble - send Preamble sequence before 347aa1aa6eSZhao Qiang data */ 357aa1aa6eSZhao Qiang #define T_HB 0x01000000 /* heartbeat */ 367aa1aa6eSZhao Qiang #define T_NS 0x00800000 /* No Stop */ 377aa1aa6eSZhao Qiang #define T_LC 0x00800000 /* late collision */ 387aa1aa6eSZhao Qiang #define T_RL 0x00400000 /* retransmission limit */ 397aa1aa6eSZhao Qiang #define T_UN 0x00020000 /* underrun */ 407aa1aa6eSZhao Qiang #define T_CT 0x00010000 /* CTS lost */ 417aa1aa6eSZhao Qiang #define T_CSL 0x00010000 /* carrier sense lost */ 427aa1aa6eSZhao Qiang #define T_RC 0x003c0000 /* retry count */ 437aa1aa6eSZhao Qiang 447aa1aa6eSZhao Qiang /* Receive BD's status */ 457aa1aa6eSZhao Qiang #define R_E 0x80000000 /* buffer empty */ 467aa1aa6eSZhao Qiang #define R_W 0x20000000 /* wrap bit */ 477aa1aa6eSZhao Qiang #define R_I 0x10000000 /* interrupt on reception */ 487aa1aa6eSZhao Qiang #define R_L 0x08000000 /* last */ 497aa1aa6eSZhao Qiang #define R_C 0x08000000 /* the last byte in this buffer is a cntl 507aa1aa6eSZhao Qiang char */ 517aa1aa6eSZhao Qiang #define R_F 0x04000000 /* first */ 527aa1aa6eSZhao Qiang #define R_A 0x04000000 /* the first byte in this buffer is address 537aa1aa6eSZhao Qiang byte */ 547aa1aa6eSZhao Qiang #define R_CM 0x02000000 /* continuous mode */ 557aa1aa6eSZhao Qiang #define R_ID 0x01000000 /* buffer close on reception of idles */ 567aa1aa6eSZhao Qiang #define R_M 0x01000000 /* Frame received because of promiscuous 577aa1aa6eSZhao Qiang mode */ 587aa1aa6eSZhao Qiang #define R_AM 0x00800000 /* Address match */ 597aa1aa6eSZhao Qiang #define R_DE 0x00800000 /* Address match */ 607aa1aa6eSZhao Qiang #define R_LG 0x00200000 /* Break received */ 617aa1aa6eSZhao Qiang #define R_BR 0x00200000 /* Frame length violation */ 627aa1aa6eSZhao Qiang #define R_NO 0x00100000 /* Rx Non Octet Aligned Packet */ 637aa1aa6eSZhao Qiang #define R_FR 0x00100000 /* Framing Error (no stop bit) character 647aa1aa6eSZhao Qiang received */ 657aa1aa6eSZhao Qiang #define R_PR 0x00080000 /* Parity Error character received */ 667aa1aa6eSZhao Qiang #define R_AB 0x00080000 /* Frame Aborted */ 677aa1aa6eSZhao Qiang #define R_SH 0x00080000 /* frame is too short */ 687aa1aa6eSZhao Qiang #define R_CR 0x00040000 /* CRC Error */ 697aa1aa6eSZhao Qiang #define R_OV 0x00020000 /* Overrun */ 707aa1aa6eSZhao Qiang #define R_CD 0x00010000 /* CD lost */ 717aa1aa6eSZhao Qiang #define R_CL 0x00010000 /* this frame is closed because of a 727aa1aa6eSZhao Qiang collision */ 737aa1aa6eSZhao Qiang 747aa1aa6eSZhao Qiang /* Rx Data buffer must be 4 bytes aligned in most cases.*/ 757aa1aa6eSZhao Qiang #define UCC_SLOW_RX_ALIGN 4 767aa1aa6eSZhao Qiang #define UCC_SLOW_MRBLR_ALIGNMENT 4 777aa1aa6eSZhao Qiang #define UCC_SLOW_PRAM_SIZE 0x100 787aa1aa6eSZhao Qiang #define ALIGNMENT_OF_UCC_SLOW_PRAM 64 797aa1aa6eSZhao Qiang 807aa1aa6eSZhao Qiang /* UCC Slow Channel Protocol Mode */ 817aa1aa6eSZhao Qiang enum ucc_slow_channel_protocol_mode { 827aa1aa6eSZhao Qiang UCC_SLOW_CHANNEL_PROTOCOL_MODE_QMC = 0x00000002, 837aa1aa6eSZhao Qiang UCC_SLOW_CHANNEL_PROTOCOL_MODE_UART = 0x00000004, 847aa1aa6eSZhao Qiang UCC_SLOW_CHANNEL_PROTOCOL_MODE_BISYNC = 0x00000008, 857aa1aa6eSZhao Qiang }; 867aa1aa6eSZhao Qiang 877aa1aa6eSZhao Qiang /* UCC Slow Transparent Transmit CRC (TCRC) */ 887aa1aa6eSZhao Qiang enum ucc_slow_transparent_tcrc { 897aa1aa6eSZhao Qiang /* 16-bit CCITT CRC (HDLC). (X16 + X12 + X5 + 1) */ 907aa1aa6eSZhao Qiang UCC_SLOW_TRANSPARENT_TCRC_CCITT_CRC16 = 0x00000000, 917aa1aa6eSZhao Qiang /* CRC16 (BISYNC). (X16 + X15 + X2 + 1) */ 927aa1aa6eSZhao Qiang UCC_SLOW_TRANSPARENT_TCRC_CRC16 = 0x00004000, 937aa1aa6eSZhao Qiang /* 32-bit CCITT CRC (Ethernet and HDLC) */ 947aa1aa6eSZhao Qiang UCC_SLOW_TRANSPARENT_TCRC_CCITT_CRC32 = 0x00008000, 957aa1aa6eSZhao Qiang }; 967aa1aa6eSZhao Qiang 977aa1aa6eSZhao Qiang /* UCC Slow oversampling rate for transmitter (TDCR) */ 987aa1aa6eSZhao Qiang enum ucc_slow_tx_oversampling_rate { 997aa1aa6eSZhao Qiang /* 1x clock mode */ 1007aa1aa6eSZhao Qiang UCC_SLOW_OVERSAMPLING_RATE_TX_TDCR_1 = 0x00000000, 1017aa1aa6eSZhao Qiang /* 8x clock mode */ 1027aa1aa6eSZhao Qiang UCC_SLOW_OVERSAMPLING_RATE_TX_TDCR_8 = 0x00010000, 1037aa1aa6eSZhao Qiang /* 16x clock mode */ 1047aa1aa6eSZhao Qiang UCC_SLOW_OVERSAMPLING_RATE_TX_TDCR_16 = 0x00020000, 1057aa1aa6eSZhao Qiang /* 32x clock mode */ 1067aa1aa6eSZhao Qiang UCC_SLOW_OVERSAMPLING_RATE_TX_TDCR_32 = 0x00030000, 1077aa1aa6eSZhao Qiang }; 1087aa1aa6eSZhao Qiang 1097aa1aa6eSZhao Qiang /* UCC Slow Oversampling rate for receiver (RDCR) 1107aa1aa6eSZhao Qiang */ 1117aa1aa6eSZhao Qiang enum ucc_slow_rx_oversampling_rate { 1127aa1aa6eSZhao Qiang /* 1x clock mode */ 1137aa1aa6eSZhao Qiang UCC_SLOW_OVERSAMPLING_RATE_RX_RDCR_1 = 0x00000000, 1147aa1aa6eSZhao Qiang /* 8x clock mode */ 1157aa1aa6eSZhao Qiang UCC_SLOW_OVERSAMPLING_RATE_RX_RDCR_8 = 0x00004000, 1167aa1aa6eSZhao Qiang /* 16x clock mode */ 1177aa1aa6eSZhao Qiang UCC_SLOW_OVERSAMPLING_RATE_RX_RDCR_16 = 0x00008000, 1187aa1aa6eSZhao Qiang /* 32x clock mode */ 1197aa1aa6eSZhao Qiang UCC_SLOW_OVERSAMPLING_RATE_RX_RDCR_32 = 0x0000c000, 1207aa1aa6eSZhao Qiang }; 1217aa1aa6eSZhao Qiang 1227aa1aa6eSZhao Qiang /* UCC Slow Transmitter encoding method (TENC) 1237aa1aa6eSZhao Qiang */ 1247aa1aa6eSZhao Qiang enum ucc_slow_tx_encoding_method { 1257aa1aa6eSZhao Qiang UCC_SLOW_TRANSMITTER_ENCODING_METHOD_TENC_NRZ = 0x00000000, 1267aa1aa6eSZhao Qiang UCC_SLOW_TRANSMITTER_ENCODING_METHOD_TENC_NRZI = 0x00000100 1277aa1aa6eSZhao Qiang }; 1287aa1aa6eSZhao Qiang 1297aa1aa6eSZhao Qiang /* UCC Slow Receiver decoding method (RENC) 1307aa1aa6eSZhao Qiang */ 1317aa1aa6eSZhao Qiang enum ucc_slow_rx_decoding_method { 1327aa1aa6eSZhao Qiang UCC_SLOW_RECEIVER_DECODING_METHOD_RENC_NRZ = 0x00000000, 1337aa1aa6eSZhao Qiang UCC_SLOW_RECEIVER_DECODING_METHOD_RENC_NRZI = 0x00000800 1347aa1aa6eSZhao Qiang }; 1357aa1aa6eSZhao Qiang 1367aa1aa6eSZhao Qiang /* UCC Slow Diagnostic mode (DIAG) 1377aa1aa6eSZhao Qiang */ 1387aa1aa6eSZhao Qiang enum ucc_slow_diag_mode { 1397aa1aa6eSZhao Qiang UCC_SLOW_DIAG_MODE_NORMAL = 0x00000000, 1407aa1aa6eSZhao Qiang UCC_SLOW_DIAG_MODE_LOOPBACK = 0x00000040, 1417aa1aa6eSZhao Qiang UCC_SLOW_DIAG_MODE_ECHO = 0x00000080, 1427aa1aa6eSZhao Qiang UCC_SLOW_DIAG_MODE_LOOPBACK_ECHO = 0x000000c0 1437aa1aa6eSZhao Qiang }; 1447aa1aa6eSZhao Qiang 1457aa1aa6eSZhao Qiang struct ucc_slow_info { 1467aa1aa6eSZhao Qiang int ucc_num; 1477aa1aa6eSZhao Qiang int protocol; /* QE_CR_PROTOCOL_xxx */ 1487aa1aa6eSZhao Qiang enum qe_clock rx_clock; 1497aa1aa6eSZhao Qiang enum qe_clock tx_clock; 1507aa1aa6eSZhao Qiang phys_addr_t regs; 1517aa1aa6eSZhao Qiang int irq; 1527aa1aa6eSZhao Qiang u16 uccm_mask; 1537aa1aa6eSZhao Qiang int data_mem_part; 1547aa1aa6eSZhao Qiang int init_tx; 1557aa1aa6eSZhao Qiang int init_rx; 1567aa1aa6eSZhao Qiang u32 tx_bd_ring_len; 1577aa1aa6eSZhao Qiang u32 rx_bd_ring_len; 1587aa1aa6eSZhao Qiang int rx_interrupts; 1597aa1aa6eSZhao Qiang int brkpt_support; 1607aa1aa6eSZhao Qiang int grant_support; 1617aa1aa6eSZhao Qiang int tsa; 1627aa1aa6eSZhao Qiang int cdp; 1637aa1aa6eSZhao Qiang int cds; 1647aa1aa6eSZhao Qiang int ctsp; 1657aa1aa6eSZhao Qiang int ctss; 1667aa1aa6eSZhao Qiang int rinv; 1677aa1aa6eSZhao Qiang int tinv; 1687aa1aa6eSZhao Qiang int rtsm; 1697aa1aa6eSZhao Qiang int rfw; 1707aa1aa6eSZhao Qiang int tci; 1717aa1aa6eSZhao Qiang int tend; 1727aa1aa6eSZhao Qiang int tfl; 1737aa1aa6eSZhao Qiang int txsy; 1747aa1aa6eSZhao Qiang u16 max_rx_buf_length; 1757aa1aa6eSZhao Qiang enum ucc_slow_transparent_tcrc tcrc; 1767aa1aa6eSZhao Qiang enum ucc_slow_channel_protocol_mode mode; 1777aa1aa6eSZhao Qiang enum ucc_slow_diag_mode diag; 1787aa1aa6eSZhao Qiang enum ucc_slow_tx_oversampling_rate tdcr; 1797aa1aa6eSZhao Qiang enum ucc_slow_rx_oversampling_rate rdcr; 1807aa1aa6eSZhao Qiang enum ucc_slow_tx_encoding_method tenc; 1817aa1aa6eSZhao Qiang enum ucc_slow_rx_decoding_method renc; 1827aa1aa6eSZhao Qiang }; 1837aa1aa6eSZhao Qiang 1847aa1aa6eSZhao Qiang struct ucc_slow_private { 1857aa1aa6eSZhao Qiang struct ucc_slow_info *us_info; 1867aa1aa6eSZhao Qiang struct ucc_slow __iomem *us_regs; /* Ptr to memory map of UCC regs */ 187461c3ac0SLi Yang struct ucc_slow_pram __iomem *us_pram; /* a pointer to the parameter RAM */ 188611780a6SRasmus Villemoes s32 us_pram_offset; 1897aa1aa6eSZhao Qiang int enabled_tx; /* Whether channel is enabled for Tx (ENT) */ 1907aa1aa6eSZhao Qiang int enabled_rx; /* Whether channel is enabled for Rx (ENR) */ 1917aa1aa6eSZhao Qiang int stopped_tx; /* Whether channel has been stopped for Tx 1927aa1aa6eSZhao Qiang (STOP_TX, etc.) */ 1937aa1aa6eSZhao Qiang int stopped_rx; /* Whether channel has been stopped for Rx */ 1947aa1aa6eSZhao Qiang struct list_head confQ; /* frames passed to chip waiting for tx */ 1957aa1aa6eSZhao Qiang u32 first_tx_bd_mask; /* mask is used in Tx routine to save status 1967aa1aa6eSZhao Qiang and length for first BD in a frame */ 197611780a6SRasmus Villemoes s32 tx_base_offset; /* first BD in Tx BD table offset (In MURAM) */ 198611780a6SRasmus Villemoes s32 rx_base_offset; /* first BD in Rx BD table offset (In MURAM) */ 199461c3ac0SLi Yang struct qe_bd __iomem *confBd; /* next BD for confirm after Tx */ 200461c3ac0SLi Yang struct qe_bd __iomem *tx_bd; /* next BD for new Tx request */ 201461c3ac0SLi Yang struct qe_bd __iomem *rx_bd; /* next BD to collect after Rx */ 2027aa1aa6eSZhao Qiang void *p_rx_frame; /* accumulating receive frame */ 203461c3ac0SLi Yang __be16 __iomem *p_ucce; /* a pointer to the event register in memory */ 204461c3ac0SLi Yang __be16 __iomem *p_uccm; /* a pointer to the mask register in memory */ 2057aa1aa6eSZhao Qiang u16 saved_uccm; /* a saved mask for the RX Interrupt bits */ 2067aa1aa6eSZhao Qiang #ifdef STATISTICS 2077aa1aa6eSZhao Qiang u32 tx_frames; /* Transmitted frames counters */ 2087aa1aa6eSZhao Qiang u32 rx_frames; /* Received frames counters (only frames 2097aa1aa6eSZhao Qiang passed to application) */ 2107aa1aa6eSZhao Qiang u32 rx_discarded; /* Discarded frames counters (frames that 2117aa1aa6eSZhao Qiang were discarded by the driver due to 2127aa1aa6eSZhao Qiang errors) */ 2137aa1aa6eSZhao Qiang #endif /* STATISTICS */ 2147aa1aa6eSZhao Qiang }; 2157aa1aa6eSZhao Qiang 2167aa1aa6eSZhao Qiang /* ucc_slow_init 2177aa1aa6eSZhao Qiang * Initializes Slow UCC according to provided parameters. 2187aa1aa6eSZhao Qiang * 2197aa1aa6eSZhao Qiang * us_info - (In) pointer to the slow UCC info structure. 2207aa1aa6eSZhao Qiang * uccs_ret - (Out) pointer to the slow UCC structure. 2217aa1aa6eSZhao Qiang */ 2227aa1aa6eSZhao Qiang int ucc_slow_init(struct ucc_slow_info * us_info, struct ucc_slow_private ** uccs_ret); 2237aa1aa6eSZhao Qiang 2247aa1aa6eSZhao Qiang /* ucc_slow_free 2257aa1aa6eSZhao Qiang * Frees all resources for slow UCC. 2267aa1aa6eSZhao Qiang * 2277aa1aa6eSZhao Qiang * uccs - (In) pointer to the slow UCC structure. 2287aa1aa6eSZhao Qiang */ 2297aa1aa6eSZhao Qiang void ucc_slow_free(struct ucc_slow_private * uccs); 2307aa1aa6eSZhao Qiang 2317aa1aa6eSZhao Qiang /* ucc_slow_enable 2327aa1aa6eSZhao Qiang * Enables a fast UCC port. 2337aa1aa6eSZhao Qiang * This routine enables Tx and/or Rx through the General UCC Mode Register. 2347aa1aa6eSZhao Qiang * 2357aa1aa6eSZhao Qiang * uccs - (In) pointer to the slow UCC structure. 2367aa1aa6eSZhao Qiang * mode - (In) TX, RX, or both. 2377aa1aa6eSZhao Qiang */ 2387aa1aa6eSZhao Qiang void ucc_slow_enable(struct ucc_slow_private * uccs, enum comm_dir mode); 2397aa1aa6eSZhao Qiang 2407aa1aa6eSZhao Qiang /* ucc_slow_disable 2417aa1aa6eSZhao Qiang * Disables a fast UCC port. 2427aa1aa6eSZhao Qiang * This routine disables Tx and/or Rx through the General UCC Mode Register. 2437aa1aa6eSZhao Qiang * 2447aa1aa6eSZhao Qiang * uccs - (In) pointer to the slow UCC structure. 2457aa1aa6eSZhao Qiang * mode - (In) TX, RX, or both. 2467aa1aa6eSZhao Qiang */ 2477aa1aa6eSZhao Qiang void ucc_slow_disable(struct ucc_slow_private * uccs, enum comm_dir mode); 2487aa1aa6eSZhao Qiang 2497aa1aa6eSZhao Qiang /* ucc_slow_graceful_stop_tx 2507aa1aa6eSZhao Qiang * Smoothly stops transmission on a specified slow UCC. 2517aa1aa6eSZhao Qiang * 2527aa1aa6eSZhao Qiang * uccs - (In) pointer to the slow UCC structure. 2537aa1aa6eSZhao Qiang */ 2547aa1aa6eSZhao Qiang void ucc_slow_graceful_stop_tx(struct ucc_slow_private * uccs); 2557aa1aa6eSZhao Qiang 2567aa1aa6eSZhao Qiang /* ucc_slow_stop_tx 2577aa1aa6eSZhao Qiang * Stops transmission on a specified slow UCC. 2587aa1aa6eSZhao Qiang * 2597aa1aa6eSZhao Qiang * uccs - (In) pointer to the slow UCC structure. 2607aa1aa6eSZhao Qiang */ 2617aa1aa6eSZhao Qiang void ucc_slow_stop_tx(struct ucc_slow_private * uccs); 2627aa1aa6eSZhao Qiang 2637aa1aa6eSZhao Qiang /* ucc_slow_restart_tx 2647aa1aa6eSZhao Qiang * Restarts transmitting on a specified slow UCC. 2657aa1aa6eSZhao Qiang * 2667aa1aa6eSZhao Qiang * uccs - (In) pointer to the slow UCC structure. 2677aa1aa6eSZhao Qiang */ 2687aa1aa6eSZhao Qiang void ucc_slow_restart_tx(struct ucc_slow_private *uccs); 2697aa1aa6eSZhao Qiang 2707aa1aa6eSZhao Qiang u32 ucc_slow_get_qe_cr_subblock(int uccs_num); 2717aa1aa6eSZhao Qiang 2727aa1aa6eSZhao Qiang #endif /* __UCC_SLOW_H__ */ 273