12874c5fdSThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-or-later */
27aa1aa6eSZhao Qiang /*
37aa1aa6eSZhao Qiang * Copyright (C) 2006 Freescale Semiconductor, Inc. All rights reserved.
47aa1aa6eSZhao Qiang *
57aa1aa6eSZhao Qiang * Authors: Shlomi Gridish <gridish@freescale.com>
67aa1aa6eSZhao Qiang * Li Yang <leoli@freescale.com>
77aa1aa6eSZhao Qiang *
87aa1aa6eSZhao Qiang * Description:
97aa1aa6eSZhao Qiang * QUICC Engine (QE) external definitions and structure.
107aa1aa6eSZhao Qiang */
117aa1aa6eSZhao Qiang #ifndef _ASM_POWERPC_QE_H
127aa1aa6eSZhao Qiang #define _ASM_POWERPC_QE_H
137aa1aa6eSZhao Qiang #ifdef __KERNEL__
147aa1aa6eSZhao Qiang
157aa1aa6eSZhao Qiang #include <linux/compiler.h>
167aa1aa6eSZhao Qiang #include <linux/genalloc.h>
177aa1aa6eSZhao Qiang #include <linux/spinlock.h>
187aa1aa6eSZhao Qiang #include <linux/errno.h>
197aa1aa6eSZhao Qiang #include <linux/err.h>
20c1c80cdeSRasmus Villemoes #include <soc/fsl/cpm.h>
217aa1aa6eSZhao Qiang #include <soc/fsl/qe/immap_qe.h>
227aa1aa6eSZhao Qiang #include <linux/of.h>
237aa1aa6eSZhao Qiang #include <linux/of_address.h>
247aa1aa6eSZhao Qiang #include <linux/types.h>
257aa1aa6eSZhao Qiang
267aa1aa6eSZhao Qiang #define QE_NUM_OF_SNUM 256 /* There are 256 serial number in QE */
277aa1aa6eSZhao Qiang #define QE_NUM_OF_BRGS 16
287aa1aa6eSZhao Qiang #define QE_NUM_OF_PORTS 1024
297aa1aa6eSZhao Qiang
307aa1aa6eSZhao Qiang /* Clocks and BRGs */
317aa1aa6eSZhao Qiang enum qe_clock {
327aa1aa6eSZhao Qiang QE_CLK_NONE = 0,
337aa1aa6eSZhao Qiang QE_BRG1, /* Baud Rate Generator 1 */
347aa1aa6eSZhao Qiang QE_BRG2, /* Baud Rate Generator 2 */
357aa1aa6eSZhao Qiang QE_BRG3, /* Baud Rate Generator 3 */
367aa1aa6eSZhao Qiang QE_BRG4, /* Baud Rate Generator 4 */
377aa1aa6eSZhao Qiang QE_BRG5, /* Baud Rate Generator 5 */
387aa1aa6eSZhao Qiang QE_BRG6, /* Baud Rate Generator 6 */
397aa1aa6eSZhao Qiang QE_BRG7, /* Baud Rate Generator 7 */
407aa1aa6eSZhao Qiang QE_BRG8, /* Baud Rate Generator 8 */
417aa1aa6eSZhao Qiang QE_BRG9, /* Baud Rate Generator 9 */
427aa1aa6eSZhao Qiang QE_BRG10, /* Baud Rate Generator 10 */
437aa1aa6eSZhao Qiang QE_BRG11, /* Baud Rate Generator 11 */
447aa1aa6eSZhao Qiang QE_BRG12, /* Baud Rate Generator 12 */
457aa1aa6eSZhao Qiang QE_BRG13, /* Baud Rate Generator 13 */
467aa1aa6eSZhao Qiang QE_BRG14, /* Baud Rate Generator 14 */
477aa1aa6eSZhao Qiang QE_BRG15, /* Baud Rate Generator 15 */
487aa1aa6eSZhao Qiang QE_BRG16, /* Baud Rate Generator 16 */
497aa1aa6eSZhao Qiang QE_CLK1, /* Clock 1 */
507aa1aa6eSZhao Qiang QE_CLK2, /* Clock 2 */
517aa1aa6eSZhao Qiang QE_CLK3, /* Clock 3 */
527aa1aa6eSZhao Qiang QE_CLK4, /* Clock 4 */
537aa1aa6eSZhao Qiang QE_CLK5, /* Clock 5 */
547aa1aa6eSZhao Qiang QE_CLK6, /* Clock 6 */
557aa1aa6eSZhao Qiang QE_CLK7, /* Clock 7 */
567aa1aa6eSZhao Qiang QE_CLK8, /* Clock 8 */
577aa1aa6eSZhao Qiang QE_CLK9, /* Clock 9 */
587aa1aa6eSZhao Qiang QE_CLK10, /* Clock 10 */
597aa1aa6eSZhao Qiang QE_CLK11, /* Clock 11 */
607aa1aa6eSZhao Qiang QE_CLK12, /* Clock 12 */
617aa1aa6eSZhao Qiang QE_CLK13, /* Clock 13 */
627aa1aa6eSZhao Qiang QE_CLK14, /* Clock 14 */
637aa1aa6eSZhao Qiang QE_CLK15, /* Clock 15 */
647aa1aa6eSZhao Qiang QE_CLK16, /* Clock 16 */
657aa1aa6eSZhao Qiang QE_CLK17, /* Clock 17 */
667aa1aa6eSZhao Qiang QE_CLK18, /* Clock 18 */
677aa1aa6eSZhao Qiang QE_CLK19, /* Clock 19 */
687aa1aa6eSZhao Qiang QE_CLK20, /* Clock 20 */
697aa1aa6eSZhao Qiang QE_CLK21, /* Clock 21 */
707aa1aa6eSZhao Qiang QE_CLK22, /* Clock 22 */
717aa1aa6eSZhao Qiang QE_CLK23, /* Clock 23 */
727aa1aa6eSZhao Qiang QE_CLK24, /* Clock 24 */
7368f047e3SZhao Qiang QE_RSYNC_PIN, /* RSYNC from pin */
7468f047e3SZhao Qiang QE_TSYNC_PIN, /* TSYNC from pin */
757aa1aa6eSZhao Qiang QE_CLK_DUMMY
767aa1aa6eSZhao Qiang };
777aa1aa6eSZhao Qiang
qe_clock_is_brg(enum qe_clock clk)787aa1aa6eSZhao Qiang static inline bool qe_clock_is_brg(enum qe_clock clk)
797aa1aa6eSZhao Qiang {
807aa1aa6eSZhao Qiang return clk >= QE_BRG1 && clk <= QE_BRG16;
817aa1aa6eSZhao Qiang }
827aa1aa6eSZhao Qiang
837aa1aa6eSZhao Qiang extern spinlock_t cmxgcr_lock;
847aa1aa6eSZhao Qiang
857aa1aa6eSZhao Qiang /* Export QE common operations */
867aa1aa6eSZhao Qiang #ifdef CONFIG_QUICC_ENGINE
877aa1aa6eSZhao Qiang extern void qe_reset(void);
887aa1aa6eSZhao Qiang #else
qe_reset(void)897aa1aa6eSZhao Qiang static inline void qe_reset(void) {}
907aa1aa6eSZhao Qiang #endif
917aa1aa6eSZhao Qiang
927aa1aa6eSZhao Qiang int cpm_muram_init(void);
937aa1aa6eSZhao Qiang
947aa1aa6eSZhao Qiang #if defined(CONFIG_CPM) || defined(CONFIG_QUICC_ENGINE)
95800cd6fbSRasmus Villemoes s32 cpm_muram_alloc(unsigned long size, unsigned long align);
96754f40e0SRasmus Villemoes void cpm_muram_free(s32 offset);
97800cd6fbSRasmus Villemoes s32 cpm_muram_alloc_fixed(unsigned long offset, unsigned long size);
987aa1aa6eSZhao Qiang void __iomem *cpm_muram_addr(unsigned long offset);
99e8e507a8SRasmus Villemoes unsigned long cpm_muram_offset(const void __iomem *addr);
1007aa1aa6eSZhao Qiang dma_addr_t cpm_muram_dma(void __iomem *addr);
101186b8dafSRasmus Villemoes void cpm_muram_free_addr(const void __iomem *addr);
1027aa1aa6eSZhao Qiang #else
cpm_muram_alloc(unsigned long size,unsigned long align)103800cd6fbSRasmus Villemoes static inline s32 cpm_muram_alloc(unsigned long size,
1047aa1aa6eSZhao Qiang unsigned long align)
1057aa1aa6eSZhao Qiang {
1067aa1aa6eSZhao Qiang return -ENOSYS;
1077aa1aa6eSZhao Qiang }
1087aa1aa6eSZhao Qiang
cpm_muram_free(s32 offset)109754f40e0SRasmus Villemoes static inline void cpm_muram_free(s32 offset)
1107aa1aa6eSZhao Qiang {
1117aa1aa6eSZhao Qiang }
1127aa1aa6eSZhao Qiang
cpm_muram_alloc_fixed(unsigned long offset,unsigned long size)113800cd6fbSRasmus Villemoes static inline s32 cpm_muram_alloc_fixed(unsigned long offset,
1147aa1aa6eSZhao Qiang unsigned long size)
1157aa1aa6eSZhao Qiang {
1167aa1aa6eSZhao Qiang return -ENOSYS;
1177aa1aa6eSZhao Qiang }
1187aa1aa6eSZhao Qiang
cpm_muram_addr(unsigned long offset)1197aa1aa6eSZhao Qiang static inline void __iomem *cpm_muram_addr(unsigned long offset)
1207aa1aa6eSZhao Qiang {
1217aa1aa6eSZhao Qiang return NULL;
1227aa1aa6eSZhao Qiang }
1237aa1aa6eSZhao Qiang
cpm_muram_offset(const void __iomem * addr)124e8e507a8SRasmus Villemoes static inline unsigned long cpm_muram_offset(const void __iomem *addr)
1257aa1aa6eSZhao Qiang {
1267aa1aa6eSZhao Qiang return -ENOSYS;
1277aa1aa6eSZhao Qiang }
1287aa1aa6eSZhao Qiang
cpm_muram_dma(void __iomem * addr)1297aa1aa6eSZhao Qiang static inline dma_addr_t cpm_muram_dma(void __iomem *addr)
1307aa1aa6eSZhao Qiang {
1317aa1aa6eSZhao Qiang return 0;
1327aa1aa6eSZhao Qiang }
cpm_muram_free_addr(const void __iomem * addr)133186b8dafSRasmus Villemoes static inline void cpm_muram_free_addr(const void __iomem *addr)
134186b8dafSRasmus Villemoes {
135186b8dafSRasmus Villemoes }
1367aa1aa6eSZhao Qiang #endif /* defined(CONFIG_CPM) || defined(CONFIG_QUICC_ENGINE) */
1377aa1aa6eSZhao Qiang
1387aa1aa6eSZhao Qiang /* QE PIO */
1397aa1aa6eSZhao Qiang #define QE_PIO_PINS 32
1407aa1aa6eSZhao Qiang
1417aa1aa6eSZhao Qiang struct qe_pio_regs {
1427aa1aa6eSZhao Qiang __be32 cpodr; /* Open drain register */
1437aa1aa6eSZhao Qiang __be32 cpdata; /* Data register */
1447aa1aa6eSZhao Qiang __be32 cpdir1; /* Direction register */
1457aa1aa6eSZhao Qiang __be32 cpdir2; /* Direction register */
1467aa1aa6eSZhao Qiang __be32 cppar1; /* Pin assignment register */
1477aa1aa6eSZhao Qiang __be32 cppar2; /* Pin assignment register */
1487aa1aa6eSZhao Qiang #ifdef CONFIG_PPC_85xx
1497aa1aa6eSZhao Qiang u8 pad[8];
1507aa1aa6eSZhao Qiang #endif
1517aa1aa6eSZhao Qiang };
1527aa1aa6eSZhao Qiang
1537aa1aa6eSZhao Qiang #define QE_PIO_DIR_IN 2
1547aa1aa6eSZhao Qiang #define QE_PIO_DIR_OUT 1
1557aa1aa6eSZhao Qiang extern void __par_io_config_pin(struct qe_pio_regs __iomem *par_io, u8 pin,
1567aa1aa6eSZhao Qiang int dir, int open_drain, int assignment,
1577aa1aa6eSZhao Qiang int has_irq);
1587aa1aa6eSZhao Qiang #ifdef CONFIG_QUICC_ENGINE
1597aa1aa6eSZhao Qiang extern int par_io_init(struct device_node *np);
1607aa1aa6eSZhao Qiang extern int par_io_of_config(struct device_node *np);
1617aa1aa6eSZhao Qiang extern int par_io_config_pin(u8 port, u8 pin, int dir, int open_drain,
1627aa1aa6eSZhao Qiang int assignment, int has_irq);
1637aa1aa6eSZhao Qiang extern int par_io_data_set(u8 port, u8 pin, u8 val);
1647aa1aa6eSZhao Qiang #else
par_io_init(struct device_node * np)1657aa1aa6eSZhao Qiang static inline int par_io_init(struct device_node *np) { return -ENOSYS; }
par_io_of_config(struct device_node * np)1667aa1aa6eSZhao Qiang static inline int par_io_of_config(struct device_node *np) { return -ENOSYS; }
par_io_config_pin(u8 port,u8 pin,int dir,int open_drain,int assignment,int has_irq)1677aa1aa6eSZhao Qiang static inline int par_io_config_pin(u8 port, u8 pin, int dir, int open_drain,
1687aa1aa6eSZhao Qiang int assignment, int has_irq) { return -ENOSYS; }
par_io_data_set(u8 port,u8 pin,u8 val)1697aa1aa6eSZhao Qiang static inline int par_io_data_set(u8 port, u8 pin, u8 val) { return -ENOSYS; }
1707aa1aa6eSZhao Qiang #endif /* CONFIG_QUICC_ENGINE */
1717aa1aa6eSZhao Qiang
1727aa1aa6eSZhao Qiang /*
1737aa1aa6eSZhao Qiang * Pin multiplexing functions.
1747aa1aa6eSZhao Qiang */
175*66310b5aSDmitry Torokhov struct device;
1767aa1aa6eSZhao Qiang struct qe_pin;
1777aa1aa6eSZhao Qiang #ifdef CONFIG_QE_GPIO
178*66310b5aSDmitry Torokhov extern struct qe_pin *qe_pin_request(struct device *dev, int index);
1797aa1aa6eSZhao Qiang extern void qe_pin_free(struct qe_pin *qe_pin);
1807aa1aa6eSZhao Qiang extern void qe_pin_set_gpio(struct qe_pin *qe_pin);
1817aa1aa6eSZhao Qiang extern void qe_pin_set_dedicated(struct qe_pin *pin);
1827aa1aa6eSZhao Qiang #else
qe_pin_request(struct device * dev,int index)183*66310b5aSDmitry Torokhov static inline struct qe_pin *qe_pin_request(struct device *dev, int index)
1847aa1aa6eSZhao Qiang {
1857aa1aa6eSZhao Qiang return ERR_PTR(-ENOSYS);
1867aa1aa6eSZhao Qiang }
qe_pin_free(struct qe_pin * qe_pin)1877aa1aa6eSZhao Qiang static inline void qe_pin_free(struct qe_pin *qe_pin) {}
qe_pin_set_gpio(struct qe_pin * qe_pin)1887aa1aa6eSZhao Qiang static inline void qe_pin_set_gpio(struct qe_pin *qe_pin) {}
qe_pin_set_dedicated(struct qe_pin * pin)1897aa1aa6eSZhao Qiang static inline void qe_pin_set_dedicated(struct qe_pin *pin) {}
1907aa1aa6eSZhao Qiang #endif /* CONFIG_QE_GPIO */
1917aa1aa6eSZhao Qiang
1927aa1aa6eSZhao Qiang #ifdef CONFIG_QUICC_ENGINE
1937aa1aa6eSZhao Qiang int qe_issue_cmd(u32 cmd, u32 device, u8 mcn_protocol, u32 cmd_input);
1947aa1aa6eSZhao Qiang #else
qe_issue_cmd(u32 cmd,u32 device,u8 mcn_protocol,u32 cmd_input)1957aa1aa6eSZhao Qiang static inline int qe_issue_cmd(u32 cmd, u32 device, u8 mcn_protocol,
1967aa1aa6eSZhao Qiang u32 cmd_input)
1977aa1aa6eSZhao Qiang {
1987aa1aa6eSZhao Qiang return -ENOSYS;
1997aa1aa6eSZhao Qiang }
2007aa1aa6eSZhao Qiang #endif /* CONFIG_QUICC_ENGINE */
2017aa1aa6eSZhao Qiang
2027aa1aa6eSZhao Qiang /* QE internal API */
2037aa1aa6eSZhao Qiang enum qe_clock qe_clock_source(const char *source);
2047aa1aa6eSZhao Qiang unsigned int qe_get_brg_clk(void);
2057aa1aa6eSZhao Qiang int qe_setbrg(enum qe_clock brg, unsigned int rate, unsigned int multiplier);
2067aa1aa6eSZhao Qiang int qe_get_snum(void);
2077aa1aa6eSZhao Qiang void qe_put_snum(u8 snum);
2087aa1aa6eSZhao Qiang unsigned int qe_get_num_of_risc(void);
2097aa1aa6eSZhao Qiang unsigned int qe_get_num_of_snums(void);
2107aa1aa6eSZhao Qiang
qe_alive_during_sleep(void)2117aa1aa6eSZhao Qiang static inline int qe_alive_during_sleep(void)
2127aa1aa6eSZhao Qiang {
2137aa1aa6eSZhao Qiang /*
2147aa1aa6eSZhao Qiang * MPC8568E reference manual says:
2157aa1aa6eSZhao Qiang *
2167aa1aa6eSZhao Qiang * "...power down sequence waits for all I/O interfaces to become idle.
2177aa1aa6eSZhao Qiang * In some applications this may happen eventually without actively
2187aa1aa6eSZhao Qiang * shutting down interfaces, but most likely, software will have to
2197aa1aa6eSZhao Qiang * take steps to shut down the eTSEC, QUICC Engine Block, and PCI
2207aa1aa6eSZhao Qiang * interfaces before issuing the command (either the write to the core
2217aa1aa6eSZhao Qiang * MSR[WE] as described above or writing to POWMGTCSR) to put the
2227aa1aa6eSZhao Qiang * device into sleep state."
2237aa1aa6eSZhao Qiang *
2247aa1aa6eSZhao Qiang * MPC8569E reference manual has a similar paragraph.
2257aa1aa6eSZhao Qiang */
2267aa1aa6eSZhao Qiang #ifdef CONFIG_PPC_85xx
2277aa1aa6eSZhao Qiang return 0;
2287aa1aa6eSZhao Qiang #else
2297aa1aa6eSZhao Qiang return 1;
2307aa1aa6eSZhao Qiang #endif
2317aa1aa6eSZhao Qiang }
2327aa1aa6eSZhao Qiang
2337aa1aa6eSZhao Qiang /* we actually use cpm_muram implementation, define this for convenience */
2347aa1aa6eSZhao Qiang #define qe_muram_init cpm_muram_init
2357aa1aa6eSZhao Qiang #define qe_muram_alloc cpm_muram_alloc
2367aa1aa6eSZhao Qiang #define qe_muram_alloc_fixed cpm_muram_alloc_fixed
2377aa1aa6eSZhao Qiang #define qe_muram_free cpm_muram_free
2387aa1aa6eSZhao Qiang #define qe_muram_addr cpm_muram_addr
2397aa1aa6eSZhao Qiang #define qe_muram_offset cpm_muram_offset
2408b8642afSChristophe Leroy #define qe_muram_dma cpm_muram_dma
241186b8dafSRasmus Villemoes #define qe_muram_free_addr cpm_muram_free_addr
2427aa1aa6eSZhao Qiang
243ccdfc4aeSChristophe Leroy #define qe_setbits_be32(_addr, _v) iowrite32be(ioread32be(_addr) | (_v), (_addr))
244ccdfc4aeSChristophe Leroy #define qe_clrbits_be32(_addr, _v) iowrite32be(ioread32be(_addr) & ~(_v), (_addr))
245bb8b2062SZhao Qiang
246ccdfc4aeSChristophe Leroy #define qe_setbits_be16(_addr, _v) iowrite16be(ioread16be(_addr) | (_v), (_addr))
247ccdfc4aeSChristophe Leroy #define qe_clrbits_be16(_addr, _v) iowrite16be(ioread16be(_addr) & ~(_v), (_addr))
248bb8b2062SZhao Qiang
249ccdfc4aeSChristophe Leroy #define qe_setbits_8(_addr, _v) iowrite8(ioread8(_addr) | (_v), (_addr))
250ccdfc4aeSChristophe Leroy #define qe_clrbits_8(_addr, _v) iowrite8(ioread8(_addr) & ~(_v), (_addr))
251bb8b2062SZhao Qiang
252d9d95bcaSRasmus Villemoes #define qe_clrsetbits_be32(addr, clear, set) \
253ccdfc4aeSChristophe Leroy iowrite32be((ioread32be(addr) & ~(clear)) | (set), (addr))
254d9d95bcaSRasmus Villemoes #define qe_clrsetbits_be16(addr, clear, set) \
255ccdfc4aeSChristophe Leroy iowrite16be((ioread16be(addr) & ~(clear)) | (set), (addr))
256d9d95bcaSRasmus Villemoes #define qe_clrsetbits_8(addr, clear, set) \
257ccdfc4aeSChristophe Leroy iowrite8((ioread8(addr) & ~(clear)) | (set), (addr))
258bb8b2062SZhao Qiang
2597aa1aa6eSZhao Qiang /* Structure that defines QE firmware binary files.
2607aa1aa6eSZhao Qiang *
2614d2e26a3SMauro Carvalho Chehab * See Documentation/powerpc/qe_firmware.rst for a description of these
2627aa1aa6eSZhao Qiang * fields.
2637aa1aa6eSZhao Qiang */
2647aa1aa6eSZhao Qiang struct qe_firmware {
2657aa1aa6eSZhao Qiang struct qe_header {
2667aa1aa6eSZhao Qiang __be32 length; /* Length of the entire structure, in bytes */
2677aa1aa6eSZhao Qiang u8 magic[3]; /* Set to { 'Q', 'E', 'F' } */
2687aa1aa6eSZhao Qiang u8 version; /* Version of this layout. First ver is '1' */
2697aa1aa6eSZhao Qiang } header;
2707aa1aa6eSZhao Qiang u8 id[62]; /* Null-terminated identifier string */
2717aa1aa6eSZhao Qiang u8 split; /* 0 = shared I-RAM, 1 = split I-RAM */
2727aa1aa6eSZhao Qiang u8 count; /* Number of microcode[] structures */
2737aa1aa6eSZhao Qiang struct {
2747aa1aa6eSZhao Qiang __be16 model; /* The SOC model */
2757aa1aa6eSZhao Qiang u8 major; /* The SOC revision major */
2767aa1aa6eSZhao Qiang u8 minor; /* The SOC revision minor */
2777aa1aa6eSZhao Qiang } __attribute__ ((packed)) soc;
2787aa1aa6eSZhao Qiang u8 padding[4]; /* Reserved, for alignment */
2797aa1aa6eSZhao Qiang __be64 extended_modes; /* Extended modes */
2807aa1aa6eSZhao Qiang __be32 vtraps[8]; /* Virtual trap addresses */
2817aa1aa6eSZhao Qiang u8 reserved[4]; /* Reserved, for future expansion */
2827aa1aa6eSZhao Qiang struct qe_microcode {
2837aa1aa6eSZhao Qiang u8 id[32]; /* Null-terminated identifier */
2847aa1aa6eSZhao Qiang __be32 traps[16]; /* Trap addresses, 0 == ignore */
2857aa1aa6eSZhao Qiang __be32 eccr; /* The value for the ECCR register */
2867aa1aa6eSZhao Qiang __be32 iram_offset; /* Offset into I-RAM for the code */
2877aa1aa6eSZhao Qiang __be32 count; /* Number of 32-bit words of the code */
2887aa1aa6eSZhao Qiang __be32 code_offset; /* Offset of the actual microcode */
2897aa1aa6eSZhao Qiang u8 major; /* The microcode version major */
2907aa1aa6eSZhao Qiang u8 minor; /* The microcode version minor */
2917aa1aa6eSZhao Qiang u8 revision; /* The microcode version revision */
2927aa1aa6eSZhao Qiang u8 padding; /* Reserved, for alignment */
2937aa1aa6eSZhao Qiang u8 reserved[4]; /* Reserved, for future expansion */
294661ea25eSGustavo A. R. Silva } __packed microcode[];
2957aa1aa6eSZhao Qiang /* All microcode binaries should be located here */
2967aa1aa6eSZhao Qiang /* CRC32 should be located here, after the microcode binaries */
2977aa1aa6eSZhao Qiang } __attribute__ ((packed));
2987aa1aa6eSZhao Qiang
2997aa1aa6eSZhao Qiang struct qe_firmware_info {
3007aa1aa6eSZhao Qiang char id[64]; /* Firmware name */
3017aa1aa6eSZhao Qiang u32 vtraps[8]; /* Virtual trap addresses */
3027aa1aa6eSZhao Qiang u64 extended_modes; /* Extended modes */
3037aa1aa6eSZhao Qiang };
3047aa1aa6eSZhao Qiang
3057aa1aa6eSZhao Qiang #ifdef CONFIG_QUICC_ENGINE
3067aa1aa6eSZhao Qiang /* Upload a firmware to the QE */
3077aa1aa6eSZhao Qiang int qe_upload_firmware(const struct qe_firmware *firmware);
3087aa1aa6eSZhao Qiang #else
qe_upload_firmware(const struct qe_firmware * firmware)3097aa1aa6eSZhao Qiang static inline int qe_upload_firmware(const struct qe_firmware *firmware)
3107aa1aa6eSZhao Qiang {
3117aa1aa6eSZhao Qiang return -ENOSYS;
3127aa1aa6eSZhao Qiang }
3137aa1aa6eSZhao Qiang #endif /* CONFIG_QUICC_ENGINE */
3147aa1aa6eSZhao Qiang
3157aa1aa6eSZhao Qiang /* Obtain information on the uploaded firmware */
3167aa1aa6eSZhao Qiang struct qe_firmware_info *qe_get_firmware_info(void);
3177aa1aa6eSZhao Qiang
3187aa1aa6eSZhao Qiang /* QE USB */
3197aa1aa6eSZhao Qiang int qe_usb_clock_set(enum qe_clock clk, int rate);
3207aa1aa6eSZhao Qiang
3217aa1aa6eSZhao Qiang /* Buffer descriptors */
3227aa1aa6eSZhao Qiang struct qe_bd {
3237aa1aa6eSZhao Qiang __be16 status;
3247aa1aa6eSZhao Qiang __be16 length;
3257aa1aa6eSZhao Qiang __be32 buf;
3267aa1aa6eSZhao Qiang } __attribute__ ((packed));
3277aa1aa6eSZhao Qiang
3287aa1aa6eSZhao Qiang #define BD_STATUS_MASK 0xffff0000
3297aa1aa6eSZhao Qiang #define BD_LENGTH_MASK 0x0000ffff
3307aa1aa6eSZhao Qiang
3317aa1aa6eSZhao Qiang /* Alignment */
3327aa1aa6eSZhao Qiang #define QE_INTR_TABLE_ALIGN 16 /* ??? */
3337aa1aa6eSZhao Qiang #define QE_ALIGNMENT_OF_BD 8
3347aa1aa6eSZhao Qiang #define QE_ALIGNMENT_OF_PRAM 64
3357aa1aa6eSZhao Qiang
3367aa1aa6eSZhao Qiang /* RISC allocation */
3377aa1aa6eSZhao Qiang #define QE_RISC_ALLOCATION_RISC1 0x1 /* RISC 1 */
3387aa1aa6eSZhao Qiang #define QE_RISC_ALLOCATION_RISC2 0x2 /* RISC 2 */
3397aa1aa6eSZhao Qiang #define QE_RISC_ALLOCATION_RISC3 0x4 /* RISC 3 */
3407aa1aa6eSZhao Qiang #define QE_RISC_ALLOCATION_RISC4 0x8 /* RISC 4 */
3417aa1aa6eSZhao Qiang #define QE_RISC_ALLOCATION_RISC1_AND_RISC2 (QE_RISC_ALLOCATION_RISC1 | \
3427aa1aa6eSZhao Qiang QE_RISC_ALLOCATION_RISC2)
3437aa1aa6eSZhao Qiang #define QE_RISC_ALLOCATION_FOUR_RISCS (QE_RISC_ALLOCATION_RISC1 | \
3447aa1aa6eSZhao Qiang QE_RISC_ALLOCATION_RISC2 | \
3457aa1aa6eSZhao Qiang QE_RISC_ALLOCATION_RISC3 | \
3467aa1aa6eSZhao Qiang QE_RISC_ALLOCATION_RISC4)
3477aa1aa6eSZhao Qiang
3487aa1aa6eSZhao Qiang /* QE extended filtering Table Lookup Key Size */
3497aa1aa6eSZhao Qiang enum qe_fltr_tbl_lookup_key_size {
3507aa1aa6eSZhao Qiang QE_FLTR_TABLE_LOOKUP_KEY_SIZE_8_BYTES
3517aa1aa6eSZhao Qiang = 0x3f, /* LookupKey parsed by the Generate LookupKey
3527aa1aa6eSZhao Qiang CMD is truncated to 8 bytes */
3537aa1aa6eSZhao Qiang QE_FLTR_TABLE_LOOKUP_KEY_SIZE_16_BYTES
3547aa1aa6eSZhao Qiang = 0x5f, /* LookupKey parsed by the Generate LookupKey
3557aa1aa6eSZhao Qiang CMD is truncated to 16 bytes */
3567aa1aa6eSZhao Qiang };
3577aa1aa6eSZhao Qiang
3587aa1aa6eSZhao Qiang /* QE FLTR extended filtering Largest External Table Lookup Key Size */
3597aa1aa6eSZhao Qiang enum qe_fltr_largest_external_tbl_lookup_key_size {
3607aa1aa6eSZhao Qiang QE_FLTR_LARGEST_EXTERNAL_TABLE_LOOKUP_KEY_SIZE_NONE
3617aa1aa6eSZhao Qiang = 0x0,/* not used */
3627aa1aa6eSZhao Qiang QE_FLTR_LARGEST_EXTERNAL_TABLE_LOOKUP_KEY_SIZE_8_BYTES
3637aa1aa6eSZhao Qiang = QE_FLTR_TABLE_LOOKUP_KEY_SIZE_8_BYTES, /* 8 bytes */
3647aa1aa6eSZhao Qiang QE_FLTR_LARGEST_EXTERNAL_TABLE_LOOKUP_KEY_SIZE_16_BYTES
3657aa1aa6eSZhao Qiang = QE_FLTR_TABLE_LOOKUP_KEY_SIZE_16_BYTES, /* 16 bytes */
3667aa1aa6eSZhao Qiang };
3677aa1aa6eSZhao Qiang
3687aa1aa6eSZhao Qiang /* structure representing QE parameter RAM */
3697aa1aa6eSZhao Qiang struct qe_timer_tables {
3707aa1aa6eSZhao Qiang u16 tm_base; /* QE timer table base adr */
3717aa1aa6eSZhao Qiang u16 tm_ptr; /* QE timer table pointer */
3727aa1aa6eSZhao Qiang u16 r_tmr; /* QE timer mode register */
3737aa1aa6eSZhao Qiang u16 r_tmv; /* QE timer valid register */
3747aa1aa6eSZhao Qiang u32 tm_cmd; /* QE timer cmd register */
3757aa1aa6eSZhao Qiang u32 tm_cnt; /* QE timer internal cnt */
3767aa1aa6eSZhao Qiang } __attribute__ ((packed));
3777aa1aa6eSZhao Qiang
3787aa1aa6eSZhao Qiang #define QE_FLTR_TAD_SIZE 8
3797aa1aa6eSZhao Qiang
3807aa1aa6eSZhao Qiang /* QE extended filtering Termination Action Descriptor (TAD) */
3817aa1aa6eSZhao Qiang struct qe_fltr_tad {
3827aa1aa6eSZhao Qiang u8 serialized[QE_FLTR_TAD_SIZE];
3837aa1aa6eSZhao Qiang } __attribute__ ((packed));
3847aa1aa6eSZhao Qiang
3857aa1aa6eSZhao Qiang /* Communication Direction */
3867aa1aa6eSZhao Qiang enum comm_dir {
3877aa1aa6eSZhao Qiang COMM_DIR_NONE = 0,
3887aa1aa6eSZhao Qiang COMM_DIR_RX = 1,
3897aa1aa6eSZhao Qiang COMM_DIR_TX = 2,
3907aa1aa6eSZhao Qiang COMM_DIR_RX_AND_TX = 3
3917aa1aa6eSZhao Qiang };
3927aa1aa6eSZhao Qiang
3937aa1aa6eSZhao Qiang /* QE CMXUCR Registers.
3947aa1aa6eSZhao Qiang * There are two UCCs represented in each of the four CMXUCR registers.
3957aa1aa6eSZhao Qiang * These values are for the UCC in the LSBs
3967aa1aa6eSZhao Qiang */
3977aa1aa6eSZhao Qiang #define QE_CMXUCR_MII_ENET_MNG 0x00007000
3987aa1aa6eSZhao Qiang #define QE_CMXUCR_MII_ENET_MNG_SHIFT 12
3997aa1aa6eSZhao Qiang #define QE_CMXUCR_GRANT 0x00008000
4007aa1aa6eSZhao Qiang #define QE_CMXUCR_TSA 0x00004000
4017aa1aa6eSZhao Qiang #define QE_CMXUCR_BKPT 0x00000100
4027aa1aa6eSZhao Qiang #define QE_CMXUCR_TX_CLK_SRC_MASK 0x0000000F
4037aa1aa6eSZhao Qiang
4047aa1aa6eSZhao Qiang /* QE CMXGCR Registers.
4057aa1aa6eSZhao Qiang */
4067aa1aa6eSZhao Qiang #define QE_CMXGCR_MII_ENET_MNG 0x00007000
4077aa1aa6eSZhao Qiang #define QE_CMXGCR_MII_ENET_MNG_SHIFT 12
4087aa1aa6eSZhao Qiang #define QE_CMXGCR_USBCS 0x0000000f
4097aa1aa6eSZhao Qiang #define QE_CMXGCR_USBCS_CLK3 0x1
4107aa1aa6eSZhao Qiang #define QE_CMXGCR_USBCS_CLK5 0x2
4117aa1aa6eSZhao Qiang #define QE_CMXGCR_USBCS_CLK7 0x3
4127aa1aa6eSZhao Qiang #define QE_CMXGCR_USBCS_CLK9 0x4
4137aa1aa6eSZhao Qiang #define QE_CMXGCR_USBCS_CLK13 0x5
4147aa1aa6eSZhao Qiang #define QE_CMXGCR_USBCS_CLK17 0x6
4157aa1aa6eSZhao Qiang #define QE_CMXGCR_USBCS_CLK19 0x7
4167aa1aa6eSZhao Qiang #define QE_CMXGCR_USBCS_CLK21 0x8
4177aa1aa6eSZhao Qiang #define QE_CMXGCR_USBCS_BRG9 0x9
4187aa1aa6eSZhao Qiang #define QE_CMXGCR_USBCS_BRG10 0xa
4197aa1aa6eSZhao Qiang
4207aa1aa6eSZhao Qiang /* QE CECR Commands.
4217aa1aa6eSZhao Qiang */
4227aa1aa6eSZhao Qiang #define QE_CR_FLG 0x00010000
4237aa1aa6eSZhao Qiang #define QE_RESET 0x80000000
4247aa1aa6eSZhao Qiang #define QE_INIT_TX_RX 0x00000000
4257aa1aa6eSZhao Qiang #define QE_INIT_RX 0x00000001
4267aa1aa6eSZhao Qiang #define QE_INIT_TX 0x00000002
4277aa1aa6eSZhao Qiang #define QE_ENTER_HUNT_MODE 0x00000003
4287aa1aa6eSZhao Qiang #define QE_STOP_TX 0x00000004
4297aa1aa6eSZhao Qiang #define QE_GRACEFUL_STOP_TX 0x00000005
4307aa1aa6eSZhao Qiang #define QE_RESTART_TX 0x00000006
4317aa1aa6eSZhao Qiang #define QE_CLOSE_RX_BD 0x00000007
4327aa1aa6eSZhao Qiang #define QE_SWITCH_COMMAND 0x00000007
4337aa1aa6eSZhao Qiang #define QE_SET_GROUP_ADDRESS 0x00000008
4347aa1aa6eSZhao Qiang #define QE_START_IDMA 0x00000009
4357aa1aa6eSZhao Qiang #define QE_MCC_STOP_RX 0x00000009
4367aa1aa6eSZhao Qiang #define QE_ATM_TRANSMIT 0x0000000a
4377aa1aa6eSZhao Qiang #define QE_HPAC_CLEAR_ALL 0x0000000b
4387aa1aa6eSZhao Qiang #define QE_GRACEFUL_STOP_RX 0x0000001a
4397aa1aa6eSZhao Qiang #define QE_RESTART_RX 0x0000001b
4407aa1aa6eSZhao Qiang #define QE_HPAC_SET_PRIORITY 0x0000010b
4417aa1aa6eSZhao Qiang #define QE_HPAC_STOP_TX 0x0000020b
4427aa1aa6eSZhao Qiang #define QE_HPAC_STOP_RX 0x0000030b
4437aa1aa6eSZhao Qiang #define QE_HPAC_GRACEFUL_STOP_TX 0x0000040b
4447aa1aa6eSZhao Qiang #define QE_HPAC_GRACEFUL_STOP_RX 0x0000050b
4457aa1aa6eSZhao Qiang #define QE_HPAC_START_TX 0x0000060b
4467aa1aa6eSZhao Qiang #define QE_HPAC_START_RX 0x0000070b
4477aa1aa6eSZhao Qiang #define QE_USB_STOP_TX 0x0000000a
4487aa1aa6eSZhao Qiang #define QE_USB_RESTART_TX 0x0000000c
4497aa1aa6eSZhao Qiang #define QE_QMC_STOP_TX 0x0000000c
4507aa1aa6eSZhao Qiang #define QE_QMC_STOP_RX 0x0000000d
4517aa1aa6eSZhao Qiang #define QE_SS7_SU_FIL_RESET 0x0000000e
4527aa1aa6eSZhao Qiang /* jonathbr added from here down for 83xx */
4537aa1aa6eSZhao Qiang #define QE_RESET_BCS 0x0000000a
4547aa1aa6eSZhao Qiang #define QE_MCC_INIT_TX_RX_16 0x00000003
4557aa1aa6eSZhao Qiang #define QE_MCC_STOP_TX 0x00000004
4567aa1aa6eSZhao Qiang #define QE_MCC_INIT_TX_1 0x00000005
4577aa1aa6eSZhao Qiang #define QE_MCC_INIT_RX_1 0x00000006
4587aa1aa6eSZhao Qiang #define QE_MCC_RESET 0x00000007
4597aa1aa6eSZhao Qiang #define QE_SET_TIMER 0x00000008
4607aa1aa6eSZhao Qiang #define QE_RANDOM_NUMBER 0x0000000c
4617aa1aa6eSZhao Qiang #define QE_ATM_MULTI_THREAD_INIT 0x00000011
4627aa1aa6eSZhao Qiang #define QE_ASSIGN_PAGE 0x00000012
4637aa1aa6eSZhao Qiang #define QE_ADD_REMOVE_HASH_ENTRY 0x00000013
4647aa1aa6eSZhao Qiang #define QE_START_FLOW_CONTROL 0x00000014
4657aa1aa6eSZhao Qiang #define QE_STOP_FLOW_CONTROL 0x00000015
4667aa1aa6eSZhao Qiang #define QE_ASSIGN_PAGE_TO_DEVICE 0x00000016
4677aa1aa6eSZhao Qiang
4687aa1aa6eSZhao Qiang #define QE_ASSIGN_RISC 0x00000010
4697aa1aa6eSZhao Qiang #define QE_CR_MCN_NORMAL_SHIFT 6
4707aa1aa6eSZhao Qiang #define QE_CR_MCN_USB_SHIFT 4
4717aa1aa6eSZhao Qiang #define QE_CR_MCN_RISC_ASSIGN_SHIFT 8
4727aa1aa6eSZhao Qiang #define QE_CR_SNUM_SHIFT 17
4737aa1aa6eSZhao Qiang
4747aa1aa6eSZhao Qiang /* QE CECR Sub Block - sub block of QE command.
4757aa1aa6eSZhao Qiang */
4767aa1aa6eSZhao Qiang #define QE_CR_SUBBLOCK_INVALID 0x00000000
4777aa1aa6eSZhao Qiang #define QE_CR_SUBBLOCK_USB 0x03200000
4787aa1aa6eSZhao Qiang #define QE_CR_SUBBLOCK_UCCFAST1 0x02000000
4797aa1aa6eSZhao Qiang #define QE_CR_SUBBLOCK_UCCFAST2 0x02200000
4807aa1aa6eSZhao Qiang #define QE_CR_SUBBLOCK_UCCFAST3 0x02400000
4817aa1aa6eSZhao Qiang #define QE_CR_SUBBLOCK_UCCFAST4 0x02600000
4827aa1aa6eSZhao Qiang #define QE_CR_SUBBLOCK_UCCFAST5 0x02800000
4837aa1aa6eSZhao Qiang #define QE_CR_SUBBLOCK_UCCFAST6 0x02a00000
4847aa1aa6eSZhao Qiang #define QE_CR_SUBBLOCK_UCCFAST7 0x02c00000
4857aa1aa6eSZhao Qiang #define QE_CR_SUBBLOCK_UCCFAST8 0x02e00000
4867aa1aa6eSZhao Qiang #define QE_CR_SUBBLOCK_UCCSLOW1 0x00000000
4877aa1aa6eSZhao Qiang #define QE_CR_SUBBLOCK_UCCSLOW2 0x00200000
4887aa1aa6eSZhao Qiang #define QE_CR_SUBBLOCK_UCCSLOW3 0x00400000
4897aa1aa6eSZhao Qiang #define QE_CR_SUBBLOCK_UCCSLOW4 0x00600000
4907aa1aa6eSZhao Qiang #define QE_CR_SUBBLOCK_UCCSLOW5 0x00800000
4917aa1aa6eSZhao Qiang #define QE_CR_SUBBLOCK_UCCSLOW6 0x00a00000
4927aa1aa6eSZhao Qiang #define QE_CR_SUBBLOCK_UCCSLOW7 0x00c00000
4937aa1aa6eSZhao Qiang #define QE_CR_SUBBLOCK_UCCSLOW8 0x00e00000
4947aa1aa6eSZhao Qiang #define QE_CR_SUBBLOCK_MCC1 0x03800000
4957aa1aa6eSZhao Qiang #define QE_CR_SUBBLOCK_MCC2 0x03a00000
4967aa1aa6eSZhao Qiang #define QE_CR_SUBBLOCK_MCC3 0x03000000
4977aa1aa6eSZhao Qiang #define QE_CR_SUBBLOCK_IDMA1 0x02800000
4987aa1aa6eSZhao Qiang #define QE_CR_SUBBLOCK_IDMA2 0x02a00000
4997aa1aa6eSZhao Qiang #define QE_CR_SUBBLOCK_IDMA3 0x02c00000
5007aa1aa6eSZhao Qiang #define QE_CR_SUBBLOCK_IDMA4 0x02e00000
5017aa1aa6eSZhao Qiang #define QE_CR_SUBBLOCK_HPAC 0x01e00000
5027aa1aa6eSZhao Qiang #define QE_CR_SUBBLOCK_SPI1 0x01400000
5037aa1aa6eSZhao Qiang #define QE_CR_SUBBLOCK_SPI2 0x01600000
5047aa1aa6eSZhao Qiang #define QE_CR_SUBBLOCK_RAND 0x01c00000
5057aa1aa6eSZhao Qiang #define QE_CR_SUBBLOCK_TIMER 0x01e00000
5067aa1aa6eSZhao Qiang #define QE_CR_SUBBLOCK_GENERAL 0x03c00000
5077aa1aa6eSZhao Qiang
5087aa1aa6eSZhao Qiang /* QE CECR Protocol - For non-MCC, specifies mode for QE CECR command */
5097aa1aa6eSZhao Qiang #define QE_CR_PROTOCOL_UNSPECIFIED 0x00 /* For all other protocols */
5107aa1aa6eSZhao Qiang #define QE_CR_PROTOCOL_HDLC_TRANSPARENT 0x00
5117aa1aa6eSZhao Qiang #define QE_CR_PROTOCOL_QMC 0x02
5127aa1aa6eSZhao Qiang #define QE_CR_PROTOCOL_UART 0x04
5137aa1aa6eSZhao Qiang #define QE_CR_PROTOCOL_ATM_POS 0x0A
5147aa1aa6eSZhao Qiang #define QE_CR_PROTOCOL_ETHERNET 0x0C
5157aa1aa6eSZhao Qiang #define QE_CR_PROTOCOL_L2_SWITCH 0x0D
5167aa1aa6eSZhao Qiang
5177aa1aa6eSZhao Qiang /* BRG configuration register */
5187aa1aa6eSZhao Qiang #define QE_BRGC_ENABLE 0x00010000
5197aa1aa6eSZhao Qiang #define QE_BRGC_DIVISOR_SHIFT 1
5207aa1aa6eSZhao Qiang #define QE_BRGC_DIVISOR_MAX 0xFFF
5217aa1aa6eSZhao Qiang #define QE_BRGC_DIV16 1
5227aa1aa6eSZhao Qiang
5237aa1aa6eSZhao Qiang /* QE Timers registers */
5247aa1aa6eSZhao Qiang #define QE_GTCFR1_PCAS 0x80
5257aa1aa6eSZhao Qiang #define QE_GTCFR1_STP2 0x20
5267aa1aa6eSZhao Qiang #define QE_GTCFR1_RST2 0x10
5277aa1aa6eSZhao Qiang #define QE_GTCFR1_GM2 0x08
5287aa1aa6eSZhao Qiang #define QE_GTCFR1_GM1 0x04
5297aa1aa6eSZhao Qiang #define QE_GTCFR1_STP1 0x02
5307aa1aa6eSZhao Qiang #define QE_GTCFR1_RST1 0x01
5317aa1aa6eSZhao Qiang
5327aa1aa6eSZhao Qiang /* SDMA registers */
5337aa1aa6eSZhao Qiang #define QE_SDSR_BER1 0x02000000
5347aa1aa6eSZhao Qiang #define QE_SDSR_BER2 0x01000000
5357aa1aa6eSZhao Qiang
5367aa1aa6eSZhao Qiang #define QE_SDMR_GLB_1_MSK 0x80000000
5377aa1aa6eSZhao Qiang #define QE_SDMR_ADR_SEL 0x20000000
5387aa1aa6eSZhao Qiang #define QE_SDMR_BER1_MSK 0x02000000
5397aa1aa6eSZhao Qiang #define QE_SDMR_BER2_MSK 0x01000000
5407aa1aa6eSZhao Qiang #define QE_SDMR_EB1_MSK 0x00800000
5417aa1aa6eSZhao Qiang #define QE_SDMR_ER1_MSK 0x00080000
5427aa1aa6eSZhao Qiang #define QE_SDMR_ER2_MSK 0x00040000
5437aa1aa6eSZhao Qiang #define QE_SDMR_CEN_MASK 0x0000E000
5447aa1aa6eSZhao Qiang #define QE_SDMR_SBER_1 0x00000200
5457aa1aa6eSZhao Qiang #define QE_SDMR_SBER_2 0x00000200
5467aa1aa6eSZhao Qiang #define QE_SDMR_EB1_PR_MASK 0x000000C0
5477aa1aa6eSZhao Qiang #define QE_SDMR_ER1_PR 0x00000008
5487aa1aa6eSZhao Qiang
5497aa1aa6eSZhao Qiang #define QE_SDMR_CEN_SHIFT 13
5507aa1aa6eSZhao Qiang #define QE_SDMR_EB1_PR_SHIFT 6
5517aa1aa6eSZhao Qiang
5527aa1aa6eSZhao Qiang #define QE_SDTM_MSNUM_SHIFT 24
5537aa1aa6eSZhao Qiang
5547aa1aa6eSZhao Qiang #define QE_SDEBCR_BA_MASK 0x01FFFFFF
5557aa1aa6eSZhao Qiang
5567aa1aa6eSZhao Qiang /* Communication Processor */
5577aa1aa6eSZhao Qiang #define QE_CP_CERCR_MEE 0x8000 /* Multi-user RAM ECC enable */
5587aa1aa6eSZhao Qiang #define QE_CP_CERCR_IEE 0x4000 /* Instruction RAM ECC enable */
5597aa1aa6eSZhao Qiang #define QE_CP_CERCR_CIR 0x0800 /* Common instruction RAM */
5607aa1aa6eSZhao Qiang
5617aa1aa6eSZhao Qiang /* I-RAM */
5627aa1aa6eSZhao Qiang #define QE_IRAM_IADD_AIE 0x80000000 /* Auto Increment Enable */
5637aa1aa6eSZhao Qiang #define QE_IRAM_IADD_BADDR 0x00080000 /* Base Address */
5647aa1aa6eSZhao Qiang #define QE_IRAM_READY 0x80000000 /* Ready */
5657aa1aa6eSZhao Qiang
5667aa1aa6eSZhao Qiang /* UPC */
5677aa1aa6eSZhao Qiang #define UPGCR_PROTOCOL 0x80000000 /* protocol ul2 or pl2 */
5687aa1aa6eSZhao Qiang #define UPGCR_TMS 0x40000000 /* Transmit master/slave mode */
5697aa1aa6eSZhao Qiang #define UPGCR_RMS 0x20000000 /* Receive master/slave mode */
5707aa1aa6eSZhao Qiang #define UPGCR_ADDR 0x10000000 /* Master MPHY Addr multiplexing */
5717aa1aa6eSZhao Qiang #define UPGCR_DIAG 0x01000000 /* Diagnostic mode */
5727aa1aa6eSZhao Qiang
5737aa1aa6eSZhao Qiang /* UCC GUEMR register */
5747aa1aa6eSZhao Qiang #define UCC_GUEMR_MODE_MASK_RX 0x02
5757aa1aa6eSZhao Qiang #define UCC_GUEMR_MODE_FAST_RX 0x02
5767aa1aa6eSZhao Qiang #define UCC_GUEMR_MODE_SLOW_RX 0x00
5777aa1aa6eSZhao Qiang #define UCC_GUEMR_MODE_MASK_TX 0x01
5787aa1aa6eSZhao Qiang #define UCC_GUEMR_MODE_FAST_TX 0x01
5797aa1aa6eSZhao Qiang #define UCC_GUEMR_MODE_SLOW_TX 0x00
5807aa1aa6eSZhao Qiang #define UCC_GUEMR_MODE_MASK (UCC_GUEMR_MODE_MASK_RX | UCC_GUEMR_MODE_MASK_TX)
5817aa1aa6eSZhao Qiang #define UCC_GUEMR_SET_RESERVED3 0x10 /* Bit 3 in the guemr is reserved but
5827aa1aa6eSZhao Qiang must be set 1 */
5837aa1aa6eSZhao Qiang
5847aa1aa6eSZhao Qiang /* structure representing UCC SLOW parameter RAM */
5857aa1aa6eSZhao Qiang struct ucc_slow_pram {
5867aa1aa6eSZhao Qiang __be16 rbase; /* RX BD base address */
5877aa1aa6eSZhao Qiang __be16 tbase; /* TX BD base address */
5887aa1aa6eSZhao Qiang u8 rbmr; /* RX bus mode register (same as CPM's RFCR) */
5897aa1aa6eSZhao Qiang u8 tbmr; /* TX bus mode register (same as CPM's TFCR) */
5907aa1aa6eSZhao Qiang __be16 mrblr; /* Rx buffer length */
5917aa1aa6eSZhao Qiang __be32 rstate; /* Rx internal state */
5927aa1aa6eSZhao Qiang __be32 rptr; /* Rx internal data pointer */
5937aa1aa6eSZhao Qiang __be16 rbptr; /* rb BD Pointer */
5947aa1aa6eSZhao Qiang __be16 rcount; /* Rx internal byte count */
5957aa1aa6eSZhao Qiang __be32 rtemp; /* Rx temp */
5967aa1aa6eSZhao Qiang __be32 tstate; /* Tx internal state */
5977aa1aa6eSZhao Qiang __be32 tptr; /* Tx internal data pointer */
5987aa1aa6eSZhao Qiang __be16 tbptr; /* Tx BD pointer */
5997aa1aa6eSZhao Qiang __be16 tcount; /* Tx byte count */
6007aa1aa6eSZhao Qiang __be32 ttemp; /* Tx temp */
6017aa1aa6eSZhao Qiang __be32 rcrc; /* temp receive CRC */
6027aa1aa6eSZhao Qiang __be32 tcrc; /* temp transmit CRC */
6037aa1aa6eSZhao Qiang } __attribute__ ((packed));
6047aa1aa6eSZhao Qiang
6057aa1aa6eSZhao Qiang /* General UCC SLOW Mode Register (GUMRH & GUMRL) */
6067aa1aa6eSZhao Qiang #define UCC_SLOW_GUMR_H_SAM_QMC 0x00000000
6077aa1aa6eSZhao Qiang #define UCC_SLOW_GUMR_H_SAM_SATM 0x00008000
6087aa1aa6eSZhao Qiang #define UCC_SLOW_GUMR_H_REVD 0x00002000
6097aa1aa6eSZhao Qiang #define UCC_SLOW_GUMR_H_TRX 0x00001000
6107aa1aa6eSZhao Qiang #define UCC_SLOW_GUMR_H_TTX 0x00000800
6117aa1aa6eSZhao Qiang #define UCC_SLOW_GUMR_H_CDP 0x00000400
6127aa1aa6eSZhao Qiang #define UCC_SLOW_GUMR_H_CTSP 0x00000200
6137aa1aa6eSZhao Qiang #define UCC_SLOW_GUMR_H_CDS 0x00000100
6147aa1aa6eSZhao Qiang #define UCC_SLOW_GUMR_H_CTSS 0x00000080
6157aa1aa6eSZhao Qiang #define UCC_SLOW_GUMR_H_TFL 0x00000040
6167aa1aa6eSZhao Qiang #define UCC_SLOW_GUMR_H_RFW 0x00000020
6177aa1aa6eSZhao Qiang #define UCC_SLOW_GUMR_H_TXSY 0x00000010
6187aa1aa6eSZhao Qiang #define UCC_SLOW_GUMR_H_4SYNC 0x00000004
6197aa1aa6eSZhao Qiang #define UCC_SLOW_GUMR_H_8SYNC 0x00000008
6207aa1aa6eSZhao Qiang #define UCC_SLOW_GUMR_H_16SYNC 0x0000000c
6217aa1aa6eSZhao Qiang #define UCC_SLOW_GUMR_H_RTSM 0x00000002
6227aa1aa6eSZhao Qiang #define UCC_SLOW_GUMR_H_RSYN 0x00000001
6237aa1aa6eSZhao Qiang
6247aa1aa6eSZhao Qiang #define UCC_SLOW_GUMR_L_TCI 0x10000000
6257aa1aa6eSZhao Qiang #define UCC_SLOW_GUMR_L_RINV 0x02000000
6267aa1aa6eSZhao Qiang #define UCC_SLOW_GUMR_L_TINV 0x01000000
6277aa1aa6eSZhao Qiang #define UCC_SLOW_GUMR_L_TEND 0x00040000
6287aa1aa6eSZhao Qiang #define UCC_SLOW_GUMR_L_TDCR_MASK 0x00030000
6297aa1aa6eSZhao Qiang #define UCC_SLOW_GUMR_L_TDCR_32 0x00030000
6307aa1aa6eSZhao Qiang #define UCC_SLOW_GUMR_L_TDCR_16 0x00020000
6317aa1aa6eSZhao Qiang #define UCC_SLOW_GUMR_L_TDCR_8 0x00010000
6327aa1aa6eSZhao Qiang #define UCC_SLOW_GUMR_L_TDCR_1 0x00000000
6337aa1aa6eSZhao Qiang #define UCC_SLOW_GUMR_L_RDCR_MASK 0x0000c000
6347aa1aa6eSZhao Qiang #define UCC_SLOW_GUMR_L_RDCR_32 0x0000c000
6357aa1aa6eSZhao Qiang #define UCC_SLOW_GUMR_L_RDCR_16 0x00008000
6367aa1aa6eSZhao Qiang #define UCC_SLOW_GUMR_L_RDCR_8 0x00004000
6377aa1aa6eSZhao Qiang #define UCC_SLOW_GUMR_L_RDCR_1 0x00000000
6387aa1aa6eSZhao Qiang #define UCC_SLOW_GUMR_L_RENC_NRZI 0x00000800
6397aa1aa6eSZhao Qiang #define UCC_SLOW_GUMR_L_RENC_NRZ 0x00000000
6407aa1aa6eSZhao Qiang #define UCC_SLOW_GUMR_L_TENC_NRZI 0x00000100
6417aa1aa6eSZhao Qiang #define UCC_SLOW_GUMR_L_TENC_NRZ 0x00000000
6427aa1aa6eSZhao Qiang #define UCC_SLOW_GUMR_L_DIAG_MASK 0x000000c0
6437aa1aa6eSZhao Qiang #define UCC_SLOW_GUMR_L_DIAG_LE 0x000000c0
6447aa1aa6eSZhao Qiang #define UCC_SLOW_GUMR_L_DIAG_ECHO 0x00000080
6457aa1aa6eSZhao Qiang #define UCC_SLOW_GUMR_L_DIAG_LOOP 0x00000040
6467aa1aa6eSZhao Qiang #define UCC_SLOW_GUMR_L_DIAG_NORM 0x00000000
6477aa1aa6eSZhao Qiang #define UCC_SLOW_GUMR_L_ENR 0x00000020
6487aa1aa6eSZhao Qiang #define UCC_SLOW_GUMR_L_ENT 0x00000010
6497aa1aa6eSZhao Qiang #define UCC_SLOW_GUMR_L_MODE_MASK 0x0000000F
6507aa1aa6eSZhao Qiang #define UCC_SLOW_GUMR_L_MODE_BISYNC 0x00000008
6517aa1aa6eSZhao Qiang #define UCC_SLOW_GUMR_L_MODE_AHDLC 0x00000006
6527aa1aa6eSZhao Qiang #define UCC_SLOW_GUMR_L_MODE_UART 0x00000004
6537aa1aa6eSZhao Qiang #define UCC_SLOW_GUMR_L_MODE_QMC 0x00000002
6547aa1aa6eSZhao Qiang
6557aa1aa6eSZhao Qiang /* General UCC FAST Mode Register */
656c19b6d24SZhao Qiang #define UCC_FAST_GUMR_LOOPBACK 0x40000000
6577aa1aa6eSZhao Qiang #define UCC_FAST_GUMR_TCI 0x20000000
6587aa1aa6eSZhao Qiang #define UCC_FAST_GUMR_TRX 0x10000000
6597aa1aa6eSZhao Qiang #define UCC_FAST_GUMR_TTX 0x08000000
6607aa1aa6eSZhao Qiang #define UCC_FAST_GUMR_CDP 0x04000000
6617aa1aa6eSZhao Qiang #define UCC_FAST_GUMR_CTSP 0x02000000
6627aa1aa6eSZhao Qiang #define UCC_FAST_GUMR_CDS 0x01000000
6637aa1aa6eSZhao Qiang #define UCC_FAST_GUMR_CTSS 0x00800000
6647aa1aa6eSZhao Qiang #define UCC_FAST_GUMR_TXSY 0x00020000
6657aa1aa6eSZhao Qiang #define UCC_FAST_GUMR_RSYN 0x00010000
666c7f235a7SHolger Brunck #define UCC_FAST_GUMR_SYNL_MASK 0x0000C000
667c7f235a7SHolger Brunck #define UCC_FAST_GUMR_SYNL_16 0x0000C000
668c7f235a7SHolger Brunck #define UCC_FAST_GUMR_SYNL_8 0x00008000
669c7f235a7SHolger Brunck #define UCC_FAST_GUMR_SYNL_AUTO 0x00004000
6707aa1aa6eSZhao Qiang #define UCC_FAST_GUMR_RTSM 0x00002000
6717aa1aa6eSZhao Qiang #define UCC_FAST_GUMR_REVD 0x00000400
6727aa1aa6eSZhao Qiang #define UCC_FAST_GUMR_ENR 0x00000020
6737aa1aa6eSZhao Qiang #define UCC_FAST_GUMR_ENT 0x00000010
6747aa1aa6eSZhao Qiang
6757aa1aa6eSZhao Qiang /* UART Slow UCC Event Register (UCCE) */
6767aa1aa6eSZhao Qiang #define UCC_UART_UCCE_AB 0x0200
6777aa1aa6eSZhao Qiang #define UCC_UART_UCCE_IDLE 0x0100
6787aa1aa6eSZhao Qiang #define UCC_UART_UCCE_GRA 0x0080
6797aa1aa6eSZhao Qiang #define UCC_UART_UCCE_BRKE 0x0040
6807aa1aa6eSZhao Qiang #define UCC_UART_UCCE_BRKS 0x0020
6817aa1aa6eSZhao Qiang #define UCC_UART_UCCE_CCR 0x0008
6827aa1aa6eSZhao Qiang #define UCC_UART_UCCE_BSY 0x0004
6837aa1aa6eSZhao Qiang #define UCC_UART_UCCE_TX 0x0002
6847aa1aa6eSZhao Qiang #define UCC_UART_UCCE_RX 0x0001
6857aa1aa6eSZhao Qiang
6867aa1aa6eSZhao Qiang /* HDLC Slow UCC Event Register (UCCE) */
6877aa1aa6eSZhao Qiang #define UCC_HDLC_UCCE_GLR 0x1000
6887aa1aa6eSZhao Qiang #define UCC_HDLC_UCCE_GLT 0x0800
6897aa1aa6eSZhao Qiang #define UCC_HDLC_UCCE_IDLE 0x0100
6907aa1aa6eSZhao Qiang #define UCC_HDLC_UCCE_BRKE 0x0040
6917aa1aa6eSZhao Qiang #define UCC_HDLC_UCCE_BRKS 0x0020
6927aa1aa6eSZhao Qiang #define UCC_HDLC_UCCE_TXE 0x0010
6937aa1aa6eSZhao Qiang #define UCC_HDLC_UCCE_RXF 0x0008
6947aa1aa6eSZhao Qiang #define UCC_HDLC_UCCE_BSY 0x0004
6957aa1aa6eSZhao Qiang #define UCC_HDLC_UCCE_TXB 0x0002
6967aa1aa6eSZhao Qiang #define UCC_HDLC_UCCE_RXB 0x0001
6977aa1aa6eSZhao Qiang
6987aa1aa6eSZhao Qiang /* BISYNC Slow UCC Event Register (UCCE) */
6997aa1aa6eSZhao Qiang #define UCC_BISYNC_UCCE_GRA 0x0080
7007aa1aa6eSZhao Qiang #define UCC_BISYNC_UCCE_TXE 0x0010
7017aa1aa6eSZhao Qiang #define UCC_BISYNC_UCCE_RCH 0x0008
7027aa1aa6eSZhao Qiang #define UCC_BISYNC_UCCE_BSY 0x0004
7037aa1aa6eSZhao Qiang #define UCC_BISYNC_UCCE_TXB 0x0002
7047aa1aa6eSZhao Qiang #define UCC_BISYNC_UCCE_RXB 0x0001
7057aa1aa6eSZhao Qiang
7067aa1aa6eSZhao Qiang /* Gigabit Ethernet Fast UCC Event Register (UCCE) */
7077aa1aa6eSZhao Qiang #define UCC_GETH_UCCE_MPD 0x80000000
7087aa1aa6eSZhao Qiang #define UCC_GETH_UCCE_SCAR 0x40000000
7097aa1aa6eSZhao Qiang #define UCC_GETH_UCCE_GRA 0x20000000
7107aa1aa6eSZhao Qiang #define UCC_GETH_UCCE_CBPR 0x10000000
7117aa1aa6eSZhao Qiang #define UCC_GETH_UCCE_BSY 0x08000000
7127aa1aa6eSZhao Qiang #define UCC_GETH_UCCE_RXC 0x04000000
7137aa1aa6eSZhao Qiang #define UCC_GETH_UCCE_TXC 0x02000000
7147aa1aa6eSZhao Qiang #define UCC_GETH_UCCE_TXE 0x01000000
7157aa1aa6eSZhao Qiang #define UCC_GETH_UCCE_TXB7 0x00800000
7167aa1aa6eSZhao Qiang #define UCC_GETH_UCCE_TXB6 0x00400000
7177aa1aa6eSZhao Qiang #define UCC_GETH_UCCE_TXB5 0x00200000
7187aa1aa6eSZhao Qiang #define UCC_GETH_UCCE_TXB4 0x00100000
7197aa1aa6eSZhao Qiang #define UCC_GETH_UCCE_TXB3 0x00080000
7207aa1aa6eSZhao Qiang #define UCC_GETH_UCCE_TXB2 0x00040000
7217aa1aa6eSZhao Qiang #define UCC_GETH_UCCE_TXB1 0x00020000
7227aa1aa6eSZhao Qiang #define UCC_GETH_UCCE_TXB0 0x00010000
7237aa1aa6eSZhao Qiang #define UCC_GETH_UCCE_RXB7 0x00008000
7247aa1aa6eSZhao Qiang #define UCC_GETH_UCCE_RXB6 0x00004000
7257aa1aa6eSZhao Qiang #define UCC_GETH_UCCE_RXB5 0x00002000
7267aa1aa6eSZhao Qiang #define UCC_GETH_UCCE_RXB4 0x00001000
7277aa1aa6eSZhao Qiang #define UCC_GETH_UCCE_RXB3 0x00000800
7287aa1aa6eSZhao Qiang #define UCC_GETH_UCCE_RXB2 0x00000400
7297aa1aa6eSZhao Qiang #define UCC_GETH_UCCE_RXB1 0x00000200
7307aa1aa6eSZhao Qiang #define UCC_GETH_UCCE_RXB0 0x00000100
7317aa1aa6eSZhao Qiang #define UCC_GETH_UCCE_RXF7 0x00000080
7327aa1aa6eSZhao Qiang #define UCC_GETH_UCCE_RXF6 0x00000040
7337aa1aa6eSZhao Qiang #define UCC_GETH_UCCE_RXF5 0x00000020
7347aa1aa6eSZhao Qiang #define UCC_GETH_UCCE_RXF4 0x00000010
7357aa1aa6eSZhao Qiang #define UCC_GETH_UCCE_RXF3 0x00000008
7367aa1aa6eSZhao Qiang #define UCC_GETH_UCCE_RXF2 0x00000004
7377aa1aa6eSZhao Qiang #define UCC_GETH_UCCE_RXF1 0x00000002
7387aa1aa6eSZhao Qiang #define UCC_GETH_UCCE_RXF0 0x00000001
7397aa1aa6eSZhao Qiang
7407aa1aa6eSZhao Qiang /* UCC Protocol Specific Mode Register (UPSMR), when used for UART */
7417aa1aa6eSZhao Qiang #define UCC_UART_UPSMR_FLC 0x8000
7427aa1aa6eSZhao Qiang #define UCC_UART_UPSMR_SL 0x4000
7437aa1aa6eSZhao Qiang #define UCC_UART_UPSMR_CL_MASK 0x3000
7447aa1aa6eSZhao Qiang #define UCC_UART_UPSMR_CL_8 0x3000
7457aa1aa6eSZhao Qiang #define UCC_UART_UPSMR_CL_7 0x2000
7467aa1aa6eSZhao Qiang #define UCC_UART_UPSMR_CL_6 0x1000
7477aa1aa6eSZhao Qiang #define UCC_UART_UPSMR_CL_5 0x0000
7487aa1aa6eSZhao Qiang #define UCC_UART_UPSMR_UM_MASK 0x0c00
7497aa1aa6eSZhao Qiang #define UCC_UART_UPSMR_UM_NORMAL 0x0000
7507aa1aa6eSZhao Qiang #define UCC_UART_UPSMR_UM_MAN_MULTI 0x0400
7517aa1aa6eSZhao Qiang #define UCC_UART_UPSMR_UM_AUTO_MULTI 0x0c00
7527aa1aa6eSZhao Qiang #define UCC_UART_UPSMR_FRZ 0x0200
7537aa1aa6eSZhao Qiang #define UCC_UART_UPSMR_RZS 0x0100
7547aa1aa6eSZhao Qiang #define UCC_UART_UPSMR_SYN 0x0080
7557aa1aa6eSZhao Qiang #define UCC_UART_UPSMR_DRT 0x0040
7567aa1aa6eSZhao Qiang #define UCC_UART_UPSMR_PEN 0x0010
7577aa1aa6eSZhao Qiang #define UCC_UART_UPSMR_RPM_MASK 0x000c
7587aa1aa6eSZhao Qiang #define UCC_UART_UPSMR_RPM_ODD 0x0000
7597aa1aa6eSZhao Qiang #define UCC_UART_UPSMR_RPM_LOW 0x0004
7607aa1aa6eSZhao Qiang #define UCC_UART_UPSMR_RPM_EVEN 0x0008
7617aa1aa6eSZhao Qiang #define UCC_UART_UPSMR_RPM_HIGH 0x000C
7627aa1aa6eSZhao Qiang #define UCC_UART_UPSMR_TPM_MASK 0x0003
7637aa1aa6eSZhao Qiang #define UCC_UART_UPSMR_TPM_ODD 0x0000
7647aa1aa6eSZhao Qiang #define UCC_UART_UPSMR_TPM_LOW 0x0001
7657aa1aa6eSZhao Qiang #define UCC_UART_UPSMR_TPM_EVEN 0x0002
7667aa1aa6eSZhao Qiang #define UCC_UART_UPSMR_TPM_HIGH 0x0003
7677aa1aa6eSZhao Qiang
7687aa1aa6eSZhao Qiang /* UCC Protocol Specific Mode Register (UPSMR), when used for Ethernet */
7697aa1aa6eSZhao Qiang #define UCC_GETH_UPSMR_FTFE 0x80000000
7707aa1aa6eSZhao Qiang #define UCC_GETH_UPSMR_PTPE 0x40000000
7717aa1aa6eSZhao Qiang #define UCC_GETH_UPSMR_ECM 0x04000000
7727aa1aa6eSZhao Qiang #define UCC_GETH_UPSMR_HSE 0x02000000
7737aa1aa6eSZhao Qiang #define UCC_GETH_UPSMR_PRO 0x00400000
7747aa1aa6eSZhao Qiang #define UCC_GETH_UPSMR_CAP 0x00200000
7757aa1aa6eSZhao Qiang #define UCC_GETH_UPSMR_RSH 0x00100000
7767aa1aa6eSZhao Qiang #define UCC_GETH_UPSMR_RPM 0x00080000
7777aa1aa6eSZhao Qiang #define UCC_GETH_UPSMR_R10M 0x00040000
7787aa1aa6eSZhao Qiang #define UCC_GETH_UPSMR_RLPB 0x00020000
7797aa1aa6eSZhao Qiang #define UCC_GETH_UPSMR_TBIM 0x00010000
7807aa1aa6eSZhao Qiang #define UCC_GETH_UPSMR_RES1 0x00002000
7817aa1aa6eSZhao Qiang #define UCC_GETH_UPSMR_RMM 0x00001000
7827aa1aa6eSZhao Qiang #define UCC_GETH_UPSMR_CAM 0x00000400
7837aa1aa6eSZhao Qiang #define UCC_GETH_UPSMR_BRO 0x00000200
7847aa1aa6eSZhao Qiang #define UCC_GETH_UPSMR_SMM 0x00000080
7857aa1aa6eSZhao Qiang #define UCC_GETH_UPSMR_SGMM 0x00000020
7867aa1aa6eSZhao Qiang
787067bb938SHolger Brunck /* UCC Protocol Specific Mode Register (UPSMR), when used for HDLC */
788067bb938SHolger Brunck #define UCC_HDLC_UPSMR_RTE 0x02000000
789067bb938SHolger Brunck #define UCC_HDLC_UPSMR_BUS 0x00200000
790067bb938SHolger Brunck #define UCC_HDLC_UPSMR_CW8 0x00007000
791067bb938SHolger Brunck
7927aa1aa6eSZhao Qiang /* UCC Transmit On Demand Register (UTODR) */
7937aa1aa6eSZhao Qiang #define UCC_SLOW_TOD 0x8000
7947aa1aa6eSZhao Qiang #define UCC_FAST_TOD 0x8000
7957aa1aa6eSZhao Qiang
7967aa1aa6eSZhao Qiang /* UCC Bus Mode Register masks */
7977aa1aa6eSZhao Qiang /* Not to be confused with the Bundle Mode Register */
7987aa1aa6eSZhao Qiang #define UCC_BMR_GBL 0x20
7997aa1aa6eSZhao Qiang #define UCC_BMR_BO_BE 0x10
8007aa1aa6eSZhao Qiang #define UCC_BMR_CETM 0x04
8017aa1aa6eSZhao Qiang #define UCC_BMR_DTB 0x02
8027aa1aa6eSZhao Qiang #define UCC_BMR_BDB 0x01
8037aa1aa6eSZhao Qiang
8047aa1aa6eSZhao Qiang /* Function code masks */
8057aa1aa6eSZhao Qiang #define FC_GBL 0x20
8067aa1aa6eSZhao Qiang #define FC_DTB_LCL 0x02
8077aa1aa6eSZhao Qiang #define UCC_FAST_FUNCTION_CODE_GBL 0x20
8087aa1aa6eSZhao Qiang #define UCC_FAST_FUNCTION_CODE_DTB_LCL 0x02
8097aa1aa6eSZhao Qiang #define UCC_FAST_FUNCTION_CODE_BDB_LCL 0x01
8107aa1aa6eSZhao Qiang
8117aa1aa6eSZhao Qiang #endif /* __KERNEL__ */
8127aa1aa6eSZhao Qiang #endif /* _ASM_POWERPC_QE_H */
813