1*d5b4a762SRasmus Villemoes /* SPDX-License-Identifier: GPL-2.0 */ 2*d5b4a762SRasmus Villemoes #ifndef __CPM_H 3*d5b4a762SRasmus Villemoes #define __CPM_H 4*d5b4a762SRasmus Villemoes 5*d5b4a762SRasmus Villemoes #include <linux/compiler.h> 6*d5b4a762SRasmus Villemoes #include <linux/types.h> 7*d5b4a762SRasmus Villemoes #include <linux/errno.h> 8*d5b4a762SRasmus Villemoes #include <linux/of.h> 9*d5b4a762SRasmus Villemoes #include <soc/fsl/qe/qe.h> 10*d5b4a762SRasmus Villemoes 11*d5b4a762SRasmus Villemoes /* 12*d5b4a762SRasmus Villemoes * SPI Parameter RAM common to QE and CPM. 13*d5b4a762SRasmus Villemoes */ 14*d5b4a762SRasmus Villemoes struct spi_pram { 15*d5b4a762SRasmus Villemoes __be16 rbase; /* Rx Buffer descriptor base address */ 16*d5b4a762SRasmus Villemoes __be16 tbase; /* Tx Buffer descriptor base address */ 17*d5b4a762SRasmus Villemoes u8 rfcr; /* Rx function code */ 18*d5b4a762SRasmus Villemoes u8 tfcr; /* Tx function code */ 19*d5b4a762SRasmus Villemoes __be16 mrblr; /* Max receive buffer length */ 20*d5b4a762SRasmus Villemoes __be32 rstate; /* Internal */ 21*d5b4a762SRasmus Villemoes __be32 rdp; /* Internal */ 22*d5b4a762SRasmus Villemoes __be16 rbptr; /* Internal */ 23*d5b4a762SRasmus Villemoes __be16 rbc; /* Internal */ 24*d5b4a762SRasmus Villemoes __be32 rxtmp; /* Internal */ 25*d5b4a762SRasmus Villemoes __be32 tstate; /* Internal */ 26*d5b4a762SRasmus Villemoes __be32 tdp; /* Internal */ 27*d5b4a762SRasmus Villemoes __be16 tbptr; /* Internal */ 28*d5b4a762SRasmus Villemoes __be16 tbc; /* Internal */ 29*d5b4a762SRasmus Villemoes __be32 txtmp; /* Internal */ 30*d5b4a762SRasmus Villemoes __be32 res; /* Tx temp. */ 31*d5b4a762SRasmus Villemoes __be16 rpbase; /* Relocation pointer (CPM1 only) */ 32*d5b4a762SRasmus Villemoes __be16 res1; /* Reserved */ 33*d5b4a762SRasmus Villemoes }; 34*d5b4a762SRasmus Villemoes 35*d5b4a762SRasmus Villemoes /* 36*d5b4a762SRasmus Villemoes * USB Controller pram common to QE and CPM. 37*d5b4a762SRasmus Villemoes */ 38*d5b4a762SRasmus Villemoes struct usb_ctlr { 39*d5b4a762SRasmus Villemoes u8 usb_usmod; 40*d5b4a762SRasmus Villemoes u8 usb_usadr; 41*d5b4a762SRasmus Villemoes u8 usb_uscom; 42*d5b4a762SRasmus Villemoes u8 res1[1]; 43*d5b4a762SRasmus Villemoes __be16 usb_usep[4]; 44*d5b4a762SRasmus Villemoes u8 res2[4]; 45*d5b4a762SRasmus Villemoes __be16 usb_usber; 46*d5b4a762SRasmus Villemoes u8 res3[2]; 47*d5b4a762SRasmus Villemoes __be16 usb_usbmr; 48*d5b4a762SRasmus Villemoes u8 res4[1]; 49*d5b4a762SRasmus Villemoes u8 usb_usbs; 50*d5b4a762SRasmus Villemoes /* Fields down below are QE-only */ 51*d5b4a762SRasmus Villemoes __be16 usb_ussft; 52*d5b4a762SRasmus Villemoes u8 res5[2]; 53*d5b4a762SRasmus Villemoes __be16 usb_usfrn; 54*d5b4a762SRasmus Villemoes u8 res6[0x22]; 55*d5b4a762SRasmus Villemoes } __attribute__ ((packed)); 56*d5b4a762SRasmus Villemoes 57*d5b4a762SRasmus Villemoes /* 58*d5b4a762SRasmus Villemoes * Function code bits, usually generic to devices. 59*d5b4a762SRasmus Villemoes */ 60*d5b4a762SRasmus Villemoes #ifdef CONFIG_CPM1 61*d5b4a762SRasmus Villemoes #define CPMFCR_GBL ((u_char)0x00) /* Flag doesn't exist in CPM1 */ 62*d5b4a762SRasmus Villemoes #define CPMFCR_TC2 ((u_char)0x00) /* Flag doesn't exist in CPM1 */ 63*d5b4a762SRasmus Villemoes #define CPMFCR_DTB ((u_char)0x00) /* Flag doesn't exist in CPM1 */ 64*d5b4a762SRasmus Villemoes #define CPMFCR_BDB ((u_char)0x00) /* Flag doesn't exist in CPM1 */ 65*d5b4a762SRasmus Villemoes #else 66*d5b4a762SRasmus Villemoes #define CPMFCR_GBL ((u_char)0x20) /* Set memory snooping */ 67*d5b4a762SRasmus Villemoes #define CPMFCR_TC2 ((u_char)0x04) /* Transfer code 2 value */ 68*d5b4a762SRasmus Villemoes #define CPMFCR_DTB ((u_char)0x02) /* Use local bus for data when set */ 69*d5b4a762SRasmus Villemoes #define CPMFCR_BDB ((u_char)0x01) /* Use local bus for BD when set */ 70*d5b4a762SRasmus Villemoes #endif 71*d5b4a762SRasmus Villemoes #define CPMFCR_EB ((u_char)0x10) /* Set big endian byte order */ 72*d5b4a762SRasmus Villemoes 73*d5b4a762SRasmus Villemoes /* Opcodes common to CPM1 and CPM2 74*d5b4a762SRasmus Villemoes */ 75*d5b4a762SRasmus Villemoes #define CPM_CR_INIT_TRX ((ushort)0x0000) 76*d5b4a762SRasmus Villemoes #define CPM_CR_INIT_RX ((ushort)0x0001) 77*d5b4a762SRasmus Villemoes #define CPM_CR_INIT_TX ((ushort)0x0002) 78*d5b4a762SRasmus Villemoes #define CPM_CR_HUNT_MODE ((ushort)0x0003) 79*d5b4a762SRasmus Villemoes #define CPM_CR_STOP_TX ((ushort)0x0004) 80*d5b4a762SRasmus Villemoes #define CPM_CR_GRA_STOP_TX ((ushort)0x0005) 81*d5b4a762SRasmus Villemoes #define CPM_CR_RESTART_TX ((ushort)0x0006) 82*d5b4a762SRasmus Villemoes #define CPM_CR_CLOSE_RX_BD ((ushort)0x0007) 83*d5b4a762SRasmus Villemoes #define CPM_CR_SET_GADDR ((ushort)0x0008) 84*d5b4a762SRasmus Villemoes #define CPM_CR_SET_TIMER ((ushort)0x0008) 85*d5b4a762SRasmus Villemoes #define CPM_CR_STOP_IDMA ((ushort)0x000b) 86*d5b4a762SRasmus Villemoes 87*d5b4a762SRasmus Villemoes /* Buffer descriptors used by many of the CPM protocols. */ 88*d5b4a762SRasmus Villemoes typedef struct cpm_buf_desc { 89*d5b4a762SRasmus Villemoes ushort cbd_sc; /* Status and Control */ 90*d5b4a762SRasmus Villemoes ushort cbd_datlen; /* Data length in buffer */ 91*d5b4a762SRasmus Villemoes uint cbd_bufaddr; /* Buffer address in host memory */ 92*d5b4a762SRasmus Villemoes } cbd_t; 93*d5b4a762SRasmus Villemoes 94*d5b4a762SRasmus Villemoes /* Buffer descriptor control/status used by serial 95*d5b4a762SRasmus Villemoes */ 96*d5b4a762SRasmus Villemoes 97*d5b4a762SRasmus Villemoes #define BD_SC_EMPTY (0x8000) /* Receive is empty */ 98*d5b4a762SRasmus Villemoes #define BD_SC_READY (0x8000) /* Transmit is ready */ 99*d5b4a762SRasmus Villemoes #define BD_SC_WRAP (0x2000) /* Last buffer descriptor */ 100*d5b4a762SRasmus Villemoes #define BD_SC_INTRPT (0x1000) /* Interrupt on change */ 101*d5b4a762SRasmus Villemoes #define BD_SC_LAST (0x0800) /* Last buffer in frame */ 102*d5b4a762SRasmus Villemoes #define BD_SC_TC (0x0400) /* Transmit CRC */ 103*d5b4a762SRasmus Villemoes #define BD_SC_CM (0x0200) /* Continuous mode */ 104*d5b4a762SRasmus Villemoes #define BD_SC_ID (0x0100) /* Rec'd too many idles */ 105*d5b4a762SRasmus Villemoes #define BD_SC_P (0x0100) /* xmt preamble */ 106*d5b4a762SRasmus Villemoes #define BD_SC_BR (0x0020) /* Break received */ 107*d5b4a762SRasmus Villemoes #define BD_SC_FR (0x0010) /* Framing error */ 108*d5b4a762SRasmus Villemoes #define BD_SC_PR (0x0008) /* Parity error */ 109*d5b4a762SRasmus Villemoes #define BD_SC_NAK (0x0004) /* NAK - did not respond */ 110*d5b4a762SRasmus Villemoes #define BD_SC_OV (0x0002) /* Overrun */ 111*d5b4a762SRasmus Villemoes #define BD_SC_UN (0x0002) /* Underrun */ 112*d5b4a762SRasmus Villemoes #define BD_SC_CD (0x0001) /* */ 113*d5b4a762SRasmus Villemoes #define BD_SC_CL (0x0001) /* Collision */ 114*d5b4a762SRasmus Villemoes 115*d5b4a762SRasmus Villemoes /* Buffer descriptor control/status used by Ethernet receive. 116*d5b4a762SRasmus Villemoes * Common to SCC and FCC. 117*d5b4a762SRasmus Villemoes */ 118*d5b4a762SRasmus Villemoes #define BD_ENET_RX_EMPTY (0x8000) 119*d5b4a762SRasmus Villemoes #define BD_ENET_RX_WRAP (0x2000) 120*d5b4a762SRasmus Villemoes #define BD_ENET_RX_INTR (0x1000) 121*d5b4a762SRasmus Villemoes #define BD_ENET_RX_LAST (0x0800) 122*d5b4a762SRasmus Villemoes #define BD_ENET_RX_FIRST (0x0400) 123*d5b4a762SRasmus Villemoes #define BD_ENET_RX_MISS (0x0100) 124*d5b4a762SRasmus Villemoes #define BD_ENET_RX_BC (0x0080) /* FCC Only */ 125*d5b4a762SRasmus Villemoes #define BD_ENET_RX_MC (0x0040) /* FCC Only */ 126*d5b4a762SRasmus Villemoes #define BD_ENET_RX_LG (0x0020) 127*d5b4a762SRasmus Villemoes #define BD_ENET_RX_NO (0x0010) 128*d5b4a762SRasmus Villemoes #define BD_ENET_RX_SH (0x0008) 129*d5b4a762SRasmus Villemoes #define BD_ENET_RX_CR (0x0004) 130*d5b4a762SRasmus Villemoes #define BD_ENET_RX_OV (0x0002) 131*d5b4a762SRasmus Villemoes #define BD_ENET_RX_CL (0x0001) 132*d5b4a762SRasmus Villemoes #define BD_ENET_RX_STATS (0x01ff) /* All status bits */ 133*d5b4a762SRasmus Villemoes 134*d5b4a762SRasmus Villemoes /* Buffer descriptor control/status used by Ethernet transmit. 135*d5b4a762SRasmus Villemoes * Common to SCC and FCC. 136*d5b4a762SRasmus Villemoes */ 137*d5b4a762SRasmus Villemoes #define BD_ENET_TX_READY (0x8000) 138*d5b4a762SRasmus Villemoes #define BD_ENET_TX_PAD (0x4000) 139*d5b4a762SRasmus Villemoes #define BD_ENET_TX_WRAP (0x2000) 140*d5b4a762SRasmus Villemoes #define BD_ENET_TX_INTR (0x1000) 141*d5b4a762SRasmus Villemoes #define BD_ENET_TX_LAST (0x0800) 142*d5b4a762SRasmus Villemoes #define BD_ENET_TX_TC (0x0400) 143*d5b4a762SRasmus Villemoes #define BD_ENET_TX_DEF (0x0200) 144*d5b4a762SRasmus Villemoes #define BD_ENET_TX_HB (0x0100) 145*d5b4a762SRasmus Villemoes #define BD_ENET_TX_LC (0x0080) 146*d5b4a762SRasmus Villemoes #define BD_ENET_TX_RL (0x0040) 147*d5b4a762SRasmus Villemoes #define BD_ENET_TX_RCMASK (0x003c) 148*d5b4a762SRasmus Villemoes #define BD_ENET_TX_UN (0x0002) 149*d5b4a762SRasmus Villemoes #define BD_ENET_TX_CSL (0x0001) 150*d5b4a762SRasmus Villemoes #define BD_ENET_TX_STATS (0x03ff) /* All status bits */ 151*d5b4a762SRasmus Villemoes 152*d5b4a762SRasmus Villemoes /* Buffer descriptor control/status used by Transparent mode SCC. 153*d5b4a762SRasmus Villemoes */ 154*d5b4a762SRasmus Villemoes #define BD_SCC_TX_LAST (0x0800) 155*d5b4a762SRasmus Villemoes 156*d5b4a762SRasmus Villemoes /* Buffer descriptor control/status used by I2C. 157*d5b4a762SRasmus Villemoes */ 158*d5b4a762SRasmus Villemoes #define BD_I2C_START (0x0400) 159*d5b4a762SRasmus Villemoes 160*d5b4a762SRasmus Villemoes #ifdef CONFIG_CPM 161*d5b4a762SRasmus Villemoes int cpm_command(u32 command, u8 opcode); 162*d5b4a762SRasmus Villemoes #else cpm_command(u32 command,u8 opcode)163*d5b4a762SRasmus Villemoesstatic inline int cpm_command(u32 command, u8 opcode) 164*d5b4a762SRasmus Villemoes { 165*d5b4a762SRasmus Villemoes return -ENOSYS; 166*d5b4a762SRasmus Villemoes } 167*d5b4a762SRasmus Villemoes #endif /* CONFIG_CPM */ 168*d5b4a762SRasmus Villemoes 169*d5b4a762SRasmus Villemoes int cpm2_gpiochip_add32(struct device *dev); 170*d5b4a762SRasmus Villemoes 171*d5b4a762SRasmus Villemoes #endif 172