1c2c9136bSAlexandre Belloni /* 2c2c9136bSAlexandre Belloni * Timer/Counter Unit (TC) registers. 3c2c9136bSAlexandre Belloni * 4c2c9136bSAlexandre Belloni * This program is free software; you can redistribute it and/or modify 5c2c9136bSAlexandre Belloni * it under the terms of the GNU General Public License as published by 6c2c9136bSAlexandre Belloni * the Free Software Foundation; either version 2 of the License, or 7c2c9136bSAlexandre Belloni * (at your option) any later version. 8c2c9136bSAlexandre Belloni */ 9c2c9136bSAlexandre Belloni 10c2c9136bSAlexandre Belloni #ifndef __SOC_ATMEL_TCB_H 11c2c9136bSAlexandre Belloni #define __SOC_ATMEL_TCB_H 12c2c9136bSAlexandre Belloni 13c2c9136bSAlexandre Belloni #include <linux/compiler.h> 14c2c9136bSAlexandre Belloni #include <linux/list.h> 15c2c9136bSAlexandre Belloni 16c2c9136bSAlexandre Belloni /* 17c2c9136bSAlexandre Belloni * Many 32-bit Atmel SOCs include one or more TC blocks, each of which holds 18c2c9136bSAlexandre Belloni * three general-purpose 16-bit timers. These timers share one register bank. 19c2c9136bSAlexandre Belloni * Depending on the SOC, each timer may have its own clock and IRQ, or those 20c2c9136bSAlexandre Belloni * may be shared by the whole TC block. 21c2c9136bSAlexandre Belloni * 22c2c9136bSAlexandre Belloni * These TC blocks may have up to nine external pins: TCLK0..2 signals for 23c2c9136bSAlexandre Belloni * clocks or clock gates, and per-timer TIOA and TIOB signals used for PWM 24c2c9136bSAlexandre Belloni * or triggering. Those pins need to be set up for use with the TC block, 25c2c9136bSAlexandre Belloni * else they will be used as GPIOs or for a different controller. 26c2c9136bSAlexandre Belloni * 27c2c9136bSAlexandre Belloni * Although we expect each TC block to have a platform_device node, those 28c2c9136bSAlexandre Belloni * nodes are not what drivers bind to. Instead, they ask for a specific 29c2c9136bSAlexandre Belloni * TC block, by number ... which is a common approach on systems with many 30c2c9136bSAlexandre Belloni * timers. Then they use clk_get() and platform_get_irq() to get clock and 31c2c9136bSAlexandre Belloni * IRQ resources. 32c2c9136bSAlexandre Belloni */ 33c2c9136bSAlexandre Belloni 34c2c9136bSAlexandre Belloni struct clk; 35c2c9136bSAlexandre Belloni 36c2c9136bSAlexandre Belloni /** 37c2c9136bSAlexandre Belloni * struct atmel_tcb_config - SoC data for a Timer/Counter Block 38c2c9136bSAlexandre Belloni * @counter_width: size in bits of a timer counter register 39*738c58ccSKamel Bouhara * @has_gclk: boolean indicating if a timer counter has a generic clock 40*738c58ccSKamel Bouhara * @has_qdec: boolean indicating if a timer counter has a quadrature 41*738c58ccSKamel Bouhara * decoder. 42c2c9136bSAlexandre Belloni */ 43c2c9136bSAlexandre Belloni struct atmel_tcb_config { 44c2c9136bSAlexandre Belloni size_t counter_width; 45*738c58ccSKamel Bouhara bool has_gclk; 46*738c58ccSKamel Bouhara bool has_qdec; 47c2c9136bSAlexandre Belloni }; 48c2c9136bSAlexandre Belloni 49c2c9136bSAlexandre Belloni /** 50c2c9136bSAlexandre Belloni * struct atmel_tc - information about a Timer/Counter Block 51c2c9136bSAlexandre Belloni * @pdev: physical device 52c2c9136bSAlexandre Belloni * @regs: mapping through which the I/O registers can be accessed 53c2c9136bSAlexandre Belloni * @id: block id 54c2c9136bSAlexandre Belloni * @tcb_config: configuration data from SoC 55c2c9136bSAlexandre Belloni * @irq: irq for each of the three channels 56c2c9136bSAlexandre Belloni * @clk: internal clock source for each of the three channels 57c2c9136bSAlexandre Belloni * @node: list node, for tclib internal use 58c2c9136bSAlexandre Belloni * @allocated: if already used, for tclib internal use 59c2c9136bSAlexandre Belloni * 60c2c9136bSAlexandre Belloni * On some platforms, each TC channel has its own clocks and IRQs, 61c2c9136bSAlexandre Belloni * while on others, all TC channels share the same clock and IRQ. 62c2c9136bSAlexandre Belloni * Drivers should clk_enable() all the clocks they need even though 63c2c9136bSAlexandre Belloni * all the entries in @clk may point to the same physical clock. 64c2c9136bSAlexandre Belloni * Likewise, drivers should request irqs independently for each 65c2c9136bSAlexandre Belloni * channel, but they must use IRQF_SHARED in case some of the entries 66c2c9136bSAlexandre Belloni * in @irq are actually the same IRQ. 67c2c9136bSAlexandre Belloni */ 68c2c9136bSAlexandre Belloni struct atmel_tc { 69c2c9136bSAlexandre Belloni struct platform_device *pdev; 70c2c9136bSAlexandre Belloni void __iomem *regs; 71c2c9136bSAlexandre Belloni int id; 72c2c9136bSAlexandre Belloni const struct atmel_tcb_config *tcb_config; 73c2c9136bSAlexandre Belloni int irq[3]; 74c2c9136bSAlexandre Belloni struct clk *clk[3]; 75c2c9136bSAlexandre Belloni struct clk *slow_clk; 76c2c9136bSAlexandre Belloni struct list_head node; 77c2c9136bSAlexandre Belloni bool allocated; 78c2c9136bSAlexandre Belloni }; 79c2c9136bSAlexandre Belloni 80c2c9136bSAlexandre Belloni /* platform-specific ATMEL_TC_TIMER_CLOCKx divisors (0 means 32KiHz) */ 81c2c9136bSAlexandre Belloni extern const u8 atmel_tc_divisors[5]; 82c2c9136bSAlexandre Belloni 83c2c9136bSAlexandre Belloni 84c2c9136bSAlexandre Belloni /* 85c2c9136bSAlexandre Belloni * Two registers have block-wide controls. These are: configuring the three 86c2c9136bSAlexandre Belloni * "external" clocks (or event sources) used by the timer channels; and 87c2c9136bSAlexandre Belloni * synchronizing the timers by resetting them all at once. 88c2c9136bSAlexandre Belloni * 89c2c9136bSAlexandre Belloni * "External" can mean "external to chip" using the TCLK0, TCLK1, or TCLK2 90c2c9136bSAlexandre Belloni * signals. Or, it can mean "external to timer", using the TIOA output from 91c2c9136bSAlexandre Belloni * one of the other two timers that's being run in waveform mode. 92c2c9136bSAlexandre Belloni */ 93c2c9136bSAlexandre Belloni 94c2c9136bSAlexandre Belloni #define ATMEL_TC_BCR 0xc0 /* TC Block Control Register */ 95c2c9136bSAlexandre Belloni #define ATMEL_TC_SYNC (1 << 0) /* synchronize timers */ 96c2c9136bSAlexandre Belloni 97c2c9136bSAlexandre Belloni #define ATMEL_TC_BMR 0xc4 /* TC Block Mode Register */ 98c2c9136bSAlexandre Belloni #define ATMEL_TC_TC0XC0S (3 << 0) /* external clock 0 source */ 99c2c9136bSAlexandre Belloni #define ATMEL_TC_TC0XC0S_TCLK0 (0 << 0) 100c2c9136bSAlexandre Belloni #define ATMEL_TC_TC0XC0S_NONE (1 << 0) 101c2c9136bSAlexandre Belloni #define ATMEL_TC_TC0XC0S_TIOA1 (2 << 0) 102c2c9136bSAlexandre Belloni #define ATMEL_TC_TC0XC0S_TIOA2 (3 << 0) 103c2c9136bSAlexandre Belloni #define ATMEL_TC_TC1XC1S (3 << 2) /* external clock 1 source */ 104c2c9136bSAlexandre Belloni #define ATMEL_TC_TC1XC1S_TCLK1 (0 << 2) 105c2c9136bSAlexandre Belloni #define ATMEL_TC_TC1XC1S_NONE (1 << 2) 106c2c9136bSAlexandre Belloni #define ATMEL_TC_TC1XC1S_TIOA0 (2 << 2) 107c2c9136bSAlexandre Belloni #define ATMEL_TC_TC1XC1S_TIOA2 (3 << 2) 108c2c9136bSAlexandre Belloni #define ATMEL_TC_TC2XC2S (3 << 4) /* external clock 2 source */ 109c2c9136bSAlexandre Belloni #define ATMEL_TC_TC2XC2S_TCLK2 (0 << 4) 110c2c9136bSAlexandre Belloni #define ATMEL_TC_TC2XC2S_NONE (1 << 4) 111c2c9136bSAlexandre Belloni #define ATMEL_TC_TC2XC2S_TIOA0 (2 << 4) 112c2c9136bSAlexandre Belloni #define ATMEL_TC_TC2XC2S_TIOA1 (3 << 4) 113c2c9136bSAlexandre Belloni 114c2c9136bSAlexandre Belloni 115c2c9136bSAlexandre Belloni /* 116c2c9136bSAlexandre Belloni * Each TC block has three "channels", each with one counter and controls. 117c2c9136bSAlexandre Belloni * 118c2c9136bSAlexandre Belloni * Note that the semantics of ATMEL_TC_TIMER_CLOCKx (input clock selection 119c2c9136bSAlexandre Belloni * when it's not "external") is silicon-specific. AT91 platforms use one 120c2c9136bSAlexandre Belloni * set of definitions; AVR32 platforms use a different set. Don't hard-wire 121c2c9136bSAlexandre Belloni * such knowledge into your code, use the global "atmel_tc_divisors" ... 122c2c9136bSAlexandre Belloni * where index N is the divisor for clock N+1, else zero to indicate it uses 123c2c9136bSAlexandre Belloni * the 32 KiHz clock. 124c2c9136bSAlexandre Belloni * 125c2c9136bSAlexandre Belloni * The timers can be chained in various ways, and operated in "waveform" 126c2c9136bSAlexandre Belloni * generation mode (including PWM) or "capture" mode (to time events). In 127c2c9136bSAlexandre Belloni * both modes, behavior can be configured in many ways. 128c2c9136bSAlexandre Belloni * 129c2c9136bSAlexandre Belloni * Each timer has two I/O pins, TIOA and TIOB. Waveform mode uses TIOA as a 130c2c9136bSAlexandre Belloni * PWM output, and TIOB as either another PWM or as a trigger. Capture mode 131c2c9136bSAlexandre Belloni * uses them only as inputs. 132c2c9136bSAlexandre Belloni */ 133c2c9136bSAlexandre Belloni #define ATMEL_TC_CHAN(idx) ((idx)*0x40) 134c2c9136bSAlexandre Belloni #define ATMEL_TC_REG(idx, reg) (ATMEL_TC_CHAN(idx) + ATMEL_TC_ ## reg) 135c2c9136bSAlexandre Belloni 136c2c9136bSAlexandre Belloni #define ATMEL_TC_CCR 0x00 /* Channel Control Register */ 137c2c9136bSAlexandre Belloni #define ATMEL_TC_CLKEN (1 << 0) /* clock enable */ 138c2c9136bSAlexandre Belloni #define ATMEL_TC_CLKDIS (1 << 1) /* clock disable */ 139c2c9136bSAlexandre Belloni #define ATMEL_TC_SWTRG (1 << 2) /* software trigger */ 140c2c9136bSAlexandre Belloni 141c2c9136bSAlexandre Belloni #define ATMEL_TC_CMR 0x04 /* Channel Mode Register */ 142c2c9136bSAlexandre Belloni 143c2c9136bSAlexandre Belloni /* Both modes share some CMR bits */ 144c2c9136bSAlexandre Belloni #define ATMEL_TC_TCCLKS (7 << 0) /* clock source */ 145c2c9136bSAlexandre Belloni #define ATMEL_TC_TIMER_CLOCK1 (0 << 0) 146c2c9136bSAlexandre Belloni #define ATMEL_TC_TIMER_CLOCK2 (1 << 0) 147c2c9136bSAlexandre Belloni #define ATMEL_TC_TIMER_CLOCK3 (2 << 0) 148c2c9136bSAlexandre Belloni #define ATMEL_TC_TIMER_CLOCK4 (3 << 0) 149c2c9136bSAlexandre Belloni #define ATMEL_TC_TIMER_CLOCK5 (4 << 0) 150c2c9136bSAlexandre Belloni #define ATMEL_TC_XC0 (5 << 0) 151c2c9136bSAlexandre Belloni #define ATMEL_TC_XC1 (6 << 0) 152c2c9136bSAlexandre Belloni #define ATMEL_TC_XC2 (7 << 0) 153c2c9136bSAlexandre Belloni #define ATMEL_TC_CLKI (1 << 3) /* clock invert */ 154c2c9136bSAlexandre Belloni #define ATMEL_TC_BURST (3 << 4) /* clock gating */ 155c2c9136bSAlexandre Belloni #define ATMEL_TC_GATE_NONE (0 << 4) 156c2c9136bSAlexandre Belloni #define ATMEL_TC_GATE_XC0 (1 << 4) 157c2c9136bSAlexandre Belloni #define ATMEL_TC_GATE_XC1 (2 << 4) 158c2c9136bSAlexandre Belloni #define ATMEL_TC_GATE_XC2 (3 << 4) 159c2c9136bSAlexandre Belloni #define ATMEL_TC_WAVE (1 << 15) /* true = Waveform mode */ 160c2c9136bSAlexandre Belloni 161c2c9136bSAlexandre Belloni /* CAPTURE mode CMR bits */ 162c2c9136bSAlexandre Belloni #define ATMEL_TC_LDBSTOP (1 << 6) /* counter stops on RB load */ 163c2c9136bSAlexandre Belloni #define ATMEL_TC_LDBDIS (1 << 7) /* counter disable on RB load */ 164c2c9136bSAlexandre Belloni #define ATMEL_TC_ETRGEDG (3 << 8) /* external trigger edge */ 165c2c9136bSAlexandre Belloni #define ATMEL_TC_ETRGEDG_NONE (0 << 8) 166c2c9136bSAlexandre Belloni #define ATMEL_TC_ETRGEDG_RISING (1 << 8) 167c2c9136bSAlexandre Belloni #define ATMEL_TC_ETRGEDG_FALLING (2 << 8) 168c2c9136bSAlexandre Belloni #define ATMEL_TC_ETRGEDG_BOTH (3 << 8) 169c2c9136bSAlexandre Belloni #define ATMEL_TC_ABETRG (1 << 10) /* external trigger is TIOA? */ 170c2c9136bSAlexandre Belloni #define ATMEL_TC_CPCTRG (1 << 14) /* RC compare trigger enable */ 171c2c9136bSAlexandre Belloni #define ATMEL_TC_LDRA (3 << 16) /* RA loading edge (of TIOA) */ 172c2c9136bSAlexandre Belloni #define ATMEL_TC_LDRA_NONE (0 << 16) 173c2c9136bSAlexandre Belloni #define ATMEL_TC_LDRA_RISING (1 << 16) 174c2c9136bSAlexandre Belloni #define ATMEL_TC_LDRA_FALLING (2 << 16) 175c2c9136bSAlexandre Belloni #define ATMEL_TC_LDRA_BOTH (3 << 16) 176c2c9136bSAlexandre Belloni #define ATMEL_TC_LDRB (3 << 18) /* RB loading edge (of TIOA) */ 177c2c9136bSAlexandre Belloni #define ATMEL_TC_LDRB_NONE (0 << 18) 178c2c9136bSAlexandre Belloni #define ATMEL_TC_LDRB_RISING (1 << 18) 179c2c9136bSAlexandre Belloni #define ATMEL_TC_LDRB_FALLING (2 << 18) 180c2c9136bSAlexandre Belloni #define ATMEL_TC_LDRB_BOTH (3 << 18) 181c2c9136bSAlexandre Belloni 182c2c9136bSAlexandre Belloni /* WAVEFORM mode CMR bits */ 183c2c9136bSAlexandre Belloni #define ATMEL_TC_CPCSTOP (1 << 6) /* RC compare stops counter */ 184c2c9136bSAlexandre Belloni #define ATMEL_TC_CPCDIS (1 << 7) /* RC compare disables counter */ 185c2c9136bSAlexandre Belloni #define ATMEL_TC_EEVTEDG (3 << 8) /* external event edge */ 186c2c9136bSAlexandre Belloni #define ATMEL_TC_EEVTEDG_NONE (0 << 8) 187c2c9136bSAlexandre Belloni #define ATMEL_TC_EEVTEDG_RISING (1 << 8) 188c2c9136bSAlexandre Belloni #define ATMEL_TC_EEVTEDG_FALLING (2 << 8) 189c2c9136bSAlexandre Belloni #define ATMEL_TC_EEVTEDG_BOTH (3 << 8) 190c2c9136bSAlexandre Belloni #define ATMEL_TC_EEVT (3 << 10) /* external event source */ 191c2c9136bSAlexandre Belloni #define ATMEL_TC_EEVT_TIOB (0 << 10) 192c2c9136bSAlexandre Belloni #define ATMEL_TC_EEVT_XC0 (1 << 10) 193c2c9136bSAlexandre Belloni #define ATMEL_TC_EEVT_XC1 (2 << 10) 194c2c9136bSAlexandre Belloni #define ATMEL_TC_EEVT_XC2 (3 << 10) 195c2c9136bSAlexandre Belloni #define ATMEL_TC_ENETRG (1 << 12) /* external event is trigger */ 196c2c9136bSAlexandre Belloni #define ATMEL_TC_WAVESEL (3 << 13) /* waveform type */ 197c2c9136bSAlexandre Belloni #define ATMEL_TC_WAVESEL_UP (0 << 13) 198c2c9136bSAlexandre Belloni #define ATMEL_TC_WAVESEL_UPDOWN (1 << 13) 199c2c9136bSAlexandre Belloni #define ATMEL_TC_WAVESEL_UP_AUTO (2 << 13) 200c2c9136bSAlexandre Belloni #define ATMEL_TC_WAVESEL_UPDOWN_AUTO (3 << 13) 201c2c9136bSAlexandre Belloni #define ATMEL_TC_ACPA (3 << 16) /* RA compare changes TIOA */ 202c2c9136bSAlexandre Belloni #define ATMEL_TC_ACPA_NONE (0 << 16) 203c2c9136bSAlexandre Belloni #define ATMEL_TC_ACPA_SET (1 << 16) 204c2c9136bSAlexandre Belloni #define ATMEL_TC_ACPA_CLEAR (2 << 16) 205c2c9136bSAlexandre Belloni #define ATMEL_TC_ACPA_TOGGLE (3 << 16) 206c2c9136bSAlexandre Belloni #define ATMEL_TC_ACPC (3 << 18) /* RC compare changes TIOA */ 207c2c9136bSAlexandre Belloni #define ATMEL_TC_ACPC_NONE (0 << 18) 208c2c9136bSAlexandre Belloni #define ATMEL_TC_ACPC_SET (1 << 18) 209c2c9136bSAlexandre Belloni #define ATMEL_TC_ACPC_CLEAR (2 << 18) 210c2c9136bSAlexandre Belloni #define ATMEL_TC_ACPC_TOGGLE (3 << 18) 211c2c9136bSAlexandre Belloni #define ATMEL_TC_AEEVT (3 << 20) /* external event changes TIOA */ 212c2c9136bSAlexandre Belloni #define ATMEL_TC_AEEVT_NONE (0 << 20) 213c2c9136bSAlexandre Belloni #define ATMEL_TC_AEEVT_SET (1 << 20) 214c2c9136bSAlexandre Belloni #define ATMEL_TC_AEEVT_CLEAR (2 << 20) 215c2c9136bSAlexandre Belloni #define ATMEL_TC_AEEVT_TOGGLE (3 << 20) 216c2c9136bSAlexandre Belloni #define ATMEL_TC_ASWTRG (3 << 22) /* software trigger changes TIOA */ 217c2c9136bSAlexandre Belloni #define ATMEL_TC_ASWTRG_NONE (0 << 22) 218c2c9136bSAlexandre Belloni #define ATMEL_TC_ASWTRG_SET (1 << 22) 219c2c9136bSAlexandre Belloni #define ATMEL_TC_ASWTRG_CLEAR (2 << 22) 220c2c9136bSAlexandre Belloni #define ATMEL_TC_ASWTRG_TOGGLE (3 << 22) 221c2c9136bSAlexandre Belloni #define ATMEL_TC_BCPB (3 << 24) /* RB compare changes TIOB */ 222c2c9136bSAlexandre Belloni #define ATMEL_TC_BCPB_NONE (0 << 24) 223c2c9136bSAlexandre Belloni #define ATMEL_TC_BCPB_SET (1 << 24) 224c2c9136bSAlexandre Belloni #define ATMEL_TC_BCPB_CLEAR (2 << 24) 225c2c9136bSAlexandre Belloni #define ATMEL_TC_BCPB_TOGGLE (3 << 24) 226c2c9136bSAlexandre Belloni #define ATMEL_TC_BCPC (3 << 26) /* RC compare changes TIOB */ 227c2c9136bSAlexandre Belloni #define ATMEL_TC_BCPC_NONE (0 << 26) 228c2c9136bSAlexandre Belloni #define ATMEL_TC_BCPC_SET (1 << 26) 229c2c9136bSAlexandre Belloni #define ATMEL_TC_BCPC_CLEAR (2 << 26) 230c2c9136bSAlexandre Belloni #define ATMEL_TC_BCPC_TOGGLE (3 << 26) 231c2c9136bSAlexandre Belloni #define ATMEL_TC_BEEVT (3 << 28) /* external event changes TIOB */ 232c2c9136bSAlexandre Belloni #define ATMEL_TC_BEEVT_NONE (0 << 28) 233c2c9136bSAlexandre Belloni #define ATMEL_TC_BEEVT_SET (1 << 28) 234c2c9136bSAlexandre Belloni #define ATMEL_TC_BEEVT_CLEAR (2 << 28) 235c2c9136bSAlexandre Belloni #define ATMEL_TC_BEEVT_TOGGLE (3 << 28) 236c2c9136bSAlexandre Belloni #define ATMEL_TC_BSWTRG (3 << 30) /* software trigger changes TIOB */ 237c2c9136bSAlexandre Belloni #define ATMEL_TC_BSWTRG_NONE (0 << 30) 238c2c9136bSAlexandre Belloni #define ATMEL_TC_BSWTRG_SET (1 << 30) 239c2c9136bSAlexandre Belloni #define ATMEL_TC_BSWTRG_CLEAR (2 << 30) 240c2c9136bSAlexandre Belloni #define ATMEL_TC_BSWTRG_TOGGLE (3 << 30) 241c2c9136bSAlexandre Belloni 242c2c9136bSAlexandre Belloni #define ATMEL_TC_CV 0x10 /* counter Value */ 243c2c9136bSAlexandre Belloni #define ATMEL_TC_RA 0x14 /* register A */ 244c2c9136bSAlexandre Belloni #define ATMEL_TC_RB 0x18 /* register B */ 245c2c9136bSAlexandre Belloni #define ATMEL_TC_RC 0x1c /* register C */ 246c2c9136bSAlexandre Belloni 247c2c9136bSAlexandre Belloni #define ATMEL_TC_SR 0x20 /* status (read-only) */ 248c2c9136bSAlexandre Belloni /* Status-only flags */ 249c2c9136bSAlexandre Belloni #define ATMEL_TC_CLKSTA (1 << 16) /* clock enabled */ 250c2c9136bSAlexandre Belloni #define ATMEL_TC_MTIOA (1 << 17) /* TIOA mirror */ 251c2c9136bSAlexandre Belloni #define ATMEL_TC_MTIOB (1 << 18) /* TIOB mirror */ 252c2c9136bSAlexandre Belloni 253c2c9136bSAlexandre Belloni #define ATMEL_TC_IER 0x24 /* interrupt enable (write-only) */ 254c2c9136bSAlexandre Belloni #define ATMEL_TC_IDR 0x28 /* interrupt disable (write-only) */ 255c2c9136bSAlexandre Belloni #define ATMEL_TC_IMR 0x2c /* interrupt mask (read-only) */ 256c2c9136bSAlexandre Belloni 257c2c9136bSAlexandre Belloni /* Status and IRQ flags */ 258c2c9136bSAlexandre Belloni #define ATMEL_TC_COVFS (1 << 0) /* counter overflow */ 259c2c9136bSAlexandre Belloni #define ATMEL_TC_LOVRS (1 << 1) /* load overrun */ 260c2c9136bSAlexandre Belloni #define ATMEL_TC_CPAS (1 << 2) /* RA compare */ 261c2c9136bSAlexandre Belloni #define ATMEL_TC_CPBS (1 << 3) /* RB compare */ 262c2c9136bSAlexandre Belloni #define ATMEL_TC_CPCS (1 << 4) /* RC compare */ 263c2c9136bSAlexandre Belloni #define ATMEL_TC_LDRAS (1 << 5) /* RA loading */ 264c2c9136bSAlexandre Belloni #define ATMEL_TC_LDRBS (1 << 6) /* RB loading */ 265c2c9136bSAlexandre Belloni #define ATMEL_TC_ETRGS (1 << 7) /* external trigger */ 266c2c9136bSAlexandre Belloni #define ATMEL_TC_ALL_IRQ (ATMEL_TC_COVFS | ATMEL_TC_LOVRS | \ 267c2c9136bSAlexandre Belloni ATMEL_TC_CPAS | ATMEL_TC_CPBS | \ 268c2c9136bSAlexandre Belloni ATMEL_TC_CPCS | ATMEL_TC_LDRAS | \ 269c2c9136bSAlexandre Belloni ATMEL_TC_LDRBS | ATMEL_TC_ETRGS) \ 270c2c9136bSAlexandre Belloni /* all IRQs */ 271c2c9136bSAlexandre Belloni 272c2c9136bSAlexandre Belloni #endif 273