xref: /openbmc/linux/include/soc/at91/at91sam9_sdramc.h (revision 75bf465f0bc33e9b776a46d6a1b9b990f5fb7c37)
1*2874c5fdSThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-or-later */
2f0a0a58eSAlexandre Belloni /*
3f0a0a58eSAlexandre Belloni  * arch/arm/mach-at91/include/mach/at91sam9_sdramc.h
4f0a0a58eSAlexandre Belloni  *
5f0a0a58eSAlexandre Belloni  * Copyright (C) 2007 Andrew Victor
6f0a0a58eSAlexandre Belloni  * Copyright (C) 2007 Atmel Corporation.
7f0a0a58eSAlexandre Belloni  *
8f0a0a58eSAlexandre Belloni  * SDRAM Controllers (SDRAMC) - System peripherals registers.
9f0a0a58eSAlexandre Belloni  * Based on AT91SAM9261 datasheet revision D.
10f0a0a58eSAlexandre Belloni  */
11f0a0a58eSAlexandre Belloni 
12f0a0a58eSAlexandre Belloni #ifndef AT91SAM9_SDRAMC_H
13f0a0a58eSAlexandre Belloni #define AT91SAM9_SDRAMC_H
14f0a0a58eSAlexandre Belloni 
15f0a0a58eSAlexandre Belloni /* SDRAM Controller (SDRAMC) registers */
16f0a0a58eSAlexandre Belloni #define AT91_SDRAMC_MR		0x00	/* SDRAM Controller Mode Register */
17f0a0a58eSAlexandre Belloni #define		AT91_SDRAMC_MODE	(0xf << 0)		/* Command Mode */
18f0a0a58eSAlexandre Belloni #define			AT91_SDRAMC_MODE_NORMAL		0
19f0a0a58eSAlexandre Belloni #define			AT91_SDRAMC_MODE_NOP		1
20f0a0a58eSAlexandre Belloni #define			AT91_SDRAMC_MODE_PRECHARGE	2
21f0a0a58eSAlexandre Belloni #define			AT91_SDRAMC_MODE_LMR		3
22f0a0a58eSAlexandre Belloni #define			AT91_SDRAMC_MODE_REFRESH	4
23f0a0a58eSAlexandre Belloni #define			AT91_SDRAMC_MODE_EXT_LMR	5
24f0a0a58eSAlexandre Belloni #define			AT91_SDRAMC_MODE_DEEP		6
25f0a0a58eSAlexandre Belloni 
26f0a0a58eSAlexandre Belloni #define AT91_SDRAMC_TR		0x04	/* SDRAM Controller Refresh Timer Register */
27f0a0a58eSAlexandre Belloni #define		AT91_SDRAMC_COUNT	(0xfff << 0)		/* Refresh Timer Counter */
28f0a0a58eSAlexandre Belloni 
29f0a0a58eSAlexandre Belloni #define AT91_SDRAMC_CR		0x08	/* SDRAM Controller Configuration Register */
30f0a0a58eSAlexandre Belloni #define		AT91_SDRAMC_NC		(3 << 0)		/* Number of Column Bits */
31f0a0a58eSAlexandre Belloni #define			AT91_SDRAMC_NC_8	(0 << 0)
32f0a0a58eSAlexandre Belloni #define			AT91_SDRAMC_NC_9	(1 << 0)
33f0a0a58eSAlexandre Belloni #define			AT91_SDRAMC_NC_10	(2 << 0)
34f0a0a58eSAlexandre Belloni #define			AT91_SDRAMC_NC_11	(3 << 0)
35f0a0a58eSAlexandre Belloni #define		AT91_SDRAMC_NR		(3 << 2)		/* Number of Row Bits */
36f0a0a58eSAlexandre Belloni #define			AT91_SDRAMC_NR_11	(0 << 2)
37f0a0a58eSAlexandre Belloni #define			AT91_SDRAMC_NR_12	(1 << 2)
38f0a0a58eSAlexandre Belloni #define			AT91_SDRAMC_NR_13	(2 << 2)
39f0a0a58eSAlexandre Belloni #define		AT91_SDRAMC_NB		(1 << 4)		/* Number of Banks */
40f0a0a58eSAlexandre Belloni #define			AT91_SDRAMC_NB_2	(0 << 4)
41f0a0a58eSAlexandre Belloni #define			AT91_SDRAMC_NB_4	(1 << 4)
42f0a0a58eSAlexandre Belloni #define		AT91_SDRAMC_CAS		(3 << 5)		/* CAS Latency */
43f0a0a58eSAlexandre Belloni #define			AT91_SDRAMC_CAS_1	(1 << 5)
44f0a0a58eSAlexandre Belloni #define			AT91_SDRAMC_CAS_2	(2 << 5)
45f0a0a58eSAlexandre Belloni #define			AT91_SDRAMC_CAS_3	(3 << 5)
46f0a0a58eSAlexandre Belloni #define		AT91_SDRAMC_DBW		(1 << 7)		/* Data Bus Width */
47f0a0a58eSAlexandre Belloni #define			AT91_SDRAMC_DBW_32	(0 << 7)
48f0a0a58eSAlexandre Belloni #define			AT91_SDRAMC_DBW_16	(1 << 7)
49f0a0a58eSAlexandre Belloni #define		AT91_SDRAMC_TWR		(0xf <<  8)		/* Write Recovery Delay */
50f0a0a58eSAlexandre Belloni #define		AT91_SDRAMC_TRC		(0xf << 12)		/* Row Cycle Delay */
51f0a0a58eSAlexandre Belloni #define		AT91_SDRAMC_TRP		(0xf << 16)		/* Row Precharge Delay */
52f0a0a58eSAlexandre Belloni #define		AT91_SDRAMC_TRCD	(0xf << 20)		/* Row to Column Delay */
53f0a0a58eSAlexandre Belloni #define		AT91_SDRAMC_TRAS	(0xf << 24)		/* Active to Precharge Delay */
54f0a0a58eSAlexandre Belloni #define		AT91_SDRAMC_TXSR	(0xf << 28)		/* Exit Self Refresh to Active Delay */
55f0a0a58eSAlexandre Belloni 
56f0a0a58eSAlexandre Belloni #define AT91_SDRAMC_LPR		0x10	/* SDRAM Controller Low Power Register */
57f0a0a58eSAlexandre Belloni #define		AT91_SDRAMC_LPCB		(3 << 0)	/* Low-power Configurations */
58f0a0a58eSAlexandre Belloni #define			AT91_SDRAMC_LPCB_DISABLE		0
59f0a0a58eSAlexandre Belloni #define			AT91_SDRAMC_LPCB_SELF_REFRESH		1
60f0a0a58eSAlexandre Belloni #define			AT91_SDRAMC_LPCB_POWER_DOWN		2
61f0a0a58eSAlexandre Belloni #define			AT91_SDRAMC_LPCB_DEEP_POWER_DOWN	3
62f0a0a58eSAlexandre Belloni #define		AT91_SDRAMC_PASR		(7 << 4)	/* Partial Array Self Refresh */
63f0a0a58eSAlexandre Belloni #define		AT91_SDRAMC_TCSR		(3 << 8)	/* Temperature Compensated Self Refresh */
64f0a0a58eSAlexandre Belloni #define		AT91_SDRAMC_DS			(3 << 10)	/* Drive Strength */
65f0a0a58eSAlexandre Belloni #define		AT91_SDRAMC_TIMEOUT		(3 << 12)	/* Time to define when Low Power Mode is enabled */
66f0a0a58eSAlexandre Belloni #define			AT91_SDRAMC_TIMEOUT_0_CLK_CYCLES	(0 << 12)
67f0a0a58eSAlexandre Belloni #define			AT91_SDRAMC_TIMEOUT_64_CLK_CYCLES	(1 << 12)
68f0a0a58eSAlexandre Belloni #define			AT91_SDRAMC_TIMEOUT_128_CLK_CYCLES	(2 << 12)
69f0a0a58eSAlexandre Belloni 
70f0a0a58eSAlexandre Belloni #define AT91_SDRAMC_IER		0x14	/* SDRAM Controller Interrupt Enable Register */
71f0a0a58eSAlexandre Belloni #define AT91_SDRAMC_IDR		0x18	/* SDRAM Controller Interrupt Disable Register */
72f0a0a58eSAlexandre Belloni #define AT91_SDRAMC_IMR		0x1C	/* SDRAM Controller Interrupt Mask Register */
73f0a0a58eSAlexandre Belloni #define AT91_SDRAMC_ISR		0x20	/* SDRAM Controller Interrupt Status Register */
74f0a0a58eSAlexandre Belloni #define		AT91_SDRAMC_RES		(1 << 0)		/* Refresh Error Status */
75f0a0a58eSAlexandre Belloni 
76f0a0a58eSAlexandre Belloni #define AT91_SDRAMC_MDR		0x24	/* SDRAM Memory Device Register */
77f0a0a58eSAlexandre Belloni #define		AT91_SDRAMC_MD		(3 << 0)		/* Memory Device Type */
78f0a0a58eSAlexandre Belloni #define			AT91_SDRAMC_MD_SDRAM		0
79f0a0a58eSAlexandre Belloni #define			AT91_SDRAMC_MD_LOW_POWER_SDRAM	1
80f0a0a58eSAlexandre Belloni 
81f0a0a58eSAlexandre Belloni #endif
82