xref: /openbmc/linux/include/dt-bindings/reset/qcom,gcc-msm8960.h (revision 75bf465f0bc33e9b776a46d6a1b9b990f5fb7c37)
1*9c92ab61SThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-only */
22ec94130SStephen Boyd /*
32ec94130SStephen Boyd  * Copyright (c) 2013, The Linux Foundation. All rights reserved.
42ec94130SStephen Boyd  */
52ec94130SStephen Boyd 
62ec94130SStephen Boyd #ifndef _DT_BINDINGS_RESET_MSM_GCC_8960_H
72ec94130SStephen Boyd #define _DT_BINDINGS_RESET_MSM_GCC_8960_H
82ec94130SStephen Boyd 
92ec94130SStephen Boyd #define SFAB_MSS_Q6_SW_RESET				0
102ec94130SStephen Boyd #define SFAB_MSS_Q6_FW_RESET				1
112ec94130SStephen Boyd #define QDSS_STM_RESET					2
122ec94130SStephen Boyd #define AFAB_SMPSS_S_RESET				3
132ec94130SStephen Boyd #define AFAB_SMPSS_M1_RESET				4
142ec94130SStephen Boyd #define AFAB_SMPSS_M0_RESET				5
152ec94130SStephen Boyd #define AFAB_EBI1_CH0_RESET				6
162ec94130SStephen Boyd #define AFAB_EBI1_CH1_RESET				7
172ec94130SStephen Boyd #define SFAB_ADM0_M0_RESET				8
182ec94130SStephen Boyd #define SFAB_ADM0_M1_RESET				9
192ec94130SStephen Boyd #define SFAB_ADM0_M2_RESET				10
202ec94130SStephen Boyd #define ADM0_C2_RESET					11
212ec94130SStephen Boyd #define ADM0_C1_RESET					12
222ec94130SStephen Boyd #define ADM0_C0_RESET					13
232ec94130SStephen Boyd #define ADM0_PBUS_RESET					14
242ec94130SStephen Boyd #define ADM0_RESET					15
252ec94130SStephen Boyd #define QDSS_CLKS_SW_RESET				16
262ec94130SStephen Boyd #define QDSS_POR_RESET					17
272ec94130SStephen Boyd #define QDSS_TSCTR_RESET				18
282ec94130SStephen Boyd #define QDSS_HRESET_RESET				19
292ec94130SStephen Boyd #define QDSS_AXI_RESET					20
302ec94130SStephen Boyd #define QDSS_DBG_RESET					21
312ec94130SStephen Boyd #define PCIE_A_RESET					22
322ec94130SStephen Boyd #define PCIE_AUX_RESET					23
332ec94130SStephen Boyd #define PCIE_H_RESET					24
342ec94130SStephen Boyd #define SFAB_PCIE_M_RESET				25
352ec94130SStephen Boyd #define SFAB_PCIE_S_RESET				26
362ec94130SStephen Boyd #define SFAB_MSS_M_RESET				27
372ec94130SStephen Boyd #define SFAB_USB3_M_RESET				28
382ec94130SStephen Boyd #define SFAB_RIVA_M_RESET				29
392ec94130SStephen Boyd #define SFAB_LPASS_RESET				30
402ec94130SStephen Boyd #define SFAB_AFAB_M_RESET				31
412ec94130SStephen Boyd #define AFAB_SFAB_M0_RESET				32
422ec94130SStephen Boyd #define AFAB_SFAB_M1_RESET				33
432ec94130SStephen Boyd #define SFAB_SATA_S_RESET				34
442ec94130SStephen Boyd #define SFAB_DFAB_M_RESET				35
452ec94130SStephen Boyd #define DFAB_SFAB_M_RESET				36
462ec94130SStephen Boyd #define DFAB_SWAY0_RESET				37
472ec94130SStephen Boyd #define DFAB_SWAY1_RESET				38
482ec94130SStephen Boyd #define DFAB_ARB0_RESET					39
492ec94130SStephen Boyd #define DFAB_ARB1_RESET					40
502ec94130SStephen Boyd #define PPSS_PROC_RESET					41
512ec94130SStephen Boyd #define PPSS_RESET					42
522ec94130SStephen Boyd #define DMA_BAM_RESET					43
532c07e3c7SKumar Gala #define SPS_TIC_H_RESET					44
542ec94130SStephen Boyd #define SLIMBUS_H_RESET					45
552ec94130SStephen Boyd #define SFAB_CFPB_M_RESET				46
562ec94130SStephen Boyd #define SFAB_CFPB_S_RESET				47
572ec94130SStephen Boyd #define TSIF_H_RESET					48
582ec94130SStephen Boyd #define CE1_H_RESET					49
592ec94130SStephen Boyd #define CE1_CORE_RESET					50
602ec94130SStephen Boyd #define CE1_SLEEP_RESET					51
612ec94130SStephen Boyd #define CE2_H_RESET					52
622ec94130SStephen Boyd #define CE2_CORE_RESET					53
632ec94130SStephen Boyd #define SFAB_SFPB_M_RESET				54
642ec94130SStephen Boyd #define SFAB_SFPB_S_RESET				55
652ec94130SStephen Boyd #define RPM_PROC_RESET					56
662ec94130SStephen Boyd #define PMIC_SSBI2_RESET				57
672ec94130SStephen Boyd #define SDC1_RESET					58
682ec94130SStephen Boyd #define SDC2_RESET					59
692ec94130SStephen Boyd #define SDC3_RESET					60
702ec94130SStephen Boyd #define SDC4_RESET					61
712ec94130SStephen Boyd #define SDC5_RESET					62
722ec94130SStephen Boyd #define DFAB_A2_RESET					63
732ec94130SStephen Boyd #define USB_HS1_RESET					64
742ec94130SStephen Boyd #define USB_HSIC_RESET					65
752ec94130SStephen Boyd #define USB_FS1_XCVR_RESET				66
762ec94130SStephen Boyd #define USB_FS1_RESET					67
772ec94130SStephen Boyd #define USB_FS2_XCVR_RESET				68
782ec94130SStephen Boyd #define USB_FS2_RESET					69
792ec94130SStephen Boyd #define GSBI1_RESET					70
802ec94130SStephen Boyd #define GSBI2_RESET					71
812ec94130SStephen Boyd #define GSBI3_RESET					72
822ec94130SStephen Boyd #define GSBI4_RESET					73
832ec94130SStephen Boyd #define GSBI5_RESET					74
842ec94130SStephen Boyd #define GSBI6_RESET					75
852ec94130SStephen Boyd #define GSBI7_RESET					76
862ec94130SStephen Boyd #define GSBI8_RESET					77
872ec94130SStephen Boyd #define GSBI9_RESET					78
882ec94130SStephen Boyd #define GSBI10_RESET					79
892ec94130SStephen Boyd #define GSBI11_RESET					80
902ec94130SStephen Boyd #define GSBI12_RESET					81
912ec94130SStephen Boyd #define SPDM_RESET					82
922ec94130SStephen Boyd #define TLMM_H_RESET					83
932ec94130SStephen Boyd #define SFAB_MSS_S_RESET				84
942ec94130SStephen Boyd #define MSS_SLP_RESET					85
952ec94130SStephen Boyd #define MSS_Q6SW_JTAG_RESET				86
962ec94130SStephen Boyd #define MSS_Q6FW_JTAG_RESET				87
972ec94130SStephen Boyd #define MSS_RESET					88
982ec94130SStephen Boyd #define SATA_H_RESET					89
992ec94130SStephen Boyd #define SATA_RXOOB_RESE					90
1002ec94130SStephen Boyd #define SATA_PMALIVE_RESET				91
1012ec94130SStephen Boyd #define SATA_SFAB_M_RESET				92
1022ec94130SStephen Boyd #define TSSC_RESET					93
1032ec94130SStephen Boyd #define PDM_RESET					94
1042ec94130SStephen Boyd #define MPM_H_RESET					95
1052ec94130SStephen Boyd #define MPM_RESET					96
1062ec94130SStephen Boyd #define SFAB_SMPSS_S_RESET				97
1072ec94130SStephen Boyd #define PRNG_RESET					98
1082ec94130SStephen Boyd #define RIVA_RESET					99
1095f775498SStephen Boyd #define USB_HS3_RESET					100
1105f775498SStephen Boyd #define USB_HS4_RESET					101
1115f775498SStephen Boyd #define CE3_RESET					102
1125f775498SStephen Boyd #define PCIE_EXT_PCI_RESET				103
1135f775498SStephen Boyd #define PCIE_PHY_RESET					104
1145f775498SStephen Boyd #define PCIE_PCI_RESET					105
1155f775498SStephen Boyd #define PCIE_POR_RESET					106
1165f775498SStephen Boyd #define PCIE_HCLK_RESET					107
1175f775498SStephen Boyd #define PCIE_ACLK_RESET					108
1185f775498SStephen Boyd #define CE3_H_RESET					109
1195f775498SStephen Boyd #define SFAB_CE3_M_RESET				110
1205f775498SStephen Boyd #define SFAB_CE3_S_RESET				111
1215f775498SStephen Boyd #define SATA_RESET					112
1225f775498SStephen Boyd #define CE3_SLEEP_RESET					113
1235f775498SStephen Boyd #define GSS_SLP_RESET					114
1245f775498SStephen Boyd #define GSS_RESET					115
1252ec94130SStephen Boyd 
1262ec94130SStephen Boyd #endif
127