xref: /openbmc/linux/include/dt-bindings/reset/qcom,gcc-ipq806x.h (revision 4f2c0a4acffbec01079c28f839422e64ddeff004)
19c92ab61SThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-only */
224d8fba4SKumar Gala /*
324d8fba4SKumar Gala  * Copyright (c) 2014, The Linux Foundation. All rights reserved.
424d8fba4SKumar Gala  */
524d8fba4SKumar Gala 
624d8fba4SKumar Gala #ifndef _DT_BINDINGS_RESET_IPQ_806X_H
724d8fba4SKumar Gala #define _DT_BINDINGS_RESET_IPQ_806X_H
824d8fba4SKumar Gala 
924d8fba4SKumar Gala #define QDSS_STM_RESET					0
1024d8fba4SKumar Gala #define AFAB_SMPSS_S_RESET				1
1124d8fba4SKumar Gala #define AFAB_SMPSS_M1_RESET				2
1224d8fba4SKumar Gala #define AFAB_SMPSS_M0_RESET				3
1324d8fba4SKumar Gala #define AFAB_EBI1_CH0_RESET				4
1424d8fba4SKumar Gala #define AFAB_EBI1_CH1_RESET				5
1524d8fba4SKumar Gala #define SFAB_ADM0_M0_RESET				6
1624d8fba4SKumar Gala #define SFAB_ADM0_M1_RESET				7
1724d8fba4SKumar Gala #define SFAB_ADM0_M2_RESET				8
1824d8fba4SKumar Gala #define ADM0_C2_RESET					9
1924d8fba4SKumar Gala #define ADM0_C1_RESET					10
2024d8fba4SKumar Gala #define ADM0_C0_RESET					11
2124d8fba4SKumar Gala #define ADM0_PBUS_RESET					12
2224d8fba4SKumar Gala #define ADM0_RESET					13
2324d8fba4SKumar Gala #define QDSS_CLKS_SW_RESET				14
2424d8fba4SKumar Gala #define QDSS_POR_RESET					15
2524d8fba4SKumar Gala #define QDSS_TSCTR_RESET				16
2624d8fba4SKumar Gala #define QDSS_HRESET_RESET				17
2724d8fba4SKumar Gala #define QDSS_AXI_RESET					18
2824d8fba4SKumar Gala #define QDSS_DBG_RESET					19
2924d8fba4SKumar Gala #define SFAB_PCIE_M_RESET				20
3024d8fba4SKumar Gala #define SFAB_PCIE_S_RESET				21
3124d8fba4SKumar Gala #define PCIE_EXT_RESET					22
3224d8fba4SKumar Gala #define PCIE_PHY_RESET					23
3324d8fba4SKumar Gala #define PCIE_PCI_RESET					24
3424d8fba4SKumar Gala #define PCIE_POR_RESET					25
3524d8fba4SKumar Gala #define PCIE_HCLK_RESET					26
3624d8fba4SKumar Gala #define PCIE_ACLK_RESET					27
3724d8fba4SKumar Gala #define SFAB_LPASS_RESET				28
3824d8fba4SKumar Gala #define SFAB_AFAB_M_RESET				29
3924d8fba4SKumar Gala #define AFAB_SFAB_M0_RESET				30
4024d8fba4SKumar Gala #define AFAB_SFAB_M1_RESET				31
4124d8fba4SKumar Gala #define SFAB_SATA_S_RESET				32
4224d8fba4SKumar Gala #define SFAB_DFAB_M_RESET				33
4324d8fba4SKumar Gala #define DFAB_SFAB_M_RESET				34
4424d8fba4SKumar Gala #define DFAB_SWAY0_RESET				35
4524d8fba4SKumar Gala #define DFAB_SWAY1_RESET				36
4624d8fba4SKumar Gala #define DFAB_ARB0_RESET					37
4724d8fba4SKumar Gala #define DFAB_ARB1_RESET					38
4824d8fba4SKumar Gala #define PPSS_PROC_RESET					39
4924d8fba4SKumar Gala #define PPSS_RESET					40
5024d8fba4SKumar Gala #define DMA_BAM_RESET					41
5124d8fba4SKumar Gala #define SPS_TIC_H_RESET					42
5224d8fba4SKumar Gala #define SFAB_CFPB_M_RESET				43
5324d8fba4SKumar Gala #define SFAB_CFPB_S_RESET				44
5424d8fba4SKumar Gala #define TSIF_H_RESET					45
5524d8fba4SKumar Gala #define CE1_H_RESET					46
5624d8fba4SKumar Gala #define CE1_CORE_RESET					47
5724d8fba4SKumar Gala #define CE1_SLEEP_RESET					48
5824d8fba4SKumar Gala #define CE2_H_RESET					49
5924d8fba4SKumar Gala #define CE2_CORE_RESET					50
6024d8fba4SKumar Gala #define SFAB_SFPB_M_RESET				51
6124d8fba4SKumar Gala #define SFAB_SFPB_S_RESET				52
6224d8fba4SKumar Gala #define RPM_PROC_RESET					53
6324d8fba4SKumar Gala #define PMIC_SSBI2_RESET				54
6424d8fba4SKumar Gala #define SDC1_RESET					55
6524d8fba4SKumar Gala #define SDC2_RESET					56
6624d8fba4SKumar Gala #define SDC3_RESET					57
6724d8fba4SKumar Gala #define SDC4_RESET					58
6824d8fba4SKumar Gala #define USB_HS1_RESET					59
6924d8fba4SKumar Gala #define USB_HSIC_RESET					60
7024d8fba4SKumar Gala #define USB_FS1_XCVR_RESET				61
7124d8fba4SKumar Gala #define USB_FS1_RESET					62
7224d8fba4SKumar Gala #define GSBI1_RESET					63
7324d8fba4SKumar Gala #define GSBI2_RESET					64
7424d8fba4SKumar Gala #define GSBI3_RESET					65
7524d8fba4SKumar Gala #define GSBI4_RESET					66
7624d8fba4SKumar Gala #define GSBI5_RESET					67
7724d8fba4SKumar Gala #define GSBI6_RESET					68
7824d8fba4SKumar Gala #define GSBI7_RESET					69
7924d8fba4SKumar Gala #define SPDM_RESET					70
8024d8fba4SKumar Gala #define SEC_CTRL_RESET					71
8124d8fba4SKumar Gala #define TLMM_H_RESET					72
8224d8fba4SKumar Gala #define SFAB_SATA_M_RESET				73
8324d8fba4SKumar Gala #define SATA_RESET					74
8424d8fba4SKumar Gala #define TSSC_RESET					75
8524d8fba4SKumar Gala #define PDM_RESET					76
8624d8fba4SKumar Gala #define MPM_H_RESET					77
8724d8fba4SKumar Gala #define MPM_RESET					78
8824d8fba4SKumar Gala #define SFAB_SMPSS_S_RESET				79
8924d8fba4SKumar Gala #define PRNG_RESET					80
9024d8fba4SKumar Gala #define SFAB_CE3_M_RESET				81
9124d8fba4SKumar Gala #define SFAB_CE3_S_RESET				82
9224d8fba4SKumar Gala #define CE3_SLEEP_RESET					83
9324d8fba4SKumar Gala #define PCIE_1_M_RESET					84
9424d8fba4SKumar Gala #define PCIE_1_S_RESET					85
9524d8fba4SKumar Gala #define PCIE_1_EXT_RESET				86
9624d8fba4SKumar Gala #define PCIE_1_PHY_RESET				87
9724d8fba4SKumar Gala #define PCIE_1_PCI_RESET				88
9824d8fba4SKumar Gala #define PCIE_1_POR_RESET				89
9924d8fba4SKumar Gala #define PCIE_1_HCLK_RESET				90
10024d8fba4SKumar Gala #define PCIE_1_ACLK_RESET				91
10124d8fba4SKumar Gala #define PCIE_2_M_RESET					92
10224d8fba4SKumar Gala #define PCIE_2_S_RESET					93
10324d8fba4SKumar Gala #define PCIE_2_EXT_RESET				94
10424d8fba4SKumar Gala #define PCIE_2_PHY_RESET				95
10524d8fba4SKumar Gala #define PCIE_2_PCI_RESET				96
10624d8fba4SKumar Gala #define PCIE_2_POR_RESET				97
10724d8fba4SKumar Gala #define PCIE_2_HCLK_RESET				98
10824d8fba4SKumar Gala #define PCIE_2_ACLK_RESET				99
10924d8fba4SKumar Gala #define SFAB_USB30_S_RESET				100
11024d8fba4SKumar Gala #define SFAB_USB30_M_RESET				101
11124d8fba4SKumar Gala #define USB30_0_PORT2_HS_PHY_RESET			102
11224d8fba4SKumar Gala #define USB30_0_MASTER_RESET				103
11324d8fba4SKumar Gala #define USB30_0_SLEEP_RESET				104
11424d8fba4SKumar Gala #define USB30_0_UTMI_PHY_RESET				105
11524d8fba4SKumar Gala #define USB30_0_POWERON_RESET				106
11624d8fba4SKumar Gala #define USB30_0_PHY_RESET				107
11724d8fba4SKumar Gala #define USB30_1_MASTER_RESET				108
11824d8fba4SKumar Gala #define USB30_1_SLEEP_RESET				109
11924d8fba4SKumar Gala #define USB30_1_UTMI_PHY_RESET				110
12024d8fba4SKumar Gala #define USB30_1_POWERON_RESET				111
12124d8fba4SKumar Gala #define USB30_1_PHY_RESET				112
12224d8fba4SKumar Gala #define NSSFB0_RESET					113
12324d8fba4SKumar Gala #define NSSFB1_RESET					114
124f7b81d67SStephen Boyd #define UBI32_CORE1_CLKRST_CLAMP_RESET			115
125f7b81d67SStephen Boyd #define UBI32_CORE1_CLAMP_RESET				116
126f7b81d67SStephen Boyd #define UBI32_CORE1_AHB_RESET				117
127f7b81d67SStephen Boyd #define UBI32_CORE1_AXI_RESET				118
128f7b81d67SStephen Boyd #define UBI32_CORE2_CLKRST_CLAMP_RESET			119
129f7b81d67SStephen Boyd #define UBI32_CORE2_CLAMP_RESET				120
130f7b81d67SStephen Boyd #define UBI32_CORE2_AHB_RESET				121
131f7b81d67SStephen Boyd #define UBI32_CORE2_AXI_RESET				122
132f7b81d67SStephen Boyd #define GMAC_CORE1_RESET				123
133f7b81d67SStephen Boyd #define GMAC_CORE2_RESET				124
134f7b81d67SStephen Boyd #define GMAC_CORE3_RESET				125
135f7b81d67SStephen Boyd #define GMAC_CORE4_RESET				126
136f7b81d67SStephen Boyd #define GMAC_AHB_RESET					127
137f7b81d67SStephen Boyd #define NSS_CH0_RST_RX_CLK_N_RESET			128
138f7b81d67SStephen Boyd #define NSS_CH0_RST_TX_CLK_N_RESET			129
139f7b81d67SStephen Boyd #define NSS_CH0_RST_RX_125M_N_RESET			130
140f7b81d67SStephen Boyd #define NSS_CH0_HW_RST_RX_125M_N_RESET			131
141f7b81d67SStephen Boyd #define NSS_CH0_RST_TX_125M_N_RESET			132
142f7b81d67SStephen Boyd #define NSS_CH1_RST_RX_CLK_N_RESET			133
143f7b81d67SStephen Boyd #define NSS_CH1_RST_TX_CLK_N_RESET			134
144f7b81d67SStephen Boyd #define NSS_CH1_RST_RX_125M_N_RESET			135
145f7b81d67SStephen Boyd #define NSS_CH1_HW_RST_RX_125M_N_RESET			136
146f7b81d67SStephen Boyd #define NSS_CH1_RST_TX_125M_N_RESET			137
147f7b81d67SStephen Boyd #define NSS_CH2_RST_RX_CLK_N_RESET			138
148f7b81d67SStephen Boyd #define NSS_CH2_RST_TX_CLK_N_RESET			139
149f7b81d67SStephen Boyd #define NSS_CH2_RST_RX_125M_N_RESET			140
150f7b81d67SStephen Boyd #define NSS_CH2_HW_RST_RX_125M_N_RESET			141
151f7b81d67SStephen Boyd #define NSS_CH2_RST_TX_125M_N_RESET			142
152f7b81d67SStephen Boyd #define NSS_CH3_RST_RX_CLK_N_RESET			143
153f7b81d67SStephen Boyd #define NSS_CH3_RST_TX_CLK_N_RESET			144
154f7b81d67SStephen Boyd #define NSS_CH3_RST_RX_125M_N_RESET			145
155f7b81d67SStephen Boyd #define NSS_CH3_HW_RST_RX_125M_N_RESET			146
156f7b81d67SStephen Boyd #define NSS_CH3_RST_TX_125M_N_RESET			147
157f7b81d67SStephen Boyd #define NSS_RST_RX_250M_125M_N_RESET			148
158f7b81d67SStephen Boyd #define NSS_RST_TX_250M_125M_N_RESET			149
159f7b81d67SStephen Boyd #define NSS_QSGMII_TXPI_RST_N_RESET			150
160f7b81d67SStephen Boyd #define NSS_QSGMII_CDR_RST_N_RESET			151
161f7b81d67SStephen Boyd #define NSS_SGMII2_CDR_RST_N_RESET			152
162f7b81d67SStephen Boyd #define NSS_SGMII3_CDR_RST_N_RESET			153
163f7b81d67SStephen Boyd #define NSS_CAL_PRBS_RST_N_RESET			154
164f7b81d67SStephen Boyd #define NSS_LCKDT_RST_N_RESET				155
165f7b81d67SStephen Boyd #define NSS_SRDS_N_RESET				156
166*887646c4SAnsuel Smith #define CRYPTO_ENG1_RESET				157
167*887646c4SAnsuel Smith #define CRYPTO_ENG2_RESET				158
168*887646c4SAnsuel Smith #define CRYPTO_ENG3_RESET				159
169*887646c4SAnsuel Smith #define CRYPTO_ENG4_RESET				160
170*887646c4SAnsuel Smith #define CRYPTO_AHB_RESET				161
171f7b81d67SStephen Boyd 
17224d8fba4SKumar Gala #endif
173