1*cc212241SRyder Lee /* SPDX-License-Identifier: GPL-2.0 */ 2*cc212241SRyder Lee /* 3*cc212241SRyder Lee * Copyright (C) 2019 MediaTek Inc. 4*cc212241SRyder Lee */ 5*cc212241SRyder Lee 6*cc212241SRyder Lee #ifndef _DT_BINDINGS_RESET_CONTROLLER_MT7629 7*cc212241SRyder Lee #define _DT_BINDINGS_RESET_CONTROLLER_MT7629 8*cc212241SRyder Lee 9*cc212241SRyder Lee /* INFRACFG resets */ 10*cc212241SRyder Lee #define MT7629_INFRA_EMI_MPU_RST 0 11*cc212241SRyder Lee #define MT7629_INFRA_UART5_RST 2 12*cc212241SRyder Lee #define MT7629_INFRA_CIRQ_EINT_RST 3 13*cc212241SRyder Lee #define MT7629_INFRA_APXGPT_RST 4 14*cc212241SRyder Lee #define MT7629_INFRA_SCPSYS_RST 5 15*cc212241SRyder Lee #define MT7629_INFRA_KP_RST 6 16*cc212241SRyder Lee #define MT7629_INFRA_SPI1_RST 7 17*cc212241SRyder Lee #define MT7629_INFRA_SPI4_RST 8 18*cc212241SRyder Lee #define MT7629_INFRA_SYSTIMER_RST 9 19*cc212241SRyder Lee #define MT7629_INFRA_IRRX_RST 10 20*cc212241SRyder Lee #define MT7629_INFRA_AO_BUS_RST 16 21*cc212241SRyder Lee #define MT7629_INFRA_EMI_RST 32 22*cc212241SRyder Lee #define MT7629_INFRA_APMIXED_RST 35 23*cc212241SRyder Lee #define MT7629_INFRA_MIPI_RST 36 24*cc212241SRyder Lee #define MT7629_INFRA_TRNG_RST 37 25*cc212241SRyder Lee #define MT7629_INFRA_SYSCIRQ_RST 38 26*cc212241SRyder Lee #define MT7629_INFRA_MIPI_CSI_RST 39 27*cc212241SRyder Lee #define MT7629_INFRA_GCE_FAXI_RST 40 28*cc212241SRyder Lee #define MT7629_INFRA_I2C_SRAM_RST 41 29*cc212241SRyder Lee #define MT7629_INFRA_IOMMU_RST 47 30*cc212241SRyder Lee 31*cc212241SRyder Lee /* PERICFG resets */ 32*cc212241SRyder Lee #define MT7629_PERI_UART0_SW_RST 0 33*cc212241SRyder Lee #define MT7629_PERI_UART1_SW_RST 1 34*cc212241SRyder Lee #define MT7629_PERI_UART2_SW_RST 2 35*cc212241SRyder Lee #define MT7629_PERI_BTIF_SW_RST 6 36*cc212241SRyder Lee #define MT7629_PERI_PWN_SW_RST 8 37*cc212241SRyder Lee #define MT7629_PERI_DMA_SW_RST 11 38*cc212241SRyder Lee #define MT7629_PERI_NFI_SW_RST 14 39*cc212241SRyder Lee #define MT7629_PERI_I2C0_SW_RST 22 40*cc212241SRyder Lee #define MT7629_PERI_SPI0_SW_RST 33 41*cc212241SRyder Lee #define MT7629_PERI_SPI1_SW_RST 34 42*cc212241SRyder Lee #define MT7629_PERI_FLASHIF_SW_RST 36 43*cc212241SRyder Lee 44*cc212241SRyder Lee /* PCIe Subsystem resets */ 45*cc212241SRyder Lee #define MT7629_PCIE1_CORE_RST 19 46*cc212241SRyder Lee #define MT7629_PCIE1_MMIO_RST 20 47*cc212241SRyder Lee #define MT7629_PCIE1_HRST 21 48*cc212241SRyder Lee #define MT7629_PCIE1_USER_RST 22 49*cc212241SRyder Lee #define MT7629_PCIE1_PIPE_RST 23 50*cc212241SRyder Lee #define MT7629_PCIE0_CORE_RST 27 51*cc212241SRyder Lee #define MT7629_PCIE0_MMIO_RST 28 52*cc212241SRyder Lee #define MT7629_PCIE0_HRST 29 53*cc212241SRyder Lee #define MT7629_PCIE0_USER_RST 30 54*cc212241SRyder Lee #define MT7629_PCIE0_PIPE_RST 31 55*cc212241SRyder Lee 56*cc212241SRyder Lee /* SSUSB Subsystem resets */ 57*cc212241SRyder Lee #define MT7629_SSUSB_PHY_PWR_RST 3 58*cc212241SRyder Lee #define MT7629_SSUSB_MAC_PWR_RST 4 59*cc212241SRyder Lee 60*cc212241SRyder Lee /* ETH Subsystem resets */ 61*cc212241SRyder Lee #define MT7629_ETHSYS_SYS_RST 0 62*cc212241SRyder Lee #define MT7629_ETHSYS_MCM_RST 2 63*cc212241SRyder Lee #define MT7629_ETHSYS_HSDMA_RST 5 64*cc212241SRyder Lee #define MT7629_ETHSYS_FE_RST 6 65*cc212241SRyder Lee #define MT7629_ETHSYS_ESW_RST 16 66*cc212241SRyder Lee #define MT7629_ETHSYS_GMAC_RST 23 67*cc212241SRyder Lee #define MT7629_ETHSYS_EPHY_RST 24 68*cc212241SRyder Lee #define MT7629_ETHSYS_CRYPTO_RST 29 69*cc212241SRyder Lee #define MT7629_ETHSYS_PPE_RST 31 70*cc212241SRyder Lee 71*cc212241SRyder Lee #endif /* _DT_BINDINGS_RESET_CONTROLLER_MT7629 */ 72