xref: /openbmc/linux/include/dt-bindings/clock/rk3328-cru.h (revision 6cc1aef0ad0daea0c6ba5432a8a6fe1c30661e4c)
1*6cc1aef0SElaine Zhang /*
2*6cc1aef0SElaine Zhang  * Copyright (c) 2016 Rockchip Electronics Co. Ltd.
3*6cc1aef0SElaine Zhang  * Author: Elaine <zhangqing@rock-chips.com>
4*6cc1aef0SElaine Zhang  *
5*6cc1aef0SElaine Zhang  * This program is free software; you can redistribute it and/or modify
6*6cc1aef0SElaine Zhang  * it under the terms of the GNU General Public License as published by
7*6cc1aef0SElaine Zhang  * the Free Software Foundation; either version 2 of the License, or
8*6cc1aef0SElaine Zhang  * (at your option) any later version.
9*6cc1aef0SElaine Zhang  *
10*6cc1aef0SElaine Zhang  * This program is distributed in the hope that it will be useful,
11*6cc1aef0SElaine Zhang  * but WITHOUT ANY WARRANTY; without even the implied warranty of
12*6cc1aef0SElaine Zhang  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
13*6cc1aef0SElaine Zhang  * GNU General Public License for more details.
14*6cc1aef0SElaine Zhang  */
15*6cc1aef0SElaine Zhang 
16*6cc1aef0SElaine Zhang #ifndef _DT_BINDINGS_CLK_ROCKCHIP_RK3328_H
17*6cc1aef0SElaine Zhang #define _DT_BINDINGS_CLK_ROCKCHIP_RK3328_H
18*6cc1aef0SElaine Zhang 
19*6cc1aef0SElaine Zhang /* core clocks */
20*6cc1aef0SElaine Zhang #define PLL_APLL		1
21*6cc1aef0SElaine Zhang #define PLL_DPLL		2
22*6cc1aef0SElaine Zhang #define PLL_CPLL		3
23*6cc1aef0SElaine Zhang #define PLL_GPLL		4
24*6cc1aef0SElaine Zhang #define PLL_NPLL		5
25*6cc1aef0SElaine Zhang #define ARMCLK			6
26*6cc1aef0SElaine Zhang 
27*6cc1aef0SElaine Zhang /* sclk gates (special clocks) */
28*6cc1aef0SElaine Zhang #define SCLK_RTC32K		30
29*6cc1aef0SElaine Zhang #define SCLK_SDMMC_EXT		31
30*6cc1aef0SElaine Zhang #define SCLK_SPI		32
31*6cc1aef0SElaine Zhang #define SCLK_SDMMC		33
32*6cc1aef0SElaine Zhang #define SCLK_SDIO		34
33*6cc1aef0SElaine Zhang #define SCLK_EMMC		35
34*6cc1aef0SElaine Zhang #define SCLK_TSADC		36
35*6cc1aef0SElaine Zhang #define SCLK_SARADC		37
36*6cc1aef0SElaine Zhang #define SCLK_UART0		38
37*6cc1aef0SElaine Zhang #define SCLK_UART1		39
38*6cc1aef0SElaine Zhang #define SCLK_UART2		40
39*6cc1aef0SElaine Zhang #define SCLK_I2S0		41
40*6cc1aef0SElaine Zhang #define SCLK_I2S1		42
41*6cc1aef0SElaine Zhang #define SCLK_I2S2		43
42*6cc1aef0SElaine Zhang #define SCLK_I2S1_OUT		44
43*6cc1aef0SElaine Zhang #define SCLK_I2S2_OUT		45
44*6cc1aef0SElaine Zhang #define SCLK_SPDIF		46
45*6cc1aef0SElaine Zhang #define SCLK_TIMER0		47
46*6cc1aef0SElaine Zhang #define SCLK_TIMER1		48
47*6cc1aef0SElaine Zhang #define SCLK_TIMER2		49
48*6cc1aef0SElaine Zhang #define SCLK_TIMER3		50
49*6cc1aef0SElaine Zhang #define SCLK_TIMER4		51
50*6cc1aef0SElaine Zhang #define SCLK_TIMER5		52
51*6cc1aef0SElaine Zhang #define SCLK_WIFI		53
52*6cc1aef0SElaine Zhang #define SCLK_CIF_OUT		54
53*6cc1aef0SElaine Zhang #define SCLK_I2C0		55
54*6cc1aef0SElaine Zhang #define SCLK_I2C1		56
55*6cc1aef0SElaine Zhang #define SCLK_I2C2		57
56*6cc1aef0SElaine Zhang #define SCLK_I2C3		58
57*6cc1aef0SElaine Zhang #define SCLK_CRYPTO		59
58*6cc1aef0SElaine Zhang #define SCLK_PWM		60
59*6cc1aef0SElaine Zhang #define SCLK_PDM		61
60*6cc1aef0SElaine Zhang #define SCLK_EFUSE		62
61*6cc1aef0SElaine Zhang #define SCLK_OTP		63
62*6cc1aef0SElaine Zhang #define SCLK_DDRCLK		64
63*6cc1aef0SElaine Zhang #define SCLK_VDEC_CABAC		65
64*6cc1aef0SElaine Zhang #define SCLK_VDEC_CORE		66
65*6cc1aef0SElaine Zhang #define SCLK_VENC_DSP		67
66*6cc1aef0SElaine Zhang #define SCLK_VENC_CORE		68
67*6cc1aef0SElaine Zhang #define SCLK_RGA		69
68*6cc1aef0SElaine Zhang #define SCLK_HDMI_SFC		70
69*6cc1aef0SElaine Zhang #define SCLK_HDMI_CEC		71
70*6cc1aef0SElaine Zhang #define SCLK_USB3_REF		72
71*6cc1aef0SElaine Zhang #define SCLK_USB3_SUSPEND	73
72*6cc1aef0SElaine Zhang #define SCLK_SDMMC_DRV		74
73*6cc1aef0SElaine Zhang #define SCLK_SDIO_DRV		75
74*6cc1aef0SElaine Zhang #define SCLK_EMMC_DRV		76
75*6cc1aef0SElaine Zhang #define SCLK_SDMMC_EXT_DRV	77
76*6cc1aef0SElaine Zhang #define SCLK_SDMMC_SAMPLE	78
77*6cc1aef0SElaine Zhang #define SCLK_SDIO_SAMPLE	79
78*6cc1aef0SElaine Zhang #define SCLK_EMMC_SAMPLE	80
79*6cc1aef0SElaine Zhang #define SCLK_SDMMC_EXT_SAMPLE	81
80*6cc1aef0SElaine Zhang #define SCLK_VOP		82
81*6cc1aef0SElaine Zhang #define SCLK_MAC2PHY_RXTX	83
82*6cc1aef0SElaine Zhang #define SCLK_MAC2PHY_SRC	84
83*6cc1aef0SElaine Zhang #define SCLK_MAC2PHY_REF	85
84*6cc1aef0SElaine Zhang #define SCLK_MAC2PHY_OUT	86
85*6cc1aef0SElaine Zhang #define SCLK_MAC2IO_RX		87
86*6cc1aef0SElaine Zhang #define SCLK_MAC2IO_TX		88
87*6cc1aef0SElaine Zhang #define SCLK_MAC2IO_REFOUT	89
88*6cc1aef0SElaine Zhang #define SCLK_MAC2IO_REF		90
89*6cc1aef0SElaine Zhang #define SCLK_MAC2IO_OUT		91
90*6cc1aef0SElaine Zhang #define SCLK_TSP		92
91*6cc1aef0SElaine Zhang #define SCLK_HSADC_TSP		93
92*6cc1aef0SElaine Zhang #define SCLK_USB3PHY_REF	94
93*6cc1aef0SElaine Zhang #define SCLK_REF_USB3OTG	95
94*6cc1aef0SElaine Zhang #define SCLK_USB3OTG_REF	96
95*6cc1aef0SElaine Zhang #define SCLK_USB3OTG_SUSPEND	97
96*6cc1aef0SElaine Zhang #define SCLK_REF_USB3OTG_SRC	98
97*6cc1aef0SElaine Zhang #define SCLK_MAC2IO_SRC		99
98*6cc1aef0SElaine Zhang #define SCLK_MAC2IO		100
99*6cc1aef0SElaine Zhang #define SCLK_MAC2PHY		101
100*6cc1aef0SElaine Zhang 
101*6cc1aef0SElaine Zhang /* dclk gates */
102*6cc1aef0SElaine Zhang #define DCLK_LCDC		120
103*6cc1aef0SElaine Zhang #define DCLK_HDMIPHY		121
104*6cc1aef0SElaine Zhang #define HDMIPHY			122
105*6cc1aef0SElaine Zhang #define USB480M			123
106*6cc1aef0SElaine Zhang #define DCLK_LCDC_SRC		124
107*6cc1aef0SElaine Zhang 
108*6cc1aef0SElaine Zhang /* aclk gates */
109*6cc1aef0SElaine Zhang #define ACLK_AXISRAM		130
110*6cc1aef0SElaine Zhang #define ACLK_VOP_PRE		131
111*6cc1aef0SElaine Zhang #define ACLK_USB3OTG		132
112*6cc1aef0SElaine Zhang #define ACLK_RGA_PRE		133
113*6cc1aef0SElaine Zhang #define ACLK_DMAC		134
114*6cc1aef0SElaine Zhang #define ACLK_GPU		135
115*6cc1aef0SElaine Zhang #define ACLK_BUS_PRE		136
116*6cc1aef0SElaine Zhang #define ACLK_PERI_PRE		137
117*6cc1aef0SElaine Zhang #define ACLK_RKVDEC_PRE		138
118*6cc1aef0SElaine Zhang #define ACLK_RKVDEC		139
119*6cc1aef0SElaine Zhang #define ACLK_RKVENC		140
120*6cc1aef0SElaine Zhang #define ACLK_VPU_PRE		141
121*6cc1aef0SElaine Zhang #define ACLK_VIO_PRE		142
122*6cc1aef0SElaine Zhang #define ACLK_VPU		143
123*6cc1aef0SElaine Zhang #define ACLK_VIO		144
124*6cc1aef0SElaine Zhang #define ACLK_VOP		145
125*6cc1aef0SElaine Zhang #define ACLK_GMAC		146
126*6cc1aef0SElaine Zhang #define ACLK_H265		147
127*6cc1aef0SElaine Zhang #define ACLK_H264		148
128*6cc1aef0SElaine Zhang #define ACLK_MAC2PHY		149
129*6cc1aef0SElaine Zhang #define ACLK_MAC2IO		150
130*6cc1aef0SElaine Zhang #define ACLK_DCF		151
131*6cc1aef0SElaine Zhang #define ACLK_TSP		152
132*6cc1aef0SElaine Zhang #define ACLK_PERI		153
133*6cc1aef0SElaine Zhang #define ACLK_RGA		154
134*6cc1aef0SElaine Zhang #define ACLK_IEP		155
135*6cc1aef0SElaine Zhang #define ACLK_CIF		156
136*6cc1aef0SElaine Zhang #define ACLK_HDCP		157
137*6cc1aef0SElaine Zhang 
138*6cc1aef0SElaine Zhang /* pclk gates */
139*6cc1aef0SElaine Zhang #define PCLK_GPIO0		200
140*6cc1aef0SElaine Zhang #define PCLK_GPIO1		201
141*6cc1aef0SElaine Zhang #define PCLK_GPIO2		202
142*6cc1aef0SElaine Zhang #define PCLK_GPIO3		203
143*6cc1aef0SElaine Zhang #define PCLK_GRF		204
144*6cc1aef0SElaine Zhang #define PCLK_I2C0		205
145*6cc1aef0SElaine Zhang #define PCLK_I2C1		206
146*6cc1aef0SElaine Zhang #define PCLK_I2C2		207
147*6cc1aef0SElaine Zhang #define PCLK_I2C3		208
148*6cc1aef0SElaine Zhang #define PCLK_SPI		209
149*6cc1aef0SElaine Zhang #define PCLK_UART0		210
150*6cc1aef0SElaine Zhang #define PCLK_UART1		211
151*6cc1aef0SElaine Zhang #define PCLK_UART2		212
152*6cc1aef0SElaine Zhang #define PCLK_TSADC		213
153*6cc1aef0SElaine Zhang #define PCLK_PWM		214
154*6cc1aef0SElaine Zhang #define PCLK_TIMER		215
155*6cc1aef0SElaine Zhang #define PCLK_BUS_PRE		216
156*6cc1aef0SElaine Zhang #define PCLK_PERI_PRE		217
157*6cc1aef0SElaine Zhang #define PCLK_HDMI_CTRL		218
158*6cc1aef0SElaine Zhang #define PCLK_HDMI_PHY		219
159*6cc1aef0SElaine Zhang #define PCLK_GMAC		220
160*6cc1aef0SElaine Zhang #define PCLK_H265		221
161*6cc1aef0SElaine Zhang #define PCLK_MAC2PHY		222
162*6cc1aef0SElaine Zhang #define PCLK_MAC2IO		223
163*6cc1aef0SElaine Zhang #define PCLK_USB3PHY_OTG	224
164*6cc1aef0SElaine Zhang #define PCLK_USB3PHY_PIPE	225
165*6cc1aef0SElaine Zhang #define PCLK_USB3_GRF		226
166*6cc1aef0SElaine Zhang #define PCLK_USB2_GRF		227
167*6cc1aef0SElaine Zhang #define PCLK_HDMIPHY		228
168*6cc1aef0SElaine Zhang #define PCLK_DDR		229
169*6cc1aef0SElaine Zhang #define PCLK_PERI		230
170*6cc1aef0SElaine Zhang #define PCLK_HDMI		231
171*6cc1aef0SElaine Zhang #define PCLK_HDCP		232
172*6cc1aef0SElaine Zhang #define PCLK_DCF		233
173*6cc1aef0SElaine Zhang #define PCLK_SARADC		234
174*6cc1aef0SElaine Zhang 
175*6cc1aef0SElaine Zhang /* hclk gates */
176*6cc1aef0SElaine Zhang #define HCLK_PERI		308
177*6cc1aef0SElaine Zhang #define HCLK_TSP		309
178*6cc1aef0SElaine Zhang #define HCLK_GMAC		310
179*6cc1aef0SElaine Zhang #define HCLK_I2S0_8CH		311
180*6cc1aef0SElaine Zhang #define HCLK_I2S1_8CH		313
181*6cc1aef0SElaine Zhang #define HCLK_I2S2_2CH		313
182*6cc1aef0SElaine Zhang #define HCLK_SPDIF_8CH		314
183*6cc1aef0SElaine Zhang #define HCLK_VOP		315
184*6cc1aef0SElaine Zhang #define HCLK_NANDC		316
185*6cc1aef0SElaine Zhang #define HCLK_SDMMC		317
186*6cc1aef0SElaine Zhang #define HCLK_SDIO		318
187*6cc1aef0SElaine Zhang #define HCLK_EMMC		319
188*6cc1aef0SElaine Zhang #define HCLK_SDMMC_EXT		320
189*6cc1aef0SElaine Zhang #define HCLK_RKVDEC_PRE		321
190*6cc1aef0SElaine Zhang #define HCLK_RKVDEC		322
191*6cc1aef0SElaine Zhang #define HCLK_RKVENC		323
192*6cc1aef0SElaine Zhang #define HCLK_VPU_PRE		324
193*6cc1aef0SElaine Zhang #define HCLK_VIO_PRE		325
194*6cc1aef0SElaine Zhang #define HCLK_VPU		326
195*6cc1aef0SElaine Zhang #define HCLK_VIO		327
196*6cc1aef0SElaine Zhang #define HCLK_BUS_PRE		328
197*6cc1aef0SElaine Zhang #define HCLK_PERI_PRE		329
198*6cc1aef0SElaine Zhang #define HCLK_H264		330
199*6cc1aef0SElaine Zhang #define HCLK_CIF		331
200*6cc1aef0SElaine Zhang #define HCLK_OTG_PMU		332
201*6cc1aef0SElaine Zhang #define HCLK_OTG		333
202*6cc1aef0SElaine Zhang #define HCLK_HOST0		334
203*6cc1aef0SElaine Zhang #define HCLK_HOST0_ARB		335
204*6cc1aef0SElaine Zhang #define HCLK_CRYPTO_MST		336
205*6cc1aef0SElaine Zhang #define HCLK_CRYPTO_SLV		337
206*6cc1aef0SElaine Zhang #define HCLK_PDM		338
207*6cc1aef0SElaine Zhang #define HCLK_IEP		339
208*6cc1aef0SElaine Zhang #define HCLK_RGA		340
209*6cc1aef0SElaine Zhang #define HCLK_HDCP		341
210*6cc1aef0SElaine Zhang 
211*6cc1aef0SElaine Zhang #define CLK_NR_CLKS		(HCLK_HDCP + 1)
212*6cc1aef0SElaine Zhang 
213*6cc1aef0SElaine Zhang /* soft-reset indices */
214*6cc1aef0SElaine Zhang #define SRST_CORE0_PO		0
215*6cc1aef0SElaine Zhang #define SRST_CORE1_PO		1
216*6cc1aef0SElaine Zhang #define SRST_CORE2_PO		2
217*6cc1aef0SElaine Zhang #define SRST_CORE3_PO		3
218*6cc1aef0SElaine Zhang #define SRST_CORE0		4
219*6cc1aef0SElaine Zhang #define SRST_CORE1		5
220*6cc1aef0SElaine Zhang #define SRST_CORE2		6
221*6cc1aef0SElaine Zhang #define SRST_CORE3		7
222*6cc1aef0SElaine Zhang #define SRST_CORE0_DBG		8
223*6cc1aef0SElaine Zhang #define SRST_CORE1_DBG		9
224*6cc1aef0SElaine Zhang #define SRST_CORE2_DBG		10
225*6cc1aef0SElaine Zhang #define SRST_CORE3_DBG		11
226*6cc1aef0SElaine Zhang #define SRST_TOPDBG		12
227*6cc1aef0SElaine Zhang #define SRST_CORE_NIU		13
228*6cc1aef0SElaine Zhang #define SRST_STRC_A		14
229*6cc1aef0SElaine Zhang #define SRST_L2C		15
230*6cc1aef0SElaine Zhang 
231*6cc1aef0SElaine Zhang #define SRST_A53_GIC		18
232*6cc1aef0SElaine Zhang #define SRST_DAP		19
233*6cc1aef0SElaine Zhang #define SRST_PMU_P		21
234*6cc1aef0SElaine Zhang #define SRST_EFUSE		22
235*6cc1aef0SElaine Zhang #define SRST_BUSSYS_H		23
236*6cc1aef0SElaine Zhang #define SRST_BUSSYS_P		24
237*6cc1aef0SElaine Zhang #define SRST_SPDIF		25
238*6cc1aef0SElaine Zhang #define SRST_INTMEM		26
239*6cc1aef0SElaine Zhang #define SRST_ROM		27
240*6cc1aef0SElaine Zhang #define SRST_GPIO0		28
241*6cc1aef0SElaine Zhang #define SRST_GPIO1		29
242*6cc1aef0SElaine Zhang #define SRST_GPIO2		30
243*6cc1aef0SElaine Zhang #define SRST_GPIO3		31
244*6cc1aef0SElaine Zhang 
245*6cc1aef0SElaine Zhang #define SRST_I2S0		32
246*6cc1aef0SElaine Zhang #define SRST_I2S1		33
247*6cc1aef0SElaine Zhang #define SRST_I2S2		34
248*6cc1aef0SElaine Zhang #define SRST_I2S0_H		35
249*6cc1aef0SElaine Zhang #define SRST_I2S1_H		36
250*6cc1aef0SElaine Zhang #define SRST_I2S2_H		37
251*6cc1aef0SElaine Zhang #define SRST_UART0		38
252*6cc1aef0SElaine Zhang #define SRST_UART1		39
253*6cc1aef0SElaine Zhang #define SRST_UART2		40
254*6cc1aef0SElaine Zhang #define SRST_UART0_P		41
255*6cc1aef0SElaine Zhang #define SRST_UART1_P		42
256*6cc1aef0SElaine Zhang #define SRST_UART2_P		43
257*6cc1aef0SElaine Zhang #define SRST_I2C0		44
258*6cc1aef0SElaine Zhang #define SRST_I2C1		45
259*6cc1aef0SElaine Zhang #define SRST_I2C2		46
260*6cc1aef0SElaine Zhang #define SRST_I2C3		47
261*6cc1aef0SElaine Zhang 
262*6cc1aef0SElaine Zhang #define SRST_I2C0_P		48
263*6cc1aef0SElaine Zhang #define SRST_I2C1_P		49
264*6cc1aef0SElaine Zhang #define SRST_I2C2_P		50
265*6cc1aef0SElaine Zhang #define SRST_I2C3_P		51
266*6cc1aef0SElaine Zhang #define SRST_EFUSE_SE_P		52
267*6cc1aef0SElaine Zhang #define SRST_EFUSE_NS_P		53
268*6cc1aef0SElaine Zhang #define SRST_PWM0		54
269*6cc1aef0SElaine Zhang #define SRST_PWM0_P		55
270*6cc1aef0SElaine Zhang #define SRST_DMA		56
271*6cc1aef0SElaine Zhang #define SRST_TSP_A		57
272*6cc1aef0SElaine Zhang #define SRST_TSP_H		58
273*6cc1aef0SElaine Zhang #define SRST_TSP		59
274*6cc1aef0SElaine Zhang #define SRST_TSP_HSADC		60
275*6cc1aef0SElaine Zhang #define SRST_DCF_A		61
276*6cc1aef0SElaine Zhang #define SRST_DCF_P		62
277*6cc1aef0SElaine Zhang 
278*6cc1aef0SElaine Zhang #define SRST_SCR		64
279*6cc1aef0SElaine Zhang #define SRST_SPI		65
280*6cc1aef0SElaine Zhang #define SRST_TSADC		66
281*6cc1aef0SElaine Zhang #define SRST_TSADC_P		67
282*6cc1aef0SElaine Zhang #define SRST_CRYPTO		68
283*6cc1aef0SElaine Zhang #define SRST_SGRF		69
284*6cc1aef0SElaine Zhang #define SRST_GRF		70
285*6cc1aef0SElaine Zhang #define SRST_USB_GRF		71
286*6cc1aef0SElaine Zhang #define SRST_TIMER_6CH_P	72
287*6cc1aef0SElaine Zhang #define SRST_TIMER0		73
288*6cc1aef0SElaine Zhang #define SRST_TIMER1		74
289*6cc1aef0SElaine Zhang #define SRST_TIMER2		75
290*6cc1aef0SElaine Zhang #define SRST_TIMER3		76
291*6cc1aef0SElaine Zhang #define SRST_TIMER4		77
292*6cc1aef0SElaine Zhang #define SRST_TIMER5		78
293*6cc1aef0SElaine Zhang #define SRST_USB3GRF		79
294*6cc1aef0SElaine Zhang 
295*6cc1aef0SElaine Zhang #define SRST_PHYNIU		80
296*6cc1aef0SElaine Zhang #define SRST_HDMIPHY		81
297*6cc1aef0SElaine Zhang #define SRST_VDAC		82
298*6cc1aef0SElaine Zhang #define SRST_ACODEC_p		83
299*6cc1aef0SElaine Zhang #define SRST_SARADC		85
300*6cc1aef0SElaine Zhang #define SRST_SARADC_P		86
301*6cc1aef0SElaine Zhang #define SRST_GRF_DDR		87
302*6cc1aef0SElaine Zhang #define SRST_DFIMON		88
303*6cc1aef0SElaine Zhang #define SRST_MSCH		89
304*6cc1aef0SElaine Zhang #define SRST_DDRMSCH		91
305*6cc1aef0SElaine Zhang #define SRST_DDRCTRL		92
306*6cc1aef0SElaine Zhang #define SRST_DDRCTRL_P		93
307*6cc1aef0SElaine Zhang #define SRST_DDRPHY		94
308*6cc1aef0SElaine Zhang #define SRST_DDRPHY_P		95
309*6cc1aef0SElaine Zhang 
310*6cc1aef0SElaine Zhang #define SRST_GMAC_NIU_A		96
311*6cc1aef0SElaine Zhang #define SRST_GMAC_NIU_P		97
312*6cc1aef0SElaine Zhang #define SRST_GMAC2PHY_A		98
313*6cc1aef0SElaine Zhang #define SRST_GMAC2IO_A		99
314*6cc1aef0SElaine Zhang #define SRST_MACPHY		100
315*6cc1aef0SElaine Zhang #define SRST_OTP_PHY		101
316*6cc1aef0SElaine Zhang #define SRST_GPU_A		102
317*6cc1aef0SElaine Zhang #define SRST_GPU_NIU_A		103
318*6cc1aef0SElaine Zhang #define SRST_SDMMCEXT		104
319*6cc1aef0SElaine Zhang #define SRST_PERIPH_NIU_A	105
320*6cc1aef0SElaine Zhang #define SRST_PERIHP_NIU_H	106
321*6cc1aef0SElaine Zhang #define SRST_PERIHP_P		107
322*6cc1aef0SElaine Zhang #define SRST_PERIPHSYS_H	108
323*6cc1aef0SElaine Zhang #define SRST_MMC0		109
324*6cc1aef0SElaine Zhang #define SRST_SDIO		110
325*6cc1aef0SElaine Zhang #define SRST_EMMC		111
326*6cc1aef0SElaine Zhang 
327*6cc1aef0SElaine Zhang #define SRST_USB2OTG_H		112
328*6cc1aef0SElaine Zhang #define SRST_USB2OTG		113
329*6cc1aef0SElaine Zhang #define SRST_USB2OTG_ADP	114
330*6cc1aef0SElaine Zhang #define SRST_USB2HOST_H		115
331*6cc1aef0SElaine Zhang #define SRST_USB2HOST_ARB	116
332*6cc1aef0SElaine Zhang #define SRST_USB2HOST_AUX	117
333*6cc1aef0SElaine Zhang #define SRST_USB2HOST_EHCIPHY	118
334*6cc1aef0SElaine Zhang #define SRST_USB2HOST_UTMI	119
335*6cc1aef0SElaine Zhang #define SRST_USB3OTG		120
336*6cc1aef0SElaine Zhang #define SRST_USBPOR		121
337*6cc1aef0SElaine Zhang #define SRST_USB2OTG_UTMI	122
338*6cc1aef0SElaine Zhang #define SRST_USB2HOST_PHY_UTMI	123
339*6cc1aef0SElaine Zhang #define SRST_USB3OTG_UTMI	124
340*6cc1aef0SElaine Zhang #define SRST_USB3PHY_U2		125
341*6cc1aef0SElaine Zhang #define SRST_USB3PHY_U3		126
342*6cc1aef0SElaine Zhang #define SRST_USB3PHY_PIPE	127
343*6cc1aef0SElaine Zhang 
344*6cc1aef0SElaine Zhang #define SRST_VIO_A		128
345*6cc1aef0SElaine Zhang #define SRST_VIO_BUS_H		129
346*6cc1aef0SElaine Zhang #define SRST_VIO_H2P_H		130
347*6cc1aef0SElaine Zhang #define SRST_VIO_ARBI_H		131
348*6cc1aef0SElaine Zhang #define SRST_VOP_NIU_A		132
349*6cc1aef0SElaine Zhang #define SRST_VOP_A		133
350*6cc1aef0SElaine Zhang #define SRST_VOP_H		134
351*6cc1aef0SElaine Zhang #define SRST_VOP_D		135
352*6cc1aef0SElaine Zhang #define SRST_RGA		136
353*6cc1aef0SElaine Zhang #define SRST_RGA_NIU_A		137
354*6cc1aef0SElaine Zhang #define SRST_RGA_A		138
355*6cc1aef0SElaine Zhang #define SRST_RGA_H		139
356*6cc1aef0SElaine Zhang #define SRST_IEP_A		140
357*6cc1aef0SElaine Zhang #define SRST_IEP_H		141
358*6cc1aef0SElaine Zhang #define SRST_HDMI		142
359*6cc1aef0SElaine Zhang #define SRST_HDMI_P		143
360*6cc1aef0SElaine Zhang 
361*6cc1aef0SElaine Zhang #define SRST_HDCP_A		144
362*6cc1aef0SElaine Zhang #define SRST_HDCP		145
363*6cc1aef0SElaine Zhang #define SRST_HDCP_H		146
364*6cc1aef0SElaine Zhang #define SRST_CIF_A		147
365*6cc1aef0SElaine Zhang #define SRST_CIF_H		148
366*6cc1aef0SElaine Zhang #define SRST_CIF_P		149
367*6cc1aef0SElaine Zhang #define SRST_OTP_P		150
368*6cc1aef0SElaine Zhang #define SRST_OTP_SBPI		151
369*6cc1aef0SElaine Zhang #define SRST_OTP_USER		152
370*6cc1aef0SElaine Zhang #define SRST_DDRCTRL_A		153
371*6cc1aef0SElaine Zhang #define SRST_DDRSTDY_P		154
372*6cc1aef0SElaine Zhang #define SRST_DDRSTDY		155
373*6cc1aef0SElaine Zhang #define SRST_PDM_H		156
374*6cc1aef0SElaine Zhang #define SRST_PDM		157
375*6cc1aef0SElaine Zhang #define SRST_USB3PHY_OTG_P	158
376*6cc1aef0SElaine Zhang #define SRST_USB3PHY_PIPE_P	159
377*6cc1aef0SElaine Zhang 
378*6cc1aef0SElaine Zhang #define SRST_VCODEC_A		160
379*6cc1aef0SElaine Zhang #define SRST_VCODEC_NIU_A	161
380*6cc1aef0SElaine Zhang #define SRST_VCODEC_H		162
381*6cc1aef0SElaine Zhang #define SRST_VCODEC_NIU_H	163
382*6cc1aef0SElaine Zhang #define SRST_VDEC_A		164
383*6cc1aef0SElaine Zhang #define SRST_VDEC_NIU_A		165
384*6cc1aef0SElaine Zhang #define SRST_VDEC_H		166
385*6cc1aef0SElaine Zhang #define SRST_VDEC_NIU_H		167
386*6cc1aef0SElaine Zhang #define SRST_VDEC_CORE		168
387*6cc1aef0SElaine Zhang #define SRST_VDEC_CABAC		169
388*6cc1aef0SElaine Zhang #define SRST_DDRPHYDIV		175
389*6cc1aef0SElaine Zhang 
390*6cc1aef0SElaine Zhang #define SRST_RKVENC_NIU_A	176
391*6cc1aef0SElaine Zhang #define SRST_RKVENC_NIU_H	177
392*6cc1aef0SElaine Zhang #define SRST_RKVENC_H265_A	178
393*6cc1aef0SElaine Zhang #define SRST_RKVENC_H265_P	179
394*6cc1aef0SElaine Zhang #define SRST_RKVENC_H265_CORE	180
395*6cc1aef0SElaine Zhang #define SRST_RKVENC_H265_DSP	181
396*6cc1aef0SElaine Zhang #define SRST_RKVENC_H264_A	182
397*6cc1aef0SElaine Zhang #define SRST_RKVENC_H264_H	183
398*6cc1aef0SElaine Zhang #define SRST_RKVENC_INTMEM	184
399*6cc1aef0SElaine Zhang 
400*6cc1aef0SElaine Zhang #endif
401