xref: /openbmc/linux/include/dt-bindings/clock/r8a774e1-cpg-mssr.h (revision 4b4193256c8d3bc3a5397b5cd9494c2ad386317d)
1*ef1c9924SMarian-Cristian Rotariu /* SPDX-License-Identifier: GPL-2.0
2*ef1c9924SMarian-Cristian Rotariu  *
3*ef1c9924SMarian-Cristian Rotariu  * Copyright (C) 2020 Renesas Electronics Corp.
4*ef1c9924SMarian-Cristian Rotariu  */
5*ef1c9924SMarian-Cristian Rotariu #ifndef __DT_BINDINGS_CLOCK_R8A774E1_CPG_MSSR_H__
6*ef1c9924SMarian-Cristian Rotariu #define __DT_BINDINGS_CLOCK_R8A774E1_CPG_MSSR_H__
7*ef1c9924SMarian-Cristian Rotariu 
8*ef1c9924SMarian-Cristian Rotariu #include <dt-bindings/clock/renesas-cpg-mssr.h>
9*ef1c9924SMarian-Cristian Rotariu 
10*ef1c9924SMarian-Cristian Rotariu /* R8A774E1 CPG Core Clocks */
11*ef1c9924SMarian-Cristian Rotariu #define R8A774E1_CLK_Z			0
12*ef1c9924SMarian-Cristian Rotariu #define R8A774E1_CLK_Z2			1
13*ef1c9924SMarian-Cristian Rotariu #define R8A774E1_CLK_ZG			2
14*ef1c9924SMarian-Cristian Rotariu #define R8A774E1_CLK_ZTR		3
15*ef1c9924SMarian-Cristian Rotariu #define R8A774E1_CLK_ZTRD2		4
16*ef1c9924SMarian-Cristian Rotariu #define R8A774E1_CLK_ZT			5
17*ef1c9924SMarian-Cristian Rotariu #define R8A774E1_CLK_ZX			6
18*ef1c9924SMarian-Cristian Rotariu #define R8A774E1_CLK_S0D1		7
19*ef1c9924SMarian-Cristian Rotariu #define R8A774E1_CLK_S0D2		8
20*ef1c9924SMarian-Cristian Rotariu #define R8A774E1_CLK_S0D3		9
21*ef1c9924SMarian-Cristian Rotariu #define R8A774E1_CLK_S0D4		10
22*ef1c9924SMarian-Cristian Rotariu #define R8A774E1_CLK_S0D6		11
23*ef1c9924SMarian-Cristian Rotariu #define R8A774E1_CLK_S0D8		12
24*ef1c9924SMarian-Cristian Rotariu #define R8A774E1_CLK_S0D12		13
25*ef1c9924SMarian-Cristian Rotariu #define R8A774E1_CLK_S1D2		14
26*ef1c9924SMarian-Cristian Rotariu #define R8A774E1_CLK_S1D4		15
27*ef1c9924SMarian-Cristian Rotariu #define R8A774E1_CLK_S2D1		16
28*ef1c9924SMarian-Cristian Rotariu #define R8A774E1_CLK_S2D2		17
29*ef1c9924SMarian-Cristian Rotariu #define R8A774E1_CLK_S2D4		18
30*ef1c9924SMarian-Cristian Rotariu #define R8A774E1_CLK_S3D1		19
31*ef1c9924SMarian-Cristian Rotariu #define R8A774E1_CLK_S3D2		20
32*ef1c9924SMarian-Cristian Rotariu #define R8A774E1_CLK_S3D4		21
33*ef1c9924SMarian-Cristian Rotariu #define R8A774E1_CLK_LB			22
34*ef1c9924SMarian-Cristian Rotariu #define R8A774E1_CLK_CL			23
35*ef1c9924SMarian-Cristian Rotariu #define R8A774E1_CLK_ZB3		24
36*ef1c9924SMarian-Cristian Rotariu #define R8A774E1_CLK_ZB3D2		25
37*ef1c9924SMarian-Cristian Rotariu #define R8A774E1_CLK_ZB3D4		26
38*ef1c9924SMarian-Cristian Rotariu #define R8A774E1_CLK_CR			27
39*ef1c9924SMarian-Cristian Rotariu #define R8A774E1_CLK_CRD2		28
40*ef1c9924SMarian-Cristian Rotariu #define R8A774E1_CLK_SD0H		29
41*ef1c9924SMarian-Cristian Rotariu #define R8A774E1_CLK_SD0		30
42*ef1c9924SMarian-Cristian Rotariu #define R8A774E1_CLK_SD1H		31
43*ef1c9924SMarian-Cristian Rotariu #define R8A774E1_CLK_SD1		32
44*ef1c9924SMarian-Cristian Rotariu #define R8A774E1_CLK_SD2H		33
45*ef1c9924SMarian-Cristian Rotariu #define R8A774E1_CLK_SD2		34
46*ef1c9924SMarian-Cristian Rotariu #define R8A774E1_CLK_SD3H		35
47*ef1c9924SMarian-Cristian Rotariu #define R8A774E1_CLK_SD3		36
48*ef1c9924SMarian-Cristian Rotariu #define R8A774E1_CLK_RPC		37
49*ef1c9924SMarian-Cristian Rotariu #define R8A774E1_CLK_RPCD2		38
50*ef1c9924SMarian-Cristian Rotariu #define R8A774E1_CLK_MSO		39
51*ef1c9924SMarian-Cristian Rotariu #define R8A774E1_CLK_HDMI		40
52*ef1c9924SMarian-Cristian Rotariu #define R8A774E1_CLK_CSI0		41
53*ef1c9924SMarian-Cristian Rotariu #define R8A774E1_CLK_CP			42
54*ef1c9924SMarian-Cristian Rotariu #define R8A774E1_CLK_CPEX		43
55*ef1c9924SMarian-Cristian Rotariu #define R8A774E1_CLK_R			44
56*ef1c9924SMarian-Cristian Rotariu #define R8A774E1_CLK_OSC		45
57*ef1c9924SMarian-Cristian Rotariu #define R8A774E1_CLK_CANFD		46
58*ef1c9924SMarian-Cristian Rotariu 
59*ef1c9924SMarian-Cristian Rotariu #endif /* __DT_BINDINGS_CLOCK_R8A774E1_CPG_MSSR_H__ */
60