xref: /openbmc/linux/include/dt-bindings/clock/qcom,sm8550-gcc.h (revision 7ae9fb1b7ecbb5d85d07857943f677fd1a559b18)
1*47ba9c50SAbel Vesa /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */
2*47ba9c50SAbel Vesa /*
3*47ba9c50SAbel Vesa  * Copyright (c) 2022, The Linux Foundation. All rights reserved.
4*47ba9c50SAbel Vesa  * Copyright (c) 2022, Linaro Limited
5*47ba9c50SAbel Vesa  */
6*47ba9c50SAbel Vesa 
7*47ba9c50SAbel Vesa #ifndef _DT_BINDINGS_CLK_QCOM_GCC_SM8550_H
8*47ba9c50SAbel Vesa #define _DT_BINDINGS_CLK_QCOM_GCC_SM8550_H
9*47ba9c50SAbel Vesa 
10*47ba9c50SAbel Vesa /* GCC clocks */
11*47ba9c50SAbel Vesa #define GCC_AGGRE_NOC_PCIE_AXI_CLK				0
12*47ba9c50SAbel Vesa #define GCC_AGGRE_UFS_PHY_AXI_CLK				1
13*47ba9c50SAbel Vesa #define GCC_AGGRE_UFS_PHY_AXI_HW_CTL_CLK			2
14*47ba9c50SAbel Vesa #define GCC_AGGRE_USB3_PRIM_AXI_CLK				3
15*47ba9c50SAbel Vesa #define GCC_AHB2PHY_0_CLK					4
16*47ba9c50SAbel Vesa #define GCC_BOOT_ROM_AHB_CLK					5
17*47ba9c50SAbel Vesa #define GCC_CAMERA_AHB_CLK					6
18*47ba9c50SAbel Vesa #define GCC_CAMERA_HF_AXI_CLK					7
19*47ba9c50SAbel Vesa #define GCC_CAMERA_SF_AXI_CLK					8
20*47ba9c50SAbel Vesa #define GCC_CAMERA_XO_CLK					9
21*47ba9c50SAbel Vesa #define GCC_CFG_NOC_PCIE_ANOC_AHB_CLK				10
22*47ba9c50SAbel Vesa #define GCC_CFG_NOC_USB3_PRIM_AXI_CLK				11
23*47ba9c50SAbel Vesa #define GCC_CNOC_PCIE_SF_AXI_CLK				12
24*47ba9c50SAbel Vesa #define GCC_DDRSS_GPU_AXI_CLK					13
25*47ba9c50SAbel Vesa #define GCC_DDRSS_PCIE_SF_QTB_CLK				14
26*47ba9c50SAbel Vesa #define GCC_DISP_AHB_CLK					15
27*47ba9c50SAbel Vesa #define GCC_DISP_HF_AXI_CLK					16
28*47ba9c50SAbel Vesa #define GCC_DISP_XO_CLK						17
29*47ba9c50SAbel Vesa #define GCC_GP1_CLK						18
30*47ba9c50SAbel Vesa #define GCC_GP1_CLK_SRC						19
31*47ba9c50SAbel Vesa #define GCC_GP2_CLK						20
32*47ba9c50SAbel Vesa #define GCC_GP2_CLK_SRC						21
33*47ba9c50SAbel Vesa #define GCC_GP3_CLK						22
34*47ba9c50SAbel Vesa #define GCC_GP3_CLK_SRC						23
35*47ba9c50SAbel Vesa #define GCC_GPLL0						24
36*47ba9c50SAbel Vesa #define GCC_GPLL0_OUT_EVEN					25
37*47ba9c50SAbel Vesa #define GCC_GPLL4						26
38*47ba9c50SAbel Vesa #define GCC_GPLL7						27
39*47ba9c50SAbel Vesa #define GCC_GPLL9						28
40*47ba9c50SAbel Vesa #define GCC_GPU_CFG_AHB_CLK					29
41*47ba9c50SAbel Vesa #define GCC_GPU_GPLL0_CLK_SRC					30
42*47ba9c50SAbel Vesa #define GCC_GPU_GPLL0_DIV_CLK_SRC				31
43*47ba9c50SAbel Vesa #define GCC_GPU_MEMNOC_GFX_CLK					32
44*47ba9c50SAbel Vesa #define GCC_GPU_SNOC_DVM_GFX_CLK				33
45*47ba9c50SAbel Vesa #define GCC_PCIE_0_AUX_CLK					34
46*47ba9c50SAbel Vesa #define GCC_PCIE_0_AUX_CLK_SRC					35
47*47ba9c50SAbel Vesa #define GCC_PCIE_0_CFG_AHB_CLK					36
48*47ba9c50SAbel Vesa #define GCC_PCIE_0_MSTR_AXI_CLK					37
49*47ba9c50SAbel Vesa #define GCC_PCIE_0_PHY_RCHNG_CLK				38
50*47ba9c50SAbel Vesa #define GCC_PCIE_0_PHY_RCHNG_CLK_SRC				39
51*47ba9c50SAbel Vesa #define GCC_PCIE_0_PIPE_CLK					40
52*47ba9c50SAbel Vesa #define GCC_PCIE_0_PIPE_CLK_SRC					41
53*47ba9c50SAbel Vesa #define GCC_PCIE_0_SLV_AXI_CLK					42
54*47ba9c50SAbel Vesa #define GCC_PCIE_0_SLV_Q2A_AXI_CLK				43
55*47ba9c50SAbel Vesa #define GCC_PCIE_1_AUX_CLK					44
56*47ba9c50SAbel Vesa #define GCC_PCIE_1_AUX_CLK_SRC					45
57*47ba9c50SAbel Vesa #define GCC_PCIE_1_CFG_AHB_CLK					46
58*47ba9c50SAbel Vesa #define GCC_PCIE_1_MSTR_AXI_CLK					47
59*47ba9c50SAbel Vesa #define GCC_PCIE_1_PHY_AUX_CLK					48
60*47ba9c50SAbel Vesa #define GCC_PCIE_1_PHY_AUX_CLK_SRC				49
61*47ba9c50SAbel Vesa #define GCC_PCIE_1_PHY_RCHNG_CLK				50
62*47ba9c50SAbel Vesa #define GCC_PCIE_1_PHY_RCHNG_CLK_SRC				51
63*47ba9c50SAbel Vesa #define GCC_PCIE_1_PIPE_CLK					52
64*47ba9c50SAbel Vesa #define GCC_PCIE_1_PIPE_CLK_SRC					53
65*47ba9c50SAbel Vesa #define GCC_PCIE_1_SLV_AXI_CLK					54
66*47ba9c50SAbel Vesa #define GCC_PCIE_1_SLV_Q2A_AXI_CLK				55
67*47ba9c50SAbel Vesa #define GCC_PDM2_CLK						56
68*47ba9c50SAbel Vesa #define GCC_PDM2_CLK_SRC					57
69*47ba9c50SAbel Vesa #define GCC_PDM_AHB_CLK						58
70*47ba9c50SAbel Vesa #define GCC_PDM_XO4_CLK						59
71*47ba9c50SAbel Vesa #define GCC_QMIP_CAMERA_NRT_AHB_CLK				60
72*47ba9c50SAbel Vesa #define GCC_QMIP_CAMERA_RT_AHB_CLK				61
73*47ba9c50SAbel Vesa #define GCC_QMIP_DISP_AHB_CLK					62
74*47ba9c50SAbel Vesa #define GCC_QMIP_GPU_AHB_CLK					63
75*47ba9c50SAbel Vesa #define GCC_QMIP_PCIE_AHB_CLK					64
76*47ba9c50SAbel Vesa #define GCC_QMIP_VIDEO_CV_CPU_AHB_CLK				65
77*47ba9c50SAbel Vesa #define GCC_QMIP_VIDEO_CVP_AHB_CLK				66
78*47ba9c50SAbel Vesa #define GCC_QMIP_VIDEO_V_CPU_AHB_CLK				67
79*47ba9c50SAbel Vesa #define GCC_QMIP_VIDEO_VCODEC_AHB_CLK				68
80*47ba9c50SAbel Vesa #define GCC_QUPV3_I2C_CORE_CLK					69
81*47ba9c50SAbel Vesa #define GCC_QUPV3_I2C_S0_CLK					70
82*47ba9c50SAbel Vesa #define GCC_QUPV3_I2C_S0_CLK_SRC				71
83*47ba9c50SAbel Vesa #define GCC_QUPV3_I2C_S1_CLK					72
84*47ba9c50SAbel Vesa #define GCC_QUPV3_I2C_S1_CLK_SRC				73
85*47ba9c50SAbel Vesa #define GCC_QUPV3_I2C_S2_CLK					74
86*47ba9c50SAbel Vesa #define GCC_QUPV3_I2C_S2_CLK_SRC				75
87*47ba9c50SAbel Vesa #define GCC_QUPV3_I2C_S3_CLK					76
88*47ba9c50SAbel Vesa #define GCC_QUPV3_I2C_S3_CLK_SRC				77
89*47ba9c50SAbel Vesa #define GCC_QUPV3_I2C_S4_CLK					78
90*47ba9c50SAbel Vesa #define GCC_QUPV3_I2C_S4_CLK_SRC				79
91*47ba9c50SAbel Vesa #define GCC_QUPV3_I2C_S5_CLK					80
92*47ba9c50SAbel Vesa #define GCC_QUPV3_I2C_S5_CLK_SRC				81
93*47ba9c50SAbel Vesa #define GCC_QUPV3_I2C_S6_CLK					82
94*47ba9c50SAbel Vesa #define GCC_QUPV3_I2C_S6_CLK_SRC				83
95*47ba9c50SAbel Vesa #define GCC_QUPV3_I2C_S7_CLK					84
96*47ba9c50SAbel Vesa #define GCC_QUPV3_I2C_S7_CLK_SRC				85
97*47ba9c50SAbel Vesa #define GCC_QUPV3_I2C_S8_CLK					86
98*47ba9c50SAbel Vesa #define GCC_QUPV3_I2C_S8_CLK_SRC				87
99*47ba9c50SAbel Vesa #define GCC_QUPV3_I2C_S9_CLK					88
100*47ba9c50SAbel Vesa #define GCC_QUPV3_I2C_S9_CLK_SRC				89
101*47ba9c50SAbel Vesa #define GCC_QUPV3_I2C_S_AHB_CLK					90
102*47ba9c50SAbel Vesa #define GCC_QUPV3_WRAP1_CORE_2X_CLK				91
103*47ba9c50SAbel Vesa #define GCC_QUPV3_WRAP1_CORE_CLK				92
104*47ba9c50SAbel Vesa #define GCC_QUPV3_WRAP1_S0_CLK					93
105*47ba9c50SAbel Vesa #define GCC_QUPV3_WRAP1_S0_CLK_SRC				94
106*47ba9c50SAbel Vesa #define GCC_QUPV3_WRAP1_S1_CLK					95
107*47ba9c50SAbel Vesa #define GCC_QUPV3_WRAP1_S1_CLK_SRC				96
108*47ba9c50SAbel Vesa #define GCC_QUPV3_WRAP1_S2_CLK					97
109*47ba9c50SAbel Vesa #define GCC_QUPV3_WRAP1_S2_CLK_SRC				98
110*47ba9c50SAbel Vesa #define GCC_QUPV3_WRAP1_S3_CLK					99
111*47ba9c50SAbel Vesa #define GCC_QUPV3_WRAP1_S3_CLK_SRC				100
112*47ba9c50SAbel Vesa #define GCC_QUPV3_WRAP1_S4_CLK					101
113*47ba9c50SAbel Vesa #define GCC_QUPV3_WRAP1_S4_CLK_SRC				102
114*47ba9c50SAbel Vesa #define GCC_QUPV3_WRAP1_S5_CLK					103
115*47ba9c50SAbel Vesa #define GCC_QUPV3_WRAP1_S5_CLK_SRC				104
116*47ba9c50SAbel Vesa #define GCC_QUPV3_WRAP1_S6_CLK					105
117*47ba9c50SAbel Vesa #define GCC_QUPV3_WRAP1_S6_CLK_SRC				106
118*47ba9c50SAbel Vesa #define GCC_QUPV3_WRAP1_S7_CLK					107
119*47ba9c50SAbel Vesa #define GCC_QUPV3_WRAP1_S7_CLK_SRC				108
120*47ba9c50SAbel Vesa #define GCC_QUPV3_WRAP2_CORE_2X_CLK				109
121*47ba9c50SAbel Vesa #define GCC_QUPV3_WRAP2_CORE_CLK				110
122*47ba9c50SAbel Vesa #define GCC_QUPV3_WRAP2_S0_CLK					111
123*47ba9c50SAbel Vesa #define GCC_QUPV3_WRAP2_S0_CLK_SRC				112
124*47ba9c50SAbel Vesa #define GCC_QUPV3_WRAP2_S1_CLK					113
125*47ba9c50SAbel Vesa #define GCC_QUPV3_WRAP2_S1_CLK_SRC				114
126*47ba9c50SAbel Vesa #define GCC_QUPV3_WRAP2_S2_CLK					115
127*47ba9c50SAbel Vesa #define GCC_QUPV3_WRAP2_S2_CLK_SRC				116
128*47ba9c50SAbel Vesa #define GCC_QUPV3_WRAP2_S3_CLK					117
129*47ba9c50SAbel Vesa #define GCC_QUPV3_WRAP2_S3_CLK_SRC				118
130*47ba9c50SAbel Vesa #define GCC_QUPV3_WRAP2_S4_CLK					119
131*47ba9c50SAbel Vesa #define GCC_QUPV3_WRAP2_S4_CLK_SRC				120
132*47ba9c50SAbel Vesa #define GCC_QUPV3_WRAP2_S5_CLK					121
133*47ba9c50SAbel Vesa #define GCC_QUPV3_WRAP2_S5_CLK_SRC				122
134*47ba9c50SAbel Vesa #define GCC_QUPV3_WRAP2_S6_CLK					123
135*47ba9c50SAbel Vesa #define GCC_QUPV3_WRAP2_S6_CLK_SRC				124
136*47ba9c50SAbel Vesa #define GCC_QUPV3_WRAP2_S7_CLK					125
137*47ba9c50SAbel Vesa #define GCC_QUPV3_WRAP2_S7_CLK_SRC				126
138*47ba9c50SAbel Vesa #define GCC_QUPV3_WRAP_1_M_AHB_CLK				127
139*47ba9c50SAbel Vesa #define GCC_QUPV3_WRAP_1_S_AHB_CLK				128
140*47ba9c50SAbel Vesa #define GCC_QUPV3_WRAP_2_M_AHB_CLK				129
141*47ba9c50SAbel Vesa #define GCC_QUPV3_WRAP_2_S_AHB_CLK				130
142*47ba9c50SAbel Vesa #define GCC_SDCC2_AHB_CLK					131
143*47ba9c50SAbel Vesa #define GCC_SDCC2_APPS_CLK					132
144*47ba9c50SAbel Vesa #define GCC_SDCC2_APPS_CLK_SRC					133
145*47ba9c50SAbel Vesa #define GCC_SDCC4_AHB_CLK					134
146*47ba9c50SAbel Vesa #define GCC_SDCC4_APPS_CLK					135
147*47ba9c50SAbel Vesa #define GCC_SDCC4_APPS_CLK_SRC					136
148*47ba9c50SAbel Vesa #define GCC_UFS_PHY_AHB_CLK					137
149*47ba9c50SAbel Vesa #define GCC_UFS_PHY_AXI_CLK					138
150*47ba9c50SAbel Vesa #define GCC_UFS_PHY_AXI_CLK_SRC					139
151*47ba9c50SAbel Vesa #define GCC_UFS_PHY_AXI_HW_CTL_CLK				140
152*47ba9c50SAbel Vesa #define GCC_UFS_PHY_ICE_CORE_CLK				141
153*47ba9c50SAbel Vesa #define GCC_UFS_PHY_ICE_CORE_CLK_SRC				142
154*47ba9c50SAbel Vesa #define GCC_UFS_PHY_ICE_CORE_HW_CTL_CLK				143
155*47ba9c50SAbel Vesa #define GCC_UFS_PHY_PHY_AUX_CLK					144
156*47ba9c50SAbel Vesa #define GCC_UFS_PHY_PHY_AUX_CLK_SRC				145
157*47ba9c50SAbel Vesa #define GCC_UFS_PHY_PHY_AUX_HW_CTL_CLK				146
158*47ba9c50SAbel Vesa #define GCC_UFS_PHY_RX_SYMBOL_0_CLK				147
159*47ba9c50SAbel Vesa #define GCC_UFS_PHY_RX_SYMBOL_0_CLK_SRC				148
160*47ba9c50SAbel Vesa #define GCC_UFS_PHY_RX_SYMBOL_1_CLK				149
161*47ba9c50SAbel Vesa #define GCC_UFS_PHY_RX_SYMBOL_1_CLK_SRC				150
162*47ba9c50SAbel Vesa #define GCC_UFS_PHY_TX_SYMBOL_0_CLK				151
163*47ba9c50SAbel Vesa #define GCC_UFS_PHY_TX_SYMBOL_0_CLK_SRC				152
164*47ba9c50SAbel Vesa #define GCC_UFS_PHY_UNIPRO_CORE_CLK				153
165*47ba9c50SAbel Vesa #define GCC_UFS_PHY_UNIPRO_CORE_CLK_SRC				154
166*47ba9c50SAbel Vesa #define GCC_UFS_PHY_UNIPRO_CORE_HW_CTL_CLK			155
167*47ba9c50SAbel Vesa #define GCC_USB30_PRIM_MASTER_CLK				156
168*47ba9c50SAbel Vesa #define GCC_USB30_PRIM_MASTER_CLK_SRC				157
169*47ba9c50SAbel Vesa #define GCC_USB30_PRIM_MOCK_UTMI_CLK				158
170*47ba9c50SAbel Vesa #define GCC_USB30_PRIM_MOCK_UTMI_CLK_SRC			159
171*47ba9c50SAbel Vesa #define GCC_USB30_PRIM_MOCK_UTMI_POSTDIV_CLK_SRC		160
172*47ba9c50SAbel Vesa #define GCC_USB30_PRIM_SLEEP_CLK				161
173*47ba9c50SAbel Vesa #define GCC_USB3_PRIM_PHY_AUX_CLK				162
174*47ba9c50SAbel Vesa #define GCC_USB3_PRIM_PHY_AUX_CLK_SRC				163
175*47ba9c50SAbel Vesa #define GCC_USB3_PRIM_PHY_COM_AUX_CLK				164
176*47ba9c50SAbel Vesa #define GCC_USB3_PRIM_PHY_PIPE_CLK				165
177*47ba9c50SAbel Vesa #define GCC_USB3_PRIM_PHY_PIPE_CLK_SRC				166
178*47ba9c50SAbel Vesa #define GCC_VIDEO_AHB_CLK					167
179*47ba9c50SAbel Vesa #define GCC_VIDEO_AXI0_CLK					168
180*47ba9c50SAbel Vesa #define GCC_VIDEO_AXI1_CLK					169
181*47ba9c50SAbel Vesa #define GCC_VIDEO_XO_CLK					170
182*47ba9c50SAbel Vesa 
183*47ba9c50SAbel Vesa /* GCC resets */
184*47ba9c50SAbel Vesa #define GCC_CAMERA_BCR						0
185*47ba9c50SAbel Vesa #define GCC_DISPLAY_BCR						1
186*47ba9c50SAbel Vesa #define GCC_GPU_BCR						2
187*47ba9c50SAbel Vesa #define GCC_PCIE_0_BCR						3
188*47ba9c50SAbel Vesa #define GCC_PCIE_0_LINK_DOWN_BCR				4
189*47ba9c50SAbel Vesa #define GCC_PCIE_0_NOCSR_COM_PHY_BCR				5
190*47ba9c50SAbel Vesa #define GCC_PCIE_0_PHY_BCR					6
191*47ba9c50SAbel Vesa #define GCC_PCIE_0_PHY_NOCSR_COM_PHY_BCR			7
192*47ba9c50SAbel Vesa #define GCC_PCIE_1_BCR						8
193*47ba9c50SAbel Vesa #define GCC_PCIE_1_LINK_DOWN_BCR				9
194*47ba9c50SAbel Vesa #define GCC_PCIE_1_NOCSR_COM_PHY_BCR				10
195*47ba9c50SAbel Vesa #define GCC_PCIE_1_PHY_BCR					11
196*47ba9c50SAbel Vesa #define GCC_PCIE_1_PHY_NOCSR_COM_PHY_BCR			12
197*47ba9c50SAbel Vesa #define GCC_PCIE_PHY_BCR					13
198*47ba9c50SAbel Vesa #define GCC_PCIE_PHY_CFG_AHB_BCR				14
199*47ba9c50SAbel Vesa #define GCC_PCIE_PHY_COM_BCR					15
200*47ba9c50SAbel Vesa #define GCC_PDM_BCR						16
201*47ba9c50SAbel Vesa #define GCC_QUPV3_WRAPPER_1_BCR					17
202*47ba9c50SAbel Vesa #define GCC_QUPV3_WRAPPER_2_BCR					18
203*47ba9c50SAbel Vesa #define GCC_QUPV3_WRAPPER_I2C_BCR				19
204*47ba9c50SAbel Vesa #define GCC_QUSB2PHY_PRIM_BCR					20
205*47ba9c50SAbel Vesa #define GCC_QUSB2PHY_SEC_BCR					21
206*47ba9c50SAbel Vesa #define GCC_SDCC2_BCR						22
207*47ba9c50SAbel Vesa #define GCC_SDCC4_BCR						23
208*47ba9c50SAbel Vesa #define GCC_UFS_PHY_BCR						24
209*47ba9c50SAbel Vesa #define GCC_USB30_PRIM_BCR					25
210*47ba9c50SAbel Vesa #define GCC_USB3_DP_PHY_PRIM_BCR				26
211*47ba9c50SAbel Vesa #define GCC_USB3_DP_PHY_SEC_BCR					27
212*47ba9c50SAbel Vesa #define GCC_USB3_PHY_PRIM_BCR					28
213*47ba9c50SAbel Vesa #define GCC_USB3_PHY_SEC_BCR					29
214*47ba9c50SAbel Vesa #define GCC_USB3PHY_PHY_PRIM_BCR				30
215*47ba9c50SAbel Vesa #define GCC_USB3PHY_PHY_SEC_BCR					31
216*47ba9c50SAbel Vesa #define GCC_USB_PHY_CFG_AHB2PHY_BCR				32
217*47ba9c50SAbel Vesa #define GCC_VIDEO_AXI0_CLK_ARES					33
218*47ba9c50SAbel Vesa #define GCC_VIDEO_AXI1_CLK_ARES					34
219*47ba9c50SAbel Vesa #define GCC_VIDEO_BCR						35
220*47ba9c50SAbel Vesa 
221*47ba9c50SAbel Vesa /* GCC power domains */
222*47ba9c50SAbel Vesa #define PCIE_0_GDSC						0
223*47ba9c50SAbel Vesa #define PCIE_0_PHY_GDSC						1
224*47ba9c50SAbel Vesa #define PCIE_1_GDSC						2
225*47ba9c50SAbel Vesa #define PCIE_1_PHY_GDSC						3
226*47ba9c50SAbel Vesa #define UFS_PHY_GDSC						4
227*47ba9c50SAbel Vesa #define UFS_MEM_PHY_GDSC					5
228*47ba9c50SAbel Vesa #define USB30_PRIM_GDSC						6
229*47ba9c50SAbel Vesa #define USB3_PHY_GDSC						7
230*47ba9c50SAbel Vesa 
231*47ba9c50SAbel Vesa #endif
232