1d65112f5SPhil Edworthy // SPDX-License-Identifier: GPL-2.0
2d65112f5SPhil Edworthy /*
3d65112f5SPhil Edworthy * Renesas RZ/N1 Watchdog timer.
4d65112f5SPhil Edworthy * This is a 12-bit timer driver from a (62.5/16384) MHz clock. It can't even
5d65112f5SPhil Edworthy * cope with 2 seconds.
6d65112f5SPhil Edworthy *
7d65112f5SPhil Edworthy * Copyright 2018 Renesas Electronics Europe Ltd.
8d65112f5SPhil Edworthy *
9d65112f5SPhil Edworthy * Derived from Ralink RT288x watchdog timer.
10d65112f5SPhil Edworthy */
11d65112f5SPhil Edworthy
12d65112f5SPhil Edworthy #include <linux/clk.h>
13d65112f5SPhil Edworthy #include <linux/interrupt.h>
14d65112f5SPhil Edworthy #include <linux/kernel.h>
15d65112f5SPhil Edworthy #include <linux/module.h>
16d65112f5SPhil Edworthy #include <linux/of_address.h>
17d65112f5SPhil Edworthy #include <linux/of_irq.h>
18d65112f5SPhil Edworthy #include <linux/platform_device.h>
19d65112f5SPhil Edworthy #include <linux/reboot.h>
20d65112f5SPhil Edworthy #include <linux/watchdog.h>
21d65112f5SPhil Edworthy
22d65112f5SPhil Edworthy #define DEFAULT_TIMEOUT 60
23d65112f5SPhil Edworthy
24d65112f5SPhil Edworthy #define RZN1_WDT_RETRIGGER 0x0
25d65112f5SPhil Edworthy #define RZN1_WDT_RETRIGGER_RELOAD_VAL 0
26d65112f5SPhil Edworthy #define RZN1_WDT_RETRIGGER_RELOAD_VAL_MASK 0xfff
27d65112f5SPhil Edworthy #define RZN1_WDT_RETRIGGER_PRESCALE BIT(12)
28d65112f5SPhil Edworthy #define RZN1_WDT_RETRIGGER_ENABLE BIT(13)
29d65112f5SPhil Edworthy #define RZN1_WDT_RETRIGGER_WDSI (0x2 << 14)
30d65112f5SPhil Edworthy
31d65112f5SPhil Edworthy #define RZN1_WDT_PRESCALER 16384
32d65112f5SPhil Edworthy #define RZN1_WDT_MAX 4095
33d65112f5SPhil Edworthy
34d65112f5SPhil Edworthy struct rzn1_watchdog {
35d65112f5SPhil Edworthy struct watchdog_device wdtdev;
36d65112f5SPhil Edworthy void __iomem *base;
37d65112f5SPhil Edworthy unsigned long clk_rate_khz;
38d65112f5SPhil Edworthy };
39d65112f5SPhil Edworthy
max_heart_beat_ms(unsigned long clk_rate_khz)40d65112f5SPhil Edworthy static inline uint32_t max_heart_beat_ms(unsigned long clk_rate_khz)
41d65112f5SPhil Edworthy {
42d65112f5SPhil Edworthy return (RZN1_WDT_MAX * RZN1_WDT_PRESCALER) / clk_rate_khz;
43d65112f5SPhil Edworthy }
44d65112f5SPhil Edworthy
compute_reload_value(uint32_t tick_ms,unsigned long clk_rate_khz)45d65112f5SPhil Edworthy static inline uint32_t compute_reload_value(uint32_t tick_ms,
46d65112f5SPhil Edworthy unsigned long clk_rate_khz)
47d65112f5SPhil Edworthy {
48d65112f5SPhil Edworthy return (tick_ms * clk_rate_khz) / RZN1_WDT_PRESCALER;
49d65112f5SPhil Edworthy }
50d65112f5SPhil Edworthy
rzn1_wdt_ping(struct watchdog_device * w)51d65112f5SPhil Edworthy static int rzn1_wdt_ping(struct watchdog_device *w)
52d65112f5SPhil Edworthy {
53d65112f5SPhil Edworthy struct rzn1_watchdog *wdt = watchdog_get_drvdata(w);
54d65112f5SPhil Edworthy
55d65112f5SPhil Edworthy /* Any value retrigggers the watchdog */
56d65112f5SPhil Edworthy writel(0, wdt->base + RZN1_WDT_RETRIGGER);
57d65112f5SPhil Edworthy
58d65112f5SPhil Edworthy return 0;
59d65112f5SPhil Edworthy }
60d65112f5SPhil Edworthy
rzn1_wdt_start(struct watchdog_device * w)61d65112f5SPhil Edworthy static int rzn1_wdt_start(struct watchdog_device *w)
62d65112f5SPhil Edworthy {
63d65112f5SPhil Edworthy struct rzn1_watchdog *wdt = watchdog_get_drvdata(w);
64d65112f5SPhil Edworthy u32 val;
65d65112f5SPhil Edworthy
66d65112f5SPhil Edworthy /*
67d65112f5SPhil Edworthy * The hardware allows you to write to this reg only once.
68d65112f5SPhil Edworthy * Since this includes the reload value, there is no way to change the
69d65112f5SPhil Edworthy * timeout once started. Also note that the WDT clock is half the bus
70d65112f5SPhil Edworthy * fabric clock rate, so if the bus fabric clock rate is changed after
71d65112f5SPhil Edworthy * the WDT is started, the WDT interval will be wrong.
72d65112f5SPhil Edworthy */
73d65112f5SPhil Edworthy val = RZN1_WDT_RETRIGGER_WDSI;
74d65112f5SPhil Edworthy val |= RZN1_WDT_RETRIGGER_ENABLE;
75d65112f5SPhil Edworthy val |= RZN1_WDT_RETRIGGER_PRESCALE;
76d65112f5SPhil Edworthy val |= compute_reload_value(w->max_hw_heartbeat_ms, wdt->clk_rate_khz);
77d65112f5SPhil Edworthy writel(val, wdt->base + RZN1_WDT_RETRIGGER);
78d65112f5SPhil Edworthy
79d65112f5SPhil Edworthy return 0;
80d65112f5SPhil Edworthy }
81d65112f5SPhil Edworthy
rzn1_wdt_irq(int irq,void * _wdt)82d65112f5SPhil Edworthy static irqreturn_t rzn1_wdt_irq(int irq, void *_wdt)
83d65112f5SPhil Edworthy {
84d65112f5SPhil Edworthy pr_crit("RZN1 Watchdog. Initiating system reboot\n");
85d65112f5SPhil Edworthy emergency_restart();
86d65112f5SPhil Edworthy
87d65112f5SPhil Edworthy return IRQ_HANDLED;
88d65112f5SPhil Edworthy }
89d65112f5SPhil Edworthy
90d65112f5SPhil Edworthy static struct watchdog_info rzn1_wdt_info = {
91d65112f5SPhil Edworthy .identity = "RZ/N1 Watchdog",
92d65112f5SPhil Edworthy .options = WDIOF_MAGICCLOSE | WDIOF_SETTIMEOUT | WDIOF_KEEPALIVEPING,
93d65112f5SPhil Edworthy };
94d65112f5SPhil Edworthy
95d65112f5SPhil Edworthy static const struct watchdog_ops rzn1_wdt_ops = {
96d65112f5SPhil Edworthy .owner = THIS_MODULE,
97d65112f5SPhil Edworthy .start = rzn1_wdt_start,
98d65112f5SPhil Edworthy .ping = rzn1_wdt_ping,
99d65112f5SPhil Edworthy };
100d65112f5SPhil Edworthy
rzn1_wdt_probe(struct platform_device * pdev)101d65112f5SPhil Edworthy static int rzn1_wdt_probe(struct platform_device *pdev)
102d65112f5SPhil Edworthy {
103d65112f5SPhil Edworthy struct device *dev = &pdev->dev;
104d65112f5SPhil Edworthy struct rzn1_watchdog *wdt;
105d65112f5SPhil Edworthy struct device_node *np = dev->of_node;
106d65112f5SPhil Edworthy struct clk *clk;
107d65112f5SPhil Edworthy unsigned long clk_rate;
108d65112f5SPhil Edworthy int ret;
109d65112f5SPhil Edworthy int irq;
110d65112f5SPhil Edworthy
111d65112f5SPhil Edworthy wdt = devm_kzalloc(dev, sizeof(*wdt), GFP_KERNEL);
112d65112f5SPhil Edworthy if (!wdt)
113d65112f5SPhil Edworthy return -ENOMEM;
114d65112f5SPhil Edworthy
115d65112f5SPhil Edworthy wdt->base = devm_platform_ioremap_resource(pdev, 0);
116d65112f5SPhil Edworthy if (IS_ERR(wdt->base))
117d65112f5SPhil Edworthy return PTR_ERR(wdt->base);
118d65112f5SPhil Edworthy
119d65112f5SPhil Edworthy irq = platform_get_irq(pdev, 0);
120d65112f5SPhil Edworthy if (irq < 0)
121d65112f5SPhil Edworthy return irq;
122d65112f5SPhil Edworthy
123d65112f5SPhil Edworthy ret = devm_request_irq(dev, irq, rzn1_wdt_irq, 0,
124d65112f5SPhil Edworthy np->name, wdt);
125d65112f5SPhil Edworthy if (ret) {
126d65112f5SPhil Edworthy dev_err(dev, "failed to request irq %d\n", irq);
127d65112f5SPhil Edworthy return ret;
128d65112f5SPhil Edworthy }
129d65112f5SPhil Edworthy
130*a42912acSChristophe JAILLET clk = devm_clk_get_enabled(dev, NULL);
131d65112f5SPhil Edworthy if (IS_ERR(clk)) {
132d65112f5SPhil Edworthy dev_err(dev, "failed to get the clock\n");
133d65112f5SPhil Edworthy return PTR_ERR(clk);
134d65112f5SPhil Edworthy }
135d65112f5SPhil Edworthy
136d65112f5SPhil Edworthy clk_rate = clk_get_rate(clk);
137d65112f5SPhil Edworthy if (!clk_rate) {
138d65112f5SPhil Edworthy dev_err(dev, "failed to get the clock rate\n");
139d65112f5SPhil Edworthy return -EINVAL;
140d65112f5SPhil Edworthy }
141d65112f5SPhil Edworthy
142d65112f5SPhil Edworthy wdt->clk_rate_khz = clk_rate / 1000;
143d65112f5SPhil Edworthy wdt->wdtdev.info = &rzn1_wdt_info,
144d65112f5SPhil Edworthy wdt->wdtdev.ops = &rzn1_wdt_ops,
145d65112f5SPhil Edworthy wdt->wdtdev.status = WATCHDOG_NOWAYOUT_INIT_STATUS,
146d65112f5SPhil Edworthy wdt->wdtdev.parent = dev;
147d65112f5SPhil Edworthy /*
148d65112f5SPhil Edworthy * The period of the watchdog cannot be changed once set
149d65112f5SPhil Edworthy * and is limited to a very short period.
150d65112f5SPhil Edworthy * Configure it for a 1s period once and for all, and
151d65112f5SPhil Edworthy * rely on the heart-beat provided by the watchdog core
152d65112f5SPhil Edworthy * to make this usable by the user-space.
153d65112f5SPhil Edworthy */
154d65112f5SPhil Edworthy wdt->wdtdev.max_hw_heartbeat_ms = max_heart_beat_ms(wdt->clk_rate_khz);
155d65112f5SPhil Edworthy if (wdt->wdtdev.max_hw_heartbeat_ms > 1000)
156d65112f5SPhil Edworthy wdt->wdtdev.max_hw_heartbeat_ms = 1000;
157d65112f5SPhil Edworthy
158d65112f5SPhil Edworthy wdt->wdtdev.timeout = DEFAULT_TIMEOUT;
159d65112f5SPhil Edworthy ret = watchdog_init_timeout(&wdt->wdtdev, 0, dev);
160d65112f5SPhil Edworthy if (ret)
161d65112f5SPhil Edworthy return ret;
162d65112f5SPhil Edworthy
163d65112f5SPhil Edworthy watchdog_set_drvdata(&wdt->wdtdev, wdt);
164d65112f5SPhil Edworthy
165d65112f5SPhil Edworthy return devm_watchdog_register_device(dev, &wdt->wdtdev);
166d65112f5SPhil Edworthy }
167d65112f5SPhil Edworthy
168d65112f5SPhil Edworthy
169d65112f5SPhil Edworthy static const struct of_device_id rzn1_wdt_match[] = {
170d65112f5SPhil Edworthy { .compatible = "renesas,rzn1-wdt" },
171d65112f5SPhil Edworthy {},
172d65112f5SPhil Edworthy };
173d65112f5SPhil Edworthy MODULE_DEVICE_TABLE(of, rzn1_wdt_match);
174d65112f5SPhil Edworthy
175d65112f5SPhil Edworthy static struct platform_driver rzn1_wdt_driver = {
176d65112f5SPhil Edworthy .probe = rzn1_wdt_probe,
177d65112f5SPhil Edworthy .driver = {
178d65112f5SPhil Edworthy .name = KBUILD_MODNAME,
179d65112f5SPhil Edworthy .of_match_table = rzn1_wdt_match,
180d65112f5SPhil Edworthy },
181d65112f5SPhil Edworthy };
182d65112f5SPhil Edworthy
183d65112f5SPhil Edworthy module_platform_driver(rzn1_wdt_driver);
184d65112f5SPhil Edworthy
185d65112f5SPhil Edworthy MODULE_DESCRIPTION("Renesas RZ/N1 hardware watchdog");
186d65112f5SPhil Edworthy MODULE_AUTHOR("Phil Edworthy <phil.edworthy@renesas.com>");
187d65112f5SPhil Edworthy MODULE_LICENSE("GPL");
188