xref: /openbmc/linux/drivers/watchdog/pnx4008_wdt.c (revision 9a87ffc99ec8eb8d35eed7c4f816d75f5cc9662e)
1d0173278SGuenter Roeck // SPDX-License-Identifier: GPL-2.0
2b7e04f8cSWim Van Sebroeck /*
3b7e04f8cSWim Van Sebroeck  * drivers/char/watchdog/pnx4008_wdt.c
4b7e04f8cSWim Van Sebroeck  *
5b7e04f8cSWim Van Sebroeck  * Watchdog driver for PNX4008 board
6b7e04f8cSWim Van Sebroeck  *
7b7e04f8cSWim Van Sebroeck  * Authors: Dmitry Chigirev <source@mvista.com>,
8b7e04f8cSWim Van Sebroeck  *	    Vitaly Wool <vitalywool@gmail.com>
9b7e04f8cSWim Van Sebroeck  * Based on sa1100 driver,
10b7e04f8cSWim Van Sebroeck  * Copyright (C) 2000 Oleg Drokin <green@crimea.edu>
11b7e04f8cSWim Van Sebroeck  *
126b1e8386SWolfram Sang  * 2005-2006 (c) MontaVista Software, Inc.
136b1e8386SWolfram Sang  *
146b1e8386SWolfram Sang  * (C) 2012 Wolfram Sang, Pengutronix
15b7e04f8cSWim Van Sebroeck  */
16b7e04f8cSWim Van Sebroeck 
1727c766aaSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
1827c766aaSJoe Perches 
19b7e04f8cSWim Van Sebroeck #include <linux/module.h>
20b7e04f8cSWim Van Sebroeck #include <linux/moduleparam.h>
21b7e04f8cSWim Van Sebroeck #include <linux/types.h>
22b7e04f8cSWim Van Sebroeck #include <linux/kernel.h>
23b7e04f8cSWim Van Sebroeck #include <linux/watchdog.h>
24b7e04f8cSWim Van Sebroeck #include <linux/platform_device.h>
25b7e04f8cSWim Van Sebroeck #include <linux/clk.h>
26b7e04f8cSWim Van Sebroeck #include <linux/spinlock.h>
2784ca995cSAlan Cox #include <linux/io.h>
285a0e3ad6STejun Heo #include <linux/slab.h>
296b1e8386SWolfram Sang #include <linux/err.h>
303ba3774bSRoland Stigge #include <linux/of.h>
314ed5443dSSylvain Lemieux #include <linux/delay.h>
324ed5443dSSylvain Lemieux #include <linux/reboot.h>
33b7e04f8cSWim Van Sebroeck 
34b7e04f8cSWim Van Sebroeck /* WatchDog Timer - Chapter 23 Page 207 */
35b7e04f8cSWim Van Sebroeck 
36b7e04f8cSWim Van Sebroeck #define DEFAULT_HEARTBEAT 19
37b7e04f8cSWim Van Sebroeck #define MAX_HEARTBEAT     60
38b7e04f8cSWim Van Sebroeck 
39b7e04f8cSWim Van Sebroeck /* Watchdog timer register set definition */
40b7e04f8cSWim Van Sebroeck #define WDTIM_INT(p)     ((p) + 0x0)
41b7e04f8cSWim Van Sebroeck #define WDTIM_CTRL(p)    ((p) + 0x4)
42b7e04f8cSWim Van Sebroeck #define WDTIM_COUNTER(p) ((p) + 0x8)
43b7e04f8cSWim Van Sebroeck #define WDTIM_MCTRL(p)   ((p) + 0xC)
44b7e04f8cSWim Van Sebroeck #define WDTIM_MATCH0(p)  ((p) + 0x10)
45b7e04f8cSWim Van Sebroeck #define WDTIM_EMR(p)     ((p) + 0x14)
46b7e04f8cSWim Van Sebroeck #define WDTIM_PULSE(p)   ((p) + 0x18)
47b7e04f8cSWim Van Sebroeck #define WDTIM_RES(p)     ((p) + 0x1C)
48b7e04f8cSWim Van Sebroeck 
49b7e04f8cSWim Van Sebroeck /* WDTIM_INT bit definitions */
50b7e04f8cSWim Van Sebroeck #define MATCH_INT      1
51b7e04f8cSWim Van Sebroeck 
52b7e04f8cSWim Van Sebroeck /* WDTIM_CTRL bit definitions */
53b7e04f8cSWim Van Sebroeck #define COUNT_ENAB     1
54b7e04f8cSWim Van Sebroeck #define RESET_COUNT    (1 << 1)
55b7e04f8cSWim Van Sebroeck #define DEBUG_EN       (1 << 2)
56b7e04f8cSWim Van Sebroeck 
57b7e04f8cSWim Van Sebroeck /* WDTIM_MCTRL bit definitions */
58b7e04f8cSWim Van Sebroeck #define MR0_INT        1
59b7e04f8cSWim Van Sebroeck #undef  RESET_COUNT0
60b7e04f8cSWim Van Sebroeck #define RESET_COUNT0   (1 << 2)
61b7e04f8cSWim Van Sebroeck #define STOP_COUNT0    (1 << 2)
62b7e04f8cSWim Van Sebroeck #define M_RES1         (1 << 3)
63b7e04f8cSWim Van Sebroeck #define M_RES2         (1 << 4)
64b7e04f8cSWim Van Sebroeck #define RESFRC1        (1 << 5)
65b7e04f8cSWim Van Sebroeck #define RESFRC2        (1 << 6)
66b7e04f8cSWim Van Sebroeck 
67b7e04f8cSWim Van Sebroeck /* WDTIM_EMR bit definitions */
68b7e04f8cSWim Van Sebroeck #define EXT_MATCH0      1
69b7e04f8cSWim Van Sebroeck #define MATCH_OUTPUT_HIGH (2 << 4)	/*a MATCH_CTRL setting */
70b7e04f8cSWim Van Sebroeck 
71b7e04f8cSWim Van Sebroeck /* WDTIM_RES bit definitions */
72b7e04f8cSWim Van Sebroeck #define WDOG_RESET      1	/* read only */
73b7e04f8cSWim Van Sebroeck 
74b7e04f8cSWim Van Sebroeck #define WDOG_COUNTER_RATE 13000000	/*the counter clock is 13 MHz fixed */
75b7e04f8cSWim Van Sebroeck 
7686a1e189SWim Van Sebroeck static bool nowayout = WATCHDOG_NOWAYOUT;
77d956aa78SMarcus Folkesson static unsigned int heartbeat;
78b7e04f8cSWim Van Sebroeck 
79c7dfd0ccSAlexey Dobriyan static DEFINE_SPINLOCK(io_lock);
80b7e04f8cSWim Van Sebroeck static void __iomem	*wdt_base;
814c30737cSVladimir Zapolskiy static struct clk	*wdt_clk;
82b7e04f8cSWim Van Sebroeck 
pnx4008_wdt_start(struct watchdog_device * wdd)836b1e8386SWolfram Sang static int pnx4008_wdt_start(struct watchdog_device *wdd)
84b7e04f8cSWim Van Sebroeck {
85b7e04f8cSWim Van Sebroeck 	spin_lock(&io_lock);
86b7e04f8cSWim Van Sebroeck 
87b7e04f8cSWim Van Sebroeck 	/* stop counter, initiate counter reset */
887cbc3535SWolfram Sang 	writel(RESET_COUNT, WDTIM_CTRL(wdt_base));
89b7e04f8cSWim Van Sebroeck 	/*wait for reset to complete. 100% guarantee event */
907cbc3535SWolfram Sang 	while (readl(WDTIM_COUNTER(wdt_base)))
91b7e04f8cSWim Van Sebroeck 		cpu_relax();
92b7e04f8cSWim Van Sebroeck 	/* internal and external reset, stop after that */
937cbc3535SWolfram Sang 	writel(M_RES2 | STOP_COUNT0 | RESET_COUNT0, WDTIM_MCTRL(wdt_base));
94b7e04f8cSWim Van Sebroeck 	/* configure match output */
957cbc3535SWolfram Sang 	writel(MATCH_OUTPUT_HIGH, WDTIM_EMR(wdt_base));
96b7e04f8cSWim Van Sebroeck 	/* clear interrupt, just in case */
977cbc3535SWolfram Sang 	writel(MATCH_INT, WDTIM_INT(wdt_base));
98b7e04f8cSWim Van Sebroeck 	/* the longest pulse period 65541/(13*10^6) seconds ~ 5 ms. */
997cbc3535SWolfram Sang 	writel(0xFFFF, WDTIM_PULSE(wdt_base));
1006b1e8386SWolfram Sang 	writel(wdd->timeout * WDOG_COUNTER_RATE, WDTIM_MATCH0(wdt_base));
101b7e04f8cSWim Van Sebroeck 	/*enable counter, stop when debugger active */
1027cbc3535SWolfram Sang 	writel(COUNT_ENAB | DEBUG_EN, WDTIM_CTRL(wdt_base));
103b7e04f8cSWim Van Sebroeck 
104b7e04f8cSWim Van Sebroeck 	spin_unlock(&io_lock);
1056b1e8386SWolfram Sang 	return 0;
106b7e04f8cSWim Van Sebroeck }
107b7e04f8cSWim Van Sebroeck 
pnx4008_wdt_stop(struct watchdog_device * wdd)1086b1e8386SWolfram Sang static int pnx4008_wdt_stop(struct watchdog_device *wdd)
109b7e04f8cSWim Van Sebroeck {
110b7e04f8cSWim Van Sebroeck 	spin_lock(&io_lock);
111b7e04f8cSWim Van Sebroeck 
1127cbc3535SWolfram Sang 	writel(0, WDTIM_CTRL(wdt_base));	/*stop counter */
113b7e04f8cSWim Van Sebroeck 
114b7e04f8cSWim Van Sebroeck 	spin_unlock(&io_lock);
1156b1e8386SWolfram Sang 	return 0;
116b7e04f8cSWim Van Sebroeck }
117b7e04f8cSWim Van Sebroeck 
pnx4008_wdt_set_timeout(struct watchdog_device * wdd,unsigned int new_timeout)1186b1e8386SWolfram Sang static int pnx4008_wdt_set_timeout(struct watchdog_device *wdd,
1196b1e8386SWolfram Sang 				    unsigned int new_timeout)
120b7e04f8cSWim Van Sebroeck {
1210197c1c4SWim Van Sebroeck 	wdd->timeout = new_timeout;
1226b1e8386SWolfram Sang 	return 0;
12324fd1edaSRussell King }
12424fd1edaSRussell King 
pnx4008_restart_handler(struct watchdog_device * wdd,unsigned long mode,void * cmd)1254ed5443dSSylvain Lemieux static int pnx4008_restart_handler(struct watchdog_device *wdd,
1264ed5443dSSylvain Lemieux 				   unsigned long mode, void *cmd)
1274ed5443dSSylvain Lemieux {
128247dcad5SSylvain Lemieux 	const char *boot_cmd = cmd;
129247dcad5SSylvain Lemieux 
130247dcad5SSylvain Lemieux 	/*
131247dcad5SSylvain Lemieux 	 * Verify if a "cmd" passed from the userspace program rebooting
132247dcad5SSylvain Lemieux 	 * the system; if available, handle it.
133247dcad5SSylvain Lemieux 	 * - For details, see the 'reboot' syscall in kernel/reboot.c
134247dcad5SSylvain Lemieux 	 * - If the received "cmd" is not supported, use the default mode.
135247dcad5SSylvain Lemieux 	 */
136247dcad5SSylvain Lemieux 	if (boot_cmd) {
137247dcad5SSylvain Lemieux 		if (boot_cmd[0] == 'h')
138247dcad5SSylvain Lemieux 			mode = REBOOT_HARD;
139247dcad5SSylvain Lemieux 		else if (boot_cmd[0] == 's')
140247dcad5SSylvain Lemieux 			mode = REBOOT_SOFT;
141247dcad5SSylvain Lemieux 	}
142247dcad5SSylvain Lemieux 
14325b286c0SSylvain Lemieux 	if (mode == REBOOT_SOFT) {
14425b286c0SSylvain Lemieux 		/* Force match output active */
14525b286c0SSylvain Lemieux 		writel(EXT_MATCH0, WDTIM_EMR(wdt_base));
14625b286c0SSylvain Lemieux 		/* Internal reset on match output (RESOUT_N not asserted) */
14725b286c0SSylvain Lemieux 		writel(M_RES1, WDTIM_MCTRL(wdt_base));
14825b286c0SSylvain Lemieux 	} else {
1494ed5443dSSylvain Lemieux 		/* Instant assert of RESETOUT_N with pulse length 1mS */
1504ed5443dSSylvain Lemieux 		writel(13000, WDTIM_PULSE(wdt_base));
1514ed5443dSSylvain Lemieux 		writel(M_RES2 | RESFRC1 | RESFRC2, WDTIM_MCTRL(wdt_base));
15225b286c0SSylvain Lemieux 	}
1534ed5443dSSylvain Lemieux 
1544ed5443dSSylvain Lemieux 	/* Wait for watchdog to reset system */
1554ed5443dSSylvain Lemieux 	mdelay(1000);
1564ed5443dSSylvain Lemieux 
1574ed5443dSSylvain Lemieux 	return NOTIFY_DONE;
1584ed5443dSSylvain Lemieux }
1594ed5443dSSylvain Lemieux 
1606b1e8386SWolfram Sang static const struct watchdog_info pnx4008_wdt_ident = {
161b7e04f8cSWim Van Sebroeck 	.options = WDIOF_CARDRESET | WDIOF_MAGICCLOSE |
162b7e04f8cSWim Van Sebroeck 	    WDIOF_SETTIMEOUT | WDIOF_KEEPALIVEPING,
163b7e04f8cSWim Van Sebroeck 	.identity = "PNX4008 Watchdog",
164b7e04f8cSWim Van Sebroeck };
165b7e04f8cSWim Van Sebroeck 
1666b1e8386SWolfram Sang static const struct watchdog_ops pnx4008_wdt_ops = {
167b7e04f8cSWim Van Sebroeck 	.owner = THIS_MODULE,
1686b1e8386SWolfram Sang 	.start = pnx4008_wdt_start,
1696b1e8386SWolfram Sang 	.stop = pnx4008_wdt_stop,
1706b1e8386SWolfram Sang 	.set_timeout = pnx4008_wdt_set_timeout,
1714ed5443dSSylvain Lemieux 	.restart = pnx4008_restart_handler,
172b7e04f8cSWim Van Sebroeck };
173b7e04f8cSWim Van Sebroeck 
1746b1e8386SWolfram Sang static struct watchdog_device pnx4008_wdd = {
1756b1e8386SWolfram Sang 	.info = &pnx4008_wdt_ident,
1766b1e8386SWolfram Sang 	.ops = &pnx4008_wdt_ops,
177c1fd5f64SFabio Porcedda 	.timeout = DEFAULT_HEARTBEAT,
1786b1e8386SWolfram Sang 	.min_timeout = 1,
1796b1e8386SWolfram Sang 	.max_timeout = MAX_HEARTBEAT,
180b7e04f8cSWim Van Sebroeck };
181b7e04f8cSWim Van Sebroeck 
pnx4008_wdt_probe(struct platform_device * pdev)1822d991a16SBill Pemberton static int pnx4008_wdt_probe(struct platform_device *pdev)
183b7e04f8cSWim Van Sebroeck {
1848862c1f2SGuenter Roeck 	struct device *dev = &pdev->dev;
18519f505f0SWolfram Sang 	int ret = 0;
186b7e04f8cSWim Van Sebroeck 
1878862c1f2SGuenter Roeck 	watchdog_init_timeout(&pnx4008_wdd, heartbeat, dev);
188b7e04f8cSWim Van Sebroeck 
1890f0a6a28SGuenter Roeck 	wdt_base = devm_platform_ioremap_resource(pdev, 0);
1904c271bb6SThierry Reding 	if (IS_ERR(wdt_base))
1914c271bb6SThierry Reding 		return PTR_ERR(wdt_base);
192b7e04f8cSWim Van Sebroeck 
193*a8a9b980SChristophe JAILLET 	wdt_clk = devm_clk_get_enabled(dev, NULL);
19419f505f0SWolfram Sang 	if (IS_ERR(wdt_clk))
19519f505f0SWolfram Sang 		return PTR_ERR(wdt_clk);
19624fd1edaSRussell King 
1976b1e8386SWolfram Sang 	pnx4008_wdd.bootstatus = (readl(WDTIM_RES(wdt_base)) & WDOG_RESET) ?
1987cbc3535SWolfram Sang 			WDIOF_CARDRESET : 0;
1998862c1f2SGuenter Roeck 	pnx4008_wdd.parent = dev;
2006b1e8386SWolfram Sang 	watchdog_set_nowayout(&pnx4008_wdd, nowayout);
2014ed5443dSSylvain Lemieux 	watchdog_set_restart_priority(&pnx4008_wdd, 128);
202b7e04f8cSWim Van Sebroeck 
2039d7c0923SAlexandre Belloni 	if (readl(WDTIM_CTRL(wdt_base)) & COUNT_ENAB)
2049d7c0923SAlexandre Belloni 		set_bit(WDOG_HW_RUNNING, &pnx4008_wdd.status);
2056b1e8386SWolfram Sang 
2068862c1f2SGuenter Roeck 	ret = devm_watchdog_register_device(dev, &pnx4008_wdd);
207375611e5SWolfram Sang 	if (ret < 0)
208b7e04f8cSWim Van Sebroeck 		return ret;
209b7e04f8cSWim Van Sebroeck 
2108862c1f2SGuenter Roeck 	dev_info(dev, "heartbeat %d sec\n", pnx4008_wdd.timeout);
21124fd1edaSRussell King 
212b7e04f8cSWim Van Sebroeck 	return 0;
213b7e04f8cSWim Van Sebroeck }
214b7e04f8cSWim Van Sebroeck 
2153ba3774bSRoland Stigge #ifdef CONFIG_OF
2163ba3774bSRoland Stigge static const struct of_device_id pnx4008_wdt_match[] = {
2173ba3774bSRoland Stigge 	{ .compatible = "nxp,pnx4008-wdt" },
2183ba3774bSRoland Stigge 	{ }
2193ba3774bSRoland Stigge };
2203ba3774bSRoland Stigge MODULE_DEVICE_TABLE(of, pnx4008_wdt_match);
2213ba3774bSRoland Stigge #endif
2223ba3774bSRoland Stigge 
223b7e04f8cSWim Van Sebroeck static struct platform_driver platform_wdt_driver = {
224b7e04f8cSWim Van Sebroeck 	.driver = {
2251508c995SRussell King 		.name = "pnx4008-watchdog",
2263ba3774bSRoland Stigge 		.of_match_table = of_match_ptr(pnx4008_wdt_match),
227b7e04f8cSWim Van Sebroeck 	},
228b7e04f8cSWim Van Sebroeck 	.probe = pnx4008_wdt_probe,
229b7e04f8cSWim Van Sebroeck };
230b7e04f8cSWim Van Sebroeck 
231b8ec6118SAxel Lin module_platform_driver(platform_wdt_driver);
232b7e04f8cSWim Van Sebroeck 
233b7e04f8cSWim Van Sebroeck MODULE_AUTHOR("MontaVista Software, Inc. <source@mvista.com>");
234e8cc5366SWolfram Sang MODULE_AUTHOR("Wolfram Sang <kernel@pengutronix.de>");
235b7e04f8cSWim Van Sebroeck MODULE_DESCRIPTION("PNX4008 Watchdog Driver");
236b7e04f8cSWim Van Sebroeck 
2376b1e8386SWolfram Sang module_param(heartbeat, uint, 0);
238b7e04f8cSWim Van Sebroeck MODULE_PARM_DESC(heartbeat,
239b7e04f8cSWim Van Sebroeck 		 "Watchdog heartbeat period in seconds from 1 to "
240b7e04f8cSWim Van Sebroeck 		 __MODULE_STRING(MAX_HEARTBEAT) ", default "
241b7e04f8cSWim Van Sebroeck 		 __MODULE_STRING(DEFAULT_HEARTBEAT));
242b7e04f8cSWim Van Sebroeck 
24386a1e189SWim Van Sebroeck module_param(nowayout, bool, 0);
244b7e04f8cSWim Van Sebroeck MODULE_PARM_DESC(nowayout,
245b7e04f8cSWim Van Sebroeck 		 "Set to 1 to keep watchdog running after device release");
246b7e04f8cSWim Van Sebroeck 
247b7e04f8cSWim Van Sebroeck MODULE_LICENSE("GPL");
2481508c995SRussell King MODULE_ALIAS("platform:pnx4008-watchdog");
249