xref: /openbmc/linux/drivers/watchdog/keembay_wdt.c (revision 762f99f4f3cb41a775b5157dd761217beba65873)
1fa0f8d51SVijayakannan Ayyathurai // SPDX-License-Identifier: GPL-2.0-only
2fa0f8d51SVijayakannan Ayyathurai /*
3fa0f8d51SVijayakannan Ayyathurai  * Watchdog driver for Intel Keem Bay non-secure watchdog.
4fa0f8d51SVijayakannan Ayyathurai  *
5fa0f8d51SVijayakannan Ayyathurai  * Copyright (C) 2020 Intel Corporation
6fa0f8d51SVijayakannan Ayyathurai  */
7fa0f8d51SVijayakannan Ayyathurai 
8fa0f8d51SVijayakannan Ayyathurai #include <linux/arm-smccc.h>
9fa0f8d51SVijayakannan Ayyathurai #include <linux/bits.h>
10fa0f8d51SVijayakannan Ayyathurai #include <linux/clk.h>
11fa0f8d51SVijayakannan Ayyathurai #include <linux/interrupt.h>
12fa0f8d51SVijayakannan Ayyathurai #include <linux/io.h>
13fa0f8d51SVijayakannan Ayyathurai #include <linux/limits.h>
14fa0f8d51SVijayakannan Ayyathurai #include <linux/module.h>
15fa0f8d51SVijayakannan Ayyathurai #include <linux/mod_devicetable.h>
16fa0f8d51SVijayakannan Ayyathurai #include <linux/platform_device.h>
17fa0f8d51SVijayakannan Ayyathurai #include <linux/reboot.h>
18fa0f8d51SVijayakannan Ayyathurai #include <linux/watchdog.h>
19fa0f8d51SVijayakannan Ayyathurai 
20fa0f8d51SVijayakannan Ayyathurai /* Non-secure watchdog register offsets */
21fa0f8d51SVijayakannan Ayyathurai #define TIM_WATCHDOG		0x0
22fa0f8d51SVijayakannan Ayyathurai #define TIM_WATCHDOG_INT_THRES	0x4
23fa0f8d51SVijayakannan Ayyathurai #define TIM_WDOG_EN		0x8
24fa0f8d51SVijayakannan Ayyathurai #define TIM_SAFE		0xc
25fa0f8d51SVijayakannan Ayyathurai 
260e36a09fSShruthi Sanil #define WDT_TH_INT_MASK		BIT(8)
270e36a09fSShruthi Sanil #define WDT_TO_INT_MASK		BIT(9)
28613c4db2SShruthi Sanil #define WDT_INT_CLEAR_SMC	0x8200ff18
29*d1fb8bbdSShruthi Sanil 
30fa0f8d51SVijayakannan Ayyathurai #define WDT_UNLOCK		0xf1d0dead
31624873f1SShruthi Sanil #define WDT_DISABLE		0x0
32624873f1SShruthi Sanil #define WDT_ENABLE		0x1
33*d1fb8bbdSShruthi Sanil 
34fa0f8d51SVijayakannan Ayyathurai #define WDT_LOAD_MAX		U32_MAX
35fa0f8d51SVijayakannan Ayyathurai #define WDT_LOAD_MIN		1
36*d1fb8bbdSShruthi Sanil 
37fa0f8d51SVijayakannan Ayyathurai #define WDT_TIMEOUT		5
3829353816SShruthi Sanil #define WDT_PRETIMEOUT		4
39fa0f8d51SVijayakannan Ayyathurai 
40fa0f8d51SVijayakannan Ayyathurai static unsigned int timeout = WDT_TIMEOUT;
41fa0f8d51SVijayakannan Ayyathurai module_param(timeout, int, 0);
42fa0f8d51SVijayakannan Ayyathurai MODULE_PARM_DESC(timeout, "Watchdog timeout period in seconds (default = "
43fa0f8d51SVijayakannan Ayyathurai 		 __MODULE_STRING(WDT_TIMEOUT) ")");
44fa0f8d51SVijayakannan Ayyathurai 
45fa0f8d51SVijayakannan Ayyathurai static bool nowayout = WATCHDOG_NOWAYOUT;
46fa0f8d51SVijayakannan Ayyathurai module_param(nowayout, bool, 0);
47fa0f8d51SVijayakannan Ayyathurai MODULE_PARM_DESC(nowayout, "Watchdog cannot be stopped once started (default = "
48fa0f8d51SVijayakannan Ayyathurai 		 __MODULE_STRING(WATCHDOG_NOWAYOUT) ")");
49fa0f8d51SVijayakannan Ayyathurai 
50fa0f8d51SVijayakannan Ayyathurai struct keembay_wdt {
51fa0f8d51SVijayakannan Ayyathurai 	struct watchdog_device	wdd;
52fa0f8d51SVijayakannan Ayyathurai 	struct clk		*clk;
53fa0f8d51SVijayakannan Ayyathurai 	unsigned int		rate;
54fa0f8d51SVijayakannan Ayyathurai 	int			to_irq;
55fa0f8d51SVijayakannan Ayyathurai 	int			th_irq;
56fa0f8d51SVijayakannan Ayyathurai 	void __iomem		*base;
57fa0f8d51SVijayakannan Ayyathurai };
58fa0f8d51SVijayakannan Ayyathurai 
keembay_wdt_readl(struct keembay_wdt * wdt,u32 offset)59fa0f8d51SVijayakannan Ayyathurai static inline u32 keembay_wdt_readl(struct keembay_wdt *wdt, u32 offset)
60fa0f8d51SVijayakannan Ayyathurai {
61fa0f8d51SVijayakannan Ayyathurai 	return readl(wdt->base + offset);
62fa0f8d51SVijayakannan Ayyathurai }
63fa0f8d51SVijayakannan Ayyathurai 
keembay_wdt_writel(struct keembay_wdt * wdt,u32 offset,u32 val)64fa0f8d51SVijayakannan Ayyathurai static inline void keembay_wdt_writel(struct keembay_wdt *wdt, u32 offset, u32 val)
65fa0f8d51SVijayakannan Ayyathurai {
66fa0f8d51SVijayakannan Ayyathurai 	writel(WDT_UNLOCK, wdt->base + TIM_SAFE);
67fa0f8d51SVijayakannan Ayyathurai 	writel(val, wdt->base + offset);
68fa0f8d51SVijayakannan Ayyathurai }
69fa0f8d51SVijayakannan Ayyathurai 
keembay_wdt_set_timeout_reg(struct watchdog_device * wdog)70fa0f8d51SVijayakannan Ayyathurai static void keembay_wdt_set_timeout_reg(struct watchdog_device *wdog)
71fa0f8d51SVijayakannan Ayyathurai {
72fa0f8d51SVijayakannan Ayyathurai 	struct keembay_wdt *wdt = watchdog_get_drvdata(wdog);
73fa0f8d51SVijayakannan Ayyathurai 
74fa0f8d51SVijayakannan Ayyathurai 	keembay_wdt_writel(wdt, TIM_WATCHDOG, wdog->timeout * wdt->rate);
75fa0f8d51SVijayakannan Ayyathurai }
76fa0f8d51SVijayakannan Ayyathurai 
keembay_wdt_set_pretimeout_reg(struct watchdog_device * wdog)77fa0f8d51SVijayakannan Ayyathurai static void keembay_wdt_set_pretimeout_reg(struct watchdog_device *wdog)
78fa0f8d51SVijayakannan Ayyathurai {
79fa0f8d51SVijayakannan Ayyathurai 	struct keembay_wdt *wdt = watchdog_get_drvdata(wdog);
80fa0f8d51SVijayakannan Ayyathurai 	u32 th_val = 0;
81fa0f8d51SVijayakannan Ayyathurai 
82fa0f8d51SVijayakannan Ayyathurai 	if (wdog->pretimeout)
83fa0f8d51SVijayakannan Ayyathurai 		th_val = wdog->timeout - wdog->pretimeout;
84fa0f8d51SVijayakannan Ayyathurai 
85fa0f8d51SVijayakannan Ayyathurai 	keembay_wdt_writel(wdt, TIM_WATCHDOG_INT_THRES, th_val * wdt->rate);
86fa0f8d51SVijayakannan Ayyathurai }
87fa0f8d51SVijayakannan Ayyathurai 
keembay_wdt_start(struct watchdog_device * wdog)88fa0f8d51SVijayakannan Ayyathurai static int keembay_wdt_start(struct watchdog_device *wdog)
89fa0f8d51SVijayakannan Ayyathurai {
90fa0f8d51SVijayakannan Ayyathurai 	struct keembay_wdt *wdt = watchdog_get_drvdata(wdog);
91fa0f8d51SVijayakannan Ayyathurai 
92624873f1SShruthi Sanil 	keembay_wdt_writel(wdt, TIM_WDOG_EN, WDT_ENABLE);
93fa0f8d51SVijayakannan Ayyathurai 
94fa0f8d51SVijayakannan Ayyathurai 	return 0;
95fa0f8d51SVijayakannan Ayyathurai }
96fa0f8d51SVijayakannan Ayyathurai 
keembay_wdt_stop(struct watchdog_device * wdog)97fa0f8d51SVijayakannan Ayyathurai static int keembay_wdt_stop(struct watchdog_device *wdog)
98fa0f8d51SVijayakannan Ayyathurai {
99fa0f8d51SVijayakannan Ayyathurai 	struct keembay_wdt *wdt = watchdog_get_drvdata(wdog);
100fa0f8d51SVijayakannan Ayyathurai 
101624873f1SShruthi Sanil 	keembay_wdt_writel(wdt, TIM_WDOG_EN, WDT_DISABLE);
102fa0f8d51SVijayakannan Ayyathurai 
103fa0f8d51SVijayakannan Ayyathurai 	return 0;
104fa0f8d51SVijayakannan Ayyathurai }
105fa0f8d51SVijayakannan Ayyathurai 
keembay_wdt_ping(struct watchdog_device * wdog)106fa0f8d51SVijayakannan Ayyathurai static int keembay_wdt_ping(struct watchdog_device *wdog)
107fa0f8d51SVijayakannan Ayyathurai {
108fa0f8d51SVijayakannan Ayyathurai 	keembay_wdt_set_timeout_reg(wdog);
109fa0f8d51SVijayakannan Ayyathurai 
110fa0f8d51SVijayakannan Ayyathurai 	return 0;
111fa0f8d51SVijayakannan Ayyathurai }
112fa0f8d51SVijayakannan Ayyathurai 
keembay_wdt_set_timeout(struct watchdog_device * wdog,u32 t)113fa0f8d51SVijayakannan Ayyathurai static int keembay_wdt_set_timeout(struct watchdog_device *wdog, u32 t)
114fa0f8d51SVijayakannan Ayyathurai {
115fa0f8d51SVijayakannan Ayyathurai 	wdog->timeout = t;
116fa0f8d51SVijayakannan Ayyathurai 	keembay_wdt_set_timeout_reg(wdog);
1170f7bfaf1SShruthi Sanil 	keembay_wdt_set_pretimeout_reg(wdog);
118fa0f8d51SVijayakannan Ayyathurai 
119fa0f8d51SVijayakannan Ayyathurai 	return 0;
120fa0f8d51SVijayakannan Ayyathurai }
121fa0f8d51SVijayakannan Ayyathurai 
keembay_wdt_set_pretimeout(struct watchdog_device * wdog,u32 t)122fa0f8d51SVijayakannan Ayyathurai static int keembay_wdt_set_pretimeout(struct watchdog_device *wdog, u32 t)
123fa0f8d51SVijayakannan Ayyathurai {
124fa0f8d51SVijayakannan Ayyathurai 	if (t > wdog->timeout)
125fa0f8d51SVijayakannan Ayyathurai 		return -EINVAL;
126fa0f8d51SVijayakannan Ayyathurai 
127fa0f8d51SVijayakannan Ayyathurai 	wdog->pretimeout = t;
128fa0f8d51SVijayakannan Ayyathurai 	keembay_wdt_set_pretimeout_reg(wdog);
129fa0f8d51SVijayakannan Ayyathurai 
130fa0f8d51SVijayakannan Ayyathurai 	return 0;
131fa0f8d51SVijayakannan Ayyathurai }
132fa0f8d51SVijayakannan Ayyathurai 
keembay_wdt_get_timeleft(struct watchdog_device * wdog)133fa0f8d51SVijayakannan Ayyathurai static unsigned int keembay_wdt_get_timeleft(struct watchdog_device *wdog)
134fa0f8d51SVijayakannan Ayyathurai {
135fa0f8d51SVijayakannan Ayyathurai 	struct keembay_wdt *wdt = watchdog_get_drvdata(wdog);
136fa0f8d51SVijayakannan Ayyathurai 
137fa0f8d51SVijayakannan Ayyathurai 	return keembay_wdt_readl(wdt, TIM_WATCHDOG) / wdt->rate;
138fa0f8d51SVijayakannan Ayyathurai }
139fa0f8d51SVijayakannan Ayyathurai 
140fa0f8d51SVijayakannan Ayyathurai /*
141fa0f8d51SVijayakannan Ayyathurai  * SMC call is used to clear the interrupt bits, because the TIM_GEN_CONFIG
142fa0f8d51SVijayakannan Ayyathurai  * register is in the secure bank.
143fa0f8d51SVijayakannan Ayyathurai  */
keembay_wdt_to_isr(int irq,void * dev_id)144fa0f8d51SVijayakannan Ayyathurai static irqreturn_t keembay_wdt_to_isr(int irq, void *dev_id)
145fa0f8d51SVijayakannan Ayyathurai {
146fa0f8d51SVijayakannan Ayyathurai 	struct keembay_wdt *wdt = dev_id;
147fa0f8d51SVijayakannan Ayyathurai 	struct arm_smccc_res res;
148fa0f8d51SVijayakannan Ayyathurai 
149613c4db2SShruthi Sanil 	arm_smccc_smc(WDT_INT_CLEAR_SMC, WDT_TO_INT_MASK, 0, 0, 0, 0, 0, 0, &res);
150*d1fb8bbdSShruthi Sanil 	dev_crit(wdt->wdd.parent, "Intel Keem Bay non-secure wdt timeout.\n");
151fa0f8d51SVijayakannan Ayyathurai 	emergency_restart();
152fa0f8d51SVijayakannan Ayyathurai 
153fa0f8d51SVijayakannan Ayyathurai 	return IRQ_HANDLED;
154fa0f8d51SVijayakannan Ayyathurai }
155fa0f8d51SVijayakannan Ayyathurai 
keembay_wdt_th_isr(int irq,void * dev_id)156fa0f8d51SVijayakannan Ayyathurai static irqreturn_t keembay_wdt_th_isr(int irq, void *dev_id)
157fa0f8d51SVijayakannan Ayyathurai {
158fa0f8d51SVijayakannan Ayyathurai 	struct keembay_wdt *wdt = dev_id;
159fa0f8d51SVijayakannan Ayyathurai 	struct arm_smccc_res res;
160fa0f8d51SVijayakannan Ayyathurai 
16175f6c56dSShruthi Sanil 	keembay_wdt_set_pretimeout(&wdt->wdd, 0x0);
16275f6c56dSShruthi Sanil 
163613c4db2SShruthi Sanil 	arm_smccc_smc(WDT_INT_CLEAR_SMC, WDT_TH_INT_MASK, 0, 0, 0, 0, 0, 0, &res);
164*d1fb8bbdSShruthi Sanil 	dev_crit(wdt->wdd.parent, "Intel Keem Bay non-secure wdt pre-timeout.\n");
165fa0f8d51SVijayakannan Ayyathurai 	watchdog_notify_pretimeout(&wdt->wdd);
166fa0f8d51SVijayakannan Ayyathurai 
167fa0f8d51SVijayakannan Ayyathurai 	return IRQ_HANDLED;
168fa0f8d51SVijayakannan Ayyathurai }
169fa0f8d51SVijayakannan Ayyathurai 
170fa0f8d51SVijayakannan Ayyathurai static const struct watchdog_info keembay_wdt_info = {
171fa0f8d51SVijayakannan Ayyathurai 	.identity	= "Intel Keem Bay Watchdog Timer",
172fa0f8d51SVijayakannan Ayyathurai 	.options	= WDIOF_SETTIMEOUT |
173fa0f8d51SVijayakannan Ayyathurai 			  WDIOF_PRETIMEOUT |
174fa0f8d51SVijayakannan Ayyathurai 			  WDIOF_MAGICCLOSE |
175fa0f8d51SVijayakannan Ayyathurai 			  WDIOF_KEEPALIVEPING,
176fa0f8d51SVijayakannan Ayyathurai };
177fa0f8d51SVijayakannan Ayyathurai 
178fa0f8d51SVijayakannan Ayyathurai static const struct watchdog_ops keembay_wdt_ops = {
179fa0f8d51SVijayakannan Ayyathurai 	.owner		= THIS_MODULE,
180fa0f8d51SVijayakannan Ayyathurai 	.start		= keembay_wdt_start,
181fa0f8d51SVijayakannan Ayyathurai 	.stop		= keembay_wdt_stop,
182fa0f8d51SVijayakannan Ayyathurai 	.ping		= keembay_wdt_ping,
183fa0f8d51SVijayakannan Ayyathurai 	.set_timeout	= keembay_wdt_set_timeout,
184fa0f8d51SVijayakannan Ayyathurai 	.set_pretimeout	= keembay_wdt_set_pretimeout,
185fa0f8d51SVijayakannan Ayyathurai 	.get_timeleft	= keembay_wdt_get_timeleft,
186fa0f8d51SVijayakannan Ayyathurai };
187fa0f8d51SVijayakannan Ayyathurai 
keembay_wdt_probe(struct platform_device * pdev)188fa0f8d51SVijayakannan Ayyathurai static int keembay_wdt_probe(struct platform_device *pdev)
189fa0f8d51SVijayakannan Ayyathurai {
190fa0f8d51SVijayakannan Ayyathurai 	struct device *dev = &pdev->dev;
191fa0f8d51SVijayakannan Ayyathurai 	struct keembay_wdt *wdt;
192fa0f8d51SVijayakannan Ayyathurai 	int ret;
193fa0f8d51SVijayakannan Ayyathurai 
194fa0f8d51SVijayakannan Ayyathurai 	wdt = devm_kzalloc(dev, sizeof(*wdt), GFP_KERNEL);
195fa0f8d51SVijayakannan Ayyathurai 	if (!wdt)
196fa0f8d51SVijayakannan Ayyathurai 		return -ENOMEM;
197fa0f8d51SVijayakannan Ayyathurai 
198fa0f8d51SVijayakannan Ayyathurai 	wdt->base = devm_platform_ioremap_resource(pdev, 0);
199fa0f8d51SVijayakannan Ayyathurai 	if (IS_ERR(wdt->base))
200fa0f8d51SVijayakannan Ayyathurai 		return PTR_ERR(wdt->base);
201fa0f8d51SVijayakannan Ayyathurai 
202fa0f8d51SVijayakannan Ayyathurai 	/* we do not need to enable the clock as it is enabled by default */
203fa0f8d51SVijayakannan Ayyathurai 	wdt->clk = devm_clk_get(dev, NULL);
204fa0f8d51SVijayakannan Ayyathurai 	if (IS_ERR(wdt->clk))
205fa0f8d51SVijayakannan Ayyathurai 		return dev_err_probe(dev, PTR_ERR(wdt->clk), "Failed to get clock\n");
206fa0f8d51SVijayakannan Ayyathurai 
207fa0f8d51SVijayakannan Ayyathurai 	wdt->rate = clk_get_rate(wdt->clk);
208fa0f8d51SVijayakannan Ayyathurai 	if (!wdt->rate)
209fa0f8d51SVijayakannan Ayyathurai 		return dev_err_probe(dev, -EINVAL, "Failed to get clock rate\n");
210fa0f8d51SVijayakannan Ayyathurai 
211fa0f8d51SVijayakannan Ayyathurai 	wdt->th_irq = platform_get_irq_byname(pdev, "threshold");
212fa0f8d51SVijayakannan Ayyathurai 	if (wdt->th_irq < 0)
213fa0f8d51SVijayakannan Ayyathurai 		return dev_err_probe(dev, wdt->th_irq, "Failed to get IRQ for threshold\n");
214fa0f8d51SVijayakannan Ayyathurai 
215fa0f8d51SVijayakannan Ayyathurai 	ret = devm_request_irq(dev, wdt->th_irq, keembay_wdt_th_isr, 0,
216fa0f8d51SVijayakannan Ayyathurai 			       "keembay-wdt", wdt);
217fa0f8d51SVijayakannan Ayyathurai 	if (ret)
218fa0f8d51SVijayakannan Ayyathurai 		return dev_err_probe(dev, ret, "Failed to request IRQ for threshold\n");
219fa0f8d51SVijayakannan Ayyathurai 
220fa0f8d51SVijayakannan Ayyathurai 	wdt->to_irq = platform_get_irq_byname(pdev, "timeout");
221fa0f8d51SVijayakannan Ayyathurai 	if (wdt->to_irq < 0)
222fa0f8d51SVijayakannan Ayyathurai 		return dev_err_probe(dev, wdt->to_irq, "Failed to get IRQ for timeout\n");
223fa0f8d51SVijayakannan Ayyathurai 
224fa0f8d51SVijayakannan Ayyathurai 	ret = devm_request_irq(dev, wdt->to_irq, keembay_wdt_to_isr, 0,
225fa0f8d51SVijayakannan Ayyathurai 			       "keembay-wdt", wdt);
226fa0f8d51SVijayakannan Ayyathurai 	if (ret)
227fa0f8d51SVijayakannan Ayyathurai 		return dev_err_probe(dev, ret, "Failed to request IRQ for timeout\n");
228fa0f8d51SVijayakannan Ayyathurai 
229fa0f8d51SVijayakannan Ayyathurai 	wdt->wdd.parent		= dev;
230fa0f8d51SVijayakannan Ayyathurai 	wdt->wdd.info		= &keembay_wdt_info;
231fa0f8d51SVijayakannan Ayyathurai 	wdt->wdd.ops		= &keembay_wdt_ops;
232fa0f8d51SVijayakannan Ayyathurai 	wdt->wdd.min_timeout	= WDT_LOAD_MIN;
233fa0f8d51SVijayakannan Ayyathurai 	wdt->wdd.max_timeout	= WDT_LOAD_MAX / wdt->rate;
234fa0f8d51SVijayakannan Ayyathurai 	wdt->wdd.timeout	= WDT_TIMEOUT;
23529353816SShruthi Sanil 	wdt->wdd.pretimeout	= WDT_PRETIMEOUT;
236fa0f8d51SVijayakannan Ayyathurai 
237fa0f8d51SVijayakannan Ayyathurai 	watchdog_set_drvdata(&wdt->wdd, wdt);
238fa0f8d51SVijayakannan Ayyathurai 	watchdog_set_nowayout(&wdt->wdd, nowayout);
239fa0f8d51SVijayakannan Ayyathurai 	watchdog_init_timeout(&wdt->wdd, timeout, dev);
240fa0f8d51SVijayakannan Ayyathurai 	keembay_wdt_set_timeout(&wdt->wdd, wdt->wdd.timeout);
24129353816SShruthi Sanil 	keembay_wdt_set_pretimeout(&wdt->wdd, wdt->wdd.pretimeout);
242fa0f8d51SVijayakannan Ayyathurai 
243fa0f8d51SVijayakannan Ayyathurai 	ret = devm_watchdog_register_device(dev, &wdt->wdd);
244fa0f8d51SVijayakannan Ayyathurai 	if (ret)
245fa0f8d51SVijayakannan Ayyathurai 		return dev_err_probe(dev, ret, "Failed to register watchdog device.\n");
246fa0f8d51SVijayakannan Ayyathurai 
247fa0f8d51SVijayakannan Ayyathurai 	platform_set_drvdata(pdev, wdt);
248fa0f8d51SVijayakannan Ayyathurai 	dev_info(dev, "Initial timeout %d sec%s.\n",
249fa0f8d51SVijayakannan Ayyathurai 		 wdt->wdd.timeout, nowayout ? ", nowayout" : "");
250fa0f8d51SVijayakannan Ayyathurai 
251fa0f8d51SVijayakannan Ayyathurai 	return 0;
252fa0f8d51SVijayakannan Ayyathurai }
253fa0f8d51SVijayakannan Ayyathurai 
keembay_wdt_suspend(struct device * dev)254fa0f8d51SVijayakannan Ayyathurai static int __maybe_unused keembay_wdt_suspend(struct device *dev)
255fa0f8d51SVijayakannan Ayyathurai {
256fa0f8d51SVijayakannan Ayyathurai 	struct keembay_wdt *wdt = dev_get_drvdata(dev);
257fa0f8d51SVijayakannan Ayyathurai 
258fa0f8d51SVijayakannan Ayyathurai 	if (watchdog_active(&wdt->wdd))
259fa0f8d51SVijayakannan Ayyathurai 		return keembay_wdt_stop(&wdt->wdd);
260fa0f8d51SVijayakannan Ayyathurai 
261fa0f8d51SVijayakannan Ayyathurai 	return 0;
262fa0f8d51SVijayakannan Ayyathurai }
263fa0f8d51SVijayakannan Ayyathurai 
keembay_wdt_resume(struct device * dev)264fa0f8d51SVijayakannan Ayyathurai static int __maybe_unused keembay_wdt_resume(struct device *dev)
265fa0f8d51SVijayakannan Ayyathurai {
266fa0f8d51SVijayakannan Ayyathurai 	struct keembay_wdt *wdt = dev_get_drvdata(dev);
267fa0f8d51SVijayakannan Ayyathurai 
268fa0f8d51SVijayakannan Ayyathurai 	if (watchdog_active(&wdt->wdd))
269fa0f8d51SVijayakannan Ayyathurai 		return keembay_wdt_start(&wdt->wdd);
270fa0f8d51SVijayakannan Ayyathurai 
271fa0f8d51SVijayakannan Ayyathurai 	return 0;
272fa0f8d51SVijayakannan Ayyathurai }
273fa0f8d51SVijayakannan Ayyathurai 
274fa0f8d51SVijayakannan Ayyathurai static SIMPLE_DEV_PM_OPS(keembay_wdt_pm_ops, keembay_wdt_suspend,
275fa0f8d51SVijayakannan Ayyathurai 			 keembay_wdt_resume);
276fa0f8d51SVijayakannan Ayyathurai 
277fa0f8d51SVijayakannan Ayyathurai static const struct of_device_id keembay_wdt_match[] = {
278fa0f8d51SVijayakannan Ayyathurai 	{ .compatible = "intel,keembay-wdt" },
279fa0f8d51SVijayakannan Ayyathurai 	{ }
280fa0f8d51SVijayakannan Ayyathurai };
281fa0f8d51SVijayakannan Ayyathurai MODULE_DEVICE_TABLE(of, keembay_wdt_match);
282fa0f8d51SVijayakannan Ayyathurai 
283fa0f8d51SVijayakannan Ayyathurai static struct platform_driver keembay_wdt_driver = {
284fa0f8d51SVijayakannan Ayyathurai 	.probe	= keembay_wdt_probe,
285fa0f8d51SVijayakannan Ayyathurai 	.driver	= {
286fa0f8d51SVijayakannan Ayyathurai 		.name		= "keembay_wdt",
287fa0f8d51SVijayakannan Ayyathurai 		.of_match_table	= keembay_wdt_match,
288fa0f8d51SVijayakannan Ayyathurai 		.pm		= &keembay_wdt_pm_ops,
289fa0f8d51SVijayakannan Ayyathurai 	},
290fa0f8d51SVijayakannan Ayyathurai };
291fa0f8d51SVijayakannan Ayyathurai 
292fa0f8d51SVijayakannan Ayyathurai module_platform_driver(keembay_wdt_driver);
293fa0f8d51SVijayakannan Ayyathurai 
294fa0f8d51SVijayakannan Ayyathurai MODULE_DESCRIPTION("Intel Keem Bay SoC watchdog driver");
295fa0f8d51SVijayakannan Ayyathurai MODULE_AUTHOR("Wan Ahmad Zainie <wan.ahmad.zainie.wan.mohamad@intel.com");
296fa0f8d51SVijayakannan Ayyathurai MODULE_LICENSE("GPL v2");
297