1*8d2e149eSBagas Sanjaya // SPDX-License-Identifier: GPL-1.0+
2b7e04f8cSWim Van Sebroeck /*
3b7e04f8cSWim Van Sebroeck * IBM Automatic Server Restart driver.
4b7e04f8cSWim Van Sebroeck *
5b7e04f8cSWim Van Sebroeck * Copyright (c) 2005 Andrey Panin <pazke@donpac.ru>
6b7e04f8cSWim Van Sebroeck *
7b7e04f8cSWim Van Sebroeck * Based on driver written by Pete Reynolds.
8b7e04f8cSWim Van Sebroeck * Copyright (c) IBM Corporation, 1998-2004.
9b7e04f8cSWim Van Sebroeck *
10b7e04f8cSWim Van Sebroeck */
11b7e04f8cSWim Van Sebroeck
1227c766aaSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
1327c766aaSJoe Perches
14b7e04f8cSWim Van Sebroeck #include <linux/fs.h>
15b7e04f8cSWim Van Sebroeck #include <linux/kernel.h>
16b7e04f8cSWim Van Sebroeck #include <linux/module.h>
17b7e04f8cSWim Van Sebroeck #include <linux/pci.h>
18b7e04f8cSWim Van Sebroeck #include <linux/timer.h>
19b7e04f8cSWim Van Sebroeck #include <linux/miscdevice.h>
20b7e04f8cSWim Van Sebroeck #include <linux/watchdog.h>
21b7e04f8cSWim Van Sebroeck #include <linux/dmi.h>
2202355c32SAlan Cox #include <linux/io.h>
2302355c32SAlan Cox #include <linux/uaccess.h>
24b7e04f8cSWim Van Sebroeck
25b7e04f8cSWim Van Sebroeck
26b7e04f8cSWim Van Sebroeck enum {
27b7e04f8cSWim Van Sebroeck ASMTYPE_UNKNOWN,
28b7e04f8cSWim Van Sebroeck ASMTYPE_TOPAZ,
29b7e04f8cSWim Van Sebroeck ASMTYPE_JASPER,
30b7e04f8cSWim Van Sebroeck ASMTYPE_PEARL,
31b7e04f8cSWim Van Sebroeck ASMTYPE_JUNIPER,
32b7e04f8cSWim Van Sebroeck ASMTYPE_SPRUCE,
33b7e04f8cSWim Van Sebroeck };
34b7e04f8cSWim Van Sebroeck
35b7e04f8cSWim Van Sebroeck #define TOPAZ_ASR_REG_OFFSET 4
36b7e04f8cSWim Van Sebroeck #define TOPAZ_ASR_TOGGLE 0x40
37b7e04f8cSWim Van Sebroeck #define TOPAZ_ASR_DISABLE 0x80
38b7e04f8cSWim Van Sebroeck
39b7e04f8cSWim Van Sebroeck /* PEARL ASR S/W REGISTER SUPERIO PORT ADDRESSES */
40b7e04f8cSWim Van Sebroeck #define PEARL_BASE 0xe04
41b7e04f8cSWim Van Sebroeck #define PEARL_WRITE 0xe06
42b7e04f8cSWim Van Sebroeck #define PEARL_READ 0xe07
43b7e04f8cSWim Van Sebroeck
44b7e04f8cSWim Van Sebroeck #define PEARL_ASR_DISABLE_MASK 0x80 /* bit 7: disable = 1, enable = 0 */
45b7e04f8cSWim Van Sebroeck #define PEARL_ASR_TOGGLE_MASK 0x40 /* bit 6: 0, then 1, then 0 */
46b7e04f8cSWim Van Sebroeck
47b7e04f8cSWim Van Sebroeck /* JASPER OFFSET FROM SIO BASE ADDR TO ASR S/W REGISTERS. */
48b7e04f8cSWim Van Sebroeck #define JASPER_ASR_REG_OFFSET 0x38
49b7e04f8cSWim Van Sebroeck
50b7e04f8cSWim Van Sebroeck #define JASPER_ASR_DISABLE_MASK 0x01 /* bit 0: disable = 1, enable = 0 */
51b7e04f8cSWim Van Sebroeck #define JASPER_ASR_TOGGLE_MASK 0x02 /* bit 1: 0, then 1, then 0 */
52b7e04f8cSWim Van Sebroeck
53b7e04f8cSWim Van Sebroeck #define JUNIPER_BASE_ADDRESS 0x54b /* Base address of Juniper ASR */
54b7e04f8cSWim Van Sebroeck #define JUNIPER_ASR_DISABLE_MASK 0x01 /* bit 0: disable = 1 enable = 0 */
55b7e04f8cSWim Van Sebroeck #define JUNIPER_ASR_TOGGLE_MASK 0x02 /* bit 1: 0, then 1, then 0 */
56b7e04f8cSWim Van Sebroeck
57b7e04f8cSWim Van Sebroeck #define SPRUCE_BASE_ADDRESS 0x118e /* Base address of Spruce ASR */
58b7e04f8cSWim Van Sebroeck #define SPRUCE_ASR_DISABLE_MASK 0x01 /* bit 1: disable = 1 enable = 0 */
59b7e04f8cSWim Van Sebroeck #define SPRUCE_ASR_TOGGLE_MASK 0x02 /* bit 0: 0, then 1, then 0 */
60b7e04f8cSWim Van Sebroeck
61b7e04f8cSWim Van Sebroeck
6286a1e189SWim Van Sebroeck static bool nowayout = WATCHDOG_NOWAYOUT;
63b7e04f8cSWim Van Sebroeck
64b7e04f8cSWim Van Sebroeck static unsigned long asr_is_open;
65b7e04f8cSWim Van Sebroeck static char asr_expect_close;
66b7e04f8cSWim Van Sebroeck
67b7e04f8cSWim Van Sebroeck static unsigned int asr_type, asr_base, asr_length;
68b7e04f8cSWim Van Sebroeck static unsigned int asr_read_addr, asr_write_addr;
69b7e04f8cSWim Van Sebroeck static unsigned char asr_toggle_mask, asr_disable_mask;
701334f329SAxel Lin static DEFINE_SPINLOCK(asr_lock);
71b7e04f8cSWim Van Sebroeck
__asr_toggle(void)7202355c32SAlan Cox static void __asr_toggle(void)
73b7e04f8cSWim Van Sebroeck {
7402355c32SAlan Cox unsigned char reg;
7502355c32SAlan Cox
7602355c32SAlan Cox reg = inb(asr_read_addr);
77b7e04f8cSWim Van Sebroeck
78b7e04f8cSWim Van Sebroeck outb(reg & ~asr_toggle_mask, asr_write_addr);
79b7e04f8cSWim Van Sebroeck reg = inb(asr_read_addr);
80b7e04f8cSWim Van Sebroeck
81b7e04f8cSWim Van Sebroeck outb(reg | asr_toggle_mask, asr_write_addr);
82b7e04f8cSWim Van Sebroeck reg = inb(asr_read_addr);
83b7e04f8cSWim Van Sebroeck
84b7e04f8cSWim Van Sebroeck outb(reg & ~asr_toggle_mask, asr_write_addr);
85b7e04f8cSWim Van Sebroeck reg = inb(asr_read_addr);
8602355c32SAlan Cox }
8702355c32SAlan Cox
asr_toggle(void)8802355c32SAlan Cox static void asr_toggle(void)
8902355c32SAlan Cox {
9002355c32SAlan Cox spin_lock(&asr_lock);
9102355c32SAlan Cox __asr_toggle();
9202355c32SAlan Cox spin_unlock(&asr_lock);
93b7e04f8cSWim Van Sebroeck }
94b7e04f8cSWim Van Sebroeck
asr_enable(void)95b7e04f8cSWim Van Sebroeck static void asr_enable(void)
96b7e04f8cSWim Van Sebroeck {
97b7e04f8cSWim Van Sebroeck unsigned char reg;
98b7e04f8cSWim Van Sebroeck
9902355c32SAlan Cox spin_lock(&asr_lock);
100b7e04f8cSWim Van Sebroeck if (asr_type == ASMTYPE_TOPAZ) {
101b7e04f8cSWim Van Sebroeck /* asr_write_addr == asr_read_addr */
102b7e04f8cSWim Van Sebroeck reg = inb(asr_read_addr);
103b7e04f8cSWim Van Sebroeck outb(reg & ~(TOPAZ_ASR_TOGGLE | TOPAZ_ASR_DISABLE),
104b7e04f8cSWim Van Sebroeck asr_read_addr);
105b7e04f8cSWim Van Sebroeck } else {
106b7e04f8cSWim Van Sebroeck /*
107b7e04f8cSWim Van Sebroeck * First make sure the hardware timer is reset by toggling
108b7e04f8cSWim Van Sebroeck * ASR hardware timer line.
109b7e04f8cSWim Van Sebroeck */
11002355c32SAlan Cox __asr_toggle();
111b7e04f8cSWim Van Sebroeck
112b7e04f8cSWim Van Sebroeck reg = inb(asr_read_addr);
113b7e04f8cSWim Van Sebroeck outb(reg & ~asr_disable_mask, asr_write_addr);
114b7e04f8cSWim Van Sebroeck }
115b7e04f8cSWim Van Sebroeck reg = inb(asr_read_addr);
11602355c32SAlan Cox spin_unlock(&asr_lock);
117b7e04f8cSWim Van Sebroeck }
118b7e04f8cSWim Van Sebroeck
asr_disable(void)119b7e04f8cSWim Van Sebroeck static void asr_disable(void)
120b7e04f8cSWim Van Sebroeck {
12102355c32SAlan Cox unsigned char reg;
12202355c32SAlan Cox
12302355c32SAlan Cox spin_lock(&asr_lock);
12402355c32SAlan Cox reg = inb(asr_read_addr);
125b7e04f8cSWim Van Sebroeck
126b7e04f8cSWim Van Sebroeck if (asr_type == ASMTYPE_TOPAZ)
127b7e04f8cSWim Van Sebroeck /* asr_write_addr == asr_read_addr */
128b7e04f8cSWim Van Sebroeck outb(reg | TOPAZ_ASR_TOGGLE | TOPAZ_ASR_DISABLE,
129b7e04f8cSWim Van Sebroeck asr_read_addr);
130b7e04f8cSWim Van Sebroeck else {
131b7e04f8cSWim Van Sebroeck outb(reg | asr_toggle_mask, asr_write_addr);
132b7e04f8cSWim Van Sebroeck reg = inb(asr_read_addr);
133b7e04f8cSWim Van Sebroeck
134b7e04f8cSWim Van Sebroeck outb(reg | asr_disable_mask, asr_write_addr);
135b7e04f8cSWim Van Sebroeck }
136b7e04f8cSWim Van Sebroeck reg = inb(asr_read_addr);
13702355c32SAlan Cox spin_unlock(&asr_lock);
138b7e04f8cSWim Van Sebroeck }
139b7e04f8cSWim Van Sebroeck
asr_get_base_address(void)140b7e04f8cSWim Van Sebroeck static int __init asr_get_base_address(void)
141b7e04f8cSWim Van Sebroeck {
142b7e04f8cSWim Van Sebroeck unsigned char low, high;
143b7e04f8cSWim Van Sebroeck const char *type = "";
144b7e04f8cSWim Van Sebroeck
145b7e04f8cSWim Van Sebroeck asr_length = 1;
146b7e04f8cSWim Van Sebroeck
147b7e04f8cSWim Van Sebroeck switch (asr_type) {
148b7e04f8cSWim Van Sebroeck case ASMTYPE_TOPAZ:
14902355c32SAlan Cox /* SELECT SuperIO CHIP FOR QUERYING
15002355c32SAlan Cox (WRITE 0x07 TO BOTH 0x2E and 0x2F) */
151b7e04f8cSWim Van Sebroeck outb(0x07, 0x2e);
152b7e04f8cSWim Van Sebroeck outb(0x07, 0x2f);
153b7e04f8cSWim Van Sebroeck
154b7e04f8cSWim Van Sebroeck /* SELECT AND READ THE HIGH-NIBBLE OF THE GPIO BASE ADDRESS */
155b7e04f8cSWim Van Sebroeck outb(0x60, 0x2e);
156b7e04f8cSWim Van Sebroeck high = inb(0x2f);
157b7e04f8cSWim Van Sebroeck
158b7e04f8cSWim Van Sebroeck /* SELECT AND READ THE LOW-NIBBLE OF THE GPIO BASE ADDRESS */
159b7e04f8cSWim Van Sebroeck outb(0x61, 0x2e);
160b7e04f8cSWim Van Sebroeck low = inb(0x2f);
161b7e04f8cSWim Van Sebroeck
162b7e04f8cSWim Van Sebroeck asr_base = (high << 16) | low;
163b7e04f8cSWim Van Sebroeck asr_read_addr = asr_write_addr =
164b7e04f8cSWim Van Sebroeck asr_base + TOPAZ_ASR_REG_OFFSET;
165b7e04f8cSWim Van Sebroeck asr_length = 5;
166b7e04f8cSWim Van Sebroeck
167b7e04f8cSWim Van Sebroeck break;
168b7e04f8cSWim Van Sebroeck
169b7e04f8cSWim Van Sebroeck case ASMTYPE_JASPER:
170b7e04f8cSWim Van Sebroeck type = "Jaspers ";
17102355c32SAlan Cox #if 0
17202355c32SAlan Cox u32 r;
17302355c32SAlan Cox /* Suggested fix */
17402355c32SAlan Cox pdev = pci_get_bus_and_slot(0, DEVFN(0x1f, 0));
17502355c32SAlan Cox if (pdev == NULL)
17602355c32SAlan Cox return -ENODEV;
17702355c32SAlan Cox pci_read_config_dword(pdev, 0x58, &r);
17802355c32SAlan Cox asr_base = r & 0xFFFE;
17902355c32SAlan Cox pci_dev_put(pdev);
18002355c32SAlan Cox #else
18102355c32SAlan Cox /* FIXME: need to use pci_config_lock here,
18202355c32SAlan Cox but it's not exported */
183b7e04f8cSWim Van Sebroeck
184b7e04f8cSWim Van Sebroeck /* spin_lock_irqsave(&pci_config_lock, flags);*/
185b7e04f8cSWim Van Sebroeck
186b7e04f8cSWim Van Sebroeck /* Select the SuperIO chip in the PCI I/O port register */
187b7e04f8cSWim Van Sebroeck outl(0x8000f858, 0xcf8);
188b7e04f8cSWim Van Sebroeck
18902355c32SAlan Cox /* BUS 0, Slot 1F, fnc 0, offset 58 */
19002355c32SAlan Cox
191b7e04f8cSWim Van Sebroeck /*
192b7e04f8cSWim Van Sebroeck * Read the base address for the SuperIO chip.
193b7e04f8cSWim Van Sebroeck * Only the lower 16 bits are valid, but the address is word
194b7e04f8cSWim Van Sebroeck * aligned so the last bit must be masked off.
195b7e04f8cSWim Van Sebroeck */
196b7e04f8cSWim Van Sebroeck asr_base = inl(0xcfc) & 0xfffe;
197b7e04f8cSWim Van Sebroeck
198b7e04f8cSWim Van Sebroeck /* spin_unlock_irqrestore(&pci_config_lock, flags);*/
19902355c32SAlan Cox #endif
200b7e04f8cSWim Van Sebroeck asr_read_addr = asr_write_addr =
201b7e04f8cSWim Van Sebroeck asr_base + JASPER_ASR_REG_OFFSET;
202b7e04f8cSWim Van Sebroeck asr_toggle_mask = JASPER_ASR_TOGGLE_MASK;
203b7e04f8cSWim Van Sebroeck asr_disable_mask = JASPER_ASR_DISABLE_MASK;
204b7e04f8cSWim Van Sebroeck asr_length = JASPER_ASR_REG_OFFSET + 1;
205b7e04f8cSWim Van Sebroeck
206b7e04f8cSWim Van Sebroeck break;
207b7e04f8cSWim Van Sebroeck
208b7e04f8cSWim Van Sebroeck case ASMTYPE_PEARL:
209b7e04f8cSWim Van Sebroeck type = "Pearls ";
210b7e04f8cSWim Van Sebroeck asr_base = PEARL_BASE;
211b7e04f8cSWim Van Sebroeck asr_read_addr = PEARL_READ;
212b7e04f8cSWim Van Sebroeck asr_write_addr = PEARL_WRITE;
213b7e04f8cSWim Van Sebroeck asr_toggle_mask = PEARL_ASR_TOGGLE_MASK;
214b7e04f8cSWim Van Sebroeck asr_disable_mask = PEARL_ASR_DISABLE_MASK;
215b7e04f8cSWim Van Sebroeck asr_length = 4;
216b7e04f8cSWim Van Sebroeck break;
217b7e04f8cSWim Van Sebroeck
218b7e04f8cSWim Van Sebroeck case ASMTYPE_JUNIPER:
219b7e04f8cSWim Van Sebroeck type = "Junipers ";
220b7e04f8cSWim Van Sebroeck asr_base = JUNIPER_BASE_ADDRESS;
221b7e04f8cSWim Van Sebroeck asr_read_addr = asr_write_addr = asr_base;
222b7e04f8cSWim Van Sebroeck asr_toggle_mask = JUNIPER_ASR_TOGGLE_MASK;
223b7e04f8cSWim Van Sebroeck asr_disable_mask = JUNIPER_ASR_DISABLE_MASK;
224b7e04f8cSWim Van Sebroeck break;
225b7e04f8cSWim Van Sebroeck
226b7e04f8cSWim Van Sebroeck case ASMTYPE_SPRUCE:
227b7e04f8cSWim Van Sebroeck type = "Spruce's ";
228b7e04f8cSWim Van Sebroeck asr_base = SPRUCE_BASE_ADDRESS;
229b7e04f8cSWim Van Sebroeck asr_read_addr = asr_write_addr = asr_base;
230b7e04f8cSWim Van Sebroeck asr_toggle_mask = SPRUCE_ASR_TOGGLE_MASK;
231b7e04f8cSWim Van Sebroeck asr_disable_mask = SPRUCE_ASR_DISABLE_MASK;
232b7e04f8cSWim Van Sebroeck break;
233b7e04f8cSWim Van Sebroeck }
234b7e04f8cSWim Van Sebroeck
235b7e04f8cSWim Van Sebroeck if (!request_region(asr_base, asr_length, "ibmasr")) {
23627c766aaSJoe Perches pr_err("address %#x already in use\n", asr_base);
237b7e04f8cSWim Van Sebroeck return -EBUSY;
238b7e04f8cSWim Van Sebroeck }
239b7e04f8cSWim Van Sebroeck
24027c766aaSJoe Perches pr_info("found %sASR @ addr %#x\n", type, asr_base);
241b7e04f8cSWim Van Sebroeck
242b7e04f8cSWim Van Sebroeck return 0;
243b7e04f8cSWim Van Sebroeck }
244b7e04f8cSWim Van Sebroeck
245b7e04f8cSWim Van Sebroeck
asr_write(struct file * file,const char __user * buf,size_t count,loff_t * ppos)246b7e04f8cSWim Van Sebroeck static ssize_t asr_write(struct file *file, const char __user *buf,
247b7e04f8cSWim Van Sebroeck size_t count, loff_t *ppos)
248b7e04f8cSWim Van Sebroeck {
249b7e04f8cSWim Van Sebroeck if (count) {
250b7e04f8cSWim Van Sebroeck if (!nowayout) {
251b7e04f8cSWim Van Sebroeck size_t i;
252b7e04f8cSWim Van Sebroeck
253b7e04f8cSWim Van Sebroeck /* In case it was set long ago */
254b7e04f8cSWim Van Sebroeck asr_expect_close = 0;
255b7e04f8cSWim Van Sebroeck
256b7e04f8cSWim Van Sebroeck for (i = 0; i != count; i++) {
257b7e04f8cSWim Van Sebroeck char c;
258b7e04f8cSWim Van Sebroeck if (get_user(c, buf + i))
259b7e04f8cSWim Van Sebroeck return -EFAULT;
260b7e04f8cSWim Van Sebroeck if (c == 'V')
261b7e04f8cSWim Van Sebroeck asr_expect_close = 42;
262b7e04f8cSWim Van Sebroeck }
263b7e04f8cSWim Van Sebroeck }
264b7e04f8cSWim Van Sebroeck asr_toggle();
265b7e04f8cSWim Van Sebroeck }
266b7e04f8cSWim Van Sebroeck return count;
267b7e04f8cSWim Van Sebroeck }
268b7e04f8cSWim Van Sebroeck
asr_ioctl(struct file * file,unsigned int cmd,unsigned long arg)26902355c32SAlan Cox static long asr_ioctl(struct file *file, unsigned int cmd, unsigned long arg)
270b7e04f8cSWim Van Sebroeck {
271b7e04f8cSWim Van Sebroeck static const struct watchdog_info ident = {
272b7e04f8cSWim Van Sebroeck .options = WDIOF_KEEPALIVEPING |
273b7e04f8cSWim Van Sebroeck WDIOF_MAGICCLOSE,
2747944d3a5SWim Van Sebroeck .identity = "IBM ASR",
275b7e04f8cSWim Van Sebroeck };
276b7e04f8cSWim Van Sebroeck void __user *argp = (void __user *)arg;
277b7e04f8cSWim Van Sebroeck int __user *p = argp;
278b7e04f8cSWim Van Sebroeck int heartbeat;
279b7e04f8cSWim Van Sebroeck
280b7e04f8cSWim Van Sebroeck switch (cmd) {
281b7e04f8cSWim Van Sebroeck case WDIOC_GETSUPPORT:
28202355c32SAlan Cox return copy_to_user(argp, &ident, sizeof(ident)) ? -EFAULT : 0;
283b7e04f8cSWim Van Sebroeck case WDIOC_GETSTATUS:
284b7e04f8cSWim Van Sebroeck case WDIOC_GETBOOTSTATUS:
285b7e04f8cSWim Van Sebroeck return put_user(0, p);
28602355c32SAlan Cox case WDIOC_SETOPTIONS:
28702355c32SAlan Cox {
288b7e04f8cSWim Van Sebroeck int new_options, retval = -EINVAL;
289b7e04f8cSWim Van Sebroeck if (get_user(new_options, p))
290b7e04f8cSWim Van Sebroeck return -EFAULT;
291b7e04f8cSWim Van Sebroeck if (new_options & WDIOS_DISABLECARD) {
292b7e04f8cSWim Van Sebroeck asr_disable();
293b7e04f8cSWim Van Sebroeck retval = 0;
294b7e04f8cSWim Van Sebroeck }
295b7e04f8cSWim Van Sebroeck if (new_options & WDIOS_ENABLECARD) {
296b7e04f8cSWim Van Sebroeck asr_enable();
297b7e04f8cSWim Van Sebroeck asr_toggle();
298b7e04f8cSWim Van Sebroeck retval = 0;
299b7e04f8cSWim Van Sebroeck }
300b7e04f8cSWim Van Sebroeck return retval;
301b7e04f8cSWim Van Sebroeck }
3020c06090cSWim Van Sebroeck case WDIOC_KEEPALIVE:
3030c06090cSWim Van Sebroeck asr_toggle();
3040c06090cSWim Van Sebroeck return 0;
3050c06090cSWim Van Sebroeck /*
3060c06090cSWim Van Sebroeck * The hardware has a fixed timeout value, so no WDIOC_SETTIMEOUT
3070c06090cSWim Van Sebroeck * and WDIOC_GETTIMEOUT always returns 256.
3080c06090cSWim Van Sebroeck */
3090c06090cSWim Van Sebroeck case WDIOC_GETTIMEOUT:
3100c06090cSWim Van Sebroeck heartbeat = 256;
3110c06090cSWim Van Sebroeck return put_user(heartbeat, p);
31202355c32SAlan Cox default:
313b7e04f8cSWim Van Sebroeck return -ENOTTY;
314b7e04f8cSWim Van Sebroeck }
31502355c32SAlan Cox }
316b7e04f8cSWim Van Sebroeck
asr_open(struct inode * inode,struct file * file)317b7e04f8cSWim Van Sebroeck static int asr_open(struct inode *inode, struct file *file)
318b7e04f8cSWim Van Sebroeck {
319b7e04f8cSWim Van Sebroeck if (test_and_set_bit(0, &asr_is_open))
320b7e04f8cSWim Van Sebroeck return -EBUSY;
321b7e04f8cSWim Van Sebroeck
322b7e04f8cSWim Van Sebroeck asr_toggle();
323b7e04f8cSWim Van Sebroeck asr_enable();
324b7e04f8cSWim Van Sebroeck
325c5bf68feSKirill Smelkov return stream_open(inode, file);
326b7e04f8cSWim Van Sebroeck }
327b7e04f8cSWim Van Sebroeck
asr_release(struct inode * inode,struct file * file)328b7e04f8cSWim Van Sebroeck static int asr_release(struct inode *inode, struct file *file)
329b7e04f8cSWim Van Sebroeck {
330b7e04f8cSWim Van Sebroeck if (asr_expect_close == 42)
331b7e04f8cSWim Van Sebroeck asr_disable();
332b7e04f8cSWim Van Sebroeck else {
33327c766aaSJoe Perches pr_crit("unexpected close, not stopping watchdog!\n");
334b7e04f8cSWim Van Sebroeck asr_toggle();
335b7e04f8cSWim Van Sebroeck }
336b7e04f8cSWim Van Sebroeck clear_bit(0, &asr_is_open);
337b7e04f8cSWim Van Sebroeck asr_expect_close = 0;
338b7e04f8cSWim Van Sebroeck return 0;
339b7e04f8cSWim Van Sebroeck }
340b7e04f8cSWim Van Sebroeck
341b7e04f8cSWim Van Sebroeck static const struct file_operations asr_fops = {
342b7e04f8cSWim Van Sebroeck .owner = THIS_MODULE,
343b7e04f8cSWim Van Sebroeck .llseek = no_llseek,
344b7e04f8cSWim Van Sebroeck .write = asr_write,
34502355c32SAlan Cox .unlocked_ioctl = asr_ioctl,
346b6dfb247SArnd Bergmann .compat_ioctl = compat_ptr_ioctl,
347b7e04f8cSWim Van Sebroeck .open = asr_open,
348b7e04f8cSWim Van Sebroeck .release = asr_release,
349b7e04f8cSWim Van Sebroeck };
350b7e04f8cSWim Van Sebroeck
351b7e04f8cSWim Van Sebroeck static struct miscdevice asr_miscdev = {
352b7e04f8cSWim Van Sebroeck .minor = WATCHDOG_MINOR,
353b7e04f8cSWim Van Sebroeck .name = "watchdog",
354b7e04f8cSWim Van Sebroeck .fops = &asr_fops,
355b7e04f8cSWim Van Sebroeck };
356b7e04f8cSWim Van Sebroeck
357b7e04f8cSWim Van Sebroeck
358b7e04f8cSWim Van Sebroeck struct ibmasr_id {
359b7e04f8cSWim Van Sebroeck const char *desc;
360b7e04f8cSWim Van Sebroeck int type;
361b7e04f8cSWim Van Sebroeck };
362b7e04f8cSWim Van Sebroeck
3635f5e1909SJingoo Han static struct ibmasr_id ibmasr_id_table[] __initdata = {
364b7e04f8cSWim Van Sebroeck { "IBM Automatic Server Restart - eserver xSeries 220", ASMTYPE_TOPAZ },
365b7e04f8cSWim Van Sebroeck { "IBM Automatic Server Restart - Machine Type 8673", ASMTYPE_PEARL },
366b7e04f8cSWim Van Sebroeck { "IBM Automatic Server Restart - Machine Type 8480", ASMTYPE_JASPER },
367b7e04f8cSWim Van Sebroeck { "IBM Automatic Server Restart - Machine Type 8482", ASMTYPE_JUNIPER },
368b7e04f8cSWim Van Sebroeck { "IBM Automatic Server Restart - Machine Type 8648", ASMTYPE_SPRUCE },
369b7e04f8cSWim Van Sebroeck { NULL }
370b7e04f8cSWim Van Sebroeck };
371b7e04f8cSWim Van Sebroeck
ibmasr_init(void)372b7e04f8cSWim Van Sebroeck static int __init ibmasr_init(void)
373b7e04f8cSWim Van Sebroeck {
374b7e04f8cSWim Van Sebroeck struct ibmasr_id *id;
375b7e04f8cSWim Van Sebroeck int rc;
376b7e04f8cSWim Van Sebroeck
377b7e04f8cSWim Van Sebroeck for (id = ibmasr_id_table; id->desc; id++) {
378b7e04f8cSWim Van Sebroeck if (dmi_find_device(DMI_DEV_TYPE_OTHER, id->desc, NULL)) {
379b7e04f8cSWim Van Sebroeck asr_type = id->type;
380b7e04f8cSWim Van Sebroeck break;
381b7e04f8cSWim Van Sebroeck }
382b7e04f8cSWim Van Sebroeck }
383b7e04f8cSWim Van Sebroeck
384b7e04f8cSWim Van Sebroeck if (!asr_type)
385b7e04f8cSWim Van Sebroeck return -ENODEV;
386b7e04f8cSWim Van Sebroeck
387b7e04f8cSWim Van Sebroeck rc = asr_get_base_address();
388b7e04f8cSWim Van Sebroeck if (rc)
389b7e04f8cSWim Van Sebroeck return rc;
390b7e04f8cSWim Van Sebroeck
391b7e04f8cSWim Van Sebroeck rc = misc_register(&asr_miscdev);
392b7e04f8cSWim Van Sebroeck if (rc < 0) {
393b7e04f8cSWim Van Sebroeck release_region(asr_base, asr_length);
39427c766aaSJoe Perches pr_err("failed to register misc device\n");
395b7e04f8cSWim Van Sebroeck return rc;
396b7e04f8cSWim Van Sebroeck }
397b7e04f8cSWim Van Sebroeck
398b7e04f8cSWim Van Sebroeck return 0;
399b7e04f8cSWim Van Sebroeck }
400b7e04f8cSWim Van Sebroeck
ibmasr_exit(void)401b7e04f8cSWim Van Sebroeck static void __exit ibmasr_exit(void)
402b7e04f8cSWim Van Sebroeck {
403b7e04f8cSWim Van Sebroeck if (!nowayout)
404b7e04f8cSWim Van Sebroeck asr_disable();
405b7e04f8cSWim Van Sebroeck
406b7e04f8cSWim Van Sebroeck misc_deregister(&asr_miscdev);
407b7e04f8cSWim Van Sebroeck
408b7e04f8cSWim Van Sebroeck release_region(asr_base, asr_length);
409b7e04f8cSWim Van Sebroeck }
410b7e04f8cSWim Van Sebroeck
411b7e04f8cSWim Van Sebroeck module_init(ibmasr_init);
412b7e04f8cSWim Van Sebroeck module_exit(ibmasr_exit);
413b7e04f8cSWim Van Sebroeck
41486a1e189SWim Van Sebroeck module_param(nowayout, bool, 0);
41502355c32SAlan Cox MODULE_PARM_DESC(nowayout,
41602355c32SAlan Cox "Watchdog cannot be stopped once started (default="
41702355c32SAlan Cox __MODULE_STRING(WATCHDOG_NOWAYOUT) ")");
418b7e04f8cSWim Van Sebroeck
419b7e04f8cSWim Van Sebroeck MODULE_DESCRIPTION("IBM Automatic Server Restart driver");
420b7e04f8cSWim Van Sebroeck MODULE_AUTHOR("Andrey Panin");
421b7e04f8cSWim Van Sebroeck MODULE_LICENSE("GPL");
422