xref: /openbmc/linux/drivers/watchdog/i6300esb.c (revision 0898782247ae533d1f4e47a06bc5d4870931b284)
12874c5fdSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later
2b7e04f8cSWim Van Sebroeck /*
3b7e04f8cSWim Van Sebroeck  *	i6300esb:	Watchdog timer driver for Intel 6300ESB chipset
4b7e04f8cSWim Van Sebroeck  *
5b7e04f8cSWim Van Sebroeck  *	(c) Copyright 2004 Google Inc.
696de0e25SJan Engelhardt  *	(c) Copyright 2005 David Härdeman <david@2gen.com>
7b7e04f8cSWim Van Sebroeck  *
8b7e04f8cSWim Van Sebroeck  *	based on i810-tco.c which is in turn based on softdog.c
9b7e04f8cSWim Van Sebroeck  *
10b7e04f8cSWim Van Sebroeck  *	The timer is implemented in the following I/O controller hubs:
11b7e04f8cSWim Van Sebroeck  *	(See the intel documentation on http://developer.intel.com.)
120426fd0dSWim Van Sebroeck  *	6300ESB chip : document number 300641-004
13b7e04f8cSWim Van Sebroeck  *
14b7e04f8cSWim Van Sebroeck  *  2004YYZZ Ross Biro
15b7e04f8cSWim Van Sebroeck  *	Initial version 0.01
16b7e04f8cSWim Van Sebroeck  *  2004YYZZ Ross Biro
17b7e04f8cSWim Van Sebroeck  *	Version 0.02
1896de0e25SJan Engelhardt  *  20050210 David Härdeman <david@2gen.com>
19b7e04f8cSWim Van Sebroeck  *	Ported driver to kernel 2.6
207af4ac87SRadu Rendec  *  20171016 Radu Rendec <rrendec@arista.com>
217af4ac87SRadu Rendec  *	Change driver to use the watchdog subsystem
22cf73120bSRadu Rendec  *	Add support for multiple 6300ESB devices
23b7e04f8cSWim Van Sebroeck  */
24b7e04f8cSWim Van Sebroeck 
25b7e04f8cSWim Van Sebroeck /*
26b7e04f8cSWim Van Sebroeck  *      Includes, defines, variables, module parameters, ...
27b7e04f8cSWim Van Sebroeck  */
28b7e04f8cSWim Van Sebroeck 
29b7e04f8cSWim Van Sebroeck #include <linux/module.h>
30b7e04f8cSWim Van Sebroeck #include <linux/types.h>
31b7e04f8cSWim Van Sebroeck #include <linux/kernel.h>
32b7e04f8cSWim Van Sebroeck #include <linux/fs.h>
33b7e04f8cSWim Van Sebroeck #include <linux/mm.h>
34b7e04f8cSWim Van Sebroeck #include <linux/miscdevice.h>
35b7e04f8cSWim Van Sebroeck #include <linux/watchdog.h>
36b7e04f8cSWim Van Sebroeck #include <linux/pci.h>
37b7e04f8cSWim Van Sebroeck #include <linux/ioport.h>
380829291eSAlan Cox #include <linux/uaccess.h>
390829291eSAlan Cox #include <linux/io.h>
40b7e04f8cSWim Van Sebroeck 
41b7e04f8cSWim Van Sebroeck /* Module and version information */
42b7e04f8cSWim Van Sebroeck #define ESB_MODULE_NAME "i6300ESB timer"
43b7e04f8cSWim Van Sebroeck 
44b7e04f8cSWim Van Sebroeck /* PCI configuration registers */
45b7e04f8cSWim Van Sebroeck #define ESB_CONFIG_REG  0x60            /* Config register                   */
46b7e04f8cSWim Van Sebroeck #define ESB_LOCK_REG    0x68            /* WDT lock register                 */
47b7e04f8cSWim Van Sebroeck 
48b7e04f8cSWim Van Sebroeck /* Memory mapped registers */
49cf73120bSRadu Rendec #define ESB_TIMER1_REG(w) ((w)->base + 0x00)/* Timer1 value after each reset */
50cf73120bSRadu Rendec #define ESB_TIMER2_REG(w) ((w)->base + 0x04)/* Timer2 value after each reset */
51cf73120bSRadu Rendec #define ESB_GINTSR_REG(w) ((w)->base + 0x08)/* General Interrupt Status Reg  */
52cf73120bSRadu Rendec #define ESB_RELOAD_REG(w) ((w)->base + 0x0c)/* Reload register               */
53b7e04f8cSWim Van Sebroeck 
54b7e04f8cSWim Van Sebroeck /* Lock register bits */
55b7e04f8cSWim Van Sebroeck #define ESB_WDT_FUNC    (0x01 << 2)   /* Watchdog functionality            */
56b7e04f8cSWim Van Sebroeck #define ESB_WDT_ENABLE  (0x01 << 1)   /* Enable WDT                        */
57b7e04f8cSWim Van Sebroeck #define ESB_WDT_LOCK    (0x01 << 0)   /* Lock (nowayout)                   */
58b7e04f8cSWim Van Sebroeck 
59b7e04f8cSWim Van Sebroeck /* Config register bits */
60b7e04f8cSWim Van Sebroeck #define ESB_WDT_REBOOT  (0x01 << 5)   /* Enable reboot on timeout          */
61b7e04f8cSWim Van Sebroeck #define ESB_WDT_FREQ    (0x01 << 2)   /* Decrement frequency               */
6239f3be72SWim Van Sebroeck #define ESB_WDT_INTTYPE (0x03 << 0)   /* Interrupt type on timer1 timeout  */
63b7e04f8cSWim Van Sebroeck 
64b7e04f8cSWim Van Sebroeck /* Reload register bits */
6531838d9dSWim Van Sebroeck #define ESB_WDT_TIMEOUT (0x01 << 9)    /* Watchdog timed out                */
66b7e04f8cSWim Van Sebroeck #define ESB_WDT_RELOAD  (0x01 << 8)    /* prevent timeout                   */
67b7e04f8cSWim Van Sebroeck 
68b7e04f8cSWim Van Sebroeck /* Magic constants */
69b7e04f8cSWim Van Sebroeck #define ESB_UNLOCK1     0x80            /* Step 1 to unlock reset registers  */
70b7e04f8cSWim Van Sebroeck #define ESB_UNLOCK2     0x86            /* Step 2 to unlock reset registers  */
71b7e04f8cSWim Van Sebroeck 
72b7e04f8cSWim Van Sebroeck /* module parameters */
730829291eSAlan Cox /* 30 sec default heartbeat (1 < heartbeat < 2*1023) */
74568d6015SRadu Rendec #define ESB_HEARTBEAT_MIN	1
75568d6015SRadu Rendec #define ESB_HEARTBEAT_MAX	2046
76568d6015SRadu Rendec #define ESB_HEARTBEAT_DEFAULT	30
77568d6015SRadu Rendec #define ESB_HEARTBEAT_RANGE __MODULE_STRING(ESB_HEARTBEAT_MIN) \
78568d6015SRadu Rendec 	"<heartbeat<" __MODULE_STRING(ESB_HEARTBEAT_MAX)
797af4ac87SRadu Rendec static int heartbeat; /* in seconds */
80b7e04f8cSWim Van Sebroeck module_param(heartbeat, int, 0);
810829291eSAlan Cox MODULE_PARM_DESC(heartbeat,
82568d6015SRadu Rendec 	"Watchdog heartbeat in seconds. (" ESB_HEARTBEAT_RANGE
83568d6015SRadu Rendec 	", default=" __MODULE_STRING(ESB_HEARTBEAT_DEFAULT) ")");
84b7e04f8cSWim Van Sebroeck 
8586a1e189SWim Van Sebroeck static bool nowayout = WATCHDOG_NOWAYOUT;
8686a1e189SWim Van Sebroeck module_param(nowayout, bool, 0);
870829291eSAlan Cox MODULE_PARM_DESC(nowayout,
880829291eSAlan Cox 		"Watchdog cannot be stopped once started (default="
890829291eSAlan Cox 				__MODULE_STRING(WATCHDOG_NOWAYOUT) ")");
90b7e04f8cSWim Van Sebroeck 
91cf73120bSRadu Rendec /* internal variables */
92cf73120bSRadu Rendec struct esb_dev {
93cf73120bSRadu Rendec 	struct watchdog_device wdd;
94cf73120bSRadu Rendec 	void __iomem *base;
95cf73120bSRadu Rendec 	struct pci_dev *pdev;
96cf73120bSRadu Rendec };
97cf73120bSRadu Rendec 
98cf73120bSRadu Rendec #define to_esb_dev(wptr) container_of(wptr, struct esb_dev, wdd)
99cf73120bSRadu Rendec 
100b7e04f8cSWim Van Sebroeck /*
101b7e04f8cSWim Van Sebroeck  * Some i6300ESB specific functions
102b7e04f8cSWim Van Sebroeck  */
103b7e04f8cSWim Van Sebroeck 
104b7e04f8cSWim Van Sebroeck /*
105b7e04f8cSWim Van Sebroeck  * Prepare for reloading the timer by unlocking the proper registers.
106b7e04f8cSWim Van Sebroeck  * This is performed by first writing 0x80 followed by 0x86 to the
107b7e04f8cSWim Van Sebroeck  * reload register. After this the appropriate registers can be written
108b7e04f8cSWim Van Sebroeck  * to once before they need to be unlocked again.
109b7e04f8cSWim Van Sebroeck  */
esb_unlock_registers(struct esb_dev * edev)110cf73120bSRadu Rendec static inline void esb_unlock_registers(struct esb_dev *edev)
1117944d3a5SWim Van Sebroeck {
112cf73120bSRadu Rendec 	writew(ESB_UNLOCK1, ESB_RELOAD_REG(edev));
113cf73120bSRadu Rendec 	writew(ESB_UNLOCK2, ESB_RELOAD_REG(edev));
114b7e04f8cSWim Van Sebroeck }
115b7e04f8cSWim Van Sebroeck 
esb_timer_start(struct watchdog_device * wdd)1167af4ac87SRadu Rendec static int esb_timer_start(struct watchdog_device *wdd)
117b7e04f8cSWim Van Sebroeck {
118cf73120bSRadu Rendec 	struct esb_dev *edev = to_esb_dev(wdd);
1197af4ac87SRadu Rendec 	int _wdd_nowayout = test_bit(WDOG_NO_WAY_OUT, &wdd->status);
120b7e04f8cSWim Van Sebroeck 	u8 val;
121b7e04f8cSWim Van Sebroeck 
122cf73120bSRadu Rendec 	esb_unlock_registers(edev);
123cf73120bSRadu Rendec 	writew(ESB_WDT_RELOAD, ESB_RELOAD_REG(edev));
124b7e04f8cSWim Van Sebroeck 	/* Enable or Enable + Lock? */
1257af4ac87SRadu Rendec 	val = ESB_WDT_ENABLE | (_wdd_nowayout ? ESB_WDT_LOCK : 0x00);
126cf73120bSRadu Rendec 	pci_write_config_byte(edev->pdev, ESB_LOCK_REG, val);
1273b9d49eeSWim Van Sebroeck 	return 0;
128b7e04f8cSWim Van Sebroeck }
129b7e04f8cSWim Van Sebroeck 
esb_timer_stop(struct watchdog_device * wdd)1307af4ac87SRadu Rendec static int esb_timer_stop(struct watchdog_device *wdd)
131b7e04f8cSWim Van Sebroeck {
132cf73120bSRadu Rendec 	struct esb_dev *edev = to_esb_dev(wdd);
133b7e04f8cSWim Van Sebroeck 	u8 val;
134b7e04f8cSWim Van Sebroeck 
135b7e04f8cSWim Van Sebroeck 	/* First, reset timers as suggested by the docs */
136cf73120bSRadu Rendec 	esb_unlock_registers(edev);
137cf73120bSRadu Rendec 	writew(ESB_WDT_RELOAD, ESB_RELOAD_REG(edev));
138b7e04f8cSWim Van Sebroeck 	/* Then disable the WDT */
139cf73120bSRadu Rendec 	pci_write_config_byte(edev->pdev, ESB_LOCK_REG, 0x0);
140cf73120bSRadu Rendec 	pci_read_config_byte(edev->pdev, ESB_LOCK_REG, &val);
141b7e04f8cSWim Van Sebroeck 
142b7e04f8cSWim Van Sebroeck 	/* Returns 0 if the timer was disabled, non-zero otherwise */
143fc8a9d83SWim Van Sebroeck 	return val & ESB_WDT_ENABLE;
144b7e04f8cSWim Van Sebroeck }
145b7e04f8cSWim Van Sebroeck 
esb_timer_keepalive(struct watchdog_device * wdd)1467af4ac87SRadu Rendec static int esb_timer_keepalive(struct watchdog_device *wdd)
147b7e04f8cSWim Van Sebroeck {
148cf73120bSRadu Rendec 	struct esb_dev *edev = to_esb_dev(wdd);
149cf73120bSRadu Rendec 
150cf73120bSRadu Rendec 	esb_unlock_registers(edev);
151cf73120bSRadu Rendec 	writew(ESB_WDT_RELOAD, ESB_RELOAD_REG(edev));
152b7e04f8cSWim Van Sebroeck 	/* FIXME: Do we need to flush anything here? */
1537af4ac87SRadu Rendec 	return 0;
154b7e04f8cSWim Van Sebroeck }
155b7e04f8cSWim Van Sebroeck 
esb_timer_set_heartbeat(struct watchdog_device * wdd,unsigned int time)1567af4ac87SRadu Rendec static int esb_timer_set_heartbeat(struct watchdog_device *wdd,
1577af4ac87SRadu Rendec 		unsigned int time)
158b7e04f8cSWim Van Sebroeck {
159cf73120bSRadu Rendec 	struct esb_dev *edev = to_esb_dev(wdd);
160b7e04f8cSWim Van Sebroeck 	u32 val;
161b7e04f8cSWim Van Sebroeck 
162b7e04f8cSWim Van Sebroeck 	/* We shift by 9, so if we are passed a value of 1 sec,
163b7e04f8cSWim Van Sebroeck 	 * val will be 1 << 9 = 512, then write that to two
164b7e04f8cSWim Van Sebroeck 	 * timers => 2 * 512 = 1024 (which is decremented at 1KHz)
165b7e04f8cSWim Van Sebroeck 	 */
166b7e04f8cSWim Van Sebroeck 	val = time << 9;
167b7e04f8cSWim Van Sebroeck 
168b7e04f8cSWim Van Sebroeck 	/* Write timer 1 */
169cf73120bSRadu Rendec 	esb_unlock_registers(edev);
170cf73120bSRadu Rendec 	writel(val, ESB_TIMER1_REG(edev));
171b7e04f8cSWim Van Sebroeck 
172b7e04f8cSWim Van Sebroeck 	/* Write timer 2 */
173cf73120bSRadu Rendec 	esb_unlock_registers(edev);
174cf73120bSRadu Rendec 	writel(val, ESB_TIMER2_REG(edev));
175b7e04f8cSWim Van Sebroeck 
176b7e04f8cSWim Van Sebroeck 	/* Reload */
177cf73120bSRadu Rendec 	esb_unlock_registers(edev);
178cf73120bSRadu Rendec 	writew(ESB_WDT_RELOAD, ESB_RELOAD_REG(edev));
179b7e04f8cSWim Van Sebroeck 
180b7e04f8cSWim Van Sebroeck 	/* FIXME: Do we need to flush everything out? */
181b7e04f8cSWim Van Sebroeck 
182b7e04f8cSWim Van Sebroeck 	/* Done */
1837af4ac87SRadu Rendec 	wdd->timeout = time;
184b7e04f8cSWim Van Sebroeck 	return 0;
185b7e04f8cSWim Van Sebroeck }
186b7e04f8cSWim Van Sebroeck 
187b7e04f8cSWim Van Sebroeck /*
1887af4ac87SRadu Rendec  * Watchdog Subsystem Interfaces
189b7e04f8cSWim Van Sebroeck  */
190b7e04f8cSWim Van Sebroeck 
1917af4ac87SRadu Rendec static struct watchdog_info esb_info = {
192b7e04f8cSWim Van Sebroeck 	.identity = ESB_MODULE_NAME,
1937af4ac87SRadu Rendec 	.options = WDIOF_SETTIMEOUT | WDIOF_KEEPALIVEPING | WDIOF_MAGICCLOSE,
194b7e04f8cSWim Van Sebroeck };
195b7e04f8cSWim Van Sebroeck 
1967af4ac87SRadu Rendec static const struct watchdog_ops esb_ops = {
197b7e04f8cSWim Van Sebroeck 	.owner = THIS_MODULE,
1987af4ac87SRadu Rendec 	.start = esb_timer_start,
1997af4ac87SRadu Rendec 	.stop = esb_timer_stop,
2007af4ac87SRadu Rendec 	.set_timeout = esb_timer_set_heartbeat,
2017af4ac87SRadu Rendec 	.ping = esb_timer_keepalive,
202b7e04f8cSWim Van Sebroeck };
203b7e04f8cSWim Van Sebroeck 
204b7e04f8cSWim Van Sebroeck /*
205b7e04f8cSWim Van Sebroeck  * Data for PCI driver interface
206b7e04f8cSWim Van Sebroeck  */
207bc17f9dcSJingoo Han static const struct pci_device_id esb_pci_tbl[] = {
208b7e04f8cSWim Van Sebroeck 	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_9), },
209b7e04f8cSWim Van Sebroeck 	{ 0, },                 /* End of list */
210b7e04f8cSWim Van Sebroeck };
211b7e04f8cSWim Van Sebroeck MODULE_DEVICE_TABLE(pci, esb_pci_tbl);
212b7e04f8cSWim Van Sebroeck 
213b7e04f8cSWim Van Sebroeck /*
214b7e04f8cSWim Van Sebroeck  *      Init & exit routines
215b7e04f8cSWim Van Sebroeck  */
216b7e04f8cSWim Van Sebroeck 
esb_getdevice(struct esb_dev * edev)217cf73120bSRadu Rendec static unsigned char esb_getdevice(struct esb_dev *edev)
218b7e04f8cSWim Van Sebroeck {
219cf73120bSRadu Rendec 	if (pci_enable_device(edev->pdev)) {
220cf73120bSRadu Rendec 		dev_err(&edev->pdev->dev, "failed to enable device\n");
221b7e04f8cSWim Van Sebroeck 		goto err_devput;
222b7e04f8cSWim Van Sebroeck 	}
223b7e04f8cSWim Van Sebroeck 
224cf73120bSRadu Rendec 	if (pci_request_region(edev->pdev, 0, ESB_MODULE_NAME)) {
225cf73120bSRadu Rendec 		dev_err(&edev->pdev->dev, "failed to request region\n");
226b7e04f8cSWim Van Sebroeck 		goto err_disable;
227b7e04f8cSWim Van Sebroeck 	}
228b7e04f8cSWim Van Sebroeck 
229cf73120bSRadu Rendec 	edev->base = pci_ioremap_bar(edev->pdev, 0);
230cf73120bSRadu Rendec 	if (edev->base == NULL) {
231b7e04f8cSWim Van Sebroeck 		/* Something's wrong here, BASEADDR has to be set */
232cf73120bSRadu Rendec 		dev_err(&edev->pdev->dev, "failed to get BASEADDR\n");
233b7e04f8cSWim Van Sebroeck 		goto err_release;
234b7e04f8cSWim Van Sebroeck 	}
235b7e04f8cSWim Van Sebroeck 
236fc8a9d83SWim Van Sebroeck 	/* Done */
237cf73120bSRadu Rendec 	dev_set_drvdata(&edev->pdev->dev, edev);
238fc8a9d83SWim Van Sebroeck 	return 1;
239fc8a9d83SWim Van Sebroeck 
240fc8a9d83SWim Van Sebroeck err_release:
241cf73120bSRadu Rendec 	pci_release_region(edev->pdev, 0);
242fc8a9d83SWim Van Sebroeck err_disable:
243cf73120bSRadu Rendec 	pci_disable_device(edev->pdev);
244fc8a9d83SWim Van Sebroeck err_devput:
245fc8a9d83SWim Van Sebroeck 	return 0;
246fc8a9d83SWim Van Sebroeck }
247fc8a9d83SWim Van Sebroeck 
esb_initdevice(struct esb_dev * edev)248cf73120bSRadu Rendec static void esb_initdevice(struct esb_dev *edev)
249fc8a9d83SWim Van Sebroeck {
250fc8a9d83SWim Van Sebroeck 	u8 val1;
251fc8a9d83SWim Van Sebroeck 	u16 val2;
252fc8a9d83SWim Van Sebroeck 
253b7e04f8cSWim Van Sebroeck 	/*
254fc8a9d83SWim Van Sebroeck 	 * Config register:
255fc8a9d83SWim Van Sebroeck 	 * Bit    5 : 0 = Enable WDT_OUTPUT
256fc8a9d83SWim Van Sebroeck 	 * Bit    2 : 0 = set the timer frequency to the PCI clock
257fc8a9d83SWim Van Sebroeck 	 * divided by 2^15 (approx 1KHz).
258fc8a9d83SWim Van Sebroeck 	 * Bits 1:0 : 11 = WDT_INT_TYPE Disabled.
259b7e04f8cSWim Van Sebroeck 	 * The watchdog has two timers, it can be setup so that the
260b7e04f8cSWim Van Sebroeck 	 * expiry of timer1 results in an interrupt and the expiry of
261b7e04f8cSWim Van Sebroeck 	 * timer2 results in a reboot. We set it to not generate
262b7e04f8cSWim Van Sebroeck 	 * any interrupts as there is not much we can do with it
263b7e04f8cSWim Van Sebroeck 	 * right now.
264b7e04f8cSWim Van Sebroeck 	 */
265cf73120bSRadu Rendec 	pci_write_config_word(edev->pdev, ESB_CONFIG_REG, 0x0003);
266b7e04f8cSWim Van Sebroeck 
267b7e04f8cSWim Van Sebroeck 	/* Check that the WDT isn't already locked */
268cf73120bSRadu Rendec 	pci_read_config_byte(edev->pdev, ESB_LOCK_REG, &val1);
269b7e04f8cSWim Van Sebroeck 	if (val1 & ESB_WDT_LOCK)
270cf73120bSRadu Rendec 		dev_warn(&edev->pdev->dev, "nowayout already set\n");
271b7e04f8cSWim Van Sebroeck 
272b7e04f8cSWim Van Sebroeck 	/* Set the timer to watchdog mode and disable it for now */
273cf73120bSRadu Rendec 	pci_write_config_byte(edev->pdev, ESB_LOCK_REG, 0x00);
274b7e04f8cSWim Van Sebroeck 
275b7e04f8cSWim Van Sebroeck 	/* Check if the watchdog was previously triggered */
276cf73120bSRadu Rendec 	esb_unlock_registers(edev);
277cf73120bSRadu Rendec 	val2 = readw(ESB_RELOAD_REG(edev));
27831838d9dSWim Van Sebroeck 	if (val2 & ESB_WDT_TIMEOUT)
279cf73120bSRadu Rendec 		edev->wdd.bootstatus = WDIOF_CARDRESET;
280b7e04f8cSWim Van Sebroeck 
281fc8a9d83SWim Van Sebroeck 	/* Reset WDT_TIMEOUT flag and timers */
282cf73120bSRadu Rendec 	esb_unlock_registers(edev);
283cf73120bSRadu Rendec 	writew((ESB_WDT_TIMEOUT | ESB_WDT_RELOAD), ESB_RELOAD_REG(edev));
284b7e04f8cSWim Van Sebroeck 
285fc8a9d83SWim Van Sebroeck 	/* And set the correct timeout value */
286cf73120bSRadu Rendec 	esb_timer_set_heartbeat(&edev->wdd, edev->wdd.timeout);
287b7e04f8cSWim Van Sebroeck }
288b7e04f8cSWim Van Sebroeck 
esb_probe(struct pci_dev * pdev,const struct pci_device_id * ent)2892d991a16SBill Pemberton static int esb_probe(struct pci_dev *pdev,
2902786095aSWim Van Sebroeck 		const struct pci_device_id *ent)
291b7e04f8cSWim Van Sebroeck {
292cf73120bSRadu Rendec 	struct esb_dev *edev;
293b7e04f8cSWim Van Sebroeck 	int ret;
294b7e04f8cSWim Van Sebroeck 
295cf73120bSRadu Rendec 	edev = devm_kzalloc(&pdev->dev, sizeof(*edev), GFP_KERNEL);
296cf73120bSRadu Rendec 	if (!edev)
297cf73120bSRadu Rendec 		return -ENOMEM;
2982786095aSWim Van Sebroeck 
299b7e04f8cSWim Van Sebroeck 	/* Check whether or not the hardware watchdog is there */
300cf73120bSRadu Rendec 	edev->pdev = pdev;
301cf73120bSRadu Rendec 	if (!esb_getdevice(edev))
302b7e04f8cSWim Van Sebroeck 		return -ENODEV;
303b7e04f8cSWim Van Sebroeck 
304fc8a9d83SWim Van Sebroeck 	/* Initialize the watchdog and make sure it does not run */
305cf73120bSRadu Rendec 	edev->wdd.info = &esb_info;
306cf73120bSRadu Rendec 	edev->wdd.ops = &esb_ops;
307568d6015SRadu Rendec 	edev->wdd.min_timeout = ESB_HEARTBEAT_MIN;
308568d6015SRadu Rendec 	edev->wdd.max_timeout = ESB_HEARTBEAT_MAX;
309568d6015SRadu Rendec 	edev->wdd.timeout = ESB_HEARTBEAT_DEFAULT;
31089bd0ed8SWolfram Sang 	watchdog_init_timeout(&edev->wdd, heartbeat, NULL);
311cf73120bSRadu Rendec 	watchdog_set_nowayout(&edev->wdd, nowayout);
312cf73120bSRadu Rendec 	watchdog_stop_on_reboot(&edev->wdd);
313cf73120bSRadu Rendec 	watchdog_stop_on_unregister(&edev->wdd);
314cf73120bSRadu Rendec 	esb_initdevice(edev);
315fc8a9d83SWim Van Sebroeck 
316fc8a9d83SWim Van Sebroeck 	/* Register the watchdog so that userspace has access to it */
317cf73120bSRadu Rendec 	ret = watchdog_register_device(&edev->wdd);
318*34b8580fSWolfram Sang 	if (ret != 0)
3190426fd0dSWim Van Sebroeck 		goto err_unmap;
3207af4ac87SRadu Rendec 	dev_info(&pdev->dev,
321f6cc8b35SMatteo Croce 		"initialized. heartbeat=%d sec (nowayout=%d)\n",
322f6cc8b35SMatteo Croce 		edev->wdd.timeout, nowayout);
323b7e04f8cSWim Van Sebroeck 	return 0;
324b7e04f8cSWim Van Sebroeck 
325b7e04f8cSWim Van Sebroeck err_unmap:
326cf73120bSRadu Rendec 	iounmap(edev->base);
327cf73120bSRadu Rendec 	pci_release_region(edev->pdev, 0);
328cf73120bSRadu Rendec 	pci_disable_device(edev->pdev);
329b7e04f8cSWim Van Sebroeck 	return ret;
330b7e04f8cSWim Van Sebroeck }
331b7e04f8cSWim Van Sebroeck 
esb_remove(struct pci_dev * pdev)3324b12b896SBill Pemberton static void esb_remove(struct pci_dev *pdev)
333b7e04f8cSWim Van Sebroeck {
334cf73120bSRadu Rendec 	struct esb_dev *edev = dev_get_drvdata(&pdev->dev);
335cf73120bSRadu Rendec 
336cf73120bSRadu Rendec 	watchdog_unregister_device(&edev->wdd);
337cf73120bSRadu Rendec 	iounmap(edev->base);
338cf73120bSRadu Rendec 	pci_release_region(edev->pdev, 0);
339cf73120bSRadu Rendec 	pci_disable_device(edev->pdev);
3400426fd0dSWim Van Sebroeck }
3410426fd0dSWim Van Sebroeck 
3422786095aSWim Van Sebroeck static struct pci_driver esb_driver = {
3432786095aSWim Van Sebroeck 	.name		= ESB_MODULE_NAME,
3442786095aSWim Van Sebroeck 	.id_table	= esb_pci_tbl,
3450426fd0dSWim Van Sebroeck 	.probe          = esb_probe,
34682268714SBill Pemberton 	.remove         = esb_remove,
3470426fd0dSWim Van Sebroeck };
3480426fd0dSWim Van Sebroeck 
3495ce9c371SWim Van Sebroeck module_pci_driver(esb_driver);
350b7e04f8cSWim Van Sebroeck 
35196de0e25SJan Engelhardt MODULE_AUTHOR("Ross Biro and David Härdeman");
352b7e04f8cSWim Van Sebroeck MODULE_DESCRIPTION("Watchdog driver for Intel 6300ESB chipsets");
353b7e04f8cSWim Van Sebroeck MODULE_LICENSE("GPL");
354