1caab277bSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
2f76ee892STomi Valkeinen /*
3f76ee892STomi Valkeinen * Toppoly TD028TTEC1 panel support
4f76ee892STomi Valkeinen *
5f76ee892STomi Valkeinen * Copyright (C) 2008 Nokia Corporation
6f76ee892STomi Valkeinen * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
7f76ee892STomi Valkeinen *
8f76ee892STomi Valkeinen * Neo 1973 code (jbt6k74.c):
9f76ee892STomi Valkeinen * Copyright (C) 2006-2007 by OpenMoko, Inc.
10f76ee892STomi Valkeinen * Author: Harald Welte <laforge@openmoko.org>
11f76ee892STomi Valkeinen *
12f76ee892STomi Valkeinen * Ported and adapted from Neo 1973 U-Boot by:
13f76ee892STomi Valkeinen * H. Nikolaus Schaller <hns@goldelico.com>
14f76ee892STomi Valkeinen */
15f76ee892STomi Valkeinen
16f76ee892STomi Valkeinen #include <linux/module.h>
17f76ee892STomi Valkeinen #include <linux/delay.h>
18f76ee892STomi Valkeinen #include <linux/spi/spi.h>
1962d9e44eSPeter Ujfalusi #include <video/omapfb_dss.h>
20f76ee892STomi Valkeinen
21f76ee892STomi Valkeinen struct panel_drv_data {
22f76ee892STomi Valkeinen struct omap_dss_device dssdev;
23f76ee892STomi Valkeinen struct omap_dss_device *in;
24f76ee892STomi Valkeinen
25f76ee892STomi Valkeinen int data_lines;
26f76ee892STomi Valkeinen
27f76ee892STomi Valkeinen struct omap_video_timings videomode;
28f76ee892STomi Valkeinen
29f76ee892STomi Valkeinen struct spi_device *spi_dev;
30f76ee892STomi Valkeinen };
31f76ee892STomi Valkeinen
32aa55457dSJulia Lawall static const struct omap_video_timings td028ttec1_panel_timings = {
33f76ee892STomi Valkeinen .x_res = 480,
34f76ee892STomi Valkeinen .y_res = 640,
35f76ee892STomi Valkeinen .pixelclock = 22153000,
36f76ee892STomi Valkeinen .hfp = 24,
37f76ee892STomi Valkeinen .hsw = 8,
38f76ee892STomi Valkeinen .hbp = 8,
39f76ee892STomi Valkeinen .vfp = 4,
40f76ee892STomi Valkeinen .vsw = 2,
41f76ee892STomi Valkeinen .vbp = 2,
42f76ee892STomi Valkeinen
43f76ee892STomi Valkeinen .vsync_level = OMAPDSS_SIG_ACTIVE_LOW,
44f76ee892STomi Valkeinen .hsync_level = OMAPDSS_SIG_ACTIVE_LOW,
45f76ee892STomi Valkeinen
46f76ee892STomi Valkeinen .data_pclk_edge = OMAPDSS_DRIVE_SIG_FALLING_EDGE,
47f76ee892STomi Valkeinen .de_level = OMAPDSS_SIG_ACTIVE_HIGH,
48f76ee892STomi Valkeinen .sync_pclk_edge = OMAPDSS_DRIVE_SIG_RISING_EDGE,
49f76ee892STomi Valkeinen };
50f76ee892STomi Valkeinen
51f76ee892STomi Valkeinen #define JBT_COMMAND 0x000
52f76ee892STomi Valkeinen #define JBT_DATA 0x100
53f76ee892STomi Valkeinen
jbt_ret_write_0(struct panel_drv_data * ddata,u8 reg)54f76ee892STomi Valkeinen static int jbt_ret_write_0(struct panel_drv_data *ddata, u8 reg)
55f76ee892STomi Valkeinen {
56f76ee892STomi Valkeinen int rc;
57f76ee892STomi Valkeinen u16 tx_buf = JBT_COMMAND | reg;
58f76ee892STomi Valkeinen
59f76ee892STomi Valkeinen rc = spi_write(ddata->spi_dev, (u8 *)&tx_buf,
60f76ee892STomi Valkeinen 1*sizeof(u16));
61f76ee892STomi Valkeinen if (rc != 0)
62f76ee892STomi Valkeinen dev_err(&ddata->spi_dev->dev,
63f76ee892STomi Valkeinen "jbt_ret_write_0 spi_write ret %d\n", rc);
64f76ee892STomi Valkeinen
65f76ee892STomi Valkeinen return rc;
66f76ee892STomi Valkeinen }
67f76ee892STomi Valkeinen
jbt_reg_write_1(struct panel_drv_data * ddata,u8 reg,u8 data)68f76ee892STomi Valkeinen static int jbt_reg_write_1(struct panel_drv_data *ddata, u8 reg, u8 data)
69f76ee892STomi Valkeinen {
70f76ee892STomi Valkeinen int rc;
71f76ee892STomi Valkeinen u16 tx_buf[2];
72f76ee892STomi Valkeinen
73f76ee892STomi Valkeinen tx_buf[0] = JBT_COMMAND | reg;
74f76ee892STomi Valkeinen tx_buf[1] = JBT_DATA | data;
75f76ee892STomi Valkeinen rc = spi_write(ddata->spi_dev, (u8 *)tx_buf,
76f76ee892STomi Valkeinen 2*sizeof(u16));
77f76ee892STomi Valkeinen if (rc != 0)
78f76ee892STomi Valkeinen dev_err(&ddata->spi_dev->dev,
79f76ee892STomi Valkeinen "jbt_reg_write_1 spi_write ret %d\n", rc);
80f76ee892STomi Valkeinen
81f76ee892STomi Valkeinen return rc;
82f76ee892STomi Valkeinen }
83f76ee892STomi Valkeinen
jbt_reg_write_2(struct panel_drv_data * ddata,u8 reg,u16 data)84f76ee892STomi Valkeinen static int jbt_reg_write_2(struct panel_drv_data *ddata, u8 reg, u16 data)
85f76ee892STomi Valkeinen {
86f76ee892STomi Valkeinen int rc;
87f76ee892STomi Valkeinen u16 tx_buf[3];
88f76ee892STomi Valkeinen
89f76ee892STomi Valkeinen tx_buf[0] = JBT_COMMAND | reg;
90f76ee892STomi Valkeinen tx_buf[1] = JBT_DATA | (data >> 8);
91f76ee892STomi Valkeinen tx_buf[2] = JBT_DATA | (data & 0xff);
92f76ee892STomi Valkeinen
93f76ee892STomi Valkeinen rc = spi_write(ddata->spi_dev, (u8 *)tx_buf,
94f76ee892STomi Valkeinen 3*sizeof(u16));
95f76ee892STomi Valkeinen
96f76ee892STomi Valkeinen if (rc != 0)
97f76ee892STomi Valkeinen dev_err(&ddata->spi_dev->dev,
98f76ee892STomi Valkeinen "jbt_reg_write_2 spi_write ret %d\n", rc);
99f76ee892STomi Valkeinen
100f76ee892STomi Valkeinen return rc;
101f76ee892STomi Valkeinen }
102f76ee892STomi Valkeinen
103f76ee892STomi Valkeinen enum jbt_register {
104f76ee892STomi Valkeinen JBT_REG_SLEEP_IN = 0x10,
105f76ee892STomi Valkeinen JBT_REG_SLEEP_OUT = 0x11,
106f76ee892STomi Valkeinen
107f76ee892STomi Valkeinen JBT_REG_DISPLAY_OFF = 0x28,
108f76ee892STomi Valkeinen JBT_REG_DISPLAY_ON = 0x29,
109f76ee892STomi Valkeinen
110f76ee892STomi Valkeinen JBT_REG_RGB_FORMAT = 0x3a,
111f76ee892STomi Valkeinen JBT_REG_QUAD_RATE = 0x3b,
112f76ee892STomi Valkeinen
113f76ee892STomi Valkeinen JBT_REG_POWER_ON_OFF = 0xb0,
114f76ee892STomi Valkeinen JBT_REG_BOOSTER_OP = 0xb1,
115f76ee892STomi Valkeinen JBT_REG_BOOSTER_MODE = 0xb2,
116f76ee892STomi Valkeinen JBT_REG_BOOSTER_FREQ = 0xb3,
117f76ee892STomi Valkeinen JBT_REG_OPAMP_SYSCLK = 0xb4,
118f76ee892STomi Valkeinen JBT_REG_VSC_VOLTAGE = 0xb5,
119f76ee892STomi Valkeinen JBT_REG_VCOM_VOLTAGE = 0xb6,
120f76ee892STomi Valkeinen JBT_REG_EXT_DISPL = 0xb7,
121f76ee892STomi Valkeinen JBT_REG_OUTPUT_CONTROL = 0xb8,
122f76ee892STomi Valkeinen JBT_REG_DCCLK_DCEV = 0xb9,
123f76ee892STomi Valkeinen JBT_REG_DISPLAY_MODE1 = 0xba,
124f76ee892STomi Valkeinen JBT_REG_DISPLAY_MODE2 = 0xbb,
125f76ee892STomi Valkeinen JBT_REG_DISPLAY_MODE = 0xbc,
126f76ee892STomi Valkeinen JBT_REG_ASW_SLEW = 0xbd,
127f76ee892STomi Valkeinen JBT_REG_DUMMY_DISPLAY = 0xbe,
128f76ee892STomi Valkeinen JBT_REG_DRIVE_SYSTEM = 0xbf,
129f76ee892STomi Valkeinen
130f76ee892STomi Valkeinen JBT_REG_SLEEP_OUT_FR_A = 0xc0,
131f76ee892STomi Valkeinen JBT_REG_SLEEP_OUT_FR_B = 0xc1,
132f76ee892STomi Valkeinen JBT_REG_SLEEP_OUT_FR_C = 0xc2,
133f76ee892STomi Valkeinen JBT_REG_SLEEP_IN_LCCNT_D = 0xc3,
134f76ee892STomi Valkeinen JBT_REG_SLEEP_IN_LCCNT_E = 0xc4,
135f76ee892STomi Valkeinen JBT_REG_SLEEP_IN_LCCNT_F = 0xc5,
136f76ee892STomi Valkeinen JBT_REG_SLEEP_IN_LCCNT_G = 0xc6,
137f76ee892STomi Valkeinen
138f76ee892STomi Valkeinen JBT_REG_GAMMA1_FINE_1 = 0xc7,
139f76ee892STomi Valkeinen JBT_REG_GAMMA1_FINE_2 = 0xc8,
140f76ee892STomi Valkeinen JBT_REG_GAMMA1_INCLINATION = 0xc9,
141f76ee892STomi Valkeinen JBT_REG_GAMMA1_BLUE_OFFSET = 0xca,
142f76ee892STomi Valkeinen
143f76ee892STomi Valkeinen JBT_REG_BLANK_CONTROL = 0xcf,
144f76ee892STomi Valkeinen JBT_REG_BLANK_TH_TV = 0xd0,
145f76ee892STomi Valkeinen JBT_REG_CKV_ON_OFF = 0xd1,
146f76ee892STomi Valkeinen JBT_REG_CKV_1_2 = 0xd2,
147f76ee892STomi Valkeinen JBT_REG_OEV_TIMING = 0xd3,
148f76ee892STomi Valkeinen JBT_REG_ASW_TIMING_1 = 0xd4,
149f76ee892STomi Valkeinen JBT_REG_ASW_TIMING_2 = 0xd5,
150f76ee892STomi Valkeinen
151f76ee892STomi Valkeinen JBT_REG_HCLOCK_VGA = 0xec,
152f76ee892STomi Valkeinen JBT_REG_HCLOCK_QVGA = 0xed,
153f76ee892STomi Valkeinen };
154f76ee892STomi Valkeinen
155f76ee892STomi Valkeinen #define to_panel_data(p) container_of(p, struct panel_drv_data, dssdev)
156f76ee892STomi Valkeinen
td028ttec1_panel_connect(struct omap_dss_device * dssdev)157f76ee892STomi Valkeinen static int td028ttec1_panel_connect(struct omap_dss_device *dssdev)
158f76ee892STomi Valkeinen {
159f76ee892STomi Valkeinen struct panel_drv_data *ddata = to_panel_data(dssdev);
160f76ee892STomi Valkeinen struct omap_dss_device *in = ddata->in;
161f76ee892STomi Valkeinen int r;
162f76ee892STomi Valkeinen
163f76ee892STomi Valkeinen if (omapdss_device_is_connected(dssdev))
164f76ee892STomi Valkeinen return 0;
165f76ee892STomi Valkeinen
166f76ee892STomi Valkeinen r = in->ops.dpi->connect(in, dssdev);
167f76ee892STomi Valkeinen if (r)
168f76ee892STomi Valkeinen return r;
169f76ee892STomi Valkeinen
170f76ee892STomi Valkeinen return 0;
171f76ee892STomi Valkeinen }
172f76ee892STomi Valkeinen
td028ttec1_panel_disconnect(struct omap_dss_device * dssdev)173f76ee892STomi Valkeinen static void td028ttec1_panel_disconnect(struct omap_dss_device *dssdev)
174f76ee892STomi Valkeinen {
175f76ee892STomi Valkeinen struct panel_drv_data *ddata = to_panel_data(dssdev);
176f76ee892STomi Valkeinen struct omap_dss_device *in = ddata->in;
177f76ee892STomi Valkeinen
178f76ee892STomi Valkeinen if (!omapdss_device_is_connected(dssdev))
179f76ee892STomi Valkeinen return;
180f76ee892STomi Valkeinen
181f76ee892STomi Valkeinen in->ops.dpi->disconnect(in, dssdev);
182f76ee892STomi Valkeinen }
183f76ee892STomi Valkeinen
td028ttec1_panel_enable(struct omap_dss_device * dssdev)184f76ee892STomi Valkeinen static int td028ttec1_panel_enable(struct omap_dss_device *dssdev)
185f76ee892STomi Valkeinen {
186f76ee892STomi Valkeinen struct panel_drv_data *ddata = to_panel_data(dssdev);
187f76ee892STomi Valkeinen struct omap_dss_device *in = ddata->in;
188f76ee892STomi Valkeinen int r;
189f76ee892STomi Valkeinen
190f76ee892STomi Valkeinen if (!omapdss_device_is_connected(dssdev))
191f76ee892STomi Valkeinen return -ENODEV;
192f76ee892STomi Valkeinen
193f76ee892STomi Valkeinen if (omapdss_device_is_enabled(dssdev))
194f76ee892STomi Valkeinen return 0;
195f76ee892STomi Valkeinen
196f76ee892STomi Valkeinen if (ddata->data_lines)
197f76ee892STomi Valkeinen in->ops.dpi->set_data_lines(in, ddata->data_lines);
198f76ee892STomi Valkeinen in->ops.dpi->set_timings(in, &ddata->videomode);
199f76ee892STomi Valkeinen
200f76ee892STomi Valkeinen r = in->ops.dpi->enable(in);
201f76ee892STomi Valkeinen if (r)
202f76ee892STomi Valkeinen return r;
203f76ee892STomi Valkeinen
204f76ee892STomi Valkeinen dev_dbg(dssdev->dev, "td028ttec1_panel_enable() - state %d\n",
205f76ee892STomi Valkeinen dssdev->state);
206f76ee892STomi Valkeinen
207f76ee892STomi Valkeinen /* three times command zero */
208f76ee892STomi Valkeinen r |= jbt_ret_write_0(ddata, 0x00);
209f76ee892STomi Valkeinen usleep_range(1000, 2000);
210f76ee892STomi Valkeinen r |= jbt_ret_write_0(ddata, 0x00);
211f76ee892STomi Valkeinen usleep_range(1000, 2000);
212f76ee892STomi Valkeinen r |= jbt_ret_write_0(ddata, 0x00);
213f76ee892STomi Valkeinen usleep_range(1000, 2000);
214f76ee892STomi Valkeinen
215f76ee892STomi Valkeinen if (r) {
216f76ee892STomi Valkeinen dev_warn(dssdev->dev, "transfer error\n");
217f76ee892STomi Valkeinen goto transfer_err;
218f76ee892STomi Valkeinen }
219f76ee892STomi Valkeinen
220f76ee892STomi Valkeinen /* deep standby out */
221f76ee892STomi Valkeinen r |= jbt_reg_write_1(ddata, JBT_REG_POWER_ON_OFF, 0x17);
222f76ee892STomi Valkeinen
223f76ee892STomi Valkeinen /* RGB I/F on, RAM write off, QVGA through, SIGCON enable */
224f76ee892STomi Valkeinen r |= jbt_reg_write_1(ddata, JBT_REG_DISPLAY_MODE, 0x80);
225f76ee892STomi Valkeinen
226f76ee892STomi Valkeinen /* Quad mode off */
227f76ee892STomi Valkeinen r |= jbt_reg_write_1(ddata, JBT_REG_QUAD_RATE, 0x00);
228f76ee892STomi Valkeinen
229f76ee892STomi Valkeinen /* AVDD on, XVDD on */
230f76ee892STomi Valkeinen r |= jbt_reg_write_1(ddata, JBT_REG_POWER_ON_OFF, 0x16);
231f76ee892STomi Valkeinen
232f76ee892STomi Valkeinen /* Output control */
233f76ee892STomi Valkeinen r |= jbt_reg_write_2(ddata, JBT_REG_OUTPUT_CONTROL, 0xfff9);
234f76ee892STomi Valkeinen
235f76ee892STomi Valkeinen /* Sleep mode off */
236f76ee892STomi Valkeinen r |= jbt_ret_write_0(ddata, JBT_REG_SLEEP_OUT);
237f76ee892STomi Valkeinen
238f76ee892STomi Valkeinen /* at this point we have like 50% grey */
239f76ee892STomi Valkeinen
240f76ee892STomi Valkeinen /* initialize register set */
241f76ee892STomi Valkeinen r |= jbt_reg_write_1(ddata, JBT_REG_DISPLAY_MODE1, 0x01);
242f76ee892STomi Valkeinen r |= jbt_reg_write_1(ddata, JBT_REG_DISPLAY_MODE2, 0x00);
243f76ee892STomi Valkeinen r |= jbt_reg_write_1(ddata, JBT_REG_RGB_FORMAT, 0x60);
244f76ee892STomi Valkeinen r |= jbt_reg_write_1(ddata, JBT_REG_DRIVE_SYSTEM, 0x10);
245f76ee892STomi Valkeinen r |= jbt_reg_write_1(ddata, JBT_REG_BOOSTER_OP, 0x56);
246f76ee892STomi Valkeinen r |= jbt_reg_write_1(ddata, JBT_REG_BOOSTER_MODE, 0x33);
247f76ee892STomi Valkeinen r |= jbt_reg_write_1(ddata, JBT_REG_BOOSTER_FREQ, 0x11);
248f76ee892STomi Valkeinen r |= jbt_reg_write_1(ddata, JBT_REG_BOOSTER_FREQ, 0x11);
249f76ee892STomi Valkeinen r |= jbt_reg_write_1(ddata, JBT_REG_OPAMP_SYSCLK, 0x02);
250f76ee892STomi Valkeinen r |= jbt_reg_write_1(ddata, JBT_REG_VSC_VOLTAGE, 0x2b);
251f76ee892STomi Valkeinen r |= jbt_reg_write_1(ddata, JBT_REG_VCOM_VOLTAGE, 0x40);
252f76ee892STomi Valkeinen r |= jbt_reg_write_1(ddata, JBT_REG_EXT_DISPL, 0x03);
253f76ee892STomi Valkeinen r |= jbt_reg_write_1(ddata, JBT_REG_DCCLK_DCEV, 0x04);
254f76ee892STomi Valkeinen /*
255f76ee892STomi Valkeinen * default of 0x02 in JBT_REG_ASW_SLEW responsible for 72Hz requirement
256f76ee892STomi Valkeinen * to avoid red / blue flicker
257f76ee892STomi Valkeinen */
258f76ee892STomi Valkeinen r |= jbt_reg_write_1(ddata, JBT_REG_ASW_SLEW, 0x04);
259f76ee892STomi Valkeinen r |= jbt_reg_write_1(ddata, JBT_REG_DUMMY_DISPLAY, 0x00);
260f76ee892STomi Valkeinen
261f76ee892STomi Valkeinen r |= jbt_reg_write_1(ddata, JBT_REG_SLEEP_OUT_FR_A, 0x11);
262f76ee892STomi Valkeinen r |= jbt_reg_write_1(ddata, JBT_REG_SLEEP_OUT_FR_B, 0x11);
263f76ee892STomi Valkeinen r |= jbt_reg_write_1(ddata, JBT_REG_SLEEP_OUT_FR_C, 0x11);
264f76ee892STomi Valkeinen r |= jbt_reg_write_2(ddata, JBT_REG_SLEEP_IN_LCCNT_D, 0x2040);
265f76ee892STomi Valkeinen r |= jbt_reg_write_2(ddata, JBT_REG_SLEEP_IN_LCCNT_E, 0x60c0);
266f76ee892STomi Valkeinen r |= jbt_reg_write_2(ddata, JBT_REG_SLEEP_IN_LCCNT_F, 0x1020);
267f76ee892STomi Valkeinen r |= jbt_reg_write_2(ddata, JBT_REG_SLEEP_IN_LCCNT_G, 0x60c0);
268f76ee892STomi Valkeinen
269f76ee892STomi Valkeinen r |= jbt_reg_write_2(ddata, JBT_REG_GAMMA1_FINE_1, 0x5533);
270f76ee892STomi Valkeinen r |= jbt_reg_write_1(ddata, JBT_REG_GAMMA1_FINE_2, 0x00);
271f76ee892STomi Valkeinen r |= jbt_reg_write_1(ddata, JBT_REG_GAMMA1_INCLINATION, 0x00);
272f76ee892STomi Valkeinen r |= jbt_reg_write_1(ddata, JBT_REG_GAMMA1_BLUE_OFFSET, 0x00);
273f76ee892STomi Valkeinen
274f76ee892STomi Valkeinen r |= jbt_reg_write_2(ddata, JBT_REG_HCLOCK_VGA, 0x1f0);
275f76ee892STomi Valkeinen r |= jbt_reg_write_1(ddata, JBT_REG_BLANK_CONTROL, 0x02);
276f76ee892STomi Valkeinen r |= jbt_reg_write_2(ddata, JBT_REG_BLANK_TH_TV, 0x0804);
277f76ee892STomi Valkeinen
278f76ee892STomi Valkeinen r |= jbt_reg_write_1(ddata, JBT_REG_CKV_ON_OFF, 0x01);
279f76ee892STomi Valkeinen r |= jbt_reg_write_2(ddata, JBT_REG_CKV_1_2, 0x0000);
280f76ee892STomi Valkeinen
281f76ee892STomi Valkeinen r |= jbt_reg_write_2(ddata, JBT_REG_OEV_TIMING, 0x0d0e);
282f76ee892STomi Valkeinen r |= jbt_reg_write_2(ddata, JBT_REG_ASW_TIMING_1, 0x11a4);
283f76ee892STomi Valkeinen r |= jbt_reg_write_1(ddata, JBT_REG_ASW_TIMING_2, 0x0e);
284f76ee892STomi Valkeinen
285f76ee892STomi Valkeinen r |= jbt_ret_write_0(ddata, JBT_REG_DISPLAY_ON);
286f76ee892STomi Valkeinen
287f76ee892STomi Valkeinen dssdev->state = OMAP_DSS_DISPLAY_ACTIVE;
288f76ee892STomi Valkeinen
289f76ee892STomi Valkeinen transfer_err:
290f76ee892STomi Valkeinen
291f76ee892STomi Valkeinen return r ? -EIO : 0;
292f76ee892STomi Valkeinen }
293f76ee892STomi Valkeinen
td028ttec1_panel_disable(struct omap_dss_device * dssdev)294f76ee892STomi Valkeinen static void td028ttec1_panel_disable(struct omap_dss_device *dssdev)
295f76ee892STomi Valkeinen {
296f76ee892STomi Valkeinen struct panel_drv_data *ddata = to_panel_data(dssdev);
297f76ee892STomi Valkeinen struct omap_dss_device *in = ddata->in;
298f76ee892STomi Valkeinen
299f76ee892STomi Valkeinen if (!omapdss_device_is_enabled(dssdev))
300f76ee892STomi Valkeinen return;
301f76ee892STomi Valkeinen
302f76ee892STomi Valkeinen dev_dbg(dssdev->dev, "td028ttec1_panel_disable()\n");
303f76ee892STomi Valkeinen
304f76ee892STomi Valkeinen jbt_ret_write_0(ddata, JBT_REG_DISPLAY_OFF);
305f76ee892STomi Valkeinen jbt_reg_write_2(ddata, JBT_REG_OUTPUT_CONTROL, 0x8002);
306f76ee892STomi Valkeinen jbt_ret_write_0(ddata, JBT_REG_SLEEP_IN);
307f76ee892STomi Valkeinen jbt_reg_write_1(ddata, JBT_REG_POWER_ON_OFF, 0x00);
308f76ee892STomi Valkeinen
309f76ee892STomi Valkeinen in->ops.dpi->disable(in);
310f76ee892STomi Valkeinen
311f76ee892STomi Valkeinen dssdev->state = OMAP_DSS_DISPLAY_DISABLED;
312f76ee892STomi Valkeinen }
313f76ee892STomi Valkeinen
td028ttec1_panel_set_timings(struct omap_dss_device * dssdev,struct omap_video_timings * timings)314f76ee892STomi Valkeinen static void td028ttec1_panel_set_timings(struct omap_dss_device *dssdev,
315f76ee892STomi Valkeinen struct omap_video_timings *timings)
316f76ee892STomi Valkeinen {
317f76ee892STomi Valkeinen struct panel_drv_data *ddata = to_panel_data(dssdev);
318f76ee892STomi Valkeinen struct omap_dss_device *in = ddata->in;
319f76ee892STomi Valkeinen
320f76ee892STomi Valkeinen ddata->videomode = *timings;
321f76ee892STomi Valkeinen dssdev->panel.timings = *timings;
322f76ee892STomi Valkeinen
323f76ee892STomi Valkeinen in->ops.dpi->set_timings(in, timings);
324f76ee892STomi Valkeinen }
325f76ee892STomi Valkeinen
td028ttec1_panel_get_timings(struct omap_dss_device * dssdev,struct omap_video_timings * timings)326f76ee892STomi Valkeinen static void td028ttec1_panel_get_timings(struct omap_dss_device *dssdev,
327f76ee892STomi Valkeinen struct omap_video_timings *timings)
328f76ee892STomi Valkeinen {
329f76ee892STomi Valkeinen struct panel_drv_data *ddata = to_panel_data(dssdev);
330f76ee892STomi Valkeinen
331f76ee892STomi Valkeinen *timings = ddata->videomode;
332f76ee892STomi Valkeinen }
333f76ee892STomi Valkeinen
td028ttec1_panel_check_timings(struct omap_dss_device * dssdev,struct omap_video_timings * timings)334f76ee892STomi Valkeinen static int td028ttec1_panel_check_timings(struct omap_dss_device *dssdev,
335f76ee892STomi Valkeinen struct omap_video_timings *timings)
336f76ee892STomi Valkeinen {
337f76ee892STomi Valkeinen struct panel_drv_data *ddata = to_panel_data(dssdev);
338f76ee892STomi Valkeinen struct omap_dss_device *in = ddata->in;
339f76ee892STomi Valkeinen
340f76ee892STomi Valkeinen return in->ops.dpi->check_timings(in, timings);
341f76ee892STomi Valkeinen }
342f76ee892STomi Valkeinen
343f76ee892STomi Valkeinen static struct omap_dss_driver td028ttec1_ops = {
344f76ee892STomi Valkeinen .connect = td028ttec1_panel_connect,
345f76ee892STomi Valkeinen .disconnect = td028ttec1_panel_disconnect,
346f76ee892STomi Valkeinen
347f76ee892STomi Valkeinen .enable = td028ttec1_panel_enable,
348f76ee892STomi Valkeinen .disable = td028ttec1_panel_disable,
349f76ee892STomi Valkeinen
350f76ee892STomi Valkeinen .set_timings = td028ttec1_panel_set_timings,
351f76ee892STomi Valkeinen .get_timings = td028ttec1_panel_get_timings,
352f76ee892STomi Valkeinen .check_timings = td028ttec1_panel_check_timings,
353f76ee892STomi Valkeinen };
354f76ee892STomi Valkeinen
td028ttec1_probe_of(struct spi_device * spi)355f76ee892STomi Valkeinen static int td028ttec1_probe_of(struct spi_device *spi)
356f76ee892STomi Valkeinen {
357f76ee892STomi Valkeinen struct device_node *node = spi->dev.of_node;
358f76ee892STomi Valkeinen struct panel_drv_data *ddata = dev_get_drvdata(&spi->dev);
359f76ee892STomi Valkeinen struct omap_dss_device *in;
360f76ee892STomi Valkeinen
361f76ee892STomi Valkeinen in = omapdss_of_find_source_for_first_ep(node);
362f76ee892STomi Valkeinen if (IS_ERR(in)) {
363f76ee892STomi Valkeinen dev_err(&spi->dev, "failed to find video source\n");
364f76ee892STomi Valkeinen return PTR_ERR(in);
365f76ee892STomi Valkeinen }
366f76ee892STomi Valkeinen
367f76ee892STomi Valkeinen ddata->in = in;
368f76ee892STomi Valkeinen
369f76ee892STomi Valkeinen return 0;
370f76ee892STomi Valkeinen }
371f76ee892STomi Valkeinen
td028ttec1_panel_probe(struct spi_device * spi)372f76ee892STomi Valkeinen static int td028ttec1_panel_probe(struct spi_device *spi)
373f76ee892STomi Valkeinen {
374f76ee892STomi Valkeinen struct panel_drv_data *ddata;
375f76ee892STomi Valkeinen struct omap_dss_device *dssdev;
376f76ee892STomi Valkeinen int r;
377f76ee892STomi Valkeinen
378f76ee892STomi Valkeinen dev_dbg(&spi->dev, "%s\n", __func__);
379f76ee892STomi Valkeinen
38084d9140dSPeter Ujfalusi if (!spi->dev.of_node)
38184d9140dSPeter Ujfalusi return -ENODEV;
38284d9140dSPeter Ujfalusi
383f76ee892STomi Valkeinen spi->bits_per_word = 9;
384f76ee892STomi Valkeinen spi->mode = SPI_MODE_3;
385f76ee892STomi Valkeinen
386f76ee892STomi Valkeinen r = spi_setup(spi);
387f76ee892STomi Valkeinen if (r < 0) {
388f76ee892STomi Valkeinen dev_err(&spi->dev, "spi_setup failed: %d\n", r);
389f76ee892STomi Valkeinen return r;
390f76ee892STomi Valkeinen }
391f76ee892STomi Valkeinen
392f76ee892STomi Valkeinen ddata = devm_kzalloc(&spi->dev, sizeof(*ddata), GFP_KERNEL);
393f76ee892STomi Valkeinen if (ddata == NULL)
394f76ee892STomi Valkeinen return -ENOMEM;
395f76ee892STomi Valkeinen
396f76ee892STomi Valkeinen dev_set_drvdata(&spi->dev, ddata);
397f76ee892STomi Valkeinen
398f76ee892STomi Valkeinen ddata->spi_dev = spi;
399f76ee892STomi Valkeinen
400f76ee892STomi Valkeinen r = td028ttec1_probe_of(spi);
401f76ee892STomi Valkeinen if (r)
402f76ee892STomi Valkeinen return r;
403f76ee892STomi Valkeinen
404f76ee892STomi Valkeinen ddata->videomode = td028ttec1_panel_timings;
405f76ee892STomi Valkeinen
406f76ee892STomi Valkeinen dssdev = &ddata->dssdev;
407f76ee892STomi Valkeinen dssdev->dev = &spi->dev;
408f76ee892STomi Valkeinen dssdev->driver = &td028ttec1_ops;
409f76ee892STomi Valkeinen dssdev->type = OMAP_DISPLAY_TYPE_DPI;
410f76ee892STomi Valkeinen dssdev->owner = THIS_MODULE;
411f76ee892STomi Valkeinen dssdev->panel.timings = ddata->videomode;
412f76ee892STomi Valkeinen dssdev->phy.dpi.data_lines = ddata->data_lines;
413f76ee892STomi Valkeinen
414f76ee892STomi Valkeinen r = omapdss_register_display(dssdev);
415f76ee892STomi Valkeinen if (r) {
416f76ee892STomi Valkeinen dev_err(&spi->dev, "Failed to register panel\n");
417f76ee892STomi Valkeinen goto err_reg;
418f76ee892STomi Valkeinen }
419f76ee892STomi Valkeinen
420f76ee892STomi Valkeinen return 0;
421f76ee892STomi Valkeinen
422f76ee892STomi Valkeinen err_reg:
423f76ee892STomi Valkeinen omap_dss_put_device(ddata->in);
424f76ee892STomi Valkeinen return r;
425f76ee892STomi Valkeinen }
426f76ee892STomi Valkeinen
td028ttec1_panel_remove(struct spi_device * spi)427*a0386bbaSUwe Kleine-König static void td028ttec1_panel_remove(struct spi_device *spi)
428f76ee892STomi Valkeinen {
429f76ee892STomi Valkeinen struct panel_drv_data *ddata = dev_get_drvdata(&spi->dev);
430f76ee892STomi Valkeinen struct omap_dss_device *dssdev = &ddata->dssdev;
431f76ee892STomi Valkeinen struct omap_dss_device *in = ddata->in;
432f76ee892STomi Valkeinen
433f76ee892STomi Valkeinen dev_dbg(&ddata->spi_dev->dev, "%s\n", __func__);
434f76ee892STomi Valkeinen
435f76ee892STomi Valkeinen omapdss_unregister_display(dssdev);
436f76ee892STomi Valkeinen
437f76ee892STomi Valkeinen td028ttec1_panel_disable(dssdev);
438f76ee892STomi Valkeinen td028ttec1_panel_disconnect(dssdev);
439f76ee892STomi Valkeinen
440f76ee892STomi Valkeinen omap_dss_put_device(in);
441f76ee892STomi Valkeinen }
442f76ee892STomi Valkeinen
443f76ee892STomi Valkeinen static const struct of_device_id td028ttec1_of_match[] = {
444c1b9d4c7SH. Nikolaus Schaller { .compatible = "omapdss,tpo,td028ttec1", },
445c1b9d4c7SH. Nikolaus Schaller /* keep to not break older DTB */
446f76ee892STomi Valkeinen { .compatible = "omapdss,toppoly,td028ttec1", },
447f76ee892STomi Valkeinen {},
448f76ee892STomi Valkeinen };
449f76ee892STomi Valkeinen
450f76ee892STomi Valkeinen MODULE_DEVICE_TABLE(of, td028ttec1_of_match);
451f76ee892STomi Valkeinen
452aa8eeb99SH. Nikolaus Schaller static const struct spi_device_id td028ttec1_ids[] = {
453aa8eeb99SH. Nikolaus Schaller { "toppoly,td028ttec1", 0 },
454aa8eeb99SH. Nikolaus Schaller { "tpo,td028ttec1", 0},
455aa8eeb99SH. Nikolaus Schaller { /* sentinel */ }
456aa8eeb99SH. Nikolaus Schaller };
457aa8eeb99SH. Nikolaus Schaller
458aa8eeb99SH. Nikolaus Schaller MODULE_DEVICE_TABLE(spi, td028ttec1_ids);
459aa8eeb99SH. Nikolaus Schaller
460f76ee892STomi Valkeinen static struct spi_driver td028ttec1_spi_driver = {
461f76ee892STomi Valkeinen .probe = td028ttec1_panel_probe,
462f76ee892STomi Valkeinen .remove = td028ttec1_panel_remove,
463aa8eeb99SH. Nikolaus Schaller .id_table = td028ttec1_ids,
464f76ee892STomi Valkeinen
465f76ee892STomi Valkeinen .driver = {
466f76ee892STomi Valkeinen .name = "panel-tpo-td028ttec1",
467f76ee892STomi Valkeinen .of_match_table = td028ttec1_of_match,
468f76ee892STomi Valkeinen .suppress_bind_attrs = true,
469f76ee892STomi Valkeinen },
470f76ee892STomi Valkeinen };
471f76ee892STomi Valkeinen
472f76ee892STomi Valkeinen module_spi_driver(td028ttec1_spi_driver);
473f76ee892STomi Valkeinen
474f76ee892STomi Valkeinen MODULE_AUTHOR("H. Nikolaus Schaller <hns@goldelico.com>");
475f76ee892STomi Valkeinen MODULE_DESCRIPTION("Toppoly TD028TTEC1 panel driver");
476f76ee892STomi Valkeinen MODULE_LICENSE("GPL");
477