xref: /openbmc/linux/drivers/usb/musb/musb_gadget.c (revision 5fd54ace4721fc5ce2bb5aef6318fcf17f421460)
1*5fd54aceSGreg Kroah-Hartman // SPDX-License-Identifier: GPL-2.0
2550a7375SFelipe Balbi /*
3550a7375SFelipe Balbi  * MUSB OTG driver peripheral support
4550a7375SFelipe Balbi  *
5550a7375SFelipe Balbi  * Copyright 2005 Mentor Graphics Corporation
6550a7375SFelipe Balbi  * Copyright (C) 2005-2006 by Texas Instruments
7550a7375SFelipe Balbi  * Copyright (C) 2006-2007 Nokia Corporation
8cea83241SSergei Shtylyov  * Copyright (C) 2009 MontaVista Software, Inc. <source@mvista.com>
9550a7375SFelipe Balbi  *
10550a7375SFelipe Balbi  * This program is free software; you can redistribute it and/or
11550a7375SFelipe Balbi  * modify it under the terms of the GNU General Public License
12550a7375SFelipe Balbi  * version 2 as published by the Free Software Foundation.
13550a7375SFelipe Balbi  *
14550a7375SFelipe Balbi  * This program is distributed in the hope that it will be useful, but
15550a7375SFelipe Balbi  * WITHOUT ANY WARRANTY; without even the implied warranty of
16550a7375SFelipe Balbi  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
17550a7375SFelipe Balbi  * General Public License for more details.
18550a7375SFelipe Balbi  *
19550a7375SFelipe Balbi  * You should have received a copy of the GNU General Public License
20550a7375SFelipe Balbi  * along with this program; if not, write to the Free Software
21550a7375SFelipe Balbi  * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
22550a7375SFelipe Balbi  * 02110-1301 USA
23550a7375SFelipe Balbi  *
24550a7375SFelipe Balbi  * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
25550a7375SFelipe Balbi  * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
26550a7375SFelipe Balbi  * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.  IN
27550a7375SFelipe Balbi  * NO EVENT SHALL THE AUTHORS BE LIABLE FOR ANY DIRECT, INDIRECT,
28550a7375SFelipe Balbi  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
29550a7375SFelipe Balbi  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
30550a7375SFelipe Balbi  * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
31550a7375SFelipe Balbi  * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
32550a7375SFelipe Balbi  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
33550a7375SFelipe Balbi  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
34550a7375SFelipe Balbi  *
35550a7375SFelipe Balbi  */
36550a7375SFelipe Balbi 
37550a7375SFelipe Balbi #include <linux/kernel.h>
38550a7375SFelipe Balbi #include <linux/list.h>
39550a7375SFelipe Balbi #include <linux/timer.h>
40550a7375SFelipe Balbi #include <linux/module.h>
41550a7375SFelipe Balbi #include <linux/smp.h>
42550a7375SFelipe Balbi #include <linux/spinlock.h>
43550a7375SFelipe Balbi #include <linux/delay.h>
44550a7375SFelipe Balbi #include <linux/dma-mapping.h>
455a0e3ad6STejun Heo #include <linux/slab.h>
46550a7375SFelipe Balbi 
47550a7375SFelipe Balbi #include "musb_core.h"
48fc78003eSBin Liu #include "musb_trace.h"
49550a7375SFelipe Balbi 
50550a7375SFelipe Balbi 
51550a7375SFelipe Balbi /* ----------------------------------------------------------------------- */
52550a7375SFelipe Balbi 
53c65bfa62SMian Yousaf Kaukab #define is_buffer_mapped(req) (is_dma_capable() && \
54c65bfa62SMian Yousaf Kaukab 					(req->map_state != UN_MAPPED))
55c65bfa62SMian Yousaf Kaukab 
5692d2711fSHema Kalliguddi /* Maps the buffer to dma  */
5792d2711fSHema Kalliguddi 
5892d2711fSHema Kalliguddi static inline void map_dma_buffer(struct musb_request *request,
59c65bfa62SMian Yousaf Kaukab 			struct musb *musb, struct musb_ep *musb_ep)
6092d2711fSHema Kalliguddi {
615f5761cbSMian Yousaf Kaukab 	int compatible = true;
625f5761cbSMian Yousaf Kaukab 	struct dma_controller *dma = musb->dma_controller;
635f5761cbSMian Yousaf Kaukab 
64c65bfa62SMian Yousaf Kaukab 	request->map_state = UN_MAPPED;
65c65bfa62SMian Yousaf Kaukab 
66c65bfa62SMian Yousaf Kaukab 	if (!is_dma_capable() || !musb_ep->dma)
67c65bfa62SMian Yousaf Kaukab 		return;
68c65bfa62SMian Yousaf Kaukab 
695f5761cbSMian Yousaf Kaukab 	/* Check if DMA engine can handle this request.
705f5761cbSMian Yousaf Kaukab 	 * DMA code must reject the USB request explicitly.
715f5761cbSMian Yousaf Kaukab 	 * Default behaviour is to map the request.
725f5761cbSMian Yousaf Kaukab 	 */
735f5761cbSMian Yousaf Kaukab 	if (dma->is_compatible)
745f5761cbSMian Yousaf Kaukab 		compatible = dma->is_compatible(musb_ep->dma,
755f5761cbSMian Yousaf Kaukab 				musb_ep->packet_sz, request->request.buf,
765f5761cbSMian Yousaf Kaukab 				request->request.length);
775f5761cbSMian Yousaf Kaukab 	if (!compatible)
785f5761cbSMian Yousaf Kaukab 		return;
795f5761cbSMian Yousaf Kaukab 
8092d2711fSHema Kalliguddi 	if (request->request.dma == DMA_ADDR_INVALID) {
817b360f42SSebastian Andrzej Siewior 		dma_addr_t dma_addr;
827b360f42SSebastian Andrzej Siewior 		int ret;
837b360f42SSebastian Andrzej Siewior 
847b360f42SSebastian Andrzej Siewior 		dma_addr = dma_map_single(
8592d2711fSHema Kalliguddi 				musb->controller,
8692d2711fSHema Kalliguddi 				request->request.buf,
8792d2711fSHema Kalliguddi 				request->request.length,
8892d2711fSHema Kalliguddi 				request->tx
8992d2711fSHema Kalliguddi 					? DMA_TO_DEVICE
9092d2711fSHema Kalliguddi 					: DMA_FROM_DEVICE);
917b360f42SSebastian Andrzej Siewior 		ret = dma_mapping_error(musb->controller, dma_addr);
927b360f42SSebastian Andrzej Siewior 		if (ret)
937b360f42SSebastian Andrzej Siewior 			return;
947b360f42SSebastian Andrzej Siewior 
957b360f42SSebastian Andrzej Siewior 		request->request.dma = dma_addr;
96c65bfa62SMian Yousaf Kaukab 		request->map_state = MUSB_MAPPED;
9792d2711fSHema Kalliguddi 	} else {
9892d2711fSHema Kalliguddi 		dma_sync_single_for_device(musb->controller,
9992d2711fSHema Kalliguddi 			request->request.dma,
10092d2711fSHema Kalliguddi 			request->request.length,
10192d2711fSHema Kalliguddi 			request->tx
10292d2711fSHema Kalliguddi 				? DMA_TO_DEVICE
10392d2711fSHema Kalliguddi 				: DMA_FROM_DEVICE);
104c65bfa62SMian Yousaf Kaukab 		request->map_state = PRE_MAPPED;
10592d2711fSHema Kalliguddi 	}
10692d2711fSHema Kalliguddi }
10792d2711fSHema Kalliguddi 
10892d2711fSHema Kalliguddi /* Unmap the buffer from dma and maps it back to cpu */
10992d2711fSHema Kalliguddi static inline void unmap_dma_buffer(struct musb_request *request,
11092d2711fSHema Kalliguddi 				struct musb *musb)
11192d2711fSHema Kalliguddi {
11206d9db72SKishon Vijay Abraham I 	struct musb_ep *musb_ep = request->ep;
11306d9db72SKishon Vijay Abraham I 
11406d9db72SKishon Vijay Abraham I 	if (!is_buffer_mapped(request) || !musb_ep->dma)
115c65bfa62SMian Yousaf Kaukab 		return;
116c65bfa62SMian Yousaf Kaukab 
11792d2711fSHema Kalliguddi 	if (request->request.dma == DMA_ADDR_INVALID) {
1185c8a86e1SFelipe Balbi 		dev_vdbg(musb->controller,
1195c8a86e1SFelipe Balbi 				"not unmapping a never mapped buffer\n");
12092d2711fSHema Kalliguddi 		return;
12192d2711fSHema Kalliguddi 	}
122c65bfa62SMian Yousaf Kaukab 	if (request->map_state == MUSB_MAPPED) {
12392d2711fSHema Kalliguddi 		dma_unmap_single(musb->controller,
12492d2711fSHema Kalliguddi 			request->request.dma,
12592d2711fSHema Kalliguddi 			request->request.length,
12692d2711fSHema Kalliguddi 			request->tx
12792d2711fSHema Kalliguddi 				? DMA_TO_DEVICE
12892d2711fSHema Kalliguddi 				: DMA_FROM_DEVICE);
12992d2711fSHema Kalliguddi 		request->request.dma = DMA_ADDR_INVALID;
130c65bfa62SMian Yousaf Kaukab 	} else { /* PRE_MAPPED */
13192d2711fSHema Kalliguddi 		dma_sync_single_for_cpu(musb->controller,
13292d2711fSHema Kalliguddi 			request->request.dma,
13392d2711fSHema Kalliguddi 			request->request.length,
13492d2711fSHema Kalliguddi 			request->tx
13592d2711fSHema Kalliguddi 				? DMA_TO_DEVICE
13692d2711fSHema Kalliguddi 				: DMA_FROM_DEVICE);
13792d2711fSHema Kalliguddi 	}
138c65bfa62SMian Yousaf Kaukab 	request->map_state = UN_MAPPED;
13992d2711fSHema Kalliguddi }
14092d2711fSHema Kalliguddi 
141550a7375SFelipe Balbi /*
142550a7375SFelipe Balbi  * Immediately complete a request.
143550a7375SFelipe Balbi  *
144550a7375SFelipe Balbi  * @param request the request to complete
145550a7375SFelipe Balbi  * @param status the status to complete the request with
146550a7375SFelipe Balbi  * Context: controller locked, IRQs blocked.
147550a7375SFelipe Balbi  */
148550a7375SFelipe Balbi void musb_g_giveback(
149550a7375SFelipe Balbi 	struct musb_ep		*ep,
150550a7375SFelipe Balbi 	struct usb_request	*request,
151550a7375SFelipe Balbi 	int			status)
152550a7375SFelipe Balbi __releases(ep->musb->lock)
153550a7375SFelipe Balbi __acquires(ep->musb->lock)
154550a7375SFelipe Balbi {
155550a7375SFelipe Balbi 	struct musb_request	*req;
156550a7375SFelipe Balbi 	struct musb		*musb;
157550a7375SFelipe Balbi 	int			busy = ep->busy;
158550a7375SFelipe Balbi 
159550a7375SFelipe Balbi 	req = to_musb_request(request);
160550a7375SFelipe Balbi 
161ad1adb89SFelipe Balbi 	list_del(&req->list);
162550a7375SFelipe Balbi 	if (req->request.status == -EINPROGRESS)
163550a7375SFelipe Balbi 		req->request.status = status;
164550a7375SFelipe Balbi 	musb = req->musb;
165550a7375SFelipe Balbi 
166550a7375SFelipe Balbi 	ep->busy = 1;
167550a7375SFelipe Balbi 	spin_unlock(&musb->lock);
16806d9db72SKishon Vijay Abraham I 
16906d9db72SKishon Vijay Abraham I 	if (!dma_mapping_error(&musb->g.dev, request->dma))
17092d2711fSHema Kalliguddi 		unmap_dma_buffer(req, musb);
17106d9db72SKishon Vijay Abraham I 
172fc78003eSBin Liu 	trace_musb_req_gb(req);
173304f7e5eSMichal Sojka 	usb_gadget_giveback_request(&req->ep->end_point, &req->request);
174550a7375SFelipe Balbi 	spin_lock(&musb->lock);
175550a7375SFelipe Balbi 	ep->busy = busy;
176550a7375SFelipe Balbi }
177550a7375SFelipe Balbi 
178550a7375SFelipe Balbi /* ----------------------------------------------------------------------- */
179550a7375SFelipe Balbi 
180550a7375SFelipe Balbi /*
181550a7375SFelipe Balbi  * Abort requests queued to an endpoint using the status. Synchronous.
182550a7375SFelipe Balbi  * caller locked controller and blocked irqs, and selected this ep.
183550a7375SFelipe Balbi  */
184550a7375SFelipe Balbi static void nuke(struct musb_ep *ep, const int status)
185550a7375SFelipe Balbi {
1865c8a86e1SFelipe Balbi 	struct musb		*musb = ep->musb;
187550a7375SFelipe Balbi 	struct musb_request	*req = NULL;
188550a7375SFelipe Balbi 	void __iomem *epio = ep->musb->endpoints[ep->current_epnum].regs;
189550a7375SFelipe Balbi 
190550a7375SFelipe Balbi 	ep->busy = 1;
191550a7375SFelipe Balbi 
192550a7375SFelipe Balbi 	if (is_dma_capable() && ep->dma) {
193550a7375SFelipe Balbi 		struct dma_controller	*c = ep->musb->dma_controller;
194550a7375SFelipe Balbi 		int value;
195b6e434a5SSergei Shtylyov 
196550a7375SFelipe Balbi 		if (ep->is_in) {
197b6e434a5SSergei Shtylyov 			/*
198b6e434a5SSergei Shtylyov 			 * The programming guide says that we must not clear
199b6e434a5SSergei Shtylyov 			 * the DMAMODE bit before DMAENAB, so we only
200b6e434a5SSergei Shtylyov 			 * clear it in the second write...
201b6e434a5SSergei Shtylyov 			 */
202550a7375SFelipe Balbi 			musb_writew(epio, MUSB_TXCSR,
203b6e434a5SSergei Shtylyov 				    MUSB_TXCSR_DMAMODE | MUSB_TXCSR_FLUSHFIFO);
204550a7375SFelipe Balbi 			musb_writew(epio, MUSB_TXCSR,
205550a7375SFelipe Balbi 					0 | MUSB_TXCSR_FLUSHFIFO);
206550a7375SFelipe Balbi 		} else {
207550a7375SFelipe Balbi 			musb_writew(epio, MUSB_RXCSR,
208550a7375SFelipe Balbi 					0 | MUSB_RXCSR_FLUSHFIFO);
209550a7375SFelipe Balbi 			musb_writew(epio, MUSB_RXCSR,
210550a7375SFelipe Balbi 					0 | MUSB_RXCSR_FLUSHFIFO);
211550a7375SFelipe Balbi 		}
212550a7375SFelipe Balbi 
213550a7375SFelipe Balbi 		value = c->channel_abort(ep->dma);
214b99d3659SBin Liu 		musb_dbg(musb, "%s: abort DMA --> %d", ep->name, value);
215550a7375SFelipe Balbi 		c->channel_release(ep->dma);
216550a7375SFelipe Balbi 		ep->dma = NULL;
217550a7375SFelipe Balbi 	}
218550a7375SFelipe Balbi 
219ad1adb89SFelipe Balbi 	while (!list_empty(&ep->req_list)) {
220ad1adb89SFelipe Balbi 		req = list_first_entry(&ep->req_list, struct musb_request, list);
221550a7375SFelipe Balbi 		musb_g_giveback(ep, &req->request, status);
222550a7375SFelipe Balbi 	}
223550a7375SFelipe Balbi }
224550a7375SFelipe Balbi 
225550a7375SFelipe Balbi /* ----------------------------------------------------------------------- */
226550a7375SFelipe Balbi 
227550a7375SFelipe Balbi /* Data transfers - pure PIO, pure DMA, or mixed mode */
228550a7375SFelipe Balbi 
229550a7375SFelipe Balbi /*
230550a7375SFelipe Balbi  * This assumes the separate CPPI engine is responding to DMA requests
231550a7375SFelipe Balbi  * from the usb core ... sequenced a bit differently from mentor dma.
232550a7375SFelipe Balbi  */
233550a7375SFelipe Balbi 
234550a7375SFelipe Balbi static inline int max_ep_writesize(struct musb *musb, struct musb_ep *ep)
235550a7375SFelipe Balbi {
236550a7375SFelipe Balbi 	if (can_bulk_split(musb, ep->type))
237550a7375SFelipe Balbi 		return ep->hw_ep->max_packet_sz_tx;
238550a7375SFelipe Balbi 	else
239550a7375SFelipe Balbi 		return ep->packet_sz;
240550a7375SFelipe Balbi }
241550a7375SFelipe Balbi 
242550a7375SFelipe Balbi /*
243550a7375SFelipe Balbi  * An endpoint is transmitting data. This can be called either from
244550a7375SFelipe Balbi  * the IRQ routine or from ep.queue() to kickstart a request on an
245550a7375SFelipe Balbi  * endpoint.
246550a7375SFelipe Balbi  *
247550a7375SFelipe Balbi  * Context: controller locked, IRQs blocked, endpoint selected
248550a7375SFelipe Balbi  */
249550a7375SFelipe Balbi static void txstate(struct musb *musb, struct musb_request *req)
250550a7375SFelipe Balbi {
251550a7375SFelipe Balbi 	u8			epnum = req->epnum;
252550a7375SFelipe Balbi 	struct musb_ep		*musb_ep;
253550a7375SFelipe Balbi 	void __iomem		*epio = musb->endpoints[epnum].regs;
254550a7375SFelipe Balbi 	struct usb_request	*request;
255550a7375SFelipe Balbi 	u16			fifo_count = 0, csr;
256550a7375SFelipe Balbi 	int			use_dma = 0;
257550a7375SFelipe Balbi 
258550a7375SFelipe Balbi 	musb_ep = req->ep;
259550a7375SFelipe Balbi 
260abf710e6SVikram Pandita 	/* Check if EP is disabled */
261abf710e6SVikram Pandita 	if (!musb_ep->desc) {
262b99d3659SBin Liu 		musb_dbg(musb, "ep:%s disabled - ignore request",
263abf710e6SVikram Pandita 						musb_ep->end_point.name);
264abf710e6SVikram Pandita 		return;
265abf710e6SVikram Pandita 	}
266abf710e6SVikram Pandita 
267550a7375SFelipe Balbi 	/* we shouldn't get here while DMA is active ... but we do ... */
268550a7375SFelipe Balbi 	if (dma_channel_status(musb_ep->dma) == MUSB_DMA_STATUS_BUSY) {
269b99d3659SBin Liu 		musb_dbg(musb, "dma pending...");
270550a7375SFelipe Balbi 		return;
271550a7375SFelipe Balbi 	}
272550a7375SFelipe Balbi 
273550a7375SFelipe Balbi 	/* read TXCSR before */
274550a7375SFelipe Balbi 	csr = musb_readw(epio, MUSB_TXCSR);
275550a7375SFelipe Balbi 
276550a7375SFelipe Balbi 	request = &req->request;
277550a7375SFelipe Balbi 	fifo_count = min(max_ep_writesize(musb, musb_ep),
278550a7375SFelipe Balbi 			(int)(request->length - request->actual));
279550a7375SFelipe Balbi 
280550a7375SFelipe Balbi 	if (csr & MUSB_TXCSR_TXPKTRDY) {
281b99d3659SBin Liu 		musb_dbg(musb, "%s old packet still ready , txcsr %03x",
282550a7375SFelipe Balbi 				musb_ep->end_point.name, csr);
283550a7375SFelipe Balbi 		return;
284550a7375SFelipe Balbi 	}
285550a7375SFelipe Balbi 
286550a7375SFelipe Balbi 	if (csr & MUSB_TXCSR_P_SENDSTALL) {
287b99d3659SBin Liu 		musb_dbg(musb, "%s stalling, txcsr %03x",
288550a7375SFelipe Balbi 				musb_ep->end_point.name, csr);
289550a7375SFelipe Balbi 		return;
290550a7375SFelipe Balbi 	}
291550a7375SFelipe Balbi 
292b99d3659SBin Liu 	musb_dbg(musb, "hw_ep%d, maxpacket %d, fifo count %d, txcsr %03x",
293550a7375SFelipe Balbi 			epnum, musb_ep->packet_sz, fifo_count,
294550a7375SFelipe Balbi 			csr);
295550a7375SFelipe Balbi 
296550a7375SFelipe Balbi #ifndef	CONFIG_MUSB_PIO_ONLY
297c65bfa62SMian Yousaf Kaukab 	if (is_buffer_mapped(req)) {
298550a7375SFelipe Balbi 		struct dma_controller	*c = musb->dma_controller;
29966af83ddSMing Lei 		size_t request_size;
30066af83ddSMing Lei 
30166af83ddSMing Lei 		/* setup DMA, then program endpoint CSR */
30266af83ddSMing Lei 		request_size = min_t(size_t, request->length - request->actual,
30366af83ddSMing Lei 					musb_ep->dma->max_len);
304550a7375SFelipe Balbi 
305d17d535fSAjay Kumar Gupta 		use_dma = (request->dma != DMA_ADDR_INVALID && request_size);
306550a7375SFelipe Balbi 
307550a7375SFelipe Balbi 		/* MUSB_TXCSR_P_ISO is still set correctly */
308550a7375SFelipe Balbi 
30903840fadSFelipe Balbi 		if (musb_dma_inventra(musb) || musb_dma_ux500(musb)) {
310d1043a26SAnand Gadiyar 			if (request_size < musb_ep->packet_sz)
311550a7375SFelipe Balbi 				musb_ep->dma->desired_mode = 0;
312550a7375SFelipe Balbi 			else
313550a7375SFelipe Balbi 				musb_ep->dma->desired_mode = 1;
314550a7375SFelipe Balbi 
315550a7375SFelipe Balbi 			use_dma = use_dma && c->channel_program(
316550a7375SFelipe Balbi 					musb_ep->dma, musb_ep->packet_sz,
317550a7375SFelipe Balbi 					musb_ep->dma->desired_mode,
318796a83faSCliff Cai 					request->dma + request->actual, request_size);
319550a7375SFelipe Balbi 			if (use_dma) {
320550a7375SFelipe Balbi 				if (musb_ep->dma->desired_mode == 0) {
321b6e434a5SSergei Shtylyov 					/*
322b6e434a5SSergei Shtylyov 					 * We must not clear the DMAMODE bit
323b6e434a5SSergei Shtylyov 					 * before the DMAENAB bit -- and the
324b6e434a5SSergei Shtylyov 					 * latter doesn't always get cleared
325b6e434a5SSergei Shtylyov 					 * before we get here...
326b6e434a5SSergei Shtylyov 					 */
327b6e434a5SSergei Shtylyov 					csr &= ~(MUSB_TXCSR_AUTOSET
328b6e434a5SSergei Shtylyov 						| MUSB_TXCSR_DMAENAB);
329b6e434a5SSergei Shtylyov 					musb_writew(epio, MUSB_TXCSR, csr
330b6e434a5SSergei Shtylyov 						| MUSB_TXCSR_P_WZC_BITS);
331b6e434a5SSergei Shtylyov 					csr &= ~MUSB_TXCSR_DMAMODE;
332550a7375SFelipe Balbi 					csr |= (MUSB_TXCSR_DMAENAB |
333550a7375SFelipe Balbi 							MUSB_TXCSR_MODE);
334550a7375SFelipe Balbi 					/* against programming guide */
335f11d893dSMing Lei 				} else {
336f11d893dSMing Lei 					csr |= (MUSB_TXCSR_DMAENAB
337550a7375SFelipe Balbi 							| MUSB_TXCSR_DMAMODE
338550a7375SFelipe Balbi 							| MUSB_TXCSR_MODE);
339bb3a2ef2Ssupriya karanth 					/*
340bb3a2ef2Ssupriya karanth 					 * Enable Autoset according to table
341bb3a2ef2Ssupriya karanth 					 * below
342bb3a2ef2Ssupriya karanth 					 * bulk_split hb_mult	Autoset_Enable
343bb3a2ef2Ssupriya karanth 					 *	0	0	Yes(Normal)
344bb3a2ef2Ssupriya karanth 					 *	0	>0	No(High BW ISO)
345bb3a2ef2Ssupriya karanth 					 *	1	0	Yes(HS bulk)
346bb3a2ef2Ssupriya karanth 					 *	1	>0	Yes(FS bulk)
347bb3a2ef2Ssupriya karanth 					 */
348bb3a2ef2Ssupriya karanth 					if (!musb_ep->hb_mult ||
349bb3a2ef2Ssupriya karanth 					    can_bulk_split(musb,
3501a171626SGeyslan G. Bem 							   musb_ep->type))
351f11d893dSMing Lei 						csr |= MUSB_TXCSR_AUTOSET;
352f11d893dSMing Lei 				}
353550a7375SFelipe Balbi 				csr &= ~MUSB_TXCSR_P_UNDERRUN;
354f11d893dSMing Lei 
355550a7375SFelipe Balbi 				musb_writew(epio, MUSB_TXCSR, csr);
356550a7375SFelipe Balbi 			}
357550a7375SFelipe Balbi 		}
358550a7375SFelipe Balbi 
359f8e9f34fSTony Lindgren 		if (is_cppi_enabled(musb)) {
360550a7375SFelipe Balbi 			/* program endpoint CSR first, then setup DMA */
361b6e434a5SSergei Shtylyov 			csr &= ~(MUSB_TXCSR_P_UNDERRUN | MUSB_TXCSR_TXPKTRDY);
36237e3ee99SSergei Shtylyov 			csr |= MUSB_TXCSR_DMAENAB | MUSB_TXCSR_DMAMODE |
36337e3ee99SSergei Shtylyov 				MUSB_TXCSR_MODE;
364fc525751SSebastian Andrzej Siewior 			musb_writew(epio, MUSB_TXCSR, (MUSB_TXCSR_P_WZC_BITS &
365fc525751SSebastian Andrzej Siewior 						~MUSB_TXCSR_P_UNDERRUN) | csr);
366550a7375SFelipe Balbi 
367550a7375SFelipe Balbi 			/* ensure writebuffer is empty */
368550a7375SFelipe Balbi 			csr = musb_readw(epio, MUSB_TXCSR);
369550a7375SFelipe Balbi 
370fc525751SSebastian Andrzej Siewior 			/*
371fc525751SSebastian Andrzej Siewior 			 * NOTE host side sets DMAENAB later than this; both are
372fc525751SSebastian Andrzej Siewior 			 * OK since the transfer dma glue (between CPPI and
373fc525751SSebastian Andrzej Siewior 			 * Mentor fifos) just tells CPPI it could start. Data
374fc525751SSebastian Andrzej Siewior 			 * only moves to the USB TX fifo when both fifos are
375fc525751SSebastian Andrzej Siewior 			 * ready.
376550a7375SFelipe Balbi 			 */
377fc525751SSebastian Andrzej Siewior 			/*
378fc525751SSebastian Andrzej Siewior 			 * "mode" is irrelevant here; handle terminating ZLPs
379fc525751SSebastian Andrzej Siewior 			 * like PIO does, since the hardware RNDIS mode seems
380fc525751SSebastian Andrzej Siewior 			 * unreliable except for the
381fc525751SSebastian Andrzej Siewior 			 * last-packet-is-already-short case.
382550a7375SFelipe Balbi 			 */
383550a7375SFelipe Balbi 			use_dma = use_dma && c->channel_program(
384550a7375SFelipe Balbi 					musb_ep->dma, musb_ep->packet_sz,
385550a7375SFelipe Balbi 					0,
38666af83ddSMing Lei 					request->dma + request->actual,
38766af83ddSMing Lei 					request_size);
388550a7375SFelipe Balbi 			if (!use_dma) {
389550a7375SFelipe Balbi 				c->channel_release(musb_ep->dma);
390550a7375SFelipe Balbi 				musb_ep->dma = NULL;
391b6e434a5SSergei Shtylyov 				csr &= ~MUSB_TXCSR_DMAENAB;
392b6e434a5SSergei Shtylyov 				musb_writew(epio, MUSB_TXCSR, csr);
393550a7375SFelipe Balbi 				/* invariant: prequest->buf is non-null */
394550a7375SFelipe Balbi 			}
395f8e9f34fSTony Lindgren 		} else if (tusb_dma_omap(musb))
396550a7375SFelipe Balbi 			use_dma = use_dma && c->channel_program(
397550a7375SFelipe Balbi 					musb_ep->dma, musb_ep->packet_sz,
398550a7375SFelipe Balbi 					request->zero,
39966af83ddSMing Lei 					request->dma + request->actual,
40066af83ddSMing Lei 					request_size);
401550a7375SFelipe Balbi 	}
402550a7375SFelipe Balbi #endif
403550a7375SFelipe Balbi 
404550a7375SFelipe Balbi 	if (!use_dma) {
40592d2711fSHema Kalliguddi 		/*
40692d2711fSHema Kalliguddi 		 * Unmap the dma buffer back to cpu if dma channel
40792d2711fSHema Kalliguddi 		 * programming fails
40892d2711fSHema Kalliguddi 		 */
40992d2711fSHema Kalliguddi 		unmap_dma_buffer(req, musb);
41092d2711fSHema Kalliguddi 
411550a7375SFelipe Balbi 		musb_write_fifo(musb_ep->hw_ep, fifo_count,
412550a7375SFelipe Balbi 				(u8 *) (request->buf + request->actual));
413550a7375SFelipe Balbi 		request->actual += fifo_count;
414550a7375SFelipe Balbi 		csr |= MUSB_TXCSR_TXPKTRDY;
415550a7375SFelipe Balbi 		csr &= ~MUSB_TXCSR_P_UNDERRUN;
416550a7375SFelipe Balbi 		musb_writew(epio, MUSB_TXCSR, csr);
417550a7375SFelipe Balbi 	}
418550a7375SFelipe Balbi 
419550a7375SFelipe Balbi 	/* host may already have the data when this message shows... */
420b99d3659SBin Liu 	musb_dbg(musb, "%s TX/IN %s len %d/%d, txcsr %04x, fifo %d/%d",
421550a7375SFelipe Balbi 			musb_ep->end_point.name, use_dma ? "dma" : "pio",
422550a7375SFelipe Balbi 			request->actual, request->length,
423550a7375SFelipe Balbi 			musb_readw(epio, MUSB_TXCSR),
424550a7375SFelipe Balbi 			fifo_count,
425550a7375SFelipe Balbi 			musb_readw(epio, MUSB_TXMAXP));
426550a7375SFelipe Balbi }
427550a7375SFelipe Balbi 
428550a7375SFelipe Balbi /*
429550a7375SFelipe Balbi  * FIFO state update (e.g. data ready).
430550a7375SFelipe Balbi  * Called from IRQ,  with controller locked.
431550a7375SFelipe Balbi  */
432550a7375SFelipe Balbi void musb_g_tx(struct musb *musb, u8 epnum)
433550a7375SFelipe Balbi {
434550a7375SFelipe Balbi 	u16			csr;
435ad1adb89SFelipe Balbi 	struct musb_request	*req;
436550a7375SFelipe Balbi 	struct usb_request	*request;
437550a7375SFelipe Balbi 	u8 __iomem		*mbase = musb->mregs;
438550a7375SFelipe Balbi 	struct musb_ep		*musb_ep = &musb->endpoints[epnum].ep_in;
439550a7375SFelipe Balbi 	void __iomem		*epio = musb->endpoints[epnum].regs;
440550a7375SFelipe Balbi 	struct dma_channel	*dma;
441550a7375SFelipe Balbi 
442550a7375SFelipe Balbi 	musb_ep_select(mbase, epnum);
443ad1adb89SFelipe Balbi 	req = next_request(musb_ep);
444ad1adb89SFelipe Balbi 	request = &req->request;
445550a7375SFelipe Balbi 
446fc78003eSBin Liu 	trace_musb_req_tx(req);
447550a7375SFelipe Balbi 	csr = musb_readw(epio, MUSB_TXCSR);
448b99d3659SBin Liu 	musb_dbg(musb, "<== %s, txcsr %04x", musb_ep->end_point.name, csr);
449550a7375SFelipe Balbi 
450550a7375SFelipe Balbi 	dma = is_dma_capable() ? musb_ep->dma : NULL;
4517723de7eSSergei Shtylyov 
4527723de7eSSergei Shtylyov 	/*
4537723de7eSSergei Shtylyov 	 * REVISIT: for high bandwidth, MUSB_TXCSR_P_INCOMPTX
4547723de7eSSergei Shtylyov 	 * probably rates reporting as a host error.
455550a7375SFelipe Balbi 	 */
456550a7375SFelipe Balbi 	if (csr & MUSB_TXCSR_P_SENTSTALL) {
457550a7375SFelipe Balbi 		csr |=	MUSB_TXCSR_P_WZC_BITS;
458550a7375SFelipe Balbi 		csr &= ~MUSB_TXCSR_P_SENTSTALL;
459550a7375SFelipe Balbi 		musb_writew(epio, MUSB_TXCSR, csr);
4607723de7eSSergei Shtylyov 		return;
461550a7375SFelipe Balbi 	}
462550a7375SFelipe Balbi 
463550a7375SFelipe Balbi 	if (csr & MUSB_TXCSR_P_UNDERRUN) {
4647723de7eSSergei Shtylyov 		/* We NAKed, no big deal... little reason to care. */
465550a7375SFelipe Balbi 		csr |=	 MUSB_TXCSR_P_WZC_BITS;
4667723de7eSSergei Shtylyov 		csr &= ~(MUSB_TXCSR_P_UNDERRUN | MUSB_TXCSR_TXPKTRDY);
467550a7375SFelipe Balbi 		musb_writew(epio, MUSB_TXCSR, csr);
4685c8a86e1SFelipe Balbi 		dev_vdbg(musb->controller, "underrun on ep%d, req %p\n",
4695c8a86e1SFelipe Balbi 				epnum, request);
470550a7375SFelipe Balbi 	}
471550a7375SFelipe Balbi 
472550a7375SFelipe Balbi 	if (dma_channel_status(dma) == MUSB_DMA_STATUS_BUSY) {
4737723de7eSSergei Shtylyov 		/*
4747723de7eSSergei Shtylyov 		 * SHOULD NOT HAPPEN... has with CPPI though, after
475550a7375SFelipe Balbi 		 * changing SENDSTALL (and other cases); harmless?
476550a7375SFelipe Balbi 		 */
477b99d3659SBin Liu 		musb_dbg(musb, "%s dma still busy?", musb_ep->end_point.name);
4787723de7eSSergei Shtylyov 		return;
479550a7375SFelipe Balbi 	}
480550a7375SFelipe Balbi 
481550a7375SFelipe Balbi 	if (request) {
482550a7375SFelipe Balbi 		u8	is_dma = 0;
483fb91cddcSTony Lindgren 		bool	short_packet = false;
484550a7375SFelipe Balbi 
485550a7375SFelipe Balbi 		if (dma && (csr & MUSB_TXCSR_DMAENAB)) {
486550a7375SFelipe Balbi 			is_dma = 1;
487550a7375SFelipe Balbi 			csr |= MUSB_TXCSR_P_WZC_BITS;
4887723de7eSSergei Shtylyov 			csr &= ~(MUSB_TXCSR_DMAENAB | MUSB_TXCSR_P_UNDERRUN |
489100d4a9dSMian Yousaf Kaukab 				 MUSB_TXCSR_TXPKTRDY | MUSB_TXCSR_AUTOSET);
490550a7375SFelipe Balbi 			musb_writew(epio, MUSB_TXCSR, csr);
4917723de7eSSergei Shtylyov 			/* Ensure writebuffer is empty. */
492550a7375SFelipe Balbi 			csr = musb_readw(epio, MUSB_TXCSR);
493550a7375SFelipe Balbi 			request->actual += musb_ep->dma->actual_len;
494b99d3659SBin Liu 			musb_dbg(musb, "TXCSR%d %04x, DMA off, len %zu, req %p",
4957723de7eSSergei Shtylyov 				epnum, csr, musb_ep->dma->actual_len, request);
496550a7375SFelipe Balbi 		}
497550a7375SFelipe Balbi 
4987723de7eSSergei Shtylyov 		/*
4997723de7eSSergei Shtylyov 		 * First, maybe a terminating short packet. Some DMA
5007723de7eSSergei Shtylyov 		 * engines might handle this by themselves.
501550a7375SFelipe Balbi 		 */
502fb91cddcSTony Lindgren 		if ((request->zero && request->length)
503e7379aaaSMing Lei 			&& (request->length % musb_ep->packet_sz == 0)
504e7379aaaSMing Lei 			&& (request->actual == request->length))
505fb91cddcSTony Lindgren 				short_packet = true;
506fb91cddcSTony Lindgren 
507fb91cddcSTony Lindgren 		if ((musb_dma_inventra(musb) || musb_dma_ux500(musb)) &&
508fb91cddcSTony Lindgren 			(is_dma && (!dma->desired_mode ||
509550a7375SFelipe Balbi 				(request->actual &
510fb91cddcSTony Lindgren 					(musb_ep->packet_sz - 1)))))
511fb91cddcSTony Lindgren 				short_packet = true;
512fb91cddcSTony Lindgren 
513fb91cddcSTony Lindgren 		if (short_packet) {
5147723de7eSSergei Shtylyov 			/*
5157723de7eSSergei Shtylyov 			 * On DMA completion, FIFO may not be
5167723de7eSSergei Shtylyov 			 * available yet...
517550a7375SFelipe Balbi 			 */
518550a7375SFelipe Balbi 			if (csr & MUSB_TXCSR_TXPKTRDY)
5197723de7eSSergei Shtylyov 				return;
520550a7375SFelipe Balbi 
5217723de7eSSergei Shtylyov 			musb_writew(epio, MUSB_TXCSR, MUSB_TXCSR_MODE
522550a7375SFelipe Balbi 					| MUSB_TXCSR_TXPKTRDY);
523550a7375SFelipe Balbi 			request->zero = 0;
524550a7375SFelipe Balbi 		}
525550a7375SFelipe Balbi 
526bb27bc2cSMing Lei 		if (request->actual == request->length) {
527550a7375SFelipe Balbi 			musb_g_giveback(musb_ep, request, 0);
52839287076SSupriya Karanth 			/*
52939287076SSupriya Karanth 			 * In the giveback function the MUSB lock is
53039287076SSupriya Karanth 			 * released and acquired after sometime. During
53139287076SSupriya Karanth 			 * this time period the INDEX register could get
53239287076SSupriya Karanth 			 * changed by the gadget_queue function especially
53339287076SSupriya Karanth 			 * on SMP systems. Reselect the INDEX to be sure
53439287076SSupriya Karanth 			 * we are reading/modifying the right registers
53539287076SSupriya Karanth 			 */
53639287076SSupriya Karanth 			musb_ep_select(mbase, epnum);
537ad1adb89SFelipe Balbi 			req = musb_ep->desc ? next_request(musb_ep) : NULL;
538ad1adb89SFelipe Balbi 			if (!req) {
539b99d3659SBin Liu 				musb_dbg(musb, "%s idle now",
540550a7375SFelipe Balbi 					musb_ep->end_point.name);
5417723de7eSSergei Shtylyov 				return;
54295962a77SSergei Shtylyov 			}
543550a7375SFelipe Balbi 		}
544550a7375SFelipe Balbi 
545ad1adb89SFelipe Balbi 		txstate(musb, req);
546550a7375SFelipe Balbi 	}
547550a7375SFelipe Balbi }
548550a7375SFelipe Balbi 
549550a7375SFelipe Balbi /* ------------------------------------------------------------ */
550550a7375SFelipe Balbi 
551550a7375SFelipe Balbi /*
552550a7375SFelipe Balbi  * Context: controller locked, IRQs blocked, endpoint selected
553550a7375SFelipe Balbi  */
554550a7375SFelipe Balbi static void rxstate(struct musb *musb, struct musb_request *req)
555550a7375SFelipe Balbi {
556550a7375SFelipe Balbi 	const u8		epnum = req->epnum;
557550a7375SFelipe Balbi 	struct usb_request	*request = &req->request;
558bd2e74d6SMing Lei 	struct musb_ep		*musb_ep;
559550a7375SFelipe Balbi 	void __iomem		*epio = musb->endpoints[epnum].regs;
560f0443afdSSergei Shtylyov 	unsigned		len = 0;
561f0443afdSSergei Shtylyov 	u16			fifo_count;
562cea83241SSergei Shtylyov 	u16			csr = musb_readw(epio, MUSB_RXCSR);
563bd2e74d6SMing Lei 	struct musb_hw_ep	*hw_ep = &musb->endpoints[epnum];
5640ae52d54SAnand Gadiyar 	u8			use_mode_1;
565bd2e74d6SMing Lei 
566bd2e74d6SMing Lei 	if (hw_ep->is_shared_fifo)
567bd2e74d6SMing Lei 		musb_ep = &hw_ep->ep_in;
568bd2e74d6SMing Lei 	else
569bd2e74d6SMing Lei 		musb_ep = &hw_ep->ep_out;
570bd2e74d6SMing Lei 
571f0443afdSSergei Shtylyov 	fifo_count = musb_ep->packet_sz;
572550a7375SFelipe Balbi 
573abf710e6SVikram Pandita 	/* Check if EP is disabled */
574abf710e6SVikram Pandita 	if (!musb_ep->desc) {
575b99d3659SBin Liu 		musb_dbg(musb, "ep:%s disabled - ignore request",
576abf710e6SVikram Pandita 						musb_ep->end_point.name);
577abf710e6SVikram Pandita 		return;
578abf710e6SVikram Pandita 	}
579abf710e6SVikram Pandita 
580cea83241SSergei Shtylyov 	/* We shouldn't get here while DMA is active, but we do... */
581cea83241SSergei Shtylyov 	if (dma_channel_status(musb_ep->dma) == MUSB_DMA_STATUS_BUSY) {
582b99d3659SBin Liu 		musb_dbg(musb, "DMA pending...");
583cea83241SSergei Shtylyov 		return;
584cea83241SSergei Shtylyov 	}
585cea83241SSergei Shtylyov 
586cea83241SSergei Shtylyov 	if (csr & MUSB_RXCSR_P_SENDSTALL) {
587b99d3659SBin Liu 		musb_dbg(musb, "%s stalling, RXCSR %04x",
588cea83241SSergei Shtylyov 		    musb_ep->end_point.name, csr);
589cea83241SSergei Shtylyov 		return;
590cea83241SSergei Shtylyov 	}
591550a7375SFelipe Balbi 
592f8e9f34fSTony Lindgren 	if (is_cppi_enabled(musb) && is_buffer_mapped(req)) {
593550a7375SFelipe Balbi 		struct dma_controller	*c = musb->dma_controller;
594550a7375SFelipe Balbi 		struct dma_channel	*channel = musb_ep->dma;
595550a7375SFelipe Balbi 
596550a7375SFelipe Balbi 		/* NOTE:  CPPI won't actually stop advancing the DMA
597550a7375SFelipe Balbi 		 * queue after short packet transfers, so this is almost
598550a7375SFelipe Balbi 		 * always going to run as IRQ-per-packet DMA so that
599550a7375SFelipe Balbi 		 * faults will be handled correctly.
600550a7375SFelipe Balbi 		 */
601550a7375SFelipe Balbi 		if (c->channel_program(channel,
602550a7375SFelipe Balbi 				musb_ep->packet_sz,
603550a7375SFelipe Balbi 				!request->short_not_ok,
604550a7375SFelipe Balbi 				request->dma + request->actual,
605550a7375SFelipe Balbi 				request->length - request->actual)) {
606550a7375SFelipe Balbi 
607550a7375SFelipe Balbi 			/* make sure that if an rxpkt arrived after the irq,
608550a7375SFelipe Balbi 			 * the cppi engine will be ready to take it as soon
609550a7375SFelipe Balbi 			 * as DMA is enabled
610550a7375SFelipe Balbi 			 */
611550a7375SFelipe Balbi 			csr &= ~(MUSB_RXCSR_AUTOCLEAR
612550a7375SFelipe Balbi 					| MUSB_RXCSR_DMAMODE);
613550a7375SFelipe Balbi 			csr |= MUSB_RXCSR_DMAENAB | MUSB_RXCSR_P_WZC_BITS;
614550a7375SFelipe Balbi 			musb_writew(epio, MUSB_RXCSR, csr);
615550a7375SFelipe Balbi 			return;
616550a7375SFelipe Balbi 		}
617550a7375SFelipe Balbi 	}
618550a7375SFelipe Balbi 
619550a7375SFelipe Balbi 	if (csr & MUSB_RXCSR_RXPKTRDY) {
620f0443afdSSergei Shtylyov 		fifo_count = musb_readw(epio, MUSB_RXCOUNT);
6210ae52d54SAnand Gadiyar 
6220ae52d54SAnand Gadiyar 		/*
62300a89180SFelipe Balbi 		 * Enable Mode 1 on RX transfers only when short_not_ok flag
62400a89180SFelipe Balbi 		 * is set. Currently short_not_ok flag is set only from
62500a89180SFelipe Balbi 		 * file_storage and f_mass_storage drivers
6260ae52d54SAnand Gadiyar 		 */
62700a89180SFelipe Balbi 
62800a89180SFelipe Balbi 		if (request->short_not_ok && fifo_count == musb_ep->packet_sz)
6290ae52d54SAnand Gadiyar 			use_mode_1 = 1;
6300ae52d54SAnand Gadiyar 		else
6310ae52d54SAnand Gadiyar 			use_mode_1 = 0;
6320ae52d54SAnand Gadiyar 
633550a7375SFelipe Balbi 		if (request->actual < request->length) {
63403840fadSFelipe Balbi 			if (!is_buffer_mapped(req))
63503840fadSFelipe Balbi 				goto buffer_aint_mapped;
63603840fadSFelipe Balbi 
63703840fadSFelipe Balbi 			if (musb_dma_inventra(musb)) {
638550a7375SFelipe Balbi 				struct dma_controller	*c;
639550a7375SFelipe Balbi 				struct dma_channel	*channel;
640550a7375SFelipe Balbi 				int			use_dma = 0;
64137730eccSFelipe Balbi 				unsigned int transfer_size;
642550a7375SFelipe Balbi 
643550a7375SFelipe Balbi 				c = musb->dma_controller;
644550a7375SFelipe Balbi 				channel = musb_ep->dma;
645550a7375SFelipe Balbi 
64600a89180SFelipe Balbi 	/* We use DMA Req mode 0 in rx_csr, and DMA controller operates in
64700a89180SFelipe Balbi 	 * mode 0 only. So we do not get endpoint interrupts due to DMA
64800a89180SFelipe Balbi 	 * completion. We only get interrupts from DMA controller.
64900a89180SFelipe Balbi 	 *
65000a89180SFelipe Balbi 	 * We could operate in DMA mode 1 if we knew the size of the tranfer
65100a89180SFelipe Balbi 	 * in advance. For mass storage class, request->length = what the host
65200a89180SFelipe Balbi 	 * sends, so that'd work.  But for pretty much everything else,
65300a89180SFelipe Balbi 	 * request->length is routinely more than what the host sends. For
65400a89180SFelipe Balbi 	 * most these gadgets, end of is signified either by a short packet,
65500a89180SFelipe Balbi 	 * or filling the last byte of the buffer.  (Sending extra data in
65600a89180SFelipe Balbi 	 * that last pckate should trigger an overflow fault.)  But in mode 1,
65700a89180SFelipe Balbi 	 * we don't get DMA completion interrupt for short packets.
65800a89180SFelipe Balbi 	 *
65900a89180SFelipe Balbi 	 * Theoretically, we could enable DMAReq irq (MUSB_RXCSR_DMAMODE = 1),
66000a89180SFelipe Balbi 	 * to get endpoint interrupt on every DMA req, but that didn't seem
66100a89180SFelipe Balbi 	 * to work reliably.
66200a89180SFelipe Balbi 	 *
66300a89180SFelipe Balbi 	 * REVISIT an updated g_file_storage can set req->short_not_ok, which
66400a89180SFelipe Balbi 	 * then becomes usable as a runtime "use mode 1" hint...
66500a89180SFelipe Balbi 	 */
66600a89180SFelipe Balbi 
6670ae52d54SAnand Gadiyar 				/* Experimental: Mode1 works with mass storage use cases */
6680ae52d54SAnand Gadiyar 				if (use_mode_1) {
6699001d80dSMing Lei 					csr |= MUSB_RXCSR_AUTOCLEAR;
6700ae52d54SAnand Gadiyar 					musb_writew(epio, MUSB_RXCSR, csr);
6710ae52d54SAnand Gadiyar 					csr |= MUSB_RXCSR_DMAENAB;
6720ae52d54SAnand Gadiyar 					musb_writew(epio, MUSB_RXCSR, csr);
673550a7375SFelipe Balbi 
6740ae52d54SAnand Gadiyar 					/*
6750ae52d54SAnand Gadiyar 					 * this special sequence (enabling and then
676550a7375SFelipe Balbi 					 * disabling MUSB_RXCSR_DMAMODE) is required
677550a7375SFelipe Balbi 					 * to get DMAReq to activate
678550a7375SFelipe Balbi 					 */
679550a7375SFelipe Balbi 					musb_writew(epio, MUSB_RXCSR,
680550a7375SFelipe Balbi 						csr | MUSB_RXCSR_DMAMODE);
6810ae52d54SAnand Gadiyar 					musb_writew(epio, MUSB_RXCSR, csr);
6820ae52d54SAnand Gadiyar 
68337730eccSFelipe Balbi 					transfer_size = min_t(unsigned int,
68437730eccSFelipe Balbi 							request->length -
68537730eccSFelipe Balbi 							request->actual,
686660fa886SRoger Quadros 							channel->max_len);
687660fa886SRoger Quadros 					musb_ep->dma->desired_mode = 1;
6880ae52d54SAnand Gadiyar 				} else {
6899001d80dSMing Lei 					if (!musb_ep->hb_mult &&
6909001d80dSMing Lei 						musb_ep->hw_ep->rx_double_buffered)
6919001d80dSMing Lei 						csr |= MUSB_RXCSR_AUTOCLEAR;
6920ae52d54SAnand Gadiyar 					csr |= MUSB_RXCSR_DMAENAB;
693550a7375SFelipe Balbi 					musb_writew(epio, MUSB_RXCSR, csr);
694550a7375SFelipe Balbi 
6951018b4e4SMing Lei 					transfer_size = min(request->length - request->actual,
696f0443afdSSergei Shtylyov 							(unsigned)fifo_count);
697550a7375SFelipe Balbi 					musb_ep->dma->desired_mode = 0;
6980ae52d54SAnand Gadiyar 				}
699550a7375SFelipe Balbi 
700550a7375SFelipe Balbi 				use_dma = c->channel_program(
701550a7375SFelipe Balbi 						channel,
702550a7375SFelipe Balbi 						musb_ep->packet_sz,
703550a7375SFelipe Balbi 						channel->desired_mode,
704550a7375SFelipe Balbi 						request->dma
705550a7375SFelipe Balbi 						+ request->actual,
706550a7375SFelipe Balbi 						transfer_size);
707550a7375SFelipe Balbi 
708550a7375SFelipe Balbi 				if (use_dma)
709550a7375SFelipe Balbi 					return;
710550a7375SFelipe Balbi 			}
71103840fadSFelipe Balbi 
71203840fadSFelipe Balbi 			if ((musb_dma_ux500(musb)) &&
713a48ff906SMian Yousaf Kaukab 				(request->actual < request->length)) {
714a48ff906SMian Yousaf Kaukab 
715a48ff906SMian Yousaf Kaukab 				struct dma_controller *c;
716a48ff906SMian Yousaf Kaukab 				struct dma_channel *channel;
71737730eccSFelipe Balbi 				unsigned int transfer_size = 0;
718a48ff906SMian Yousaf Kaukab 
719a48ff906SMian Yousaf Kaukab 				c = musb->dma_controller;
720a48ff906SMian Yousaf Kaukab 				channel = musb_ep->dma;
721a48ff906SMian Yousaf Kaukab 
722a48ff906SMian Yousaf Kaukab 				/* In case first packet is short */
723f0443afdSSergei Shtylyov 				if (fifo_count < musb_ep->packet_sz)
724f0443afdSSergei Shtylyov 					transfer_size = fifo_count;
725a48ff906SMian Yousaf Kaukab 				else if (request->short_not_ok)
72637730eccSFelipe Balbi 					transfer_size =	min_t(unsigned int,
72737730eccSFelipe Balbi 							request->length -
728a48ff906SMian Yousaf Kaukab 							request->actual,
729a48ff906SMian Yousaf Kaukab 							channel->max_len);
730a48ff906SMian Yousaf Kaukab 				else
73137730eccSFelipe Balbi 					transfer_size = min_t(unsigned int,
73237730eccSFelipe Balbi 							request->length -
733a48ff906SMian Yousaf Kaukab 							request->actual,
734f0443afdSSergei Shtylyov 							(unsigned)fifo_count);
735a48ff906SMian Yousaf Kaukab 
736a48ff906SMian Yousaf Kaukab 				csr &= ~MUSB_RXCSR_DMAMODE;
737a48ff906SMian Yousaf Kaukab 				csr |= (MUSB_RXCSR_DMAENAB |
738a48ff906SMian Yousaf Kaukab 					MUSB_RXCSR_AUTOCLEAR);
739a48ff906SMian Yousaf Kaukab 
740a48ff906SMian Yousaf Kaukab 				musb_writew(epio, MUSB_RXCSR, csr);
741a48ff906SMian Yousaf Kaukab 
742a48ff906SMian Yousaf Kaukab 				if (transfer_size <= musb_ep->packet_sz) {
743a48ff906SMian Yousaf Kaukab 					musb_ep->dma->desired_mode = 0;
744a48ff906SMian Yousaf Kaukab 				} else {
745a48ff906SMian Yousaf Kaukab 					musb_ep->dma->desired_mode = 1;
746a48ff906SMian Yousaf Kaukab 					/* Mode must be set after DMAENAB */
747a48ff906SMian Yousaf Kaukab 					csr |= MUSB_RXCSR_DMAMODE;
748a48ff906SMian Yousaf Kaukab 					musb_writew(epio, MUSB_RXCSR, csr);
749a48ff906SMian Yousaf Kaukab 				}
750a48ff906SMian Yousaf Kaukab 
751a48ff906SMian Yousaf Kaukab 				if (c->channel_program(channel,
752a48ff906SMian Yousaf Kaukab 							musb_ep->packet_sz,
753a48ff906SMian Yousaf Kaukab 							channel->desired_mode,
754a48ff906SMian Yousaf Kaukab 							request->dma
755a48ff906SMian Yousaf Kaukab 							+ request->actual,
756a48ff906SMian Yousaf Kaukab 							transfer_size))
757a48ff906SMian Yousaf Kaukab 
758a48ff906SMian Yousaf Kaukab 					return;
759a48ff906SMian Yousaf Kaukab 			}
760550a7375SFelipe Balbi 
761f0443afdSSergei Shtylyov 			len = request->length - request->actual;
762b99d3659SBin Liu 			musb_dbg(musb, "%s OUT/RX pio fifo %d/%d, maxpacket %d",
763550a7375SFelipe Balbi 					musb_ep->end_point.name,
764f0443afdSSergei Shtylyov 					fifo_count, len,
765550a7375SFelipe Balbi 					musb_ep->packet_sz);
766550a7375SFelipe Balbi 
767c2c96321SFelipe Balbi 			fifo_count = min_t(unsigned, len, fifo_count);
768550a7375SFelipe Balbi 
76903840fadSFelipe Balbi 			if (tusb_dma_omap(musb)) {
770550a7375SFelipe Balbi 				struct dma_controller *c = musb->dma_controller;
771550a7375SFelipe Balbi 				struct dma_channel *channel = musb_ep->dma;
772550a7375SFelipe Balbi 				u32 dma_addr = request->dma + request->actual;
773550a7375SFelipe Balbi 				int ret;
774550a7375SFelipe Balbi 
775550a7375SFelipe Balbi 				ret = c->channel_program(channel,
776550a7375SFelipe Balbi 						musb_ep->packet_sz,
777550a7375SFelipe Balbi 						channel->desired_mode,
778550a7375SFelipe Balbi 						dma_addr,
779550a7375SFelipe Balbi 						fifo_count);
780550a7375SFelipe Balbi 				if (ret)
781550a7375SFelipe Balbi 					return;
782550a7375SFelipe Balbi 			}
78303840fadSFelipe Balbi 
78492d2711fSHema Kalliguddi 			/*
78592d2711fSHema Kalliguddi 			 * Unmap the dma buffer back to cpu if dma channel
78692d2711fSHema Kalliguddi 			 * programming fails. This buffer is mapped if the
78792d2711fSHema Kalliguddi 			 * channel allocation is successful
78892d2711fSHema Kalliguddi 			 */
78992d2711fSHema Kalliguddi 			unmap_dma_buffer(req, musb);
79092d2711fSHema Kalliguddi 
791e75df371SMing Lei 			/*
792e75df371SMing Lei 			 * Clear DMAENAB and AUTOCLEAR for the
79392d2711fSHema Kalliguddi 			 * PIO mode transfer
79492d2711fSHema Kalliguddi 			 */
795e75df371SMing Lei 			csr &= ~(MUSB_RXCSR_DMAENAB | MUSB_RXCSR_AUTOCLEAR);
79692d2711fSHema Kalliguddi 			musb_writew(epio, MUSB_RXCSR, csr);
797550a7375SFelipe Balbi 
79803840fadSFelipe Balbi buffer_aint_mapped:
799550a7375SFelipe Balbi 			musb_read_fifo(musb_ep->hw_ep, fifo_count, (u8 *)
800550a7375SFelipe Balbi 					(request->buf + request->actual));
801550a7375SFelipe Balbi 			request->actual += fifo_count;
802550a7375SFelipe Balbi 
803550a7375SFelipe Balbi 			/* REVISIT if we left anything in the fifo, flush
804550a7375SFelipe Balbi 			 * it and report -EOVERFLOW
805550a7375SFelipe Balbi 			 */
806550a7375SFelipe Balbi 
807550a7375SFelipe Balbi 			/* ack the read! */
808550a7375SFelipe Balbi 			csr |= MUSB_RXCSR_P_WZC_BITS;
809550a7375SFelipe Balbi 			csr &= ~MUSB_RXCSR_RXPKTRDY;
810550a7375SFelipe Balbi 			musb_writew(epio, MUSB_RXCSR, csr);
811550a7375SFelipe Balbi 		}
812550a7375SFelipe Balbi 	}
813550a7375SFelipe Balbi 
814550a7375SFelipe Balbi 	/* reach the end or short packet detected */
815f0443afdSSergei Shtylyov 	if (request->actual == request->length ||
816f0443afdSSergei Shtylyov 	    fifo_count < musb_ep->packet_sz)
817550a7375SFelipe Balbi 		musb_g_giveback(musb_ep, request, 0);
818550a7375SFelipe Balbi }
819550a7375SFelipe Balbi 
820550a7375SFelipe Balbi /*
821550a7375SFelipe Balbi  * Data ready for a request; called from IRQ
822550a7375SFelipe Balbi  */
823550a7375SFelipe Balbi void musb_g_rx(struct musb *musb, u8 epnum)
824550a7375SFelipe Balbi {
825550a7375SFelipe Balbi 	u16			csr;
826ad1adb89SFelipe Balbi 	struct musb_request	*req;
827550a7375SFelipe Balbi 	struct usb_request	*request;
828550a7375SFelipe Balbi 	void __iomem		*mbase = musb->mregs;
829bd2e74d6SMing Lei 	struct musb_ep		*musb_ep;
830550a7375SFelipe Balbi 	void __iomem		*epio = musb->endpoints[epnum].regs;
831550a7375SFelipe Balbi 	struct dma_channel	*dma;
832bd2e74d6SMing Lei 	struct musb_hw_ep	*hw_ep = &musb->endpoints[epnum];
833bd2e74d6SMing Lei 
834bd2e74d6SMing Lei 	if (hw_ep->is_shared_fifo)
835bd2e74d6SMing Lei 		musb_ep = &hw_ep->ep_in;
836bd2e74d6SMing Lei 	else
837bd2e74d6SMing Lei 		musb_ep = &hw_ep->ep_out;
838550a7375SFelipe Balbi 
839550a7375SFelipe Balbi 	musb_ep_select(mbase, epnum);
840550a7375SFelipe Balbi 
841ad1adb89SFelipe Balbi 	req = next_request(musb_ep);
842ad1adb89SFelipe Balbi 	if (!req)
8430abdc36fSMaulik Mankad 		return;
844550a7375SFelipe Balbi 
845fc78003eSBin Liu 	trace_musb_req_rx(req);
846ad1adb89SFelipe Balbi 	request = &req->request;
847ad1adb89SFelipe Balbi 
848550a7375SFelipe Balbi 	csr = musb_readw(epio, MUSB_RXCSR);
849550a7375SFelipe Balbi 	dma = is_dma_capable() ? musb_ep->dma : NULL;
850550a7375SFelipe Balbi 
851b99d3659SBin Liu 	musb_dbg(musb, "<== %s, rxcsr %04x%s %p", musb_ep->end_point.name,
852550a7375SFelipe Balbi 			csr, dma ? " (dma)" : "", request);
853550a7375SFelipe Balbi 
854550a7375SFelipe Balbi 	if (csr & MUSB_RXCSR_P_SENTSTALL) {
855550a7375SFelipe Balbi 		csr |= MUSB_RXCSR_P_WZC_BITS;
856550a7375SFelipe Balbi 		csr &= ~MUSB_RXCSR_P_SENTSTALL;
857550a7375SFelipe Balbi 		musb_writew(epio, MUSB_RXCSR, csr);
858cea83241SSergei Shtylyov 		return;
859550a7375SFelipe Balbi 	}
860550a7375SFelipe Balbi 
861550a7375SFelipe Balbi 	if (csr & MUSB_RXCSR_P_OVERRUN) {
862550a7375SFelipe Balbi 		/* csr |= MUSB_RXCSR_P_WZC_BITS; */
863550a7375SFelipe Balbi 		csr &= ~MUSB_RXCSR_P_OVERRUN;
864550a7375SFelipe Balbi 		musb_writew(epio, MUSB_RXCSR, csr);
865550a7375SFelipe Balbi 
866b99d3659SBin Liu 		musb_dbg(musb, "%s iso overrun on %p", musb_ep->name, request);
86743467868SSergei Shtylyov 		if (request->status == -EINPROGRESS)
868550a7375SFelipe Balbi 			request->status = -EOVERFLOW;
869550a7375SFelipe Balbi 	}
870550a7375SFelipe Balbi 	if (csr & MUSB_RXCSR_INCOMPRX) {
871550a7375SFelipe Balbi 		/* REVISIT not necessarily an error */
872b99d3659SBin Liu 		musb_dbg(musb, "%s, incomprx", musb_ep->end_point.name);
873550a7375SFelipe Balbi 	}
874550a7375SFelipe Balbi 
875550a7375SFelipe Balbi 	if (dma_channel_status(dma) == MUSB_DMA_STATUS_BUSY) {
876550a7375SFelipe Balbi 		/* "should not happen"; likely RXPKTRDY pending for DMA */
877b99d3659SBin Liu 		musb_dbg(musb, "%s busy, csr %04x",
878550a7375SFelipe Balbi 			musb_ep->end_point.name, csr);
879cea83241SSergei Shtylyov 		return;
880550a7375SFelipe Balbi 	}
881550a7375SFelipe Balbi 
882550a7375SFelipe Balbi 	if (dma && (csr & MUSB_RXCSR_DMAENAB)) {
883550a7375SFelipe Balbi 		csr &= ~(MUSB_RXCSR_AUTOCLEAR
884550a7375SFelipe Balbi 				| MUSB_RXCSR_DMAENAB
885550a7375SFelipe Balbi 				| MUSB_RXCSR_DMAMODE);
886550a7375SFelipe Balbi 		musb_writew(epio, MUSB_RXCSR,
887550a7375SFelipe Balbi 			MUSB_RXCSR_P_WZC_BITS | csr);
888550a7375SFelipe Balbi 
889550a7375SFelipe Balbi 		request->actual += musb_ep->dma->actual_len;
890550a7375SFelipe Balbi 
891a48ff906SMian Yousaf Kaukab #if defined(CONFIG_USB_INVENTRA_DMA) || defined(CONFIG_USB_TUSB_OMAP_DMA) || \
892a48ff906SMian Yousaf Kaukab 	defined(CONFIG_USB_UX500_DMA)
893550a7375SFelipe Balbi 		/* Autoclear doesn't clear RxPktRdy for short packets */
8949001d80dSMing Lei 		if ((dma->desired_mode == 0 && !hw_ep->rx_double_buffered)
895550a7375SFelipe Balbi 				|| (dma->actual_len
896550a7375SFelipe Balbi 					& (musb_ep->packet_sz - 1))) {
897550a7375SFelipe Balbi 			/* ack the read! */
898550a7375SFelipe Balbi 			csr &= ~MUSB_RXCSR_RXPKTRDY;
899550a7375SFelipe Balbi 			musb_writew(epio, MUSB_RXCSR, csr);
900550a7375SFelipe Balbi 		}
901550a7375SFelipe Balbi 
902550a7375SFelipe Balbi 		/* incomplete, and not short? wait for next IN packet */
903550a7375SFelipe Balbi 		if ((request->actual < request->length)
904550a7375SFelipe Balbi 				&& (musb_ep->dma->actual_len
9059001d80dSMing Lei 					== musb_ep->packet_sz)) {
9069001d80dSMing Lei 			/* In double buffer case, continue to unload fifo if
9079001d80dSMing Lei  			 * there is Rx packet in FIFO.
9089001d80dSMing Lei  			 **/
9099001d80dSMing Lei 			csr = musb_readw(epio, MUSB_RXCSR);
9109001d80dSMing Lei 			if ((csr & MUSB_RXCSR_RXPKTRDY) &&
9119001d80dSMing Lei 				hw_ep->rx_double_buffered)
9129001d80dSMing Lei 				goto exit;
913cea83241SSergei Shtylyov 			return;
9149001d80dSMing Lei 		}
915550a7375SFelipe Balbi #endif
916550a7375SFelipe Balbi 		musb_g_giveback(musb_ep, request, 0);
91739287076SSupriya Karanth 		/*
91839287076SSupriya Karanth 		 * In the giveback function the MUSB lock is
91939287076SSupriya Karanth 		 * released and acquired after sometime. During
92039287076SSupriya Karanth 		 * this time period the INDEX register could get
92139287076SSupriya Karanth 		 * changed by the gadget_queue function especially
92239287076SSupriya Karanth 		 * on SMP systems. Reselect the INDEX to be sure
92339287076SSupriya Karanth 		 * we are reading/modifying the right registers
92439287076SSupriya Karanth 		 */
92539287076SSupriya Karanth 		musb_ep_select(mbase, epnum);
926550a7375SFelipe Balbi 
927ad1adb89SFelipe Balbi 		req = next_request(musb_ep);
928ad1adb89SFelipe Balbi 		if (!req)
929cea83241SSergei Shtylyov 			return;
930550a7375SFelipe Balbi 	}
931a48ff906SMian Yousaf Kaukab #if defined(CONFIG_USB_INVENTRA_DMA) || defined(CONFIG_USB_TUSB_OMAP_DMA) || \
932a48ff906SMian Yousaf Kaukab 	defined(CONFIG_USB_UX500_DMA)
9339001d80dSMing Lei exit:
934bb324b08SAjay Kumar Gupta #endif
93543467868SSergei Shtylyov 	/* Analyze request */
936ad1adb89SFelipe Balbi 	rxstate(musb, req);
937550a7375SFelipe Balbi }
938550a7375SFelipe Balbi 
939550a7375SFelipe Balbi /* ------------------------------------------------------------ */
940550a7375SFelipe Balbi 
941550a7375SFelipe Balbi static int musb_gadget_enable(struct usb_ep *ep,
942550a7375SFelipe Balbi 			const struct usb_endpoint_descriptor *desc)
943550a7375SFelipe Balbi {
944550a7375SFelipe Balbi 	unsigned long		flags;
945550a7375SFelipe Balbi 	struct musb_ep		*musb_ep;
946550a7375SFelipe Balbi 	struct musb_hw_ep	*hw_ep;
947550a7375SFelipe Balbi 	void __iomem		*regs;
948550a7375SFelipe Balbi 	struct musb		*musb;
949550a7375SFelipe Balbi 	void __iomem	*mbase;
950550a7375SFelipe Balbi 	u8		epnum;
951550a7375SFelipe Balbi 	u16		csr;
952550a7375SFelipe Balbi 	unsigned	tmp;
953550a7375SFelipe Balbi 	int		status = -EINVAL;
954550a7375SFelipe Balbi 
955550a7375SFelipe Balbi 	if (!ep || !desc)
956550a7375SFelipe Balbi 		return -EINVAL;
957550a7375SFelipe Balbi 
958550a7375SFelipe Balbi 	musb_ep = to_musb_ep(ep);
959550a7375SFelipe Balbi 	hw_ep = musb_ep->hw_ep;
960550a7375SFelipe Balbi 	regs = hw_ep->regs;
961550a7375SFelipe Balbi 	musb = musb_ep->musb;
962550a7375SFelipe Balbi 	mbase = musb->mregs;
963550a7375SFelipe Balbi 	epnum = musb_ep->current_epnum;
964550a7375SFelipe Balbi 
965550a7375SFelipe Balbi 	spin_lock_irqsave(&musb->lock, flags);
966550a7375SFelipe Balbi 
967550a7375SFelipe Balbi 	if (musb_ep->desc) {
968550a7375SFelipe Balbi 		status = -EBUSY;
969550a7375SFelipe Balbi 		goto fail;
970550a7375SFelipe Balbi 	}
97196bcd090SJulia Lawall 	musb_ep->type = usb_endpoint_type(desc);
972550a7375SFelipe Balbi 
973550a7375SFelipe Balbi 	/* check direction and (later) maxpacket size against endpoint */
97496bcd090SJulia Lawall 	if (usb_endpoint_num(desc) != epnum)
975550a7375SFelipe Balbi 		goto fail;
976550a7375SFelipe Balbi 
977550a7375SFelipe Balbi 	/* REVISIT this rules out high bandwidth periodic transfers */
9786ddcabc2SFelipe Balbi 	tmp = usb_endpoint_maxp_mult(desc) - 1;
9796ddcabc2SFelipe Balbi 	if (tmp) {
980f11d893dSMing Lei 		int ok;
981f11d893dSMing Lei 
982f11d893dSMing Lei 		if (usb_endpoint_dir_in(desc))
983f11d893dSMing Lei 			ok = musb->hb_iso_tx;
984f11d893dSMing Lei 		else
985f11d893dSMing Lei 			ok = musb->hb_iso_rx;
986f11d893dSMing Lei 
987f11d893dSMing Lei 		if (!ok) {
988b99d3659SBin Liu 			musb_dbg(musb, "no support for high bandwidth ISO");
989550a7375SFelipe Balbi 			goto fail;
990f11d893dSMing Lei 		}
9916ddcabc2SFelipe Balbi 		musb_ep->hb_mult = tmp;
992f11d893dSMing Lei 	} else {
993f11d893dSMing Lei 		musb_ep->hb_mult = 0;
994f11d893dSMing Lei 	}
995f11d893dSMing Lei 
9966ddcabc2SFelipe Balbi 	musb_ep->packet_sz = usb_endpoint_maxp(desc);
997f11d893dSMing Lei 	tmp = musb_ep->packet_sz * (musb_ep->hb_mult + 1);
998550a7375SFelipe Balbi 
999550a7375SFelipe Balbi 	/* enable the interrupts for the endpoint, set the endpoint
1000550a7375SFelipe Balbi 	 * packet size (or fail), set the mode, clear the fifo
1001550a7375SFelipe Balbi 	 */
1002550a7375SFelipe Balbi 	musb_ep_select(mbase, epnum);
100396bcd090SJulia Lawall 	if (usb_endpoint_dir_in(desc)) {
1004550a7375SFelipe Balbi 
1005550a7375SFelipe Balbi 		if (hw_ep->is_shared_fifo)
1006550a7375SFelipe Balbi 			musb_ep->is_in = 1;
1007550a7375SFelipe Balbi 		if (!musb_ep->is_in)
1008550a7375SFelipe Balbi 			goto fail;
1009f11d893dSMing Lei 
1010f11d893dSMing Lei 		if (tmp > hw_ep->max_packet_sz_tx) {
1011b99d3659SBin Liu 			musb_dbg(musb, "packet size beyond hardware FIFO size");
1012550a7375SFelipe Balbi 			goto fail;
1013f11d893dSMing Lei 		}
1014550a7375SFelipe Balbi 
1015b18d26f6SSebastian Andrzej Siewior 		musb->intrtxe |= (1 << epnum);
1016b18d26f6SSebastian Andrzej Siewior 		musb_writew(mbase, MUSB_INTRTXE, musb->intrtxe);
1017550a7375SFelipe Balbi 
1018550a7375SFelipe Balbi 		/* REVISIT if can_bulk_split(), use by updating "tmp";
1019550a7375SFelipe Balbi 		 * likewise high bandwidth periodic tx
1020550a7375SFelipe Balbi 		 */
10219f445cb2SCliff Cai 		/* Set TXMAXP with the FIFO size of the endpoint
102231c9909bSMing Lei 		 * to disable double buffering mode.
10239f445cb2SCliff Cai 		 */
1024bb3a2ef2Ssupriya karanth 		if (musb->double_buffer_not_ok) {
102506624818SFelipe Balbi 			musb_writew(regs, MUSB_TXMAXP, hw_ep->max_packet_sz_tx);
1026bb3a2ef2Ssupriya karanth 		} else {
1027bb3a2ef2Ssupriya karanth 			if (can_bulk_split(musb, musb_ep->type))
1028bb3a2ef2Ssupriya karanth 				musb_ep->hb_mult = (hw_ep->max_packet_sz_tx /
1029bb3a2ef2Ssupriya karanth 							musb_ep->packet_sz) - 1;
103006624818SFelipe Balbi 			musb_writew(regs, MUSB_TXMAXP, musb_ep->packet_sz
103106624818SFelipe Balbi 					| (musb_ep->hb_mult << 11));
1032bb3a2ef2Ssupriya karanth 		}
1033550a7375SFelipe Balbi 
1034550a7375SFelipe Balbi 		csr = MUSB_TXCSR_MODE | MUSB_TXCSR_CLRDATATOG;
1035550a7375SFelipe Balbi 		if (musb_readw(regs, MUSB_TXCSR)
1036550a7375SFelipe Balbi 				& MUSB_TXCSR_FIFONOTEMPTY)
1037550a7375SFelipe Balbi 			csr |= MUSB_TXCSR_FLUSHFIFO;
1038550a7375SFelipe Balbi 		if (musb_ep->type == USB_ENDPOINT_XFER_ISOC)
1039550a7375SFelipe Balbi 			csr |= MUSB_TXCSR_P_ISO;
1040550a7375SFelipe Balbi 
1041550a7375SFelipe Balbi 		/* set twice in case of double buffering */
1042550a7375SFelipe Balbi 		musb_writew(regs, MUSB_TXCSR, csr);
1043550a7375SFelipe Balbi 		/* REVISIT may be inappropriate w/o FIFONOTEMPTY ... */
1044550a7375SFelipe Balbi 		musb_writew(regs, MUSB_TXCSR, csr);
1045550a7375SFelipe Balbi 
1046550a7375SFelipe Balbi 	} else {
1047550a7375SFelipe Balbi 
1048550a7375SFelipe Balbi 		if (hw_ep->is_shared_fifo)
1049550a7375SFelipe Balbi 			musb_ep->is_in = 0;
1050550a7375SFelipe Balbi 		if (musb_ep->is_in)
1051550a7375SFelipe Balbi 			goto fail;
1052f11d893dSMing Lei 
1053f11d893dSMing Lei 		if (tmp > hw_ep->max_packet_sz_rx) {
1054b99d3659SBin Liu 			musb_dbg(musb, "packet size beyond hardware FIFO size");
1055550a7375SFelipe Balbi 			goto fail;
1056f11d893dSMing Lei 		}
1057550a7375SFelipe Balbi 
1058af5ec14dSSebastian Andrzej Siewior 		musb->intrrxe |= (1 << epnum);
1059af5ec14dSSebastian Andrzej Siewior 		musb_writew(mbase, MUSB_INTRRXE, musb->intrrxe);
1060550a7375SFelipe Balbi 
1061550a7375SFelipe Balbi 		/* REVISIT if can_bulk_combine() use by updating "tmp"
1062550a7375SFelipe Balbi 		 * likewise high bandwidth periodic rx
1063550a7375SFelipe Balbi 		 */
10649f445cb2SCliff Cai 		/* Set RXMAXP with the FIFO size of the endpoint
10659f445cb2SCliff Cai 		 * to disable double buffering mode.
10669f445cb2SCliff Cai 		 */
106706624818SFelipe Balbi 		if (musb->double_buffer_not_ok)
106806624818SFelipe Balbi 			musb_writew(regs, MUSB_RXMAXP, hw_ep->max_packet_sz_tx);
106906624818SFelipe Balbi 		else
107006624818SFelipe Balbi 			musb_writew(regs, MUSB_RXMAXP, musb_ep->packet_sz
107106624818SFelipe Balbi 					| (musb_ep->hb_mult << 11));
1072550a7375SFelipe Balbi 
1073550a7375SFelipe Balbi 		/* force shared fifo to OUT-only mode */
1074550a7375SFelipe Balbi 		if (hw_ep->is_shared_fifo) {
1075550a7375SFelipe Balbi 			csr = musb_readw(regs, MUSB_TXCSR);
1076550a7375SFelipe Balbi 			csr &= ~(MUSB_TXCSR_MODE | MUSB_TXCSR_TXPKTRDY);
1077550a7375SFelipe Balbi 			musb_writew(regs, MUSB_TXCSR, csr);
1078550a7375SFelipe Balbi 		}
1079550a7375SFelipe Balbi 
1080550a7375SFelipe Balbi 		csr = MUSB_RXCSR_FLUSHFIFO | MUSB_RXCSR_CLRDATATOG;
1081550a7375SFelipe Balbi 		if (musb_ep->type == USB_ENDPOINT_XFER_ISOC)
1082550a7375SFelipe Balbi 			csr |= MUSB_RXCSR_P_ISO;
1083550a7375SFelipe Balbi 		else if (musb_ep->type == USB_ENDPOINT_XFER_INT)
1084550a7375SFelipe Balbi 			csr |= MUSB_RXCSR_DISNYET;
1085550a7375SFelipe Balbi 
1086550a7375SFelipe Balbi 		/* set twice in case of double buffering */
1087550a7375SFelipe Balbi 		musb_writew(regs, MUSB_RXCSR, csr);
1088550a7375SFelipe Balbi 		musb_writew(regs, MUSB_RXCSR, csr);
1089550a7375SFelipe Balbi 	}
1090550a7375SFelipe Balbi 
1091550a7375SFelipe Balbi 	/* NOTE:  all the I/O code _should_ work fine without DMA, in case
1092550a7375SFelipe Balbi 	 * for some reason you run out of channels here.
1093550a7375SFelipe Balbi 	 */
1094550a7375SFelipe Balbi 	if (is_dma_capable() && musb->dma_controller) {
1095550a7375SFelipe Balbi 		struct dma_controller	*c = musb->dma_controller;
1096550a7375SFelipe Balbi 
1097550a7375SFelipe Balbi 		musb_ep->dma = c->channel_alloc(c, hw_ep,
1098550a7375SFelipe Balbi 				(desc->bEndpointAddress & USB_DIR_IN));
1099550a7375SFelipe Balbi 	} else
1100550a7375SFelipe Balbi 		musb_ep->dma = NULL;
1101550a7375SFelipe Balbi 
1102550a7375SFelipe Balbi 	musb_ep->desc = desc;
1103550a7375SFelipe Balbi 	musb_ep->busy = 0;
110447e97605SSergei Shtylyov 	musb_ep->wedged = 0;
1105550a7375SFelipe Balbi 	status = 0;
1106550a7375SFelipe Balbi 
1107550a7375SFelipe Balbi 	pr_debug("%s periph: enabled %s for %s %s, %smaxpacket %d\n",
1108550a7375SFelipe Balbi 			musb_driver_name, musb_ep->end_point.name,
11090ccbadafSBin Liu 			musb_ep_xfertype_string(musb_ep->type),
1110550a7375SFelipe Balbi 			musb_ep->is_in ? "IN" : "OUT",
1111550a7375SFelipe Balbi 			musb_ep->dma ? "dma, " : "",
1112550a7375SFelipe Balbi 			musb_ep->packet_sz);
1113550a7375SFelipe Balbi 
11142bff3916STony Lindgren 	schedule_delayed_work(&musb->irq_work, 0);
1115550a7375SFelipe Balbi 
1116550a7375SFelipe Balbi fail:
1117550a7375SFelipe Balbi 	spin_unlock_irqrestore(&musb->lock, flags);
1118550a7375SFelipe Balbi 	return status;
1119550a7375SFelipe Balbi }
1120550a7375SFelipe Balbi 
1121550a7375SFelipe Balbi /*
1122550a7375SFelipe Balbi  * Disable an endpoint flushing all requests queued.
1123550a7375SFelipe Balbi  */
1124550a7375SFelipe Balbi static int musb_gadget_disable(struct usb_ep *ep)
1125550a7375SFelipe Balbi {
1126550a7375SFelipe Balbi 	unsigned long	flags;
1127550a7375SFelipe Balbi 	struct musb	*musb;
1128550a7375SFelipe Balbi 	u8		epnum;
1129550a7375SFelipe Balbi 	struct musb_ep	*musb_ep;
1130550a7375SFelipe Balbi 	void __iomem	*epio;
1131550a7375SFelipe Balbi 	int		status = 0;
1132550a7375SFelipe Balbi 
1133550a7375SFelipe Balbi 	musb_ep = to_musb_ep(ep);
1134550a7375SFelipe Balbi 	musb = musb_ep->musb;
1135550a7375SFelipe Balbi 	epnum = musb_ep->current_epnum;
1136550a7375SFelipe Balbi 	epio = musb->endpoints[epnum].regs;
1137550a7375SFelipe Balbi 
1138550a7375SFelipe Balbi 	spin_lock_irqsave(&musb->lock, flags);
1139550a7375SFelipe Balbi 	musb_ep_select(musb->mregs, epnum);
1140550a7375SFelipe Balbi 
1141550a7375SFelipe Balbi 	/* zero the endpoint sizes */
1142550a7375SFelipe Balbi 	if (musb_ep->is_in) {
1143b18d26f6SSebastian Andrzej Siewior 		musb->intrtxe &= ~(1 << epnum);
1144b18d26f6SSebastian Andrzej Siewior 		musb_writew(musb->mregs, MUSB_INTRTXE, musb->intrtxe);
1145550a7375SFelipe Balbi 		musb_writew(epio, MUSB_TXMAXP, 0);
1146550a7375SFelipe Balbi 	} else {
1147af5ec14dSSebastian Andrzej Siewior 		musb->intrrxe &= ~(1 << epnum);
1148af5ec14dSSebastian Andrzej Siewior 		musb_writew(musb->mregs, MUSB_INTRRXE, musb->intrrxe);
1149550a7375SFelipe Balbi 		musb_writew(epio, MUSB_RXMAXP, 0);
1150550a7375SFelipe Balbi 	}
1151550a7375SFelipe Balbi 
1152550a7375SFelipe Balbi 	/* abort all pending DMA and requests */
1153550a7375SFelipe Balbi 	nuke(musb_ep, -ESHUTDOWN);
1154550a7375SFelipe Balbi 
1155607fb0f4STal Shorer 	musb_ep->desc = NULL;
1156607fb0f4STal Shorer 	musb_ep->end_point.desc = NULL;
1157607fb0f4STal Shorer 
11582bff3916STony Lindgren 	schedule_delayed_work(&musb->irq_work, 0);
1159550a7375SFelipe Balbi 
1160550a7375SFelipe Balbi 	spin_unlock_irqrestore(&(musb->lock), flags);
1161550a7375SFelipe Balbi 
1162b99d3659SBin Liu 	musb_dbg(musb, "%s", musb_ep->end_point.name);
1163550a7375SFelipe Balbi 
1164550a7375SFelipe Balbi 	return status;
1165550a7375SFelipe Balbi }
1166550a7375SFelipe Balbi 
1167550a7375SFelipe Balbi /*
1168550a7375SFelipe Balbi  * Allocate a request for an endpoint.
1169550a7375SFelipe Balbi  * Reused by ep0 code.
1170550a7375SFelipe Balbi  */
1171550a7375SFelipe Balbi struct usb_request *musb_alloc_request(struct usb_ep *ep, gfp_t gfp_flags)
1172550a7375SFelipe Balbi {
1173550a7375SFelipe Balbi 	struct musb_ep		*musb_ep = to_musb_ep(ep);
1174550a7375SFelipe Balbi 	struct musb_request	*request = NULL;
1175550a7375SFelipe Balbi 
1176550a7375SFelipe Balbi 	request = kzalloc(sizeof *request, gfp_flags);
1177b99d3659SBin Liu 	if (!request)
11780607f862SFelipe Balbi 		return NULL;
11790607f862SFelipe Balbi 
1180550a7375SFelipe Balbi 	request->request.dma = DMA_ADDR_INVALID;
1181550a7375SFelipe Balbi 	request->epnum = musb_ep->current_epnum;
1182550a7375SFelipe Balbi 	request->ep = musb_ep;
1183550a7375SFelipe Balbi 
1184fc78003eSBin Liu 	trace_musb_req_alloc(request);
1185550a7375SFelipe Balbi 	return &request->request;
1186550a7375SFelipe Balbi }
1187550a7375SFelipe Balbi 
1188550a7375SFelipe Balbi /*
1189550a7375SFelipe Balbi  * Free a request
1190550a7375SFelipe Balbi  * Reused by ep0 code.
1191550a7375SFelipe Balbi  */
1192550a7375SFelipe Balbi void musb_free_request(struct usb_ep *ep, struct usb_request *req)
1193550a7375SFelipe Balbi {
1194fc78003eSBin Liu 	struct musb_request *request = to_musb_request(req);
1195fc78003eSBin Liu 
1196fc78003eSBin Liu 	trace_musb_req_free(request);
1197fc78003eSBin Liu 	kfree(request);
1198550a7375SFelipe Balbi }
1199550a7375SFelipe Balbi 
1200550a7375SFelipe Balbi static LIST_HEAD(buffers);
1201550a7375SFelipe Balbi 
1202550a7375SFelipe Balbi struct free_record {
1203550a7375SFelipe Balbi 	struct list_head	list;
1204550a7375SFelipe Balbi 	struct device		*dev;
1205550a7375SFelipe Balbi 	unsigned		bytes;
1206550a7375SFelipe Balbi 	dma_addr_t		dma;
1207550a7375SFelipe Balbi };
1208550a7375SFelipe Balbi 
1209550a7375SFelipe Balbi /*
1210550a7375SFelipe Balbi  * Context: controller locked, IRQs blocked.
1211550a7375SFelipe Balbi  */
1212a666e3e6SSergei Shtylyov void musb_ep_restart(struct musb *musb, struct musb_request *req)
1213550a7375SFelipe Balbi {
1214fc78003eSBin Liu 	trace_musb_req_start(req);
1215550a7375SFelipe Balbi 	musb_ep_select(musb->mregs, req->epnum);
1216550a7375SFelipe Balbi 	if (req->tx)
1217550a7375SFelipe Balbi 		txstate(musb, req);
1218550a7375SFelipe Balbi 	else
1219550a7375SFelipe Balbi 		rxstate(musb, req);
1220550a7375SFelipe Balbi }
1221550a7375SFelipe Balbi 
1222ea2f35c0STony Lindgren static int musb_ep_restart_resume_work(struct musb *musb, void *data)
1223ea2f35c0STony Lindgren {
1224ea2f35c0STony Lindgren 	struct musb_request *req = data;
1225ea2f35c0STony Lindgren 
1226ea2f35c0STony Lindgren 	musb_ep_restart(musb, req);
1227ea2f35c0STony Lindgren 
1228ea2f35c0STony Lindgren 	return 0;
1229ea2f35c0STony Lindgren }
1230ea2f35c0STony Lindgren 
1231550a7375SFelipe Balbi static int musb_gadget_queue(struct usb_ep *ep, struct usb_request *req,
1232550a7375SFelipe Balbi 			gfp_t gfp_flags)
1233550a7375SFelipe Balbi {
1234550a7375SFelipe Balbi 	struct musb_ep		*musb_ep;
1235550a7375SFelipe Balbi 	struct musb_request	*request;
1236550a7375SFelipe Balbi 	struct musb		*musb;
1237ea2f35c0STony Lindgren 	int			status;
1238550a7375SFelipe Balbi 	unsigned long		lockflags;
1239550a7375SFelipe Balbi 
1240550a7375SFelipe Balbi 	if (!ep || !req)
1241550a7375SFelipe Balbi 		return -EINVAL;
1242550a7375SFelipe Balbi 	if (!req->buf)
1243550a7375SFelipe Balbi 		return -ENODATA;
1244550a7375SFelipe Balbi 
1245550a7375SFelipe Balbi 	musb_ep = to_musb_ep(ep);
1246550a7375SFelipe Balbi 	musb = musb_ep->musb;
1247550a7375SFelipe Balbi 
1248550a7375SFelipe Balbi 	request = to_musb_request(req);
1249550a7375SFelipe Balbi 	request->musb = musb;
1250550a7375SFelipe Balbi 
1251550a7375SFelipe Balbi 	if (request->ep != musb_ep)
1252550a7375SFelipe Balbi 		return -EINVAL;
1253550a7375SFelipe Balbi 
1254ea2f35c0STony Lindgren 	status = pm_runtime_get(musb->controller);
1255ea2f35c0STony Lindgren 	if ((status != -EINPROGRESS) && status < 0) {
1256ea2f35c0STony Lindgren 		dev_err(musb->controller,
1257ea2f35c0STony Lindgren 			"pm runtime get failed in %s\n",
1258ea2f35c0STony Lindgren 			__func__);
1259ea2f35c0STony Lindgren 		pm_runtime_put_noidle(musb->controller);
1260ea2f35c0STony Lindgren 
1261ea2f35c0STony Lindgren 		return status;
1262ea2f35c0STony Lindgren 	}
1263ea2f35c0STony Lindgren 	status = 0;
1264ea2f35c0STony Lindgren 
1265fc78003eSBin Liu 	trace_musb_req_enq(request);
1266550a7375SFelipe Balbi 
1267550a7375SFelipe Balbi 	/* request is mine now... */
1268550a7375SFelipe Balbi 	request->request.actual = 0;
1269550a7375SFelipe Balbi 	request->request.status = -EINPROGRESS;
1270550a7375SFelipe Balbi 	request->epnum = musb_ep->current_epnum;
1271550a7375SFelipe Balbi 	request->tx = musb_ep->is_in;
1272550a7375SFelipe Balbi 
1273c65bfa62SMian Yousaf Kaukab 	map_dma_buffer(request, musb, musb_ep);
1274550a7375SFelipe Balbi 
1275550a7375SFelipe Balbi 	spin_lock_irqsave(&musb->lock, lockflags);
1276550a7375SFelipe Balbi 
1277550a7375SFelipe Balbi 	/* don't queue if the ep is down */
1278550a7375SFelipe Balbi 	if (!musb_ep->desc) {
1279b99d3659SBin Liu 		musb_dbg(musb, "req %p queued to %s while ep %s",
1280550a7375SFelipe Balbi 				req, ep->name, "disabled");
1281550a7375SFelipe Balbi 		status = -ESHUTDOWN;
128223a53d90SSebastian Andrzej Siewior 		unmap_dma_buffer(request, musb);
128323a53d90SSebastian Andrzej Siewior 		goto unlock;
1284550a7375SFelipe Balbi 	}
1285550a7375SFelipe Balbi 
1286550a7375SFelipe Balbi 	/* add request to the list */
1287ad1adb89SFelipe Balbi 	list_add_tail(&request->list, &musb_ep->req_list);
1288550a7375SFelipe Balbi 
1289550a7375SFelipe Balbi 	/* it this is the head of the queue, start i/o ... */
1290ea2f35c0STony Lindgren 	if (!musb_ep->busy && &request->list == musb_ep->req_list.next) {
1291ea2f35c0STony Lindgren 		status = musb_queue_resume_work(musb,
1292ea2f35c0STony Lindgren 						musb_ep_restart_resume_work,
1293ea2f35c0STony Lindgren 						request);
1294ea2f35c0STony Lindgren 		if (status < 0)
1295ea2f35c0STony Lindgren 			dev_err(musb->controller, "%s resume work: %i\n",
1296ea2f35c0STony Lindgren 				__func__, status);
1297ea2f35c0STony Lindgren 	}
1298550a7375SFelipe Balbi 
129923a53d90SSebastian Andrzej Siewior unlock:
1300550a7375SFelipe Balbi 	spin_unlock_irqrestore(&musb->lock, lockflags);
1301cacaaf80STony Lindgren 	pm_runtime_mark_last_busy(musb->controller);
1302cacaaf80STony Lindgren 	pm_runtime_put_autosuspend(musb->controller);
1303cacaaf80STony Lindgren 
1304550a7375SFelipe Balbi 	return status;
1305550a7375SFelipe Balbi }
1306550a7375SFelipe Balbi 
1307550a7375SFelipe Balbi static int musb_gadget_dequeue(struct usb_ep *ep, struct usb_request *request)
1308550a7375SFelipe Balbi {
1309550a7375SFelipe Balbi 	struct musb_ep		*musb_ep = to_musb_ep(ep);
13104cbbf084SFelipe Balbi 	struct musb_request	*req = to_musb_request(request);
13114cbbf084SFelipe Balbi 	struct musb_request	*r;
1312550a7375SFelipe Balbi 	unsigned long		flags;
1313550a7375SFelipe Balbi 	int			status = 0;
1314550a7375SFelipe Balbi 	struct musb		*musb = musb_ep->musb;
1315550a7375SFelipe Balbi 
1316fc78003eSBin Liu 	if (!ep || !request || req->ep != musb_ep)
1317550a7375SFelipe Balbi 		return -EINVAL;
1318550a7375SFelipe Balbi 
1319fc78003eSBin Liu 	trace_musb_req_deq(req);
1320fc78003eSBin Liu 
1321550a7375SFelipe Balbi 	spin_lock_irqsave(&musb->lock, flags);
1322550a7375SFelipe Balbi 
1323550a7375SFelipe Balbi 	list_for_each_entry(r, &musb_ep->req_list, list) {
13244cbbf084SFelipe Balbi 		if (r == req)
1325550a7375SFelipe Balbi 			break;
1326550a7375SFelipe Balbi 	}
13274cbbf084SFelipe Balbi 	if (r != req) {
1328b99d3659SBin Liu 		dev_err(musb->controller, "request %p not queued to %s\n",
1329b99d3659SBin Liu 				request, ep->name);
1330550a7375SFelipe Balbi 		status = -EINVAL;
1331550a7375SFelipe Balbi 		goto done;
1332550a7375SFelipe Balbi 	}
1333550a7375SFelipe Balbi 
1334550a7375SFelipe Balbi 	/* if the hardware doesn't have the request, easy ... */
13353d5ad13eSFelipe Balbi 	if (musb_ep->req_list.next != &req->list || musb_ep->busy)
1336550a7375SFelipe Balbi 		musb_g_giveback(musb_ep, request, -ECONNRESET);
1337550a7375SFelipe Balbi 
1338550a7375SFelipe Balbi 	/* ... else abort the dma transfer ... */
1339550a7375SFelipe Balbi 	else if (is_dma_capable() && musb_ep->dma) {
1340550a7375SFelipe Balbi 		struct dma_controller	*c = musb->dma_controller;
1341550a7375SFelipe Balbi 
1342550a7375SFelipe Balbi 		musb_ep_select(musb->mregs, musb_ep->current_epnum);
1343550a7375SFelipe Balbi 		if (c->channel_abort)
1344550a7375SFelipe Balbi 			status = c->channel_abort(musb_ep->dma);
1345550a7375SFelipe Balbi 		else
1346550a7375SFelipe Balbi 			status = -EBUSY;
1347550a7375SFelipe Balbi 		if (status == 0)
1348550a7375SFelipe Balbi 			musb_g_giveback(musb_ep, request, -ECONNRESET);
1349550a7375SFelipe Balbi 	} else {
1350550a7375SFelipe Balbi 		/* NOTE: by sticking to easily tested hardware/driver states,
1351550a7375SFelipe Balbi 		 * we leave counting of in-flight packets imprecise.
1352550a7375SFelipe Balbi 		 */
1353550a7375SFelipe Balbi 		musb_g_giveback(musb_ep, request, -ECONNRESET);
1354550a7375SFelipe Balbi 	}
1355550a7375SFelipe Balbi 
1356550a7375SFelipe Balbi done:
1357550a7375SFelipe Balbi 	spin_unlock_irqrestore(&musb->lock, flags);
1358550a7375SFelipe Balbi 	return status;
1359550a7375SFelipe Balbi }
1360550a7375SFelipe Balbi 
1361550a7375SFelipe Balbi /*
1362550a7375SFelipe Balbi  * Set or clear the halt bit of an endpoint. A halted enpoint won't tx/rx any
1363550a7375SFelipe Balbi  * data but will queue requests.
1364550a7375SFelipe Balbi  *
1365550a7375SFelipe Balbi  * exported to ep0 code
1366550a7375SFelipe Balbi  */
13671b6c3b0fSFelipe Balbi static int musb_gadget_set_halt(struct usb_ep *ep, int value)
1368550a7375SFelipe Balbi {
1369550a7375SFelipe Balbi 	struct musb_ep		*musb_ep = to_musb_ep(ep);
1370550a7375SFelipe Balbi 	u8			epnum = musb_ep->current_epnum;
1371550a7375SFelipe Balbi 	struct musb		*musb = musb_ep->musb;
1372550a7375SFelipe Balbi 	void __iomem		*epio = musb->endpoints[epnum].regs;
1373550a7375SFelipe Balbi 	void __iomem		*mbase;
1374550a7375SFelipe Balbi 	unsigned long		flags;
1375550a7375SFelipe Balbi 	u16			csr;
1376cea83241SSergei Shtylyov 	struct musb_request	*request;
1377550a7375SFelipe Balbi 	int			status = 0;
1378550a7375SFelipe Balbi 
1379550a7375SFelipe Balbi 	if (!ep)
1380550a7375SFelipe Balbi 		return -EINVAL;
1381550a7375SFelipe Balbi 	mbase = musb->mregs;
1382550a7375SFelipe Balbi 
1383550a7375SFelipe Balbi 	spin_lock_irqsave(&musb->lock, flags);
1384550a7375SFelipe Balbi 
1385550a7375SFelipe Balbi 	if ((USB_ENDPOINT_XFER_ISOC == musb_ep->type)) {
1386550a7375SFelipe Balbi 		status = -EINVAL;
1387550a7375SFelipe Balbi 		goto done;
1388550a7375SFelipe Balbi 	}
1389550a7375SFelipe Balbi 
1390550a7375SFelipe Balbi 	musb_ep_select(mbase, epnum);
1391550a7375SFelipe Balbi 
1392ad1adb89SFelipe Balbi 	request = next_request(musb_ep);
1393cea83241SSergei Shtylyov 	if (value) {
1394cea83241SSergei Shtylyov 		if (request) {
1395b99d3659SBin Liu 			musb_dbg(musb, "request in progress, cannot halt %s",
1396cea83241SSergei Shtylyov 			    ep->name);
1397cea83241SSergei Shtylyov 			status = -EAGAIN;
1398cea83241SSergei Shtylyov 			goto done;
1399cea83241SSergei Shtylyov 		}
1400cea83241SSergei Shtylyov 		/* Cannot portably stall with non-empty FIFO */
1401cea83241SSergei Shtylyov 		if (musb_ep->is_in) {
1402550a7375SFelipe Balbi 			csr = musb_readw(epio, MUSB_TXCSR);
1403550a7375SFelipe Balbi 			if (csr & MUSB_TXCSR_FIFONOTEMPTY) {
1404b99d3659SBin Liu 				musb_dbg(musb, "FIFO busy, cannot halt %s",
1405b99d3659SBin Liu 						ep->name);
1406cea83241SSergei Shtylyov 				status = -EAGAIN;
1407cea83241SSergei Shtylyov 				goto done;
1408550a7375SFelipe Balbi 			}
1409cea83241SSergei Shtylyov 		}
141047e97605SSergei Shtylyov 	} else
141147e97605SSergei Shtylyov 		musb_ep->wedged = 0;
1412550a7375SFelipe Balbi 
1413550a7375SFelipe Balbi 	/* set/clear the stall and toggle bits */
1414b99d3659SBin Liu 	musb_dbg(musb, "%s: %s stall", ep->name, value ? "set" : "clear");
1415550a7375SFelipe Balbi 	if (musb_ep->is_in) {
1416550a7375SFelipe Balbi 		csr = musb_readw(epio, MUSB_TXCSR);
1417550a7375SFelipe Balbi 		csr |= MUSB_TXCSR_P_WZC_BITS
1418550a7375SFelipe Balbi 			| MUSB_TXCSR_CLRDATATOG;
1419550a7375SFelipe Balbi 		if (value)
1420550a7375SFelipe Balbi 			csr |= MUSB_TXCSR_P_SENDSTALL;
1421550a7375SFelipe Balbi 		else
1422550a7375SFelipe Balbi 			csr &= ~(MUSB_TXCSR_P_SENDSTALL
1423550a7375SFelipe Balbi 				| MUSB_TXCSR_P_SENTSTALL);
1424550a7375SFelipe Balbi 		csr &= ~MUSB_TXCSR_TXPKTRDY;
1425550a7375SFelipe Balbi 		musb_writew(epio, MUSB_TXCSR, csr);
1426550a7375SFelipe Balbi 	} else {
1427550a7375SFelipe Balbi 		csr = musb_readw(epio, MUSB_RXCSR);
1428550a7375SFelipe Balbi 		csr |= MUSB_RXCSR_P_WZC_BITS
1429550a7375SFelipe Balbi 			| MUSB_RXCSR_FLUSHFIFO
1430550a7375SFelipe Balbi 			| MUSB_RXCSR_CLRDATATOG;
1431550a7375SFelipe Balbi 		if (value)
1432550a7375SFelipe Balbi 			csr |= MUSB_RXCSR_P_SENDSTALL;
1433550a7375SFelipe Balbi 		else
1434550a7375SFelipe Balbi 			csr &= ~(MUSB_RXCSR_P_SENDSTALL
1435550a7375SFelipe Balbi 				| MUSB_RXCSR_P_SENTSTALL);
1436550a7375SFelipe Balbi 		musb_writew(epio, MUSB_RXCSR, csr);
1437550a7375SFelipe Balbi 	}
1438550a7375SFelipe Balbi 
1439550a7375SFelipe Balbi 	/* maybe start the first request in the queue */
1440550a7375SFelipe Balbi 	if (!musb_ep->busy && !value && request) {
1441b99d3659SBin Liu 		musb_dbg(musb, "restarting the request");
1442550a7375SFelipe Balbi 		musb_ep_restart(musb, request);
1443550a7375SFelipe Balbi 	}
1444550a7375SFelipe Balbi 
1445cea83241SSergei Shtylyov done:
1446550a7375SFelipe Balbi 	spin_unlock_irqrestore(&musb->lock, flags);
1447550a7375SFelipe Balbi 	return status;
1448550a7375SFelipe Balbi }
1449550a7375SFelipe Balbi 
145047e97605SSergei Shtylyov /*
145147e97605SSergei Shtylyov  * Sets the halt feature with the clear requests ignored
145247e97605SSergei Shtylyov  */
14531b6c3b0fSFelipe Balbi static int musb_gadget_set_wedge(struct usb_ep *ep)
145447e97605SSergei Shtylyov {
145547e97605SSergei Shtylyov 	struct musb_ep		*musb_ep = to_musb_ep(ep);
145647e97605SSergei Shtylyov 
145747e97605SSergei Shtylyov 	if (!ep)
145847e97605SSergei Shtylyov 		return -EINVAL;
145947e97605SSergei Shtylyov 
146047e97605SSergei Shtylyov 	musb_ep->wedged = 1;
146147e97605SSergei Shtylyov 
146247e97605SSergei Shtylyov 	return usb_ep_set_halt(ep);
146347e97605SSergei Shtylyov }
146447e97605SSergei Shtylyov 
1465550a7375SFelipe Balbi static int musb_gadget_fifo_status(struct usb_ep *ep)
1466550a7375SFelipe Balbi {
1467550a7375SFelipe Balbi 	struct musb_ep		*musb_ep = to_musb_ep(ep);
1468550a7375SFelipe Balbi 	void __iomem		*epio = musb_ep->hw_ep->regs;
1469550a7375SFelipe Balbi 	int			retval = -EINVAL;
1470550a7375SFelipe Balbi 
1471550a7375SFelipe Balbi 	if (musb_ep->desc && !musb_ep->is_in) {
1472550a7375SFelipe Balbi 		struct musb		*musb = musb_ep->musb;
1473550a7375SFelipe Balbi 		int			epnum = musb_ep->current_epnum;
1474550a7375SFelipe Balbi 		void __iomem		*mbase = musb->mregs;
1475550a7375SFelipe Balbi 		unsigned long		flags;
1476550a7375SFelipe Balbi 
1477550a7375SFelipe Balbi 		spin_lock_irqsave(&musb->lock, flags);
1478550a7375SFelipe Balbi 
1479550a7375SFelipe Balbi 		musb_ep_select(mbase, epnum);
1480550a7375SFelipe Balbi 		/* FIXME return zero unless RXPKTRDY is set */
1481550a7375SFelipe Balbi 		retval = musb_readw(epio, MUSB_RXCOUNT);
1482550a7375SFelipe Balbi 
1483550a7375SFelipe Balbi 		spin_unlock_irqrestore(&musb->lock, flags);
1484550a7375SFelipe Balbi 	}
1485550a7375SFelipe Balbi 	return retval;
1486550a7375SFelipe Balbi }
1487550a7375SFelipe Balbi 
1488550a7375SFelipe Balbi static void musb_gadget_fifo_flush(struct usb_ep *ep)
1489550a7375SFelipe Balbi {
1490550a7375SFelipe Balbi 	struct musb_ep	*musb_ep = to_musb_ep(ep);
1491550a7375SFelipe Balbi 	struct musb	*musb = musb_ep->musb;
1492550a7375SFelipe Balbi 	u8		epnum = musb_ep->current_epnum;
1493550a7375SFelipe Balbi 	void __iomem	*epio = musb->endpoints[epnum].regs;
1494550a7375SFelipe Balbi 	void __iomem	*mbase;
1495550a7375SFelipe Balbi 	unsigned long	flags;
1496b18d26f6SSebastian Andrzej Siewior 	u16		csr;
1497550a7375SFelipe Balbi 
1498550a7375SFelipe Balbi 	mbase = musb->mregs;
1499550a7375SFelipe Balbi 
1500550a7375SFelipe Balbi 	spin_lock_irqsave(&musb->lock, flags);
1501550a7375SFelipe Balbi 	musb_ep_select(mbase, (u8) epnum);
1502550a7375SFelipe Balbi 
1503550a7375SFelipe Balbi 	/* disable interrupts */
1504b18d26f6SSebastian Andrzej Siewior 	musb_writew(mbase, MUSB_INTRTXE, musb->intrtxe & ~(1 << epnum));
1505550a7375SFelipe Balbi 
1506550a7375SFelipe Balbi 	if (musb_ep->is_in) {
1507550a7375SFelipe Balbi 		csr = musb_readw(epio, MUSB_TXCSR);
1508550a7375SFelipe Balbi 		if (csr & MUSB_TXCSR_FIFONOTEMPTY) {
1509550a7375SFelipe Balbi 			csr |= MUSB_TXCSR_FLUSHFIFO | MUSB_TXCSR_P_WZC_BITS;
15104858f06eSYauheni Kaliuta 			/*
15114858f06eSYauheni Kaliuta 			 * Setting both TXPKTRDY and FLUSHFIFO makes controller
15124858f06eSYauheni Kaliuta 			 * to interrupt current FIFO loading, but not flushing
15134858f06eSYauheni Kaliuta 			 * the already loaded ones.
15144858f06eSYauheni Kaliuta 			 */
15154858f06eSYauheni Kaliuta 			csr &= ~MUSB_TXCSR_TXPKTRDY;
1516550a7375SFelipe Balbi 			musb_writew(epio, MUSB_TXCSR, csr);
1517550a7375SFelipe Balbi 			/* REVISIT may be inappropriate w/o FIFONOTEMPTY ... */
1518550a7375SFelipe Balbi 			musb_writew(epio, MUSB_TXCSR, csr);
1519550a7375SFelipe Balbi 		}
1520550a7375SFelipe Balbi 	} else {
1521550a7375SFelipe Balbi 		csr = musb_readw(epio, MUSB_RXCSR);
1522550a7375SFelipe Balbi 		csr |= MUSB_RXCSR_FLUSHFIFO | MUSB_RXCSR_P_WZC_BITS;
1523550a7375SFelipe Balbi 		musb_writew(epio, MUSB_RXCSR, csr);
1524550a7375SFelipe Balbi 		musb_writew(epio, MUSB_RXCSR, csr);
1525550a7375SFelipe Balbi 	}
1526550a7375SFelipe Balbi 
1527550a7375SFelipe Balbi 	/* re-enable interrupt */
1528b18d26f6SSebastian Andrzej Siewior 	musb_writew(mbase, MUSB_INTRTXE, musb->intrtxe);
1529550a7375SFelipe Balbi 	spin_unlock_irqrestore(&musb->lock, flags);
1530550a7375SFelipe Balbi }
1531550a7375SFelipe Balbi 
1532550a7375SFelipe Balbi static const struct usb_ep_ops musb_ep_ops = {
1533550a7375SFelipe Balbi 	.enable		= musb_gadget_enable,
1534550a7375SFelipe Balbi 	.disable	= musb_gadget_disable,
1535550a7375SFelipe Balbi 	.alloc_request	= musb_alloc_request,
1536550a7375SFelipe Balbi 	.free_request	= musb_free_request,
1537550a7375SFelipe Balbi 	.queue		= musb_gadget_queue,
1538550a7375SFelipe Balbi 	.dequeue	= musb_gadget_dequeue,
1539550a7375SFelipe Balbi 	.set_halt	= musb_gadget_set_halt,
154047e97605SSergei Shtylyov 	.set_wedge	= musb_gadget_set_wedge,
1541550a7375SFelipe Balbi 	.fifo_status	= musb_gadget_fifo_status,
1542550a7375SFelipe Balbi 	.fifo_flush	= musb_gadget_fifo_flush
1543550a7375SFelipe Balbi };
1544550a7375SFelipe Balbi 
1545550a7375SFelipe Balbi /* ----------------------------------------------------------------------- */
1546550a7375SFelipe Balbi 
1547550a7375SFelipe Balbi static int musb_gadget_get_frame(struct usb_gadget *gadget)
1548550a7375SFelipe Balbi {
1549550a7375SFelipe Balbi 	struct musb	*musb = gadget_to_musb(gadget);
1550550a7375SFelipe Balbi 
1551550a7375SFelipe Balbi 	return (int)musb_readw(musb->mregs, MUSB_FRAME);
1552550a7375SFelipe Balbi }
1553550a7375SFelipe Balbi 
1554550a7375SFelipe Balbi static int musb_gadget_wakeup(struct usb_gadget *gadget)
1555550a7375SFelipe Balbi {
1556550a7375SFelipe Balbi 	struct musb	*musb = gadget_to_musb(gadget);
1557550a7375SFelipe Balbi 	void __iomem	*mregs = musb->mregs;
1558550a7375SFelipe Balbi 	unsigned long	flags;
1559550a7375SFelipe Balbi 	int		status = -EINVAL;
1560550a7375SFelipe Balbi 	u8		power, devctl;
1561550a7375SFelipe Balbi 	int		retries;
1562550a7375SFelipe Balbi 
1563550a7375SFelipe Balbi 	spin_lock_irqsave(&musb->lock, flags);
1564550a7375SFelipe Balbi 
1565e47d9254SAntoine Tenart 	switch (musb->xceiv->otg->state) {
1566550a7375SFelipe Balbi 	case OTG_STATE_B_PERIPHERAL:
1567550a7375SFelipe Balbi 		/* NOTE:  OTG state machine doesn't include B_SUSPENDED;
1568550a7375SFelipe Balbi 		 * that's part of the standard usb 1.1 state machine, and
1569550a7375SFelipe Balbi 		 * doesn't affect OTG transitions.
1570550a7375SFelipe Balbi 		 */
1571550a7375SFelipe Balbi 		if (musb->may_wakeup && musb->is_suspended)
1572550a7375SFelipe Balbi 			break;
1573550a7375SFelipe Balbi 		goto done;
1574550a7375SFelipe Balbi 	case OTG_STATE_B_IDLE:
1575550a7375SFelipe Balbi 		/* Start SRP ... OTG not required. */
1576550a7375SFelipe Balbi 		devctl = musb_readb(mregs, MUSB_DEVCTL);
1577b99d3659SBin Liu 		musb_dbg(musb, "Sending SRP: devctl: %02x", devctl);
1578550a7375SFelipe Balbi 		devctl |= MUSB_DEVCTL_SESSION;
1579550a7375SFelipe Balbi 		musb_writeb(mregs, MUSB_DEVCTL, devctl);
1580550a7375SFelipe Balbi 		devctl = musb_readb(mregs, MUSB_DEVCTL);
1581550a7375SFelipe Balbi 		retries = 100;
1582550a7375SFelipe Balbi 		while (!(devctl & MUSB_DEVCTL_SESSION)) {
1583550a7375SFelipe Balbi 			devctl = musb_readb(mregs, MUSB_DEVCTL);
1584550a7375SFelipe Balbi 			if (retries-- < 1)
1585550a7375SFelipe Balbi 				break;
1586550a7375SFelipe Balbi 		}
1587550a7375SFelipe Balbi 		retries = 10000;
1588550a7375SFelipe Balbi 		while (devctl & MUSB_DEVCTL_SESSION) {
1589550a7375SFelipe Balbi 			devctl = musb_readb(mregs, MUSB_DEVCTL);
1590550a7375SFelipe Balbi 			if (retries-- < 1)
1591550a7375SFelipe Balbi 				break;
1592550a7375SFelipe Balbi 		}
1593550a7375SFelipe Balbi 
15948620543eSHema HK 		spin_unlock_irqrestore(&musb->lock, flags);
15956e13c650SHeikki Krogerus 		otg_start_srp(musb->xceiv->otg);
15968620543eSHema HK 		spin_lock_irqsave(&musb->lock, flags);
15978620543eSHema HK 
1598550a7375SFelipe Balbi 		/* Block idling for at least 1s */
1599550a7375SFelipe Balbi 		musb_platform_try_idle(musb,
1600550a7375SFelipe Balbi 			jiffies + msecs_to_jiffies(1 * HZ));
1601550a7375SFelipe Balbi 
1602550a7375SFelipe Balbi 		status = 0;
1603550a7375SFelipe Balbi 		goto done;
1604550a7375SFelipe Balbi 	default:
1605b99d3659SBin Liu 		musb_dbg(musb, "Unhandled wake: %s",
1606e47d9254SAntoine Tenart 			usb_otg_state_string(musb->xceiv->otg->state));
1607550a7375SFelipe Balbi 		goto done;
1608550a7375SFelipe Balbi 	}
1609550a7375SFelipe Balbi 
1610550a7375SFelipe Balbi 	status = 0;
1611550a7375SFelipe Balbi 
1612550a7375SFelipe Balbi 	power = musb_readb(mregs, MUSB_POWER);
1613550a7375SFelipe Balbi 	power |= MUSB_POWER_RESUME;
1614550a7375SFelipe Balbi 	musb_writeb(mregs, MUSB_POWER, power);
1615b99d3659SBin Liu 	musb_dbg(musb, "issue wakeup");
1616550a7375SFelipe Balbi 
1617550a7375SFelipe Balbi 	/* FIXME do this next chunk in a timer callback, no udelay */
1618550a7375SFelipe Balbi 	mdelay(2);
1619550a7375SFelipe Balbi 
1620550a7375SFelipe Balbi 	power = musb_readb(mregs, MUSB_POWER);
1621550a7375SFelipe Balbi 	power &= ~MUSB_POWER_RESUME;
1622550a7375SFelipe Balbi 	musb_writeb(mregs, MUSB_POWER, power);
1623550a7375SFelipe Balbi done:
1624550a7375SFelipe Balbi 	spin_unlock_irqrestore(&musb->lock, flags);
1625550a7375SFelipe Balbi 	return status;
1626550a7375SFelipe Balbi }
1627550a7375SFelipe Balbi 
1628550a7375SFelipe Balbi static int
1629550a7375SFelipe Balbi musb_gadget_set_self_powered(struct usb_gadget *gadget, int is_selfpowered)
1630550a7375SFelipe Balbi {
1631dadac986SPeter Chen 	gadget->is_selfpowered = !!is_selfpowered;
1632550a7375SFelipe Balbi 	return 0;
1633550a7375SFelipe Balbi }
1634550a7375SFelipe Balbi 
1635550a7375SFelipe Balbi static void musb_pullup(struct musb *musb, int is_on)
1636550a7375SFelipe Balbi {
1637550a7375SFelipe Balbi 	u8 power;
1638550a7375SFelipe Balbi 
1639550a7375SFelipe Balbi 	power = musb_readb(musb->mregs, MUSB_POWER);
1640550a7375SFelipe Balbi 	if (is_on)
1641550a7375SFelipe Balbi 		power |= MUSB_POWER_SOFTCONN;
1642550a7375SFelipe Balbi 	else
1643550a7375SFelipe Balbi 		power &= ~MUSB_POWER_SOFTCONN;
1644550a7375SFelipe Balbi 
1645550a7375SFelipe Balbi 	/* FIXME if on, HdrcStart; if off, HdrcStop */
1646550a7375SFelipe Balbi 
1647b99d3659SBin Liu 	musb_dbg(musb, "gadget D+ pullup %s",
1648e71eb392SSebastian Andrzej Siewior 		is_on ? "on" : "off");
1649550a7375SFelipe Balbi 	musb_writeb(musb->mregs, MUSB_POWER, power);
1650550a7375SFelipe Balbi }
1651550a7375SFelipe Balbi 
1652550a7375SFelipe Balbi #if 0
1653550a7375SFelipe Balbi static int musb_gadget_vbus_session(struct usb_gadget *gadget, int is_active)
1654550a7375SFelipe Balbi {
1655b99d3659SBin Liu 	musb_dbg(musb, "<= %s =>\n", __func__);
1656550a7375SFelipe Balbi 
1657550a7375SFelipe Balbi 	/*
1658550a7375SFelipe Balbi 	 * FIXME iff driver's softconnect flag is set (as it is during probe,
1659550a7375SFelipe Balbi 	 * though that can clear it), just musb_pullup().
1660550a7375SFelipe Balbi 	 */
1661550a7375SFelipe Balbi 
1662550a7375SFelipe Balbi 	return -EINVAL;
1663550a7375SFelipe Balbi }
1664550a7375SFelipe Balbi #endif
1665550a7375SFelipe Balbi 
1666550a7375SFelipe Balbi static int musb_gadget_vbus_draw(struct usb_gadget *gadget, unsigned mA)
1667550a7375SFelipe Balbi {
1668550a7375SFelipe Balbi 	struct musb	*musb = gadget_to_musb(gadget);
1669550a7375SFelipe Balbi 
167084e250ffSDavid Brownell 	if (!musb->xceiv->set_power)
1671550a7375SFelipe Balbi 		return -EOPNOTSUPP;
1672b96d3b08SHeikki Krogerus 	return usb_phy_set_power(musb->xceiv, mA);
1673550a7375SFelipe Balbi }
1674550a7375SFelipe Balbi 
1675517bafffSTony Lindgren static void musb_gadget_work(struct work_struct *work)
1676517bafffSTony Lindgren {
1677517bafffSTony Lindgren 	struct musb *musb;
1678517bafffSTony Lindgren 	unsigned long flags;
1679517bafffSTony Lindgren 
1680517bafffSTony Lindgren 	musb = container_of(work, struct musb, gadget_work.work);
1681517bafffSTony Lindgren 	pm_runtime_get_sync(musb->controller);
1682517bafffSTony Lindgren 	spin_lock_irqsave(&musb->lock, flags);
1683517bafffSTony Lindgren 	musb_pullup(musb, musb->softconnect);
1684517bafffSTony Lindgren 	spin_unlock_irqrestore(&musb->lock, flags);
1685517bafffSTony Lindgren 	pm_runtime_mark_last_busy(musb->controller);
1686517bafffSTony Lindgren 	pm_runtime_put_autosuspend(musb->controller);
1687517bafffSTony Lindgren }
1688517bafffSTony Lindgren 
1689550a7375SFelipe Balbi static int musb_gadget_pullup(struct usb_gadget *gadget, int is_on)
1690550a7375SFelipe Balbi {
1691550a7375SFelipe Balbi 	struct musb	*musb = gadget_to_musb(gadget);
1692550a7375SFelipe Balbi 	unsigned long	flags;
1693550a7375SFelipe Balbi 
1694550a7375SFelipe Balbi 	is_on = !!is_on;
1695550a7375SFelipe Balbi 
1696550a7375SFelipe Balbi 	/* NOTE: this assumes we are sensing vbus; we'd rather
1697550a7375SFelipe Balbi 	 * not pullup unless the B-session is active.
1698550a7375SFelipe Balbi 	 */
1699550a7375SFelipe Balbi 	spin_lock_irqsave(&musb->lock, flags);
1700550a7375SFelipe Balbi 	if (is_on != musb->softconnect) {
1701550a7375SFelipe Balbi 		musb->softconnect = is_on;
1702517bafffSTony Lindgren 		schedule_delayed_work(&musb->gadget_work, 0);
1703550a7375SFelipe Balbi 	}
1704550a7375SFelipe Balbi 	spin_unlock_irqrestore(&musb->lock, flags);
170593e098a8SJohn Stultz 
1706550a7375SFelipe Balbi 	return 0;
1707550a7375SFelipe Balbi }
1708550a7375SFelipe Balbi 
170926b8aa45SRobert Baldyga #ifdef CONFIG_BLACKFIN
171026b8aa45SRobert Baldyga static struct usb_ep *musb_match_ep(struct usb_gadget *g,
171126b8aa45SRobert Baldyga 		struct usb_endpoint_descriptor *desc,
171226b8aa45SRobert Baldyga 		struct usb_ss_ep_comp_descriptor *ep_comp)
171326b8aa45SRobert Baldyga {
171426b8aa45SRobert Baldyga 	struct usb_ep *ep = NULL;
171526b8aa45SRobert Baldyga 
171626b8aa45SRobert Baldyga 	switch (usb_endpoint_type(desc)) {
171726b8aa45SRobert Baldyga 	case USB_ENDPOINT_XFER_ISOC:
171826b8aa45SRobert Baldyga 	case USB_ENDPOINT_XFER_BULK:
171926b8aa45SRobert Baldyga 		if (usb_endpoint_dir_in(desc))
172026b8aa45SRobert Baldyga 			ep = gadget_find_ep_by_name(g, "ep5in");
172126b8aa45SRobert Baldyga 		else
172226b8aa45SRobert Baldyga 			ep = gadget_find_ep_by_name(g, "ep6out");
172326b8aa45SRobert Baldyga 		break;
172426b8aa45SRobert Baldyga 	case USB_ENDPOINT_XFER_INT:
172526b8aa45SRobert Baldyga 		if (usb_endpoint_dir_in(desc))
172626b8aa45SRobert Baldyga 			ep = gadget_find_ep_by_name(g, "ep1in");
172726b8aa45SRobert Baldyga 		else
172826b8aa45SRobert Baldyga 			ep = gadget_find_ep_by_name(g, "ep2out");
172926b8aa45SRobert Baldyga 		break;
173026b8aa45SRobert Baldyga 	default:
17312f3cc24fSRobert Baldyga 		break;
173226b8aa45SRobert Baldyga 	}
173326b8aa45SRobert Baldyga 
173426b8aa45SRobert Baldyga 	if (ep && usb_gadget_ep_match_desc(g, ep, desc, ep_comp))
173526b8aa45SRobert Baldyga 		return ep;
173626b8aa45SRobert Baldyga 
173726b8aa45SRobert Baldyga 	return NULL;
173826b8aa45SRobert Baldyga }
173926b8aa45SRobert Baldyga #else
174026b8aa45SRobert Baldyga #define musb_match_ep NULL
174126b8aa45SRobert Baldyga #endif
174226b8aa45SRobert Baldyga 
1743e71eb392SSebastian Andrzej Siewior static int musb_gadget_start(struct usb_gadget *g,
1744e71eb392SSebastian Andrzej Siewior 		struct usb_gadget_driver *driver);
174522835b80SFelipe Balbi static int musb_gadget_stop(struct usb_gadget *g);
17460f91349bSSebastian Andrzej Siewior 
1747550a7375SFelipe Balbi static const struct usb_gadget_ops musb_gadget_operations = {
1748550a7375SFelipe Balbi 	.get_frame		= musb_gadget_get_frame,
1749550a7375SFelipe Balbi 	.wakeup			= musb_gadget_wakeup,
1750550a7375SFelipe Balbi 	.set_selfpowered	= musb_gadget_set_self_powered,
1751550a7375SFelipe Balbi 	/* .vbus_session		= musb_gadget_vbus_session, */
1752550a7375SFelipe Balbi 	.vbus_draw		= musb_gadget_vbus_draw,
1753550a7375SFelipe Balbi 	.pullup			= musb_gadget_pullup,
1754e71eb392SSebastian Andrzej Siewior 	.udc_start		= musb_gadget_start,
1755e71eb392SSebastian Andrzej Siewior 	.udc_stop		= musb_gadget_stop,
175626b8aa45SRobert Baldyga 	.match_ep		= musb_match_ep,
1757550a7375SFelipe Balbi };
1758550a7375SFelipe Balbi 
1759550a7375SFelipe Balbi /* ----------------------------------------------------------------------- */
1760550a7375SFelipe Balbi 
1761550a7375SFelipe Balbi /* Registration */
1762550a7375SFelipe Balbi 
1763550a7375SFelipe Balbi /* Only this registration code "knows" the rule (from USB standards)
1764550a7375SFelipe Balbi  * about there being only one external upstream port.  It assumes
1765550a7375SFelipe Balbi  * all peripheral ports are external...
1766550a7375SFelipe Balbi  */
1767550a7375SFelipe Balbi 
176841ac7b3aSBill Pemberton static void
1769550a7375SFelipe Balbi init_peripheral_ep(struct musb *musb, struct musb_ep *ep, u8 epnum, int is_in)
1770550a7375SFelipe Balbi {
1771550a7375SFelipe Balbi 	struct musb_hw_ep	*hw_ep = musb->endpoints + epnum;
1772550a7375SFelipe Balbi 
1773550a7375SFelipe Balbi 	memset(ep, 0, sizeof *ep);
1774550a7375SFelipe Balbi 
1775550a7375SFelipe Balbi 	ep->current_epnum = epnum;
1776550a7375SFelipe Balbi 	ep->musb = musb;
1777550a7375SFelipe Balbi 	ep->hw_ep = hw_ep;
1778550a7375SFelipe Balbi 	ep->is_in = is_in;
1779550a7375SFelipe Balbi 
1780550a7375SFelipe Balbi 	INIT_LIST_HEAD(&ep->req_list);
1781550a7375SFelipe Balbi 
1782550a7375SFelipe Balbi 	sprintf(ep->name, "ep%d%s", epnum,
1783550a7375SFelipe Balbi 			(!epnum || hw_ep->is_shared_fifo) ? "" : (
1784550a7375SFelipe Balbi 				is_in ? "in" : "out"));
1785550a7375SFelipe Balbi 	ep->end_point.name = ep->name;
1786550a7375SFelipe Balbi 	INIT_LIST_HEAD(&ep->end_point.ep_list);
1787550a7375SFelipe Balbi 	if (!epnum) {
1788e117e742SRobert Baldyga 		usb_ep_set_maxpacket_limit(&ep->end_point, 64);
17898501955eSRobert Baldyga 		ep->end_point.caps.type_control = true;
1790550a7375SFelipe Balbi 		ep->end_point.ops = &musb_g_ep0_ops;
1791550a7375SFelipe Balbi 		musb->g.ep0 = &ep->end_point;
1792550a7375SFelipe Balbi 	} else {
1793550a7375SFelipe Balbi 		if (is_in)
1794e117e742SRobert Baldyga 			usb_ep_set_maxpacket_limit(&ep->end_point, hw_ep->max_packet_sz_tx);
1795550a7375SFelipe Balbi 		else
1796e117e742SRobert Baldyga 			usb_ep_set_maxpacket_limit(&ep->end_point, hw_ep->max_packet_sz_rx);
17978501955eSRobert Baldyga 		ep->end_point.caps.type_iso = true;
17988501955eSRobert Baldyga 		ep->end_point.caps.type_bulk = true;
17998501955eSRobert Baldyga 		ep->end_point.caps.type_int = true;
1800550a7375SFelipe Balbi 		ep->end_point.ops = &musb_ep_ops;
1801550a7375SFelipe Balbi 		list_add_tail(&ep->end_point.ep_list, &musb->g.ep_list);
1802550a7375SFelipe Balbi 	}
18038501955eSRobert Baldyga 
18048501955eSRobert Baldyga 	if (!epnum || hw_ep->is_shared_fifo) {
18058501955eSRobert Baldyga 		ep->end_point.caps.dir_in = true;
18068501955eSRobert Baldyga 		ep->end_point.caps.dir_out = true;
18078501955eSRobert Baldyga 	} else if (is_in)
18088501955eSRobert Baldyga 		ep->end_point.caps.dir_in = true;
18098501955eSRobert Baldyga 	else
18108501955eSRobert Baldyga 		ep->end_point.caps.dir_out = true;
1811550a7375SFelipe Balbi }
1812550a7375SFelipe Balbi 
1813550a7375SFelipe Balbi /*
1814550a7375SFelipe Balbi  * Initialize the endpoints exposed to peripheral drivers, with backlinks
1815550a7375SFelipe Balbi  * to the rest of the driver state.
1816550a7375SFelipe Balbi  */
181741ac7b3aSBill Pemberton static inline void musb_g_init_endpoints(struct musb *musb)
1818550a7375SFelipe Balbi {
1819550a7375SFelipe Balbi 	u8			epnum;
1820550a7375SFelipe Balbi 	struct musb_hw_ep	*hw_ep;
1821550a7375SFelipe Balbi 	unsigned		count = 0;
1822550a7375SFelipe Balbi 
1823b595076aSUwe Kleine-König 	/* initialize endpoint list just once */
1824550a7375SFelipe Balbi 	INIT_LIST_HEAD(&(musb->g.ep_list));
1825550a7375SFelipe Balbi 
1826550a7375SFelipe Balbi 	for (epnum = 0, hw_ep = musb->endpoints;
1827550a7375SFelipe Balbi 			epnum < musb->nr_endpoints;
1828550a7375SFelipe Balbi 			epnum++, hw_ep++) {
1829550a7375SFelipe Balbi 		if (hw_ep->is_shared_fifo /* || !epnum */) {
1830550a7375SFelipe Balbi 			init_peripheral_ep(musb, &hw_ep->ep_in, epnum, 0);
1831550a7375SFelipe Balbi 			count++;
1832550a7375SFelipe Balbi 		} else {
1833550a7375SFelipe Balbi 			if (hw_ep->max_packet_sz_tx) {
1834550a7375SFelipe Balbi 				init_peripheral_ep(musb, &hw_ep->ep_in,
1835550a7375SFelipe Balbi 							epnum, 1);
1836550a7375SFelipe Balbi 				count++;
1837550a7375SFelipe Balbi 			}
1838550a7375SFelipe Balbi 			if (hw_ep->max_packet_sz_rx) {
1839550a7375SFelipe Balbi 				init_peripheral_ep(musb, &hw_ep->ep_out,
1840550a7375SFelipe Balbi 							epnum, 0);
1841550a7375SFelipe Balbi 				count++;
1842550a7375SFelipe Balbi 			}
1843550a7375SFelipe Balbi 		}
1844550a7375SFelipe Balbi 	}
1845550a7375SFelipe Balbi }
1846550a7375SFelipe Balbi 
1847550a7375SFelipe Balbi /* called once during driver setup to initialize and link into
1848550a7375SFelipe Balbi  * the driver model; memory is zeroed.
1849550a7375SFelipe Balbi  */
185041ac7b3aSBill Pemberton int musb_gadget_setup(struct musb *musb)
1851550a7375SFelipe Balbi {
1852550a7375SFelipe Balbi 	int status;
1853550a7375SFelipe Balbi 
1854550a7375SFelipe Balbi 	/* REVISIT minor race:  if (erroneously) setting up two
1855550a7375SFelipe Balbi 	 * musb peripherals at the same time, only the bus lock
1856550a7375SFelipe Balbi 	 * is probably held.
1857550a7375SFelipe Balbi 	 */
1858550a7375SFelipe Balbi 
1859550a7375SFelipe Balbi 	musb->g.ops = &musb_gadget_operations;
1860d327ab5bSMichal Nazarewicz 	musb->g.max_speed = USB_SPEED_HIGH;
1861550a7375SFelipe Balbi 	musb->g.speed = USB_SPEED_UNKNOWN;
1862550a7375SFelipe Balbi 
18631374a430SBin Liu 	MUSB_DEV_MODE(musb);
18641374a430SBin Liu 	musb->xceiv->otg->default_a = 0;
1865e47d9254SAntoine Tenart 	musb->xceiv->otg->state = OTG_STATE_B_IDLE;
18661374a430SBin Liu 
1867550a7375SFelipe Balbi 	/* this "gadget" abstracts/virtualizes the controller */
1868550a7375SFelipe Balbi 	musb->g.name = musb_driver_name;
1869fd3923a9SApelete Seketeli #if IS_ENABLED(CONFIG_USB_MUSB_DUAL_ROLE)
1870550a7375SFelipe Balbi 	musb->g.is_otg = 1;
1871fd3923a9SApelete Seketeli #elif IS_ENABLED(CONFIG_USB_MUSB_GADGET)
1872fd3923a9SApelete Seketeli 	musb->g.is_otg = 0;
1873fd3923a9SApelete Seketeli #endif
1874517bafffSTony Lindgren 	INIT_DELAYED_WORK(&musb->gadget_work, musb_gadget_work);
1875550a7375SFelipe Balbi 	musb_g_init_endpoints(musb);
1876550a7375SFelipe Balbi 
1877550a7375SFelipe Balbi 	musb->is_active = 0;
1878550a7375SFelipe Balbi 	musb_platform_try_idle(musb, 0);
1879550a7375SFelipe Balbi 
18800f91349bSSebastian Andrzej Siewior 	status = usb_add_gadget_udc(musb->controller, &musb->g);
18810f91349bSSebastian Andrzej Siewior 	if (status)
18820f91349bSSebastian Andrzej Siewior 		goto err;
18830f91349bSSebastian Andrzej Siewior 
18840f91349bSSebastian Andrzej Siewior 	return 0;
18850f91349bSSebastian Andrzej Siewior err:
18866193d699SSebastian Andrzej Siewior 	musb->g.dev.parent = NULL;
18870f91349bSSebastian Andrzej Siewior 	device_unregister(&musb->g.dev);
1888550a7375SFelipe Balbi 	return status;
1889550a7375SFelipe Balbi }
1890550a7375SFelipe Balbi 
1891550a7375SFelipe Balbi void musb_gadget_cleanup(struct musb *musb)
1892550a7375SFelipe Balbi {
189390474288SSebastian Andrzej Siewior 	if (musb->port_mode == MUSB_PORT_MODE_HOST)
189490474288SSebastian Andrzej Siewior 		return;
1895517bafffSTony Lindgren 
1896517bafffSTony Lindgren 	cancel_delayed_work_sync(&musb->gadget_work);
18970f91349bSSebastian Andrzej Siewior 	usb_del_gadget_udc(&musb->g);
1898550a7375SFelipe Balbi }
1899550a7375SFelipe Balbi 
1900550a7375SFelipe Balbi /*
1901550a7375SFelipe Balbi  * Register the gadget driver. Used by gadget drivers when
1902550a7375SFelipe Balbi  * registering themselves with the controller.
1903550a7375SFelipe Balbi  *
1904550a7375SFelipe Balbi  * -EINVAL something went wrong (not driver)
1905550a7375SFelipe Balbi  * -EBUSY another gadget is already using the controller
1906b595076aSUwe Kleine-König  * -ENOMEM no memory to perform the operation
1907550a7375SFelipe Balbi  *
1908550a7375SFelipe Balbi  * @param driver the gadget driver
1909550a7375SFelipe Balbi  * @return <0 if error, 0 if everything is fine
1910550a7375SFelipe Balbi  */
1911e71eb392SSebastian Andrzej Siewior static int musb_gadget_start(struct usb_gadget *g,
1912e71eb392SSebastian Andrzej Siewior 		struct usb_gadget_driver *driver)
1913550a7375SFelipe Balbi {
1914e71eb392SSebastian Andrzej Siewior 	struct musb		*musb = gadget_to_musb(g);
1915d445b6daSHeikki Krogerus 	struct usb_otg		*otg = musb->xceiv->otg;
191663eed2b5SFelipe Balbi 	unsigned long		flags;
1917032ec49fSFelipe Balbi 	int			retval = 0;
1918550a7375SFelipe Balbi 
1919032ec49fSFelipe Balbi 	if (driver->max_speed < USB_SPEED_HIGH) {
1920032ec49fSFelipe Balbi 		retval = -EINVAL;
1921032ec49fSFelipe Balbi 		goto err;
1922032ec49fSFelipe Balbi 	}
1923550a7375SFelipe Balbi 
19247acc6197SHema HK 	pm_runtime_get_sync(musb->controller);
19257acc6197SHema HK 
1926e71eb392SSebastian Andrzej Siewior 	musb->softconnect = 0;
1927550a7375SFelipe Balbi 	musb->gadget_driver = driver;
1928550a7375SFelipe Balbi 
1929550a7375SFelipe Balbi 	spin_lock_irqsave(&musb->lock, flags);
193043e699ceSGreg Kroah-Hartman 	musb->is_active = 1;
1931550a7375SFelipe Balbi 
19326e13c650SHeikki Krogerus 	otg_set_peripheral(otg, &musb->g);
1933e47d9254SAntoine Tenart 	musb->xceiv->otg->state = OTG_STATE_B_IDLE;
1934550a7375SFelipe Balbi 	spin_unlock_irqrestore(&musb->lock, flags);
1935550a7375SFelipe Balbi 
1936001dd84aSSebastian Andrzej Siewior 	musb_start(musb);
1937001dd84aSSebastian Andrzej Siewior 
1938550a7375SFelipe Balbi 	/* REVISIT:  funcall to other code, which also
1939550a7375SFelipe Balbi 	 * handles power budgeting ... this way also
1940550a7375SFelipe Balbi 	 * ensures HdrcStart is indirectly called.
1941550a7375SFelipe Balbi 	 */
1942b65ae0f1SGrazvydas Ignotas 	if (musb->xceiv->last_event == USB_EVENT_ID)
1943b65ae0f1SGrazvydas Ignotas 		musb_platform_set_vbus(musb, 1);
1944550a7375SFelipe Balbi 
194530647217STony Lindgren 	pm_runtime_mark_last_busy(musb->controller);
194630647217STony Lindgren 	pm_runtime_put_autosuspend(musb->controller);
19477acc6197SHema HK 
194863eed2b5SFelipe Balbi 	return 0;
194963eed2b5SFelipe Balbi 
1950032ec49fSFelipe Balbi err:
1951550a7375SFelipe Balbi 	return retval;
1952550a7375SFelipe Balbi }
1953550a7375SFelipe Balbi 
1954550a7375SFelipe Balbi /*
1955550a7375SFelipe Balbi  * Unregister the gadget driver. Used by gadget drivers when
1956550a7375SFelipe Balbi  * unregistering themselves from the controller.
1957550a7375SFelipe Balbi  *
1958550a7375SFelipe Balbi  * @param driver the gadget driver to unregister
1959550a7375SFelipe Balbi  */
196022835b80SFelipe Balbi static int musb_gadget_stop(struct usb_gadget *g)
1961550a7375SFelipe Balbi {
1962e71eb392SSebastian Andrzej Siewior 	struct musb	*musb = gadget_to_musb(g);
196363eed2b5SFelipe Balbi 	unsigned long	flags;
1964550a7375SFelipe Balbi 
19657acc6197SHema HK 	pm_runtime_get_sync(musb->controller);
19667acc6197SHema HK 
196763eed2b5SFelipe Balbi 	/*
196863eed2b5SFelipe Balbi 	 * REVISIT always use otg_set_peripheral() here too;
1969550a7375SFelipe Balbi 	 * this needs to shut down the OTG engine.
1970550a7375SFelipe Balbi 	 */
1971550a7375SFelipe Balbi 
1972550a7375SFelipe Balbi 	spin_lock_irqsave(&musb->lock, flags);
1973550a7375SFelipe Balbi 
1974550a7375SFelipe Balbi 	musb_hnp_stop(musb);
1975550a7375SFelipe Balbi 
1976550a7375SFelipe Balbi 	(void) musb_gadget_vbus_draw(&musb->g, 0);
1977550a7375SFelipe Balbi 
1978e47d9254SAntoine Tenart 	musb->xceiv->otg->state = OTG_STATE_UNDEFINED;
1979d5638fcfSFelipe Balbi 	musb_stop(musb);
19806e13c650SHeikki Krogerus 	otg_set_peripheral(musb->xceiv->otg, NULL);
1981550a7375SFelipe Balbi 
1982550a7375SFelipe Balbi 	musb->is_active = 0;
1983e21de10cSGrazvydas Ignotas 	musb->gadget_driver = NULL;
1984550a7375SFelipe Balbi 	musb_platform_try_idle(musb, 0);
1985550a7375SFelipe Balbi 	spin_unlock_irqrestore(&musb->lock, flags);
1986550a7375SFelipe Balbi 
1987032ec49fSFelipe Balbi 	/*
1988032ec49fSFelipe Balbi 	 * FIXME we need to be able to register another
1989550a7375SFelipe Balbi 	 * gadget driver here and have everything work;
1990550a7375SFelipe Balbi 	 * that currently misbehaves.
1991550a7375SFelipe Balbi 	 */
199263eed2b5SFelipe Balbi 
19934e719183STony Lindgren 	/* Force check of devctl register for PM runtime */
19942bff3916STony Lindgren 	schedule_delayed_work(&musb->irq_work, 0);
19954e719183STony Lindgren 
19967099dbc5STony Lindgren 	pm_runtime_mark_last_busy(musb->controller);
19977099dbc5STony Lindgren 	pm_runtime_put_autosuspend(musb->controller);
19987acc6197SHema HK 
199963eed2b5SFelipe Balbi 	return 0;
2000550a7375SFelipe Balbi }
2001550a7375SFelipe Balbi 
2002550a7375SFelipe Balbi /* ----------------------------------------------------------------------- */
2003550a7375SFelipe Balbi 
2004550a7375SFelipe Balbi /* lifecycle operations called through plat_uds.c */
2005550a7375SFelipe Balbi 
2006550a7375SFelipe Balbi void musb_g_resume(struct musb *musb)
2007550a7375SFelipe Balbi {
2008550a7375SFelipe Balbi 	musb->is_suspended = 0;
2009e47d9254SAntoine Tenart 	switch (musb->xceiv->otg->state) {
2010550a7375SFelipe Balbi 	case OTG_STATE_B_IDLE:
2011550a7375SFelipe Balbi 		break;
2012550a7375SFelipe Balbi 	case OTG_STATE_B_WAIT_ACON:
2013550a7375SFelipe Balbi 	case OTG_STATE_B_PERIPHERAL:
2014550a7375SFelipe Balbi 		musb->is_active = 1;
2015550a7375SFelipe Balbi 		if (musb->gadget_driver && musb->gadget_driver->resume) {
2016550a7375SFelipe Balbi 			spin_unlock(&musb->lock);
2017550a7375SFelipe Balbi 			musb->gadget_driver->resume(&musb->g);
2018550a7375SFelipe Balbi 			spin_lock(&musb->lock);
2019550a7375SFelipe Balbi 		}
2020550a7375SFelipe Balbi 		break;
2021550a7375SFelipe Balbi 	default:
2022550a7375SFelipe Balbi 		WARNING("unhandled RESUME transition (%s)\n",
2023e47d9254SAntoine Tenart 				usb_otg_state_string(musb->xceiv->otg->state));
2024550a7375SFelipe Balbi 	}
2025550a7375SFelipe Balbi }
2026550a7375SFelipe Balbi 
2027550a7375SFelipe Balbi /* called when SOF packets stop for 3+ msec */
2028550a7375SFelipe Balbi void musb_g_suspend(struct musb *musb)
2029550a7375SFelipe Balbi {
2030550a7375SFelipe Balbi 	u8	devctl;
2031550a7375SFelipe Balbi 
2032550a7375SFelipe Balbi 	devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
2033b99d3659SBin Liu 	musb_dbg(musb, "musb_g_suspend: devctl %02x", devctl);
2034550a7375SFelipe Balbi 
2035e47d9254SAntoine Tenart 	switch (musb->xceiv->otg->state) {
2036550a7375SFelipe Balbi 	case OTG_STATE_B_IDLE:
2037550a7375SFelipe Balbi 		if ((devctl & MUSB_DEVCTL_VBUS) == MUSB_DEVCTL_VBUS)
2038e47d9254SAntoine Tenart 			musb->xceiv->otg->state = OTG_STATE_B_PERIPHERAL;
2039550a7375SFelipe Balbi 		break;
2040550a7375SFelipe Balbi 	case OTG_STATE_B_PERIPHERAL:
2041550a7375SFelipe Balbi 		musb->is_suspended = 1;
2042550a7375SFelipe Balbi 		if (musb->gadget_driver && musb->gadget_driver->suspend) {
2043550a7375SFelipe Balbi 			spin_unlock(&musb->lock);
2044550a7375SFelipe Balbi 			musb->gadget_driver->suspend(&musb->g);
2045550a7375SFelipe Balbi 			spin_lock(&musb->lock);
2046550a7375SFelipe Balbi 		}
2047550a7375SFelipe Balbi 		break;
2048550a7375SFelipe Balbi 	default:
2049550a7375SFelipe Balbi 		/* REVISIT if B_HOST, clear DEVCTL.HOSTREQ;
2050550a7375SFelipe Balbi 		 * A_PERIPHERAL may need care too
2051550a7375SFelipe Balbi 		 */
2052b99d3659SBin Liu 		WARNING("unhandled SUSPEND transition (%s)",
2053e47d9254SAntoine Tenart 				usb_otg_state_string(musb->xceiv->otg->state));
2054550a7375SFelipe Balbi 	}
2055550a7375SFelipe Balbi }
2056550a7375SFelipe Balbi 
2057550a7375SFelipe Balbi /* Called during SRP */
2058550a7375SFelipe Balbi void musb_g_wakeup(struct musb *musb)
2059550a7375SFelipe Balbi {
2060550a7375SFelipe Balbi 	musb_gadget_wakeup(&musb->g);
2061550a7375SFelipe Balbi }
2062550a7375SFelipe Balbi 
2063550a7375SFelipe Balbi /* called when VBUS drops below session threshold, and in other cases */
2064550a7375SFelipe Balbi void musb_g_disconnect(struct musb *musb)
2065550a7375SFelipe Balbi {
2066550a7375SFelipe Balbi 	void __iomem	*mregs = musb->mregs;
2067550a7375SFelipe Balbi 	u8	devctl = musb_readb(mregs, MUSB_DEVCTL);
2068550a7375SFelipe Balbi 
2069b99d3659SBin Liu 	musb_dbg(musb, "musb_g_disconnect: devctl %02x", devctl);
2070550a7375SFelipe Balbi 
2071550a7375SFelipe Balbi 	/* clear HR */
2072550a7375SFelipe Balbi 	musb_writeb(mregs, MUSB_DEVCTL, devctl & MUSB_DEVCTL_SESSION);
2073550a7375SFelipe Balbi 
2074550a7375SFelipe Balbi 	/* don't draw vbus until new b-default session */
2075550a7375SFelipe Balbi 	(void) musb_gadget_vbus_draw(&musb->g, 0);
2076550a7375SFelipe Balbi 
2077550a7375SFelipe Balbi 	musb->g.speed = USB_SPEED_UNKNOWN;
2078550a7375SFelipe Balbi 	if (musb->gadget_driver && musb->gadget_driver->disconnect) {
2079550a7375SFelipe Balbi 		spin_unlock(&musb->lock);
2080550a7375SFelipe Balbi 		musb->gadget_driver->disconnect(&musb->g);
2081550a7375SFelipe Balbi 		spin_lock(&musb->lock);
2082550a7375SFelipe Balbi 	}
2083550a7375SFelipe Balbi 
2084e47d9254SAntoine Tenart 	switch (musb->xceiv->otg->state) {
2085550a7375SFelipe Balbi 	default:
2086b99d3659SBin Liu 		musb_dbg(musb, "Unhandled disconnect %s, setting a_idle",
2087e47d9254SAntoine Tenart 			usb_otg_state_string(musb->xceiv->otg->state));
2088e47d9254SAntoine Tenart 		musb->xceiv->otg->state = OTG_STATE_A_IDLE;
2089ab983f2aSDavid Brownell 		MUSB_HST_MODE(musb);
2090550a7375SFelipe Balbi 		break;
2091550a7375SFelipe Balbi 	case OTG_STATE_A_PERIPHERAL:
2092e47d9254SAntoine Tenart 		musb->xceiv->otg->state = OTG_STATE_A_WAIT_BCON;
2093ab983f2aSDavid Brownell 		MUSB_HST_MODE(musb);
2094550a7375SFelipe Balbi 		break;
2095550a7375SFelipe Balbi 	case OTG_STATE_B_WAIT_ACON:
2096550a7375SFelipe Balbi 	case OTG_STATE_B_HOST:
2097550a7375SFelipe Balbi 	case OTG_STATE_B_PERIPHERAL:
2098550a7375SFelipe Balbi 	case OTG_STATE_B_IDLE:
2099e47d9254SAntoine Tenart 		musb->xceiv->otg->state = OTG_STATE_B_IDLE;
2100550a7375SFelipe Balbi 		break;
2101550a7375SFelipe Balbi 	case OTG_STATE_B_SRP_INIT:
2102550a7375SFelipe Balbi 		break;
2103550a7375SFelipe Balbi 	}
2104550a7375SFelipe Balbi 
2105550a7375SFelipe Balbi 	musb->is_active = 0;
2106550a7375SFelipe Balbi }
2107550a7375SFelipe Balbi 
2108550a7375SFelipe Balbi void musb_g_reset(struct musb *musb)
2109550a7375SFelipe Balbi __releases(musb->lock)
2110550a7375SFelipe Balbi __acquires(musb->lock)
2111550a7375SFelipe Balbi {
2112550a7375SFelipe Balbi 	void __iomem	*mbase = musb->mregs;
2113550a7375SFelipe Balbi 	u8		devctl = musb_readb(mbase, MUSB_DEVCTL);
2114550a7375SFelipe Balbi 	u8		power;
2115550a7375SFelipe Balbi 
2116b99d3659SBin Liu 	musb_dbg(musb, "<== %s driver '%s'",
2117550a7375SFelipe Balbi 			(devctl & MUSB_DEVCTL_BDEVICE)
2118550a7375SFelipe Balbi 				? "B-Device" : "A-Device",
2119550a7375SFelipe Balbi 			musb->gadget_driver
2120550a7375SFelipe Balbi 				? musb->gadget_driver->driver.name
2121550a7375SFelipe Balbi 				: NULL
2122550a7375SFelipe Balbi 			);
2123550a7375SFelipe Balbi 
21241189f7f6SFelipe Balbi 	/* report reset, if we didn't already (flushing EP state) */
21251189f7f6SFelipe Balbi 	if (musb->gadget_driver && musb->g.speed != USB_SPEED_UNKNOWN) {
21261189f7f6SFelipe Balbi 		spin_unlock(&musb->lock);
21271189f7f6SFelipe Balbi 		usb_gadget_udc_reset(&musb->g, musb->gadget_driver);
21281189f7f6SFelipe Balbi 		spin_lock(&musb->lock);
21291189f7f6SFelipe Balbi 	}
2130550a7375SFelipe Balbi 
2131550a7375SFelipe Balbi 	/* clear HR */
2132550a7375SFelipe Balbi 	else if (devctl & MUSB_DEVCTL_HR)
2133550a7375SFelipe Balbi 		musb_writeb(mbase, MUSB_DEVCTL, MUSB_DEVCTL_SESSION);
2134550a7375SFelipe Balbi 
2135550a7375SFelipe Balbi 
2136550a7375SFelipe Balbi 	/* what speed did we negotiate? */
2137550a7375SFelipe Balbi 	power = musb_readb(mbase, MUSB_POWER);
2138550a7375SFelipe Balbi 	musb->g.speed = (power & MUSB_POWER_HSMODE)
2139550a7375SFelipe Balbi 			? USB_SPEED_HIGH : USB_SPEED_FULL;
2140550a7375SFelipe Balbi 
2141550a7375SFelipe Balbi 	/* start in USB_STATE_DEFAULT */
2142550a7375SFelipe Balbi 	musb->is_active = 1;
2143550a7375SFelipe Balbi 	musb->is_suspended = 0;
2144550a7375SFelipe Balbi 	MUSB_DEV_MODE(musb);
2145550a7375SFelipe Balbi 	musb->address = 0;
2146550a7375SFelipe Balbi 	musb->ep0_state = MUSB_EP0_STAGE_SETUP;
2147550a7375SFelipe Balbi 
2148550a7375SFelipe Balbi 	musb->may_wakeup = 0;
2149550a7375SFelipe Balbi 	musb->g.b_hnp_enable = 0;
2150550a7375SFelipe Balbi 	musb->g.a_alt_hnp_support = 0;
2151550a7375SFelipe Balbi 	musb->g.a_hnp_support = 0;
2152ca1023c8SRobert Baldyga 	musb->g.quirk_zlp_not_supp = 1;
2153550a7375SFelipe Balbi 
2154550a7375SFelipe Balbi 	/* Normal reset, as B-Device;
2155550a7375SFelipe Balbi 	 * or else after HNP, as A-Device
2156550a7375SFelipe Balbi 	 */
215723db9fd2SApelete Seketeli 	if (!musb->g.is_otg) {
215823db9fd2SApelete Seketeli 		/* USB device controllers that are not OTG compatible
215923db9fd2SApelete Seketeli 		 * may not have DEVCTL register in silicon.
216023db9fd2SApelete Seketeli 		 * In that case, do not rely on devctl for setting
216123db9fd2SApelete Seketeli 		 * peripheral mode.
216223db9fd2SApelete Seketeli 		 */
2163e47d9254SAntoine Tenart 		musb->xceiv->otg->state = OTG_STATE_B_PERIPHERAL;
216423db9fd2SApelete Seketeli 		musb->g.is_a_peripheral = 0;
216523db9fd2SApelete Seketeli 	} else if (devctl & MUSB_DEVCTL_BDEVICE) {
2166e47d9254SAntoine Tenart 		musb->xceiv->otg->state = OTG_STATE_B_PERIPHERAL;
2167550a7375SFelipe Balbi 		musb->g.is_a_peripheral = 0;
2168032ec49fSFelipe Balbi 	} else {
2169e47d9254SAntoine Tenart 		musb->xceiv->otg->state = OTG_STATE_A_PERIPHERAL;
2170550a7375SFelipe Balbi 		musb->g.is_a_peripheral = 1;
2171032ec49fSFelipe Balbi 	}
2172550a7375SFelipe Balbi 
2173550a7375SFelipe Balbi 	/* start with default limits on VBUS power draw */
2174032ec49fSFelipe Balbi 	(void) musb_gadget_vbus_draw(&musb->g, 8);
2175550a7375SFelipe Balbi }
2176