1550a7375SFelipe Balbi /* 2550a7375SFelipe Balbi * MUSB OTG driver peripheral support 3550a7375SFelipe Balbi * 4550a7375SFelipe Balbi * Copyright 2005 Mentor Graphics Corporation 5550a7375SFelipe Balbi * Copyright (C) 2005-2006 by Texas Instruments 6550a7375SFelipe Balbi * Copyright (C) 2006-2007 Nokia Corporation 7cea83241SSergei Shtylyov * Copyright (C) 2009 MontaVista Software, Inc. <source@mvista.com> 8550a7375SFelipe Balbi * 9550a7375SFelipe Balbi * This program is free software; you can redistribute it and/or 10550a7375SFelipe Balbi * modify it under the terms of the GNU General Public License 11550a7375SFelipe Balbi * version 2 as published by the Free Software Foundation. 12550a7375SFelipe Balbi * 13550a7375SFelipe Balbi * This program is distributed in the hope that it will be useful, but 14550a7375SFelipe Balbi * WITHOUT ANY WARRANTY; without even the implied warranty of 15550a7375SFelipe Balbi * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 16550a7375SFelipe Balbi * General Public License for more details. 17550a7375SFelipe Balbi * 18550a7375SFelipe Balbi * You should have received a copy of the GNU General Public License 19550a7375SFelipe Balbi * along with this program; if not, write to the Free Software 20550a7375SFelipe Balbi * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 21550a7375SFelipe Balbi * 02110-1301 USA 22550a7375SFelipe Balbi * 23550a7375SFelipe Balbi * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED 24550a7375SFelipe Balbi * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF 25550a7375SFelipe Balbi * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN 26550a7375SFelipe Balbi * NO EVENT SHALL THE AUTHORS BE LIABLE FOR ANY DIRECT, INDIRECT, 27550a7375SFelipe Balbi * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT 28550a7375SFelipe Balbi * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF 29550a7375SFelipe Balbi * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON 30550a7375SFelipe Balbi * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 31550a7375SFelipe Balbi * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF 32550a7375SFelipe Balbi * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 33550a7375SFelipe Balbi * 34550a7375SFelipe Balbi */ 35550a7375SFelipe Balbi 36550a7375SFelipe Balbi #include <linux/kernel.h> 37550a7375SFelipe Balbi #include <linux/list.h> 38550a7375SFelipe Balbi #include <linux/timer.h> 39550a7375SFelipe Balbi #include <linux/module.h> 40550a7375SFelipe Balbi #include <linux/smp.h> 41550a7375SFelipe Balbi #include <linux/spinlock.h> 42550a7375SFelipe Balbi #include <linux/delay.h> 43550a7375SFelipe Balbi #include <linux/moduleparam.h> 44550a7375SFelipe Balbi #include <linux/stat.h> 45550a7375SFelipe Balbi #include <linux/dma-mapping.h> 46*5a0e3ad6STejun Heo #include <linux/slab.h> 47550a7375SFelipe Balbi 48550a7375SFelipe Balbi #include "musb_core.h" 49550a7375SFelipe Balbi 50550a7375SFelipe Balbi 51550a7375SFelipe Balbi /* MUSB PERIPHERAL status 3-mar-2006: 52550a7375SFelipe Balbi * 53550a7375SFelipe Balbi * - EP0 seems solid. It passes both USBCV and usbtest control cases. 54550a7375SFelipe Balbi * Minor glitches: 55550a7375SFelipe Balbi * 56550a7375SFelipe Balbi * + remote wakeup to Linux hosts work, but saw USBCV failures; 57550a7375SFelipe Balbi * in one test run (operator error?) 58550a7375SFelipe Balbi * + endpoint halt tests -- in both usbtest and usbcv -- seem 59550a7375SFelipe Balbi * to break when dma is enabled ... is something wrongly 60550a7375SFelipe Balbi * clearing SENDSTALL? 61550a7375SFelipe Balbi * 62550a7375SFelipe Balbi * - Mass storage behaved ok when last tested. Network traffic patterns 63550a7375SFelipe Balbi * (with lots of short transfers etc) need retesting; they turn up the 64550a7375SFelipe Balbi * worst cases of the DMA, since short packets are typical but are not 65550a7375SFelipe Balbi * required. 66550a7375SFelipe Balbi * 67550a7375SFelipe Balbi * - TX/IN 68550a7375SFelipe Balbi * + both pio and dma behave in with network and g_zero tests 69550a7375SFelipe Balbi * + no cppi throughput issues other than no-hw-queueing 70550a7375SFelipe Balbi * + failed with FLAT_REG (DaVinci) 71550a7375SFelipe Balbi * + seems to behave with double buffering, PIO -and- CPPI 72550a7375SFelipe Balbi * + with gadgetfs + AIO, requests got lost? 73550a7375SFelipe Balbi * 74550a7375SFelipe Balbi * - RX/OUT 75550a7375SFelipe Balbi * + both pio and dma behave in with network and g_zero tests 76550a7375SFelipe Balbi * + dma is slow in typical case (short_not_ok is clear) 77550a7375SFelipe Balbi * + double buffering ok with PIO 78550a7375SFelipe Balbi * + double buffering *FAILS* with CPPI, wrong data bytes sometimes 79550a7375SFelipe Balbi * + request lossage observed with gadgetfs 80550a7375SFelipe Balbi * 81550a7375SFelipe Balbi * - ISO not tested ... might work, but only weakly isochronous 82550a7375SFelipe Balbi * 83550a7375SFelipe Balbi * - Gadget driver disabling of softconnect during bind() is ignored; so 84550a7375SFelipe Balbi * drivers can't hold off host requests until userspace is ready. 85550a7375SFelipe Balbi * (Workaround: they can turn it off later.) 86550a7375SFelipe Balbi * 87550a7375SFelipe Balbi * - PORTABILITY (assumes PIO works): 88550a7375SFelipe Balbi * + DaVinci, basically works with cppi dma 89550a7375SFelipe Balbi * + OMAP 2430, ditto with mentor dma 90550a7375SFelipe Balbi * + TUSB 6010, platform-specific dma in the works 91550a7375SFelipe Balbi */ 92550a7375SFelipe Balbi 93550a7375SFelipe Balbi /* ----------------------------------------------------------------------- */ 94550a7375SFelipe Balbi 95550a7375SFelipe Balbi /* 96550a7375SFelipe Balbi * Immediately complete a request. 97550a7375SFelipe Balbi * 98550a7375SFelipe Balbi * @param request the request to complete 99550a7375SFelipe Balbi * @param status the status to complete the request with 100550a7375SFelipe Balbi * Context: controller locked, IRQs blocked. 101550a7375SFelipe Balbi */ 102550a7375SFelipe Balbi void musb_g_giveback( 103550a7375SFelipe Balbi struct musb_ep *ep, 104550a7375SFelipe Balbi struct usb_request *request, 105550a7375SFelipe Balbi int status) 106550a7375SFelipe Balbi __releases(ep->musb->lock) 107550a7375SFelipe Balbi __acquires(ep->musb->lock) 108550a7375SFelipe Balbi { 109550a7375SFelipe Balbi struct musb_request *req; 110550a7375SFelipe Balbi struct musb *musb; 111550a7375SFelipe Balbi int busy = ep->busy; 112550a7375SFelipe Balbi 113550a7375SFelipe Balbi req = to_musb_request(request); 114550a7375SFelipe Balbi 115550a7375SFelipe Balbi list_del(&request->list); 116550a7375SFelipe Balbi if (req->request.status == -EINPROGRESS) 117550a7375SFelipe Balbi req->request.status = status; 118550a7375SFelipe Balbi musb = req->musb; 119550a7375SFelipe Balbi 120550a7375SFelipe Balbi ep->busy = 1; 121550a7375SFelipe Balbi spin_unlock(&musb->lock); 122550a7375SFelipe Balbi if (is_dma_capable()) { 123550a7375SFelipe Balbi if (req->mapped) { 124550a7375SFelipe Balbi dma_unmap_single(musb->controller, 125550a7375SFelipe Balbi req->request.dma, 126550a7375SFelipe Balbi req->request.length, 127550a7375SFelipe Balbi req->tx 128550a7375SFelipe Balbi ? DMA_TO_DEVICE 129550a7375SFelipe Balbi : DMA_FROM_DEVICE); 130550a7375SFelipe Balbi req->request.dma = DMA_ADDR_INVALID; 131550a7375SFelipe Balbi req->mapped = 0; 132550a7375SFelipe Balbi } else if (req->request.dma != DMA_ADDR_INVALID) 133550a7375SFelipe Balbi dma_sync_single_for_cpu(musb->controller, 134550a7375SFelipe Balbi req->request.dma, 135550a7375SFelipe Balbi req->request.length, 136550a7375SFelipe Balbi req->tx 137550a7375SFelipe Balbi ? DMA_TO_DEVICE 138550a7375SFelipe Balbi : DMA_FROM_DEVICE); 139550a7375SFelipe Balbi } 140550a7375SFelipe Balbi if (request->status == 0) 141550a7375SFelipe Balbi DBG(5, "%s done request %p, %d/%d\n", 142550a7375SFelipe Balbi ep->end_point.name, request, 143550a7375SFelipe Balbi req->request.actual, req->request.length); 144550a7375SFelipe Balbi else 145550a7375SFelipe Balbi DBG(2, "%s request %p, %d/%d fault %d\n", 146550a7375SFelipe Balbi ep->end_point.name, request, 147550a7375SFelipe Balbi req->request.actual, req->request.length, 148550a7375SFelipe Balbi request->status); 149550a7375SFelipe Balbi req->request.complete(&req->ep->end_point, &req->request); 150550a7375SFelipe Balbi spin_lock(&musb->lock); 151550a7375SFelipe Balbi ep->busy = busy; 152550a7375SFelipe Balbi } 153550a7375SFelipe Balbi 154550a7375SFelipe Balbi /* ----------------------------------------------------------------------- */ 155550a7375SFelipe Balbi 156550a7375SFelipe Balbi /* 157550a7375SFelipe Balbi * Abort requests queued to an endpoint using the status. Synchronous. 158550a7375SFelipe Balbi * caller locked controller and blocked irqs, and selected this ep. 159550a7375SFelipe Balbi */ 160550a7375SFelipe Balbi static void nuke(struct musb_ep *ep, const int status) 161550a7375SFelipe Balbi { 162550a7375SFelipe Balbi struct musb_request *req = NULL; 163550a7375SFelipe Balbi void __iomem *epio = ep->musb->endpoints[ep->current_epnum].regs; 164550a7375SFelipe Balbi 165550a7375SFelipe Balbi ep->busy = 1; 166550a7375SFelipe Balbi 167550a7375SFelipe Balbi if (is_dma_capable() && ep->dma) { 168550a7375SFelipe Balbi struct dma_controller *c = ep->musb->dma_controller; 169550a7375SFelipe Balbi int value; 170b6e434a5SSergei Shtylyov 171550a7375SFelipe Balbi if (ep->is_in) { 172b6e434a5SSergei Shtylyov /* 173b6e434a5SSergei Shtylyov * The programming guide says that we must not clear 174b6e434a5SSergei Shtylyov * the DMAMODE bit before DMAENAB, so we only 175b6e434a5SSergei Shtylyov * clear it in the second write... 176b6e434a5SSergei Shtylyov */ 177550a7375SFelipe Balbi musb_writew(epio, MUSB_TXCSR, 178b6e434a5SSergei Shtylyov MUSB_TXCSR_DMAMODE | MUSB_TXCSR_FLUSHFIFO); 179550a7375SFelipe Balbi musb_writew(epio, MUSB_TXCSR, 180550a7375SFelipe Balbi 0 | MUSB_TXCSR_FLUSHFIFO); 181550a7375SFelipe Balbi } else { 182550a7375SFelipe Balbi musb_writew(epio, MUSB_RXCSR, 183550a7375SFelipe Balbi 0 | MUSB_RXCSR_FLUSHFIFO); 184550a7375SFelipe Balbi musb_writew(epio, MUSB_RXCSR, 185550a7375SFelipe Balbi 0 | MUSB_RXCSR_FLUSHFIFO); 186550a7375SFelipe Balbi } 187550a7375SFelipe Balbi 188550a7375SFelipe Balbi value = c->channel_abort(ep->dma); 189550a7375SFelipe Balbi DBG(value ? 1 : 6, "%s: abort DMA --> %d\n", ep->name, value); 190550a7375SFelipe Balbi c->channel_release(ep->dma); 191550a7375SFelipe Balbi ep->dma = NULL; 192550a7375SFelipe Balbi } 193550a7375SFelipe Balbi 194550a7375SFelipe Balbi while (!list_empty(&(ep->req_list))) { 195550a7375SFelipe Balbi req = container_of(ep->req_list.next, struct musb_request, 196550a7375SFelipe Balbi request.list); 197550a7375SFelipe Balbi musb_g_giveback(ep, &req->request, status); 198550a7375SFelipe Balbi } 199550a7375SFelipe Balbi } 200550a7375SFelipe Balbi 201550a7375SFelipe Balbi /* ----------------------------------------------------------------------- */ 202550a7375SFelipe Balbi 203550a7375SFelipe Balbi /* Data transfers - pure PIO, pure DMA, or mixed mode */ 204550a7375SFelipe Balbi 205550a7375SFelipe Balbi /* 206550a7375SFelipe Balbi * This assumes the separate CPPI engine is responding to DMA requests 207550a7375SFelipe Balbi * from the usb core ... sequenced a bit differently from mentor dma. 208550a7375SFelipe Balbi */ 209550a7375SFelipe Balbi 210550a7375SFelipe Balbi static inline int max_ep_writesize(struct musb *musb, struct musb_ep *ep) 211550a7375SFelipe Balbi { 212550a7375SFelipe Balbi if (can_bulk_split(musb, ep->type)) 213550a7375SFelipe Balbi return ep->hw_ep->max_packet_sz_tx; 214550a7375SFelipe Balbi else 215550a7375SFelipe Balbi return ep->packet_sz; 216550a7375SFelipe Balbi } 217550a7375SFelipe Balbi 218550a7375SFelipe Balbi 219550a7375SFelipe Balbi #ifdef CONFIG_USB_INVENTRA_DMA 220550a7375SFelipe Balbi 221550a7375SFelipe Balbi /* Peripheral tx (IN) using Mentor DMA works as follows: 222550a7375SFelipe Balbi Only mode 0 is used for transfers <= wPktSize, 223550a7375SFelipe Balbi mode 1 is used for larger transfers, 224550a7375SFelipe Balbi 225550a7375SFelipe Balbi One of the following happens: 226550a7375SFelipe Balbi - Host sends IN token which causes an endpoint interrupt 227550a7375SFelipe Balbi -> TxAvail 228550a7375SFelipe Balbi -> if DMA is currently busy, exit. 229550a7375SFelipe Balbi -> if queue is non-empty, txstate(). 230550a7375SFelipe Balbi 231550a7375SFelipe Balbi - Request is queued by the gadget driver. 232550a7375SFelipe Balbi -> if queue was previously empty, txstate() 233550a7375SFelipe Balbi 234550a7375SFelipe Balbi txstate() 235550a7375SFelipe Balbi -> start 236550a7375SFelipe Balbi /\ -> setup DMA 237550a7375SFelipe Balbi | (data is transferred to the FIFO, then sent out when 238550a7375SFelipe Balbi | IN token(s) are recd from Host. 239550a7375SFelipe Balbi | -> DMA interrupt on completion 240550a7375SFelipe Balbi | calls TxAvail. 241b6e434a5SSergei Shtylyov | -> stop DMA, ~DMAENAB, 242550a7375SFelipe Balbi | -> set TxPktRdy for last short pkt or zlp 243550a7375SFelipe Balbi | -> Complete Request 244550a7375SFelipe Balbi | -> Continue next request (call txstate) 245550a7375SFelipe Balbi |___________________________________| 246550a7375SFelipe Balbi 247550a7375SFelipe Balbi * Non-Mentor DMA engines can of course work differently, such as by 248550a7375SFelipe Balbi * upleveling from irq-per-packet to irq-per-buffer. 249550a7375SFelipe Balbi */ 250550a7375SFelipe Balbi 251550a7375SFelipe Balbi #endif 252550a7375SFelipe Balbi 253550a7375SFelipe Balbi /* 254550a7375SFelipe Balbi * An endpoint is transmitting data. This can be called either from 255550a7375SFelipe Balbi * the IRQ routine or from ep.queue() to kickstart a request on an 256550a7375SFelipe Balbi * endpoint. 257550a7375SFelipe Balbi * 258550a7375SFelipe Balbi * Context: controller locked, IRQs blocked, endpoint selected 259550a7375SFelipe Balbi */ 260550a7375SFelipe Balbi static void txstate(struct musb *musb, struct musb_request *req) 261550a7375SFelipe Balbi { 262550a7375SFelipe Balbi u8 epnum = req->epnum; 263550a7375SFelipe Balbi struct musb_ep *musb_ep; 264550a7375SFelipe Balbi void __iomem *epio = musb->endpoints[epnum].regs; 265550a7375SFelipe Balbi struct usb_request *request; 266550a7375SFelipe Balbi u16 fifo_count = 0, csr; 267550a7375SFelipe Balbi int use_dma = 0; 268550a7375SFelipe Balbi 269550a7375SFelipe Balbi musb_ep = req->ep; 270550a7375SFelipe Balbi 271550a7375SFelipe Balbi /* we shouldn't get here while DMA is active ... but we do ... */ 272550a7375SFelipe Balbi if (dma_channel_status(musb_ep->dma) == MUSB_DMA_STATUS_BUSY) { 273550a7375SFelipe Balbi DBG(4, "dma pending...\n"); 274550a7375SFelipe Balbi return; 275550a7375SFelipe Balbi } 276550a7375SFelipe Balbi 277550a7375SFelipe Balbi /* read TXCSR before */ 278550a7375SFelipe Balbi csr = musb_readw(epio, MUSB_TXCSR); 279550a7375SFelipe Balbi 280550a7375SFelipe Balbi request = &req->request; 281550a7375SFelipe Balbi fifo_count = min(max_ep_writesize(musb, musb_ep), 282550a7375SFelipe Balbi (int)(request->length - request->actual)); 283550a7375SFelipe Balbi 284550a7375SFelipe Balbi if (csr & MUSB_TXCSR_TXPKTRDY) { 285550a7375SFelipe Balbi DBG(5, "%s old packet still ready , txcsr %03x\n", 286550a7375SFelipe Balbi musb_ep->end_point.name, csr); 287550a7375SFelipe Balbi return; 288550a7375SFelipe Balbi } 289550a7375SFelipe Balbi 290550a7375SFelipe Balbi if (csr & MUSB_TXCSR_P_SENDSTALL) { 291550a7375SFelipe Balbi DBG(5, "%s stalling, txcsr %03x\n", 292550a7375SFelipe Balbi musb_ep->end_point.name, csr); 293550a7375SFelipe Balbi return; 294550a7375SFelipe Balbi } 295550a7375SFelipe Balbi 296550a7375SFelipe Balbi DBG(4, "hw_ep%d, maxpacket %d, fifo count %d, txcsr %03x\n", 297550a7375SFelipe Balbi epnum, musb_ep->packet_sz, fifo_count, 298550a7375SFelipe Balbi csr); 299550a7375SFelipe Balbi 300550a7375SFelipe Balbi #ifndef CONFIG_MUSB_PIO_ONLY 301550a7375SFelipe Balbi if (is_dma_capable() && musb_ep->dma) { 302550a7375SFelipe Balbi struct dma_controller *c = musb->dma_controller; 303550a7375SFelipe Balbi 304550a7375SFelipe Balbi use_dma = (request->dma != DMA_ADDR_INVALID); 305550a7375SFelipe Balbi 306550a7375SFelipe Balbi /* MUSB_TXCSR_P_ISO is still set correctly */ 307550a7375SFelipe Balbi 308550a7375SFelipe Balbi #ifdef CONFIG_USB_INVENTRA_DMA 309550a7375SFelipe Balbi { 310550a7375SFelipe Balbi size_t request_size; 311550a7375SFelipe Balbi 312550a7375SFelipe Balbi /* setup DMA, then program endpoint CSR */ 313f95c4c01SCliff Cai request_size = min_t(size_t, request->length, 314550a7375SFelipe Balbi musb_ep->dma->max_len); 315d1043a26SAnand Gadiyar if (request_size < musb_ep->packet_sz) 316550a7375SFelipe Balbi musb_ep->dma->desired_mode = 0; 317550a7375SFelipe Balbi else 318550a7375SFelipe Balbi musb_ep->dma->desired_mode = 1; 319550a7375SFelipe Balbi 320550a7375SFelipe Balbi use_dma = use_dma && c->channel_program( 321550a7375SFelipe Balbi musb_ep->dma, musb_ep->packet_sz, 322550a7375SFelipe Balbi musb_ep->dma->desired_mode, 323796a83faSCliff Cai request->dma + request->actual, request_size); 324550a7375SFelipe Balbi if (use_dma) { 325550a7375SFelipe Balbi if (musb_ep->dma->desired_mode == 0) { 326b6e434a5SSergei Shtylyov /* 327b6e434a5SSergei Shtylyov * We must not clear the DMAMODE bit 328b6e434a5SSergei Shtylyov * before the DMAENAB bit -- and the 329b6e434a5SSergei Shtylyov * latter doesn't always get cleared 330b6e434a5SSergei Shtylyov * before we get here... 331b6e434a5SSergei Shtylyov */ 332b6e434a5SSergei Shtylyov csr &= ~(MUSB_TXCSR_AUTOSET 333b6e434a5SSergei Shtylyov | MUSB_TXCSR_DMAENAB); 334b6e434a5SSergei Shtylyov musb_writew(epio, MUSB_TXCSR, csr 335b6e434a5SSergei Shtylyov | MUSB_TXCSR_P_WZC_BITS); 336b6e434a5SSergei Shtylyov csr &= ~MUSB_TXCSR_DMAMODE; 337550a7375SFelipe Balbi csr |= (MUSB_TXCSR_DMAENAB | 338550a7375SFelipe Balbi MUSB_TXCSR_MODE); 339550a7375SFelipe Balbi /* against programming guide */ 340550a7375SFelipe Balbi } else 341550a7375SFelipe Balbi csr |= (MUSB_TXCSR_AUTOSET 342550a7375SFelipe Balbi | MUSB_TXCSR_DMAENAB 343550a7375SFelipe Balbi | MUSB_TXCSR_DMAMODE 344550a7375SFelipe Balbi | MUSB_TXCSR_MODE); 345550a7375SFelipe Balbi 346550a7375SFelipe Balbi csr &= ~MUSB_TXCSR_P_UNDERRUN; 347550a7375SFelipe Balbi musb_writew(epio, MUSB_TXCSR, csr); 348550a7375SFelipe Balbi } 349550a7375SFelipe Balbi } 350550a7375SFelipe Balbi 351550a7375SFelipe Balbi #elif defined(CONFIG_USB_TI_CPPI_DMA) 352550a7375SFelipe Balbi /* program endpoint CSR first, then setup DMA */ 353b6e434a5SSergei Shtylyov csr &= ~(MUSB_TXCSR_P_UNDERRUN | MUSB_TXCSR_TXPKTRDY); 35437e3ee99SSergei Shtylyov csr |= MUSB_TXCSR_DMAENAB | MUSB_TXCSR_DMAMODE | 35537e3ee99SSergei Shtylyov MUSB_TXCSR_MODE; 356550a7375SFelipe Balbi musb_writew(epio, MUSB_TXCSR, 357550a7375SFelipe Balbi (MUSB_TXCSR_P_WZC_BITS & ~MUSB_TXCSR_P_UNDERRUN) 358550a7375SFelipe Balbi | csr); 359550a7375SFelipe Balbi 360550a7375SFelipe Balbi /* ensure writebuffer is empty */ 361550a7375SFelipe Balbi csr = musb_readw(epio, MUSB_TXCSR); 362550a7375SFelipe Balbi 363550a7375SFelipe Balbi /* NOTE host side sets DMAENAB later than this; both are 364550a7375SFelipe Balbi * OK since the transfer dma glue (between CPPI and Mentor 365550a7375SFelipe Balbi * fifos) just tells CPPI it could start. Data only moves 366550a7375SFelipe Balbi * to the USB TX fifo when both fifos are ready. 367550a7375SFelipe Balbi */ 368550a7375SFelipe Balbi 369550a7375SFelipe Balbi /* "mode" is irrelevant here; handle terminating ZLPs like 370550a7375SFelipe Balbi * PIO does, since the hardware RNDIS mode seems unreliable 371550a7375SFelipe Balbi * except for the last-packet-is-already-short case. 372550a7375SFelipe Balbi */ 373550a7375SFelipe Balbi use_dma = use_dma && c->channel_program( 374550a7375SFelipe Balbi musb_ep->dma, musb_ep->packet_sz, 375550a7375SFelipe Balbi 0, 376550a7375SFelipe Balbi request->dma, 377550a7375SFelipe Balbi request->length); 378550a7375SFelipe Balbi if (!use_dma) { 379550a7375SFelipe Balbi c->channel_release(musb_ep->dma); 380550a7375SFelipe Balbi musb_ep->dma = NULL; 381b6e434a5SSergei Shtylyov csr &= ~MUSB_TXCSR_DMAENAB; 382b6e434a5SSergei Shtylyov musb_writew(epio, MUSB_TXCSR, csr); 383550a7375SFelipe Balbi /* invariant: prequest->buf is non-null */ 384550a7375SFelipe Balbi } 385550a7375SFelipe Balbi #elif defined(CONFIG_USB_TUSB_OMAP_DMA) 386550a7375SFelipe Balbi use_dma = use_dma && c->channel_program( 387550a7375SFelipe Balbi musb_ep->dma, musb_ep->packet_sz, 388550a7375SFelipe Balbi request->zero, 389550a7375SFelipe Balbi request->dma, 390550a7375SFelipe Balbi request->length); 391550a7375SFelipe Balbi #endif 392550a7375SFelipe Balbi } 393550a7375SFelipe Balbi #endif 394550a7375SFelipe Balbi 395550a7375SFelipe Balbi if (!use_dma) { 396550a7375SFelipe Balbi musb_write_fifo(musb_ep->hw_ep, fifo_count, 397550a7375SFelipe Balbi (u8 *) (request->buf + request->actual)); 398550a7375SFelipe Balbi request->actual += fifo_count; 399550a7375SFelipe Balbi csr |= MUSB_TXCSR_TXPKTRDY; 400550a7375SFelipe Balbi csr &= ~MUSB_TXCSR_P_UNDERRUN; 401550a7375SFelipe Balbi musb_writew(epio, MUSB_TXCSR, csr); 402550a7375SFelipe Balbi } 403550a7375SFelipe Balbi 404550a7375SFelipe Balbi /* host may already have the data when this message shows... */ 405550a7375SFelipe Balbi DBG(3, "%s TX/IN %s len %d/%d, txcsr %04x, fifo %d/%d\n", 406550a7375SFelipe Balbi musb_ep->end_point.name, use_dma ? "dma" : "pio", 407550a7375SFelipe Balbi request->actual, request->length, 408550a7375SFelipe Balbi musb_readw(epio, MUSB_TXCSR), 409550a7375SFelipe Balbi fifo_count, 410550a7375SFelipe Balbi musb_readw(epio, MUSB_TXMAXP)); 411550a7375SFelipe Balbi } 412550a7375SFelipe Balbi 413550a7375SFelipe Balbi /* 414550a7375SFelipe Balbi * FIFO state update (e.g. data ready). 415550a7375SFelipe Balbi * Called from IRQ, with controller locked. 416550a7375SFelipe Balbi */ 417550a7375SFelipe Balbi void musb_g_tx(struct musb *musb, u8 epnum) 418550a7375SFelipe Balbi { 419550a7375SFelipe Balbi u16 csr; 420550a7375SFelipe Balbi struct usb_request *request; 421550a7375SFelipe Balbi u8 __iomem *mbase = musb->mregs; 422550a7375SFelipe Balbi struct musb_ep *musb_ep = &musb->endpoints[epnum].ep_in; 423550a7375SFelipe Balbi void __iomem *epio = musb->endpoints[epnum].regs; 424550a7375SFelipe Balbi struct dma_channel *dma; 425550a7375SFelipe Balbi 426550a7375SFelipe Balbi musb_ep_select(mbase, epnum); 427550a7375SFelipe Balbi request = next_request(musb_ep); 428550a7375SFelipe Balbi 429550a7375SFelipe Balbi csr = musb_readw(epio, MUSB_TXCSR); 430550a7375SFelipe Balbi DBG(4, "<== %s, txcsr %04x\n", musb_ep->end_point.name, csr); 431550a7375SFelipe Balbi 432550a7375SFelipe Balbi dma = is_dma_capable() ? musb_ep->dma : NULL; 4337723de7eSSergei Shtylyov 4347723de7eSSergei Shtylyov /* 4357723de7eSSergei Shtylyov * REVISIT: for high bandwidth, MUSB_TXCSR_P_INCOMPTX 4367723de7eSSergei Shtylyov * probably rates reporting as a host error. 437550a7375SFelipe Balbi */ 438550a7375SFelipe Balbi if (csr & MUSB_TXCSR_P_SENTSTALL) { 439550a7375SFelipe Balbi csr |= MUSB_TXCSR_P_WZC_BITS; 440550a7375SFelipe Balbi csr &= ~MUSB_TXCSR_P_SENTSTALL; 441550a7375SFelipe Balbi musb_writew(epio, MUSB_TXCSR, csr); 4427723de7eSSergei Shtylyov return; 443550a7375SFelipe Balbi } 444550a7375SFelipe Balbi 445550a7375SFelipe Balbi if (csr & MUSB_TXCSR_P_UNDERRUN) { 4467723de7eSSergei Shtylyov /* We NAKed, no big deal... little reason to care. */ 447550a7375SFelipe Balbi csr |= MUSB_TXCSR_P_WZC_BITS; 4487723de7eSSergei Shtylyov csr &= ~(MUSB_TXCSR_P_UNDERRUN | MUSB_TXCSR_TXPKTRDY); 449550a7375SFelipe Balbi musb_writew(epio, MUSB_TXCSR, csr); 450550a7375SFelipe Balbi DBG(20, "underrun on ep%d, req %p\n", epnum, request); 451550a7375SFelipe Balbi } 452550a7375SFelipe Balbi 453550a7375SFelipe Balbi if (dma_channel_status(dma) == MUSB_DMA_STATUS_BUSY) { 4547723de7eSSergei Shtylyov /* 4557723de7eSSergei Shtylyov * SHOULD NOT HAPPEN... has with CPPI though, after 456550a7375SFelipe Balbi * changing SENDSTALL (and other cases); harmless? 457550a7375SFelipe Balbi */ 458550a7375SFelipe Balbi DBG(5, "%s dma still busy?\n", musb_ep->end_point.name); 4597723de7eSSergei Shtylyov return; 460550a7375SFelipe Balbi } 461550a7375SFelipe Balbi 462550a7375SFelipe Balbi if (request) { 463550a7375SFelipe Balbi u8 is_dma = 0; 464550a7375SFelipe Balbi 465550a7375SFelipe Balbi if (dma && (csr & MUSB_TXCSR_DMAENAB)) { 466550a7375SFelipe Balbi is_dma = 1; 467550a7375SFelipe Balbi csr |= MUSB_TXCSR_P_WZC_BITS; 4687723de7eSSergei Shtylyov csr &= ~(MUSB_TXCSR_DMAENAB | MUSB_TXCSR_P_UNDERRUN | 4697723de7eSSergei Shtylyov MUSB_TXCSR_TXPKTRDY); 470550a7375SFelipe Balbi musb_writew(epio, MUSB_TXCSR, csr); 4717723de7eSSergei Shtylyov /* Ensure writebuffer is empty. */ 472550a7375SFelipe Balbi csr = musb_readw(epio, MUSB_TXCSR); 473550a7375SFelipe Balbi request->actual += musb_ep->dma->actual_len; 4747723de7eSSergei Shtylyov DBG(4, "TXCSR%d %04x, DMA off, len %zu, req %p\n", 4757723de7eSSergei Shtylyov epnum, csr, musb_ep->dma->actual_len, request); 476550a7375SFelipe Balbi } 477550a7375SFelipe Balbi 478550a7375SFelipe Balbi if (is_dma || request->actual == request->length) { 4797723de7eSSergei Shtylyov /* 4807723de7eSSergei Shtylyov * First, maybe a terminating short packet. Some DMA 4817723de7eSSergei Shtylyov * engines might handle this by themselves. 482550a7375SFelipe Balbi */ 4837723de7eSSergei Shtylyov if ((request->zero && request->length 4847723de7eSSergei Shtylyov && request->length % musb_ep->packet_sz == 0) 485550a7375SFelipe Balbi #ifdef CONFIG_USB_INVENTRA_DMA 4867723de7eSSergei Shtylyov || (is_dma && (!dma->desired_mode || 487550a7375SFelipe Balbi (request->actual & 488550a7375SFelipe Balbi (musb_ep->packet_sz - 1)))) 489550a7375SFelipe Balbi #endif 490550a7375SFelipe Balbi ) { 4917723de7eSSergei Shtylyov /* 4927723de7eSSergei Shtylyov * On DMA completion, FIFO may not be 4937723de7eSSergei Shtylyov * available yet... 494550a7375SFelipe Balbi */ 495550a7375SFelipe Balbi if (csr & MUSB_TXCSR_TXPKTRDY) 4967723de7eSSergei Shtylyov return; 497550a7375SFelipe Balbi 498550a7375SFelipe Balbi DBG(4, "sending zero pkt\n"); 4997723de7eSSergei Shtylyov musb_writew(epio, MUSB_TXCSR, MUSB_TXCSR_MODE 500550a7375SFelipe Balbi | MUSB_TXCSR_TXPKTRDY); 501550a7375SFelipe Balbi request->zero = 0; 502550a7375SFelipe Balbi } 503550a7375SFelipe Balbi 5047723de7eSSergei Shtylyov /* ... or if not, then complete it. */ 505550a7375SFelipe Balbi musb_g_giveback(musb_ep, request, 0); 506550a7375SFelipe Balbi 5077723de7eSSergei Shtylyov /* 5087723de7eSSergei Shtylyov * Kickstart next transfer if appropriate; 509550a7375SFelipe Balbi * the packet that just completed might not 510550a7375SFelipe Balbi * be transmitted for hours or days. 511550a7375SFelipe Balbi * REVISIT for double buffering... 512550a7375SFelipe Balbi * FIXME revisit for stalls too... 513550a7375SFelipe Balbi */ 514550a7375SFelipe Balbi musb_ep_select(mbase, epnum); 515550a7375SFelipe Balbi csr = musb_readw(epio, MUSB_TXCSR); 516550a7375SFelipe Balbi if (csr & MUSB_TXCSR_FIFONOTEMPTY) 5177723de7eSSergei Shtylyov return; 5187723de7eSSergei Shtylyov 51995962a77SSergei Shtylyov request = musb_ep->desc ? next_request(musb_ep) : NULL; 52095962a77SSergei Shtylyov if (!request) { 521550a7375SFelipe Balbi DBG(4, "%s idle now\n", 522550a7375SFelipe Balbi musb_ep->end_point.name); 5237723de7eSSergei Shtylyov return; 52495962a77SSergei Shtylyov } 525550a7375SFelipe Balbi } 526550a7375SFelipe Balbi 527550a7375SFelipe Balbi txstate(musb, to_musb_request(request)); 528550a7375SFelipe Balbi } 529550a7375SFelipe Balbi } 530550a7375SFelipe Balbi 531550a7375SFelipe Balbi /* ------------------------------------------------------------ */ 532550a7375SFelipe Balbi 533550a7375SFelipe Balbi #ifdef CONFIG_USB_INVENTRA_DMA 534550a7375SFelipe Balbi 535550a7375SFelipe Balbi /* Peripheral rx (OUT) using Mentor DMA works as follows: 536550a7375SFelipe Balbi - Only mode 0 is used. 537550a7375SFelipe Balbi 538550a7375SFelipe Balbi - Request is queued by the gadget class driver. 539550a7375SFelipe Balbi -> if queue was previously empty, rxstate() 540550a7375SFelipe Balbi 541550a7375SFelipe Balbi - Host sends OUT token which causes an endpoint interrupt 542550a7375SFelipe Balbi /\ -> RxReady 543550a7375SFelipe Balbi | -> if request queued, call rxstate 544550a7375SFelipe Balbi | /\ -> setup DMA 545550a7375SFelipe Balbi | | -> DMA interrupt on completion 546550a7375SFelipe Balbi | | -> RxReady 547550a7375SFelipe Balbi | | -> stop DMA 548550a7375SFelipe Balbi | | -> ack the read 549550a7375SFelipe Balbi | | -> if data recd = max expected 550550a7375SFelipe Balbi | | by the request, or host 551550a7375SFelipe Balbi | | sent a short packet, 552550a7375SFelipe Balbi | | complete the request, 553550a7375SFelipe Balbi | | and start the next one. 554550a7375SFelipe Balbi | |_____________________________________| 555550a7375SFelipe Balbi | else just wait for the host 556550a7375SFelipe Balbi | to send the next OUT token. 557550a7375SFelipe Balbi |__________________________________________________| 558550a7375SFelipe Balbi 559550a7375SFelipe Balbi * Non-Mentor DMA engines can of course work differently. 560550a7375SFelipe Balbi */ 561550a7375SFelipe Balbi 562550a7375SFelipe Balbi #endif 563550a7375SFelipe Balbi 564550a7375SFelipe Balbi /* 565550a7375SFelipe Balbi * Context: controller locked, IRQs blocked, endpoint selected 566550a7375SFelipe Balbi */ 567550a7375SFelipe Balbi static void rxstate(struct musb *musb, struct musb_request *req) 568550a7375SFelipe Balbi { 569550a7375SFelipe Balbi const u8 epnum = req->epnum; 570550a7375SFelipe Balbi struct usb_request *request = &req->request; 571550a7375SFelipe Balbi struct musb_ep *musb_ep = &musb->endpoints[epnum].ep_out; 572550a7375SFelipe Balbi void __iomem *epio = musb->endpoints[epnum].regs; 573c2c96321SFelipe Balbi unsigned fifo_count = 0; 574550a7375SFelipe Balbi u16 len = musb_ep->packet_sz; 575cea83241SSergei Shtylyov u16 csr = musb_readw(epio, MUSB_RXCSR); 576550a7375SFelipe Balbi 577cea83241SSergei Shtylyov /* We shouldn't get here while DMA is active, but we do... */ 578cea83241SSergei Shtylyov if (dma_channel_status(musb_ep->dma) == MUSB_DMA_STATUS_BUSY) { 579cea83241SSergei Shtylyov DBG(4, "DMA pending...\n"); 580cea83241SSergei Shtylyov return; 581cea83241SSergei Shtylyov } 582cea83241SSergei Shtylyov 583cea83241SSergei Shtylyov if (csr & MUSB_RXCSR_P_SENDSTALL) { 584cea83241SSergei Shtylyov DBG(5, "%s stalling, RXCSR %04x\n", 585cea83241SSergei Shtylyov musb_ep->end_point.name, csr); 586cea83241SSergei Shtylyov return; 587cea83241SSergei Shtylyov } 588550a7375SFelipe Balbi 589550a7375SFelipe Balbi if (is_cppi_enabled() && musb_ep->dma) { 590550a7375SFelipe Balbi struct dma_controller *c = musb->dma_controller; 591550a7375SFelipe Balbi struct dma_channel *channel = musb_ep->dma; 592550a7375SFelipe Balbi 593550a7375SFelipe Balbi /* NOTE: CPPI won't actually stop advancing the DMA 594550a7375SFelipe Balbi * queue after short packet transfers, so this is almost 595550a7375SFelipe Balbi * always going to run as IRQ-per-packet DMA so that 596550a7375SFelipe Balbi * faults will be handled correctly. 597550a7375SFelipe Balbi */ 598550a7375SFelipe Balbi if (c->channel_program(channel, 599550a7375SFelipe Balbi musb_ep->packet_sz, 600550a7375SFelipe Balbi !request->short_not_ok, 601550a7375SFelipe Balbi request->dma + request->actual, 602550a7375SFelipe Balbi request->length - request->actual)) { 603550a7375SFelipe Balbi 604550a7375SFelipe Balbi /* make sure that if an rxpkt arrived after the irq, 605550a7375SFelipe Balbi * the cppi engine will be ready to take it as soon 606550a7375SFelipe Balbi * as DMA is enabled 607550a7375SFelipe Balbi */ 608550a7375SFelipe Balbi csr &= ~(MUSB_RXCSR_AUTOCLEAR 609550a7375SFelipe Balbi | MUSB_RXCSR_DMAMODE); 610550a7375SFelipe Balbi csr |= MUSB_RXCSR_DMAENAB | MUSB_RXCSR_P_WZC_BITS; 611550a7375SFelipe Balbi musb_writew(epio, MUSB_RXCSR, csr); 612550a7375SFelipe Balbi return; 613550a7375SFelipe Balbi } 614550a7375SFelipe Balbi } 615550a7375SFelipe Balbi 616550a7375SFelipe Balbi if (csr & MUSB_RXCSR_RXPKTRDY) { 617550a7375SFelipe Balbi len = musb_readw(epio, MUSB_RXCOUNT); 618550a7375SFelipe Balbi if (request->actual < request->length) { 619550a7375SFelipe Balbi #ifdef CONFIG_USB_INVENTRA_DMA 620550a7375SFelipe Balbi if (is_dma_capable() && musb_ep->dma) { 621550a7375SFelipe Balbi struct dma_controller *c; 622550a7375SFelipe Balbi struct dma_channel *channel; 623550a7375SFelipe Balbi int use_dma = 0; 624550a7375SFelipe Balbi 625550a7375SFelipe Balbi c = musb->dma_controller; 626550a7375SFelipe Balbi channel = musb_ep->dma; 627550a7375SFelipe Balbi 628550a7375SFelipe Balbi /* We use DMA Req mode 0 in rx_csr, and DMA controller operates in 629550a7375SFelipe Balbi * mode 0 only. So we do not get endpoint interrupts due to DMA 630550a7375SFelipe Balbi * completion. We only get interrupts from DMA controller. 631550a7375SFelipe Balbi * 632550a7375SFelipe Balbi * We could operate in DMA mode 1 if we knew the size of the tranfer 633550a7375SFelipe Balbi * in advance. For mass storage class, request->length = what the host 634550a7375SFelipe Balbi * sends, so that'd work. But for pretty much everything else, 635550a7375SFelipe Balbi * request->length is routinely more than what the host sends. For 636550a7375SFelipe Balbi * most these gadgets, end of is signified either by a short packet, 637550a7375SFelipe Balbi * or filling the last byte of the buffer. (Sending extra data in 638550a7375SFelipe Balbi * that last pckate should trigger an overflow fault.) But in mode 1, 639550a7375SFelipe Balbi * we don't get DMA completion interrrupt for short packets. 640550a7375SFelipe Balbi * 641550a7375SFelipe Balbi * Theoretically, we could enable DMAReq irq (MUSB_RXCSR_DMAMODE = 1), 642550a7375SFelipe Balbi * to get endpoint interrupt on every DMA req, but that didn't seem 643550a7375SFelipe Balbi * to work reliably. 644550a7375SFelipe Balbi * 645550a7375SFelipe Balbi * REVISIT an updated g_file_storage can set req->short_not_ok, which 646550a7375SFelipe Balbi * then becomes usable as a runtime "use mode 1" hint... 647550a7375SFelipe Balbi */ 648550a7375SFelipe Balbi 649550a7375SFelipe Balbi csr |= MUSB_RXCSR_DMAENAB; 650550a7375SFelipe Balbi #ifdef USE_MODE1 651550a7375SFelipe Balbi csr |= MUSB_RXCSR_AUTOCLEAR; 652550a7375SFelipe Balbi /* csr |= MUSB_RXCSR_DMAMODE; */ 653550a7375SFelipe Balbi 654550a7375SFelipe Balbi /* this special sequence (enabling and then 655550a7375SFelipe Balbi * disabling MUSB_RXCSR_DMAMODE) is required 656550a7375SFelipe Balbi * to get DMAReq to activate 657550a7375SFelipe Balbi */ 658550a7375SFelipe Balbi musb_writew(epio, MUSB_RXCSR, 659550a7375SFelipe Balbi csr | MUSB_RXCSR_DMAMODE); 660550a7375SFelipe Balbi #endif 661550a7375SFelipe Balbi musb_writew(epio, MUSB_RXCSR, csr); 662550a7375SFelipe Balbi 663550a7375SFelipe Balbi if (request->actual < request->length) { 664550a7375SFelipe Balbi int transfer_size = 0; 665550a7375SFelipe Balbi #ifdef USE_MODE1 666550a7375SFelipe Balbi transfer_size = min(request->length, 667550a7375SFelipe Balbi channel->max_len); 668550a7375SFelipe Balbi #else 669550a7375SFelipe Balbi transfer_size = len; 670550a7375SFelipe Balbi #endif 671550a7375SFelipe Balbi if (transfer_size <= musb_ep->packet_sz) 672550a7375SFelipe Balbi musb_ep->dma->desired_mode = 0; 673550a7375SFelipe Balbi else 674550a7375SFelipe Balbi musb_ep->dma->desired_mode = 1; 675550a7375SFelipe Balbi 676550a7375SFelipe Balbi use_dma = c->channel_program( 677550a7375SFelipe Balbi channel, 678550a7375SFelipe Balbi musb_ep->packet_sz, 679550a7375SFelipe Balbi channel->desired_mode, 680550a7375SFelipe Balbi request->dma 681550a7375SFelipe Balbi + request->actual, 682550a7375SFelipe Balbi transfer_size); 683550a7375SFelipe Balbi } 684550a7375SFelipe Balbi 685550a7375SFelipe Balbi if (use_dma) 686550a7375SFelipe Balbi return; 687550a7375SFelipe Balbi } 688550a7375SFelipe Balbi #endif /* Mentor's DMA */ 689550a7375SFelipe Balbi 690550a7375SFelipe Balbi fifo_count = request->length - request->actual; 691550a7375SFelipe Balbi DBG(3, "%s OUT/RX pio fifo %d/%d, maxpacket %d\n", 692550a7375SFelipe Balbi musb_ep->end_point.name, 693550a7375SFelipe Balbi len, fifo_count, 694550a7375SFelipe Balbi musb_ep->packet_sz); 695550a7375SFelipe Balbi 696c2c96321SFelipe Balbi fifo_count = min_t(unsigned, len, fifo_count); 697550a7375SFelipe Balbi 698550a7375SFelipe Balbi #ifdef CONFIG_USB_TUSB_OMAP_DMA 699550a7375SFelipe Balbi if (tusb_dma_omap() && musb_ep->dma) { 700550a7375SFelipe Balbi struct dma_controller *c = musb->dma_controller; 701550a7375SFelipe Balbi struct dma_channel *channel = musb_ep->dma; 702550a7375SFelipe Balbi u32 dma_addr = request->dma + request->actual; 703550a7375SFelipe Balbi int ret; 704550a7375SFelipe Balbi 705550a7375SFelipe Balbi ret = c->channel_program(channel, 706550a7375SFelipe Balbi musb_ep->packet_sz, 707550a7375SFelipe Balbi channel->desired_mode, 708550a7375SFelipe Balbi dma_addr, 709550a7375SFelipe Balbi fifo_count); 710550a7375SFelipe Balbi if (ret) 711550a7375SFelipe Balbi return; 712550a7375SFelipe Balbi } 713550a7375SFelipe Balbi #endif 714550a7375SFelipe Balbi 715550a7375SFelipe Balbi musb_read_fifo(musb_ep->hw_ep, fifo_count, (u8 *) 716550a7375SFelipe Balbi (request->buf + request->actual)); 717550a7375SFelipe Balbi request->actual += fifo_count; 718550a7375SFelipe Balbi 719550a7375SFelipe Balbi /* REVISIT if we left anything in the fifo, flush 720550a7375SFelipe Balbi * it and report -EOVERFLOW 721550a7375SFelipe Balbi */ 722550a7375SFelipe Balbi 723550a7375SFelipe Balbi /* ack the read! */ 724550a7375SFelipe Balbi csr |= MUSB_RXCSR_P_WZC_BITS; 725550a7375SFelipe Balbi csr &= ~MUSB_RXCSR_RXPKTRDY; 726550a7375SFelipe Balbi musb_writew(epio, MUSB_RXCSR, csr); 727550a7375SFelipe Balbi } 728550a7375SFelipe Balbi } 729550a7375SFelipe Balbi 730550a7375SFelipe Balbi /* reach the end or short packet detected */ 731550a7375SFelipe Balbi if (request->actual == request->length || len < musb_ep->packet_sz) 732550a7375SFelipe Balbi musb_g_giveback(musb_ep, request, 0); 733550a7375SFelipe Balbi } 734550a7375SFelipe Balbi 735550a7375SFelipe Balbi /* 736550a7375SFelipe Balbi * Data ready for a request; called from IRQ 737550a7375SFelipe Balbi */ 738550a7375SFelipe Balbi void musb_g_rx(struct musb *musb, u8 epnum) 739550a7375SFelipe Balbi { 740550a7375SFelipe Balbi u16 csr; 741550a7375SFelipe Balbi struct usb_request *request; 742550a7375SFelipe Balbi void __iomem *mbase = musb->mregs; 743550a7375SFelipe Balbi struct musb_ep *musb_ep = &musb->endpoints[epnum].ep_out; 744550a7375SFelipe Balbi void __iomem *epio = musb->endpoints[epnum].regs; 745550a7375SFelipe Balbi struct dma_channel *dma; 746550a7375SFelipe Balbi 747550a7375SFelipe Balbi musb_ep_select(mbase, epnum); 748550a7375SFelipe Balbi 749550a7375SFelipe Balbi request = next_request(musb_ep); 7500abdc36fSMaulik Mankad if (!request) 7510abdc36fSMaulik Mankad return; 752550a7375SFelipe Balbi 753550a7375SFelipe Balbi csr = musb_readw(epio, MUSB_RXCSR); 754550a7375SFelipe Balbi dma = is_dma_capable() ? musb_ep->dma : NULL; 755550a7375SFelipe Balbi 756550a7375SFelipe Balbi DBG(4, "<== %s, rxcsr %04x%s %p\n", musb_ep->end_point.name, 757550a7375SFelipe Balbi csr, dma ? " (dma)" : "", request); 758550a7375SFelipe Balbi 759550a7375SFelipe Balbi if (csr & MUSB_RXCSR_P_SENTSTALL) { 760550a7375SFelipe Balbi csr |= MUSB_RXCSR_P_WZC_BITS; 761550a7375SFelipe Balbi csr &= ~MUSB_RXCSR_P_SENTSTALL; 762550a7375SFelipe Balbi musb_writew(epio, MUSB_RXCSR, csr); 763cea83241SSergei Shtylyov return; 764550a7375SFelipe Balbi } 765550a7375SFelipe Balbi 766550a7375SFelipe Balbi if (csr & MUSB_RXCSR_P_OVERRUN) { 767550a7375SFelipe Balbi /* csr |= MUSB_RXCSR_P_WZC_BITS; */ 768550a7375SFelipe Balbi csr &= ~MUSB_RXCSR_P_OVERRUN; 769550a7375SFelipe Balbi musb_writew(epio, MUSB_RXCSR, csr); 770550a7375SFelipe Balbi 771550a7375SFelipe Balbi DBG(3, "%s iso overrun on %p\n", musb_ep->name, request); 772550a7375SFelipe Balbi if (request && request->status == -EINPROGRESS) 773550a7375SFelipe Balbi request->status = -EOVERFLOW; 774550a7375SFelipe Balbi } 775550a7375SFelipe Balbi if (csr & MUSB_RXCSR_INCOMPRX) { 776550a7375SFelipe Balbi /* REVISIT not necessarily an error */ 777550a7375SFelipe Balbi DBG(4, "%s, incomprx\n", musb_ep->end_point.name); 778550a7375SFelipe Balbi } 779550a7375SFelipe Balbi 780550a7375SFelipe Balbi if (dma_channel_status(dma) == MUSB_DMA_STATUS_BUSY) { 781550a7375SFelipe Balbi /* "should not happen"; likely RXPKTRDY pending for DMA */ 782550a7375SFelipe Balbi DBG((csr & MUSB_RXCSR_DMAENAB) ? 4 : 1, 783550a7375SFelipe Balbi "%s busy, csr %04x\n", 784550a7375SFelipe Balbi musb_ep->end_point.name, csr); 785cea83241SSergei Shtylyov return; 786550a7375SFelipe Balbi } 787550a7375SFelipe Balbi 788550a7375SFelipe Balbi if (dma && (csr & MUSB_RXCSR_DMAENAB)) { 789550a7375SFelipe Balbi csr &= ~(MUSB_RXCSR_AUTOCLEAR 790550a7375SFelipe Balbi | MUSB_RXCSR_DMAENAB 791550a7375SFelipe Balbi | MUSB_RXCSR_DMAMODE); 792550a7375SFelipe Balbi musb_writew(epio, MUSB_RXCSR, 793550a7375SFelipe Balbi MUSB_RXCSR_P_WZC_BITS | csr); 794550a7375SFelipe Balbi 795550a7375SFelipe Balbi request->actual += musb_ep->dma->actual_len; 796550a7375SFelipe Balbi 797550a7375SFelipe Balbi DBG(4, "RXCSR%d %04x, dma off, %04x, len %zu, req %p\n", 798550a7375SFelipe Balbi epnum, csr, 799550a7375SFelipe Balbi musb_readw(epio, MUSB_RXCSR), 800550a7375SFelipe Balbi musb_ep->dma->actual_len, request); 801550a7375SFelipe Balbi 802550a7375SFelipe Balbi #if defined(CONFIG_USB_INVENTRA_DMA) || defined(CONFIG_USB_TUSB_OMAP_DMA) 803550a7375SFelipe Balbi /* Autoclear doesn't clear RxPktRdy for short packets */ 804550a7375SFelipe Balbi if ((dma->desired_mode == 0) 805550a7375SFelipe Balbi || (dma->actual_len 806550a7375SFelipe Balbi & (musb_ep->packet_sz - 1))) { 807550a7375SFelipe Balbi /* ack the read! */ 808550a7375SFelipe Balbi csr &= ~MUSB_RXCSR_RXPKTRDY; 809550a7375SFelipe Balbi musb_writew(epio, MUSB_RXCSR, csr); 810550a7375SFelipe Balbi } 811550a7375SFelipe Balbi 812550a7375SFelipe Balbi /* incomplete, and not short? wait for next IN packet */ 813550a7375SFelipe Balbi if ((request->actual < request->length) 814550a7375SFelipe Balbi && (musb_ep->dma->actual_len 815550a7375SFelipe Balbi == musb_ep->packet_sz)) 816cea83241SSergei Shtylyov return; 817550a7375SFelipe Balbi #endif 818550a7375SFelipe Balbi musb_g_giveback(musb_ep, request, 0); 819550a7375SFelipe Balbi 820550a7375SFelipe Balbi request = next_request(musb_ep); 821550a7375SFelipe Balbi if (!request) 822cea83241SSergei Shtylyov return; 823550a7375SFelipe Balbi } 824550a7375SFelipe Balbi 825550a7375SFelipe Balbi /* analyze request if the ep is hot */ 826550a7375SFelipe Balbi if (request) 827550a7375SFelipe Balbi rxstate(musb, to_musb_request(request)); 828550a7375SFelipe Balbi else 829550a7375SFelipe Balbi DBG(3, "packet waiting for %s%s request\n", 830550a7375SFelipe Balbi musb_ep->desc ? "" : "inactive ", 831550a7375SFelipe Balbi musb_ep->end_point.name); 832550a7375SFelipe Balbi return; 833550a7375SFelipe Balbi } 834550a7375SFelipe Balbi 835550a7375SFelipe Balbi /* ------------------------------------------------------------ */ 836550a7375SFelipe Balbi 837550a7375SFelipe Balbi static int musb_gadget_enable(struct usb_ep *ep, 838550a7375SFelipe Balbi const struct usb_endpoint_descriptor *desc) 839550a7375SFelipe Balbi { 840550a7375SFelipe Balbi unsigned long flags; 841550a7375SFelipe Balbi struct musb_ep *musb_ep; 842550a7375SFelipe Balbi struct musb_hw_ep *hw_ep; 843550a7375SFelipe Balbi void __iomem *regs; 844550a7375SFelipe Balbi struct musb *musb; 845550a7375SFelipe Balbi void __iomem *mbase; 846550a7375SFelipe Balbi u8 epnum; 847550a7375SFelipe Balbi u16 csr; 848550a7375SFelipe Balbi unsigned tmp; 849550a7375SFelipe Balbi int status = -EINVAL; 850550a7375SFelipe Balbi 851550a7375SFelipe Balbi if (!ep || !desc) 852550a7375SFelipe Balbi return -EINVAL; 853550a7375SFelipe Balbi 854550a7375SFelipe Balbi musb_ep = to_musb_ep(ep); 855550a7375SFelipe Balbi hw_ep = musb_ep->hw_ep; 856550a7375SFelipe Balbi regs = hw_ep->regs; 857550a7375SFelipe Balbi musb = musb_ep->musb; 858550a7375SFelipe Balbi mbase = musb->mregs; 859550a7375SFelipe Balbi epnum = musb_ep->current_epnum; 860550a7375SFelipe Balbi 861550a7375SFelipe Balbi spin_lock_irqsave(&musb->lock, flags); 862550a7375SFelipe Balbi 863550a7375SFelipe Balbi if (musb_ep->desc) { 864550a7375SFelipe Balbi status = -EBUSY; 865550a7375SFelipe Balbi goto fail; 866550a7375SFelipe Balbi } 86796bcd090SJulia Lawall musb_ep->type = usb_endpoint_type(desc); 868550a7375SFelipe Balbi 869550a7375SFelipe Balbi /* check direction and (later) maxpacket size against endpoint */ 87096bcd090SJulia Lawall if (usb_endpoint_num(desc) != epnum) 871550a7375SFelipe Balbi goto fail; 872550a7375SFelipe Balbi 873550a7375SFelipe Balbi /* REVISIT this rules out high bandwidth periodic transfers */ 874550a7375SFelipe Balbi tmp = le16_to_cpu(desc->wMaxPacketSize); 875550a7375SFelipe Balbi if (tmp & ~0x07ff) 876550a7375SFelipe Balbi goto fail; 877550a7375SFelipe Balbi musb_ep->packet_sz = tmp; 878550a7375SFelipe Balbi 879550a7375SFelipe Balbi /* enable the interrupts for the endpoint, set the endpoint 880550a7375SFelipe Balbi * packet size (or fail), set the mode, clear the fifo 881550a7375SFelipe Balbi */ 882550a7375SFelipe Balbi musb_ep_select(mbase, epnum); 88396bcd090SJulia Lawall if (usb_endpoint_dir_in(desc)) { 884550a7375SFelipe Balbi u16 int_txe = musb_readw(mbase, MUSB_INTRTXE); 885550a7375SFelipe Balbi 886550a7375SFelipe Balbi if (hw_ep->is_shared_fifo) 887550a7375SFelipe Balbi musb_ep->is_in = 1; 888550a7375SFelipe Balbi if (!musb_ep->is_in) 889550a7375SFelipe Balbi goto fail; 890550a7375SFelipe Balbi if (tmp > hw_ep->max_packet_sz_tx) 891550a7375SFelipe Balbi goto fail; 892550a7375SFelipe Balbi 893550a7375SFelipe Balbi int_txe |= (1 << epnum); 894550a7375SFelipe Balbi musb_writew(mbase, MUSB_INTRTXE, int_txe); 895550a7375SFelipe Balbi 896550a7375SFelipe Balbi /* REVISIT if can_bulk_split(), use by updating "tmp"; 897550a7375SFelipe Balbi * likewise high bandwidth periodic tx 898550a7375SFelipe Balbi */ 8999f445cb2SCliff Cai /* Set TXMAXP with the FIFO size of the endpoint 9009f445cb2SCliff Cai * to disable double buffering mode. Currently, It seems that double 9019f445cb2SCliff Cai * buffering has problem if musb RTL revision number < 2.0. 9029f445cb2SCliff Cai */ 9039f445cb2SCliff Cai if (musb->hwvers < MUSB_HWVERS_2000) 9049f445cb2SCliff Cai musb_writew(regs, MUSB_TXMAXP, hw_ep->max_packet_sz_tx); 9059f445cb2SCliff Cai else 906550a7375SFelipe Balbi musb_writew(regs, MUSB_TXMAXP, tmp); 907550a7375SFelipe Balbi 908550a7375SFelipe Balbi csr = MUSB_TXCSR_MODE | MUSB_TXCSR_CLRDATATOG; 909550a7375SFelipe Balbi if (musb_readw(regs, MUSB_TXCSR) 910550a7375SFelipe Balbi & MUSB_TXCSR_FIFONOTEMPTY) 911550a7375SFelipe Balbi csr |= MUSB_TXCSR_FLUSHFIFO; 912550a7375SFelipe Balbi if (musb_ep->type == USB_ENDPOINT_XFER_ISOC) 913550a7375SFelipe Balbi csr |= MUSB_TXCSR_P_ISO; 914550a7375SFelipe Balbi 915550a7375SFelipe Balbi /* set twice in case of double buffering */ 916550a7375SFelipe Balbi musb_writew(regs, MUSB_TXCSR, csr); 917550a7375SFelipe Balbi /* REVISIT may be inappropriate w/o FIFONOTEMPTY ... */ 918550a7375SFelipe Balbi musb_writew(regs, MUSB_TXCSR, csr); 919550a7375SFelipe Balbi 920550a7375SFelipe Balbi } else { 921550a7375SFelipe Balbi u16 int_rxe = musb_readw(mbase, MUSB_INTRRXE); 922550a7375SFelipe Balbi 923550a7375SFelipe Balbi if (hw_ep->is_shared_fifo) 924550a7375SFelipe Balbi musb_ep->is_in = 0; 925550a7375SFelipe Balbi if (musb_ep->is_in) 926550a7375SFelipe Balbi goto fail; 927550a7375SFelipe Balbi if (tmp > hw_ep->max_packet_sz_rx) 928550a7375SFelipe Balbi goto fail; 929550a7375SFelipe Balbi 930550a7375SFelipe Balbi int_rxe |= (1 << epnum); 931550a7375SFelipe Balbi musb_writew(mbase, MUSB_INTRRXE, int_rxe); 932550a7375SFelipe Balbi 933550a7375SFelipe Balbi /* REVISIT if can_bulk_combine() use by updating "tmp" 934550a7375SFelipe Balbi * likewise high bandwidth periodic rx 935550a7375SFelipe Balbi */ 9369f445cb2SCliff Cai /* Set RXMAXP with the FIFO size of the endpoint 9379f445cb2SCliff Cai * to disable double buffering mode. 9389f445cb2SCliff Cai */ 9399f445cb2SCliff Cai if (musb->hwvers < MUSB_HWVERS_2000) 9409f445cb2SCliff Cai musb_writew(regs, MUSB_RXMAXP, hw_ep->max_packet_sz_rx); 9419f445cb2SCliff Cai else 942550a7375SFelipe Balbi musb_writew(regs, MUSB_RXMAXP, tmp); 943550a7375SFelipe Balbi 944550a7375SFelipe Balbi /* force shared fifo to OUT-only mode */ 945550a7375SFelipe Balbi if (hw_ep->is_shared_fifo) { 946550a7375SFelipe Balbi csr = musb_readw(regs, MUSB_TXCSR); 947550a7375SFelipe Balbi csr &= ~(MUSB_TXCSR_MODE | MUSB_TXCSR_TXPKTRDY); 948550a7375SFelipe Balbi musb_writew(regs, MUSB_TXCSR, csr); 949550a7375SFelipe Balbi } 950550a7375SFelipe Balbi 951550a7375SFelipe Balbi csr = MUSB_RXCSR_FLUSHFIFO | MUSB_RXCSR_CLRDATATOG; 952550a7375SFelipe Balbi if (musb_ep->type == USB_ENDPOINT_XFER_ISOC) 953550a7375SFelipe Balbi csr |= MUSB_RXCSR_P_ISO; 954550a7375SFelipe Balbi else if (musb_ep->type == USB_ENDPOINT_XFER_INT) 955550a7375SFelipe Balbi csr |= MUSB_RXCSR_DISNYET; 956550a7375SFelipe Balbi 957550a7375SFelipe Balbi /* set twice in case of double buffering */ 958550a7375SFelipe Balbi musb_writew(regs, MUSB_RXCSR, csr); 959550a7375SFelipe Balbi musb_writew(regs, MUSB_RXCSR, csr); 960550a7375SFelipe Balbi } 961550a7375SFelipe Balbi 962550a7375SFelipe Balbi /* NOTE: all the I/O code _should_ work fine without DMA, in case 963550a7375SFelipe Balbi * for some reason you run out of channels here. 964550a7375SFelipe Balbi */ 965550a7375SFelipe Balbi if (is_dma_capable() && musb->dma_controller) { 966550a7375SFelipe Balbi struct dma_controller *c = musb->dma_controller; 967550a7375SFelipe Balbi 968550a7375SFelipe Balbi musb_ep->dma = c->channel_alloc(c, hw_ep, 969550a7375SFelipe Balbi (desc->bEndpointAddress & USB_DIR_IN)); 970550a7375SFelipe Balbi } else 971550a7375SFelipe Balbi musb_ep->dma = NULL; 972550a7375SFelipe Balbi 973550a7375SFelipe Balbi musb_ep->desc = desc; 974550a7375SFelipe Balbi musb_ep->busy = 0; 97547e97605SSergei Shtylyov musb_ep->wedged = 0; 976550a7375SFelipe Balbi status = 0; 977550a7375SFelipe Balbi 978550a7375SFelipe Balbi pr_debug("%s periph: enabled %s for %s %s, %smaxpacket %d\n", 979550a7375SFelipe Balbi musb_driver_name, musb_ep->end_point.name, 980550a7375SFelipe Balbi ({ char *s; switch (musb_ep->type) { 981550a7375SFelipe Balbi case USB_ENDPOINT_XFER_BULK: s = "bulk"; break; 982550a7375SFelipe Balbi case USB_ENDPOINT_XFER_INT: s = "int"; break; 983550a7375SFelipe Balbi default: s = "iso"; break; 984550a7375SFelipe Balbi }; s; }), 985550a7375SFelipe Balbi musb_ep->is_in ? "IN" : "OUT", 986550a7375SFelipe Balbi musb_ep->dma ? "dma, " : "", 987550a7375SFelipe Balbi musb_ep->packet_sz); 988550a7375SFelipe Balbi 989550a7375SFelipe Balbi schedule_work(&musb->irq_work); 990550a7375SFelipe Balbi 991550a7375SFelipe Balbi fail: 992550a7375SFelipe Balbi spin_unlock_irqrestore(&musb->lock, flags); 993550a7375SFelipe Balbi return status; 994550a7375SFelipe Balbi } 995550a7375SFelipe Balbi 996550a7375SFelipe Balbi /* 997550a7375SFelipe Balbi * Disable an endpoint flushing all requests queued. 998550a7375SFelipe Balbi */ 999550a7375SFelipe Balbi static int musb_gadget_disable(struct usb_ep *ep) 1000550a7375SFelipe Balbi { 1001550a7375SFelipe Balbi unsigned long flags; 1002550a7375SFelipe Balbi struct musb *musb; 1003550a7375SFelipe Balbi u8 epnum; 1004550a7375SFelipe Balbi struct musb_ep *musb_ep; 1005550a7375SFelipe Balbi void __iomem *epio; 1006550a7375SFelipe Balbi int status = 0; 1007550a7375SFelipe Balbi 1008550a7375SFelipe Balbi musb_ep = to_musb_ep(ep); 1009550a7375SFelipe Balbi musb = musb_ep->musb; 1010550a7375SFelipe Balbi epnum = musb_ep->current_epnum; 1011550a7375SFelipe Balbi epio = musb->endpoints[epnum].regs; 1012550a7375SFelipe Balbi 1013550a7375SFelipe Balbi spin_lock_irqsave(&musb->lock, flags); 1014550a7375SFelipe Balbi musb_ep_select(musb->mregs, epnum); 1015550a7375SFelipe Balbi 1016550a7375SFelipe Balbi /* zero the endpoint sizes */ 1017550a7375SFelipe Balbi if (musb_ep->is_in) { 1018550a7375SFelipe Balbi u16 int_txe = musb_readw(musb->mregs, MUSB_INTRTXE); 1019550a7375SFelipe Balbi int_txe &= ~(1 << epnum); 1020550a7375SFelipe Balbi musb_writew(musb->mregs, MUSB_INTRTXE, int_txe); 1021550a7375SFelipe Balbi musb_writew(epio, MUSB_TXMAXP, 0); 1022550a7375SFelipe Balbi } else { 1023550a7375SFelipe Balbi u16 int_rxe = musb_readw(musb->mregs, MUSB_INTRRXE); 1024550a7375SFelipe Balbi int_rxe &= ~(1 << epnum); 1025550a7375SFelipe Balbi musb_writew(musb->mregs, MUSB_INTRRXE, int_rxe); 1026550a7375SFelipe Balbi musb_writew(epio, MUSB_RXMAXP, 0); 1027550a7375SFelipe Balbi } 1028550a7375SFelipe Balbi 1029550a7375SFelipe Balbi musb_ep->desc = NULL; 1030550a7375SFelipe Balbi 1031550a7375SFelipe Balbi /* abort all pending DMA and requests */ 1032550a7375SFelipe Balbi nuke(musb_ep, -ESHUTDOWN); 1033550a7375SFelipe Balbi 1034550a7375SFelipe Balbi schedule_work(&musb->irq_work); 1035550a7375SFelipe Balbi 1036550a7375SFelipe Balbi spin_unlock_irqrestore(&(musb->lock), flags); 1037550a7375SFelipe Balbi 1038550a7375SFelipe Balbi DBG(2, "%s\n", musb_ep->end_point.name); 1039550a7375SFelipe Balbi 1040550a7375SFelipe Balbi return status; 1041550a7375SFelipe Balbi } 1042550a7375SFelipe Balbi 1043550a7375SFelipe Balbi /* 1044550a7375SFelipe Balbi * Allocate a request for an endpoint. 1045550a7375SFelipe Balbi * Reused by ep0 code. 1046550a7375SFelipe Balbi */ 1047550a7375SFelipe Balbi struct usb_request *musb_alloc_request(struct usb_ep *ep, gfp_t gfp_flags) 1048550a7375SFelipe Balbi { 1049550a7375SFelipe Balbi struct musb_ep *musb_ep = to_musb_ep(ep); 1050550a7375SFelipe Balbi struct musb_request *request = NULL; 1051550a7375SFelipe Balbi 1052550a7375SFelipe Balbi request = kzalloc(sizeof *request, gfp_flags); 1053550a7375SFelipe Balbi if (request) { 1054550a7375SFelipe Balbi INIT_LIST_HEAD(&request->request.list); 1055550a7375SFelipe Balbi request->request.dma = DMA_ADDR_INVALID; 1056550a7375SFelipe Balbi request->epnum = musb_ep->current_epnum; 1057550a7375SFelipe Balbi request->ep = musb_ep; 1058550a7375SFelipe Balbi } 1059550a7375SFelipe Balbi 1060550a7375SFelipe Balbi return &request->request; 1061550a7375SFelipe Balbi } 1062550a7375SFelipe Balbi 1063550a7375SFelipe Balbi /* 1064550a7375SFelipe Balbi * Free a request 1065550a7375SFelipe Balbi * Reused by ep0 code. 1066550a7375SFelipe Balbi */ 1067550a7375SFelipe Balbi void musb_free_request(struct usb_ep *ep, struct usb_request *req) 1068550a7375SFelipe Balbi { 1069550a7375SFelipe Balbi kfree(to_musb_request(req)); 1070550a7375SFelipe Balbi } 1071550a7375SFelipe Balbi 1072550a7375SFelipe Balbi static LIST_HEAD(buffers); 1073550a7375SFelipe Balbi 1074550a7375SFelipe Balbi struct free_record { 1075550a7375SFelipe Balbi struct list_head list; 1076550a7375SFelipe Balbi struct device *dev; 1077550a7375SFelipe Balbi unsigned bytes; 1078550a7375SFelipe Balbi dma_addr_t dma; 1079550a7375SFelipe Balbi }; 1080550a7375SFelipe Balbi 1081550a7375SFelipe Balbi /* 1082550a7375SFelipe Balbi * Context: controller locked, IRQs blocked. 1083550a7375SFelipe Balbi */ 1084550a7375SFelipe Balbi static void musb_ep_restart(struct musb *musb, struct musb_request *req) 1085550a7375SFelipe Balbi { 1086550a7375SFelipe Balbi DBG(3, "<== %s request %p len %u on hw_ep%d\n", 1087550a7375SFelipe Balbi req->tx ? "TX/IN" : "RX/OUT", 1088550a7375SFelipe Balbi &req->request, req->request.length, req->epnum); 1089550a7375SFelipe Balbi 1090550a7375SFelipe Balbi musb_ep_select(musb->mregs, req->epnum); 1091550a7375SFelipe Balbi if (req->tx) 1092550a7375SFelipe Balbi txstate(musb, req); 1093550a7375SFelipe Balbi else 1094550a7375SFelipe Balbi rxstate(musb, req); 1095550a7375SFelipe Balbi } 1096550a7375SFelipe Balbi 1097550a7375SFelipe Balbi static int musb_gadget_queue(struct usb_ep *ep, struct usb_request *req, 1098550a7375SFelipe Balbi gfp_t gfp_flags) 1099550a7375SFelipe Balbi { 1100550a7375SFelipe Balbi struct musb_ep *musb_ep; 1101550a7375SFelipe Balbi struct musb_request *request; 1102550a7375SFelipe Balbi struct musb *musb; 1103550a7375SFelipe Balbi int status = 0; 1104550a7375SFelipe Balbi unsigned long lockflags; 1105550a7375SFelipe Balbi 1106550a7375SFelipe Balbi if (!ep || !req) 1107550a7375SFelipe Balbi return -EINVAL; 1108550a7375SFelipe Balbi if (!req->buf) 1109550a7375SFelipe Balbi return -ENODATA; 1110550a7375SFelipe Balbi 1111550a7375SFelipe Balbi musb_ep = to_musb_ep(ep); 1112550a7375SFelipe Balbi musb = musb_ep->musb; 1113550a7375SFelipe Balbi 1114550a7375SFelipe Balbi request = to_musb_request(req); 1115550a7375SFelipe Balbi request->musb = musb; 1116550a7375SFelipe Balbi 1117550a7375SFelipe Balbi if (request->ep != musb_ep) 1118550a7375SFelipe Balbi return -EINVAL; 1119550a7375SFelipe Balbi 1120550a7375SFelipe Balbi DBG(4, "<== to %s request=%p\n", ep->name, req); 1121550a7375SFelipe Balbi 1122550a7375SFelipe Balbi /* request is mine now... */ 1123550a7375SFelipe Balbi request->request.actual = 0; 1124550a7375SFelipe Balbi request->request.status = -EINPROGRESS; 1125550a7375SFelipe Balbi request->epnum = musb_ep->current_epnum; 1126550a7375SFelipe Balbi request->tx = musb_ep->is_in; 1127550a7375SFelipe Balbi 1128550a7375SFelipe Balbi if (is_dma_capable() && musb_ep->dma) { 1129550a7375SFelipe Balbi if (request->request.dma == DMA_ADDR_INVALID) { 1130550a7375SFelipe Balbi request->request.dma = dma_map_single( 1131550a7375SFelipe Balbi musb->controller, 1132550a7375SFelipe Balbi request->request.buf, 1133550a7375SFelipe Balbi request->request.length, 1134550a7375SFelipe Balbi request->tx 1135550a7375SFelipe Balbi ? DMA_TO_DEVICE 1136550a7375SFelipe Balbi : DMA_FROM_DEVICE); 1137550a7375SFelipe Balbi request->mapped = 1; 1138550a7375SFelipe Balbi } else { 1139550a7375SFelipe Balbi dma_sync_single_for_device(musb->controller, 1140550a7375SFelipe Balbi request->request.dma, 1141550a7375SFelipe Balbi request->request.length, 1142550a7375SFelipe Balbi request->tx 1143550a7375SFelipe Balbi ? DMA_TO_DEVICE 1144550a7375SFelipe Balbi : DMA_FROM_DEVICE); 1145550a7375SFelipe Balbi request->mapped = 0; 1146550a7375SFelipe Balbi } 1147550a7375SFelipe Balbi } else if (!req->buf) { 1148550a7375SFelipe Balbi return -ENODATA; 1149550a7375SFelipe Balbi } else 1150550a7375SFelipe Balbi request->mapped = 0; 1151550a7375SFelipe Balbi 1152550a7375SFelipe Balbi spin_lock_irqsave(&musb->lock, lockflags); 1153550a7375SFelipe Balbi 1154550a7375SFelipe Balbi /* don't queue if the ep is down */ 1155550a7375SFelipe Balbi if (!musb_ep->desc) { 1156550a7375SFelipe Balbi DBG(4, "req %p queued to %s while ep %s\n", 1157550a7375SFelipe Balbi req, ep->name, "disabled"); 1158550a7375SFelipe Balbi status = -ESHUTDOWN; 1159550a7375SFelipe Balbi goto cleanup; 1160550a7375SFelipe Balbi } 1161550a7375SFelipe Balbi 1162550a7375SFelipe Balbi /* add request to the list */ 1163550a7375SFelipe Balbi list_add_tail(&(request->request.list), &(musb_ep->req_list)); 1164550a7375SFelipe Balbi 1165550a7375SFelipe Balbi /* it this is the head of the queue, start i/o ... */ 1166550a7375SFelipe Balbi if (!musb_ep->busy && &request->request.list == musb_ep->req_list.next) 1167550a7375SFelipe Balbi musb_ep_restart(musb, request); 1168550a7375SFelipe Balbi 1169550a7375SFelipe Balbi cleanup: 1170550a7375SFelipe Balbi spin_unlock_irqrestore(&musb->lock, lockflags); 1171550a7375SFelipe Balbi return status; 1172550a7375SFelipe Balbi } 1173550a7375SFelipe Balbi 1174550a7375SFelipe Balbi static int musb_gadget_dequeue(struct usb_ep *ep, struct usb_request *request) 1175550a7375SFelipe Balbi { 1176550a7375SFelipe Balbi struct musb_ep *musb_ep = to_musb_ep(ep); 1177550a7375SFelipe Balbi struct usb_request *r; 1178550a7375SFelipe Balbi unsigned long flags; 1179550a7375SFelipe Balbi int status = 0; 1180550a7375SFelipe Balbi struct musb *musb = musb_ep->musb; 1181550a7375SFelipe Balbi 1182550a7375SFelipe Balbi if (!ep || !request || to_musb_request(request)->ep != musb_ep) 1183550a7375SFelipe Balbi return -EINVAL; 1184550a7375SFelipe Balbi 1185550a7375SFelipe Balbi spin_lock_irqsave(&musb->lock, flags); 1186550a7375SFelipe Balbi 1187550a7375SFelipe Balbi list_for_each_entry(r, &musb_ep->req_list, list) { 1188550a7375SFelipe Balbi if (r == request) 1189550a7375SFelipe Balbi break; 1190550a7375SFelipe Balbi } 1191550a7375SFelipe Balbi if (r != request) { 1192550a7375SFelipe Balbi DBG(3, "request %p not queued to %s\n", request, ep->name); 1193550a7375SFelipe Balbi status = -EINVAL; 1194550a7375SFelipe Balbi goto done; 1195550a7375SFelipe Balbi } 1196550a7375SFelipe Balbi 1197550a7375SFelipe Balbi /* if the hardware doesn't have the request, easy ... */ 1198550a7375SFelipe Balbi if (musb_ep->req_list.next != &request->list || musb_ep->busy) 1199550a7375SFelipe Balbi musb_g_giveback(musb_ep, request, -ECONNRESET); 1200550a7375SFelipe Balbi 1201550a7375SFelipe Balbi /* ... else abort the dma transfer ... */ 1202550a7375SFelipe Balbi else if (is_dma_capable() && musb_ep->dma) { 1203550a7375SFelipe Balbi struct dma_controller *c = musb->dma_controller; 1204550a7375SFelipe Balbi 1205550a7375SFelipe Balbi musb_ep_select(musb->mregs, musb_ep->current_epnum); 1206550a7375SFelipe Balbi if (c->channel_abort) 1207550a7375SFelipe Balbi status = c->channel_abort(musb_ep->dma); 1208550a7375SFelipe Balbi else 1209550a7375SFelipe Balbi status = -EBUSY; 1210550a7375SFelipe Balbi if (status == 0) 1211550a7375SFelipe Balbi musb_g_giveback(musb_ep, request, -ECONNRESET); 1212550a7375SFelipe Balbi } else { 1213550a7375SFelipe Balbi /* NOTE: by sticking to easily tested hardware/driver states, 1214550a7375SFelipe Balbi * we leave counting of in-flight packets imprecise. 1215550a7375SFelipe Balbi */ 1216550a7375SFelipe Balbi musb_g_giveback(musb_ep, request, -ECONNRESET); 1217550a7375SFelipe Balbi } 1218550a7375SFelipe Balbi 1219550a7375SFelipe Balbi done: 1220550a7375SFelipe Balbi spin_unlock_irqrestore(&musb->lock, flags); 1221550a7375SFelipe Balbi return status; 1222550a7375SFelipe Balbi } 1223550a7375SFelipe Balbi 1224550a7375SFelipe Balbi /* 1225550a7375SFelipe Balbi * Set or clear the halt bit of an endpoint. A halted enpoint won't tx/rx any 1226550a7375SFelipe Balbi * data but will queue requests. 1227550a7375SFelipe Balbi * 1228550a7375SFelipe Balbi * exported to ep0 code 1229550a7375SFelipe Balbi */ 12301b6c3b0fSFelipe Balbi static int musb_gadget_set_halt(struct usb_ep *ep, int value) 1231550a7375SFelipe Balbi { 1232550a7375SFelipe Balbi struct musb_ep *musb_ep = to_musb_ep(ep); 1233550a7375SFelipe Balbi u8 epnum = musb_ep->current_epnum; 1234550a7375SFelipe Balbi struct musb *musb = musb_ep->musb; 1235550a7375SFelipe Balbi void __iomem *epio = musb->endpoints[epnum].regs; 1236550a7375SFelipe Balbi void __iomem *mbase; 1237550a7375SFelipe Balbi unsigned long flags; 1238550a7375SFelipe Balbi u16 csr; 1239cea83241SSergei Shtylyov struct musb_request *request; 1240550a7375SFelipe Balbi int status = 0; 1241550a7375SFelipe Balbi 1242550a7375SFelipe Balbi if (!ep) 1243550a7375SFelipe Balbi return -EINVAL; 1244550a7375SFelipe Balbi mbase = musb->mregs; 1245550a7375SFelipe Balbi 1246550a7375SFelipe Balbi spin_lock_irqsave(&musb->lock, flags); 1247550a7375SFelipe Balbi 1248550a7375SFelipe Balbi if ((USB_ENDPOINT_XFER_ISOC == musb_ep->type)) { 1249550a7375SFelipe Balbi status = -EINVAL; 1250550a7375SFelipe Balbi goto done; 1251550a7375SFelipe Balbi } 1252550a7375SFelipe Balbi 1253550a7375SFelipe Balbi musb_ep_select(mbase, epnum); 1254550a7375SFelipe Balbi 1255550a7375SFelipe Balbi request = to_musb_request(next_request(musb_ep)); 1256cea83241SSergei Shtylyov if (value) { 1257cea83241SSergei Shtylyov if (request) { 1258cea83241SSergei Shtylyov DBG(3, "request in progress, cannot halt %s\n", 1259cea83241SSergei Shtylyov ep->name); 1260cea83241SSergei Shtylyov status = -EAGAIN; 1261cea83241SSergei Shtylyov goto done; 1262cea83241SSergei Shtylyov } 1263cea83241SSergei Shtylyov /* Cannot portably stall with non-empty FIFO */ 1264cea83241SSergei Shtylyov if (musb_ep->is_in) { 1265550a7375SFelipe Balbi csr = musb_readw(epio, MUSB_TXCSR); 1266550a7375SFelipe Balbi if (csr & MUSB_TXCSR_FIFONOTEMPTY) { 1267cea83241SSergei Shtylyov DBG(3, "FIFO busy, cannot halt %s\n", ep->name); 1268cea83241SSergei Shtylyov status = -EAGAIN; 1269cea83241SSergei Shtylyov goto done; 1270550a7375SFelipe Balbi } 1271cea83241SSergei Shtylyov } 127247e97605SSergei Shtylyov } else 127347e97605SSergei Shtylyov musb_ep->wedged = 0; 1274550a7375SFelipe Balbi 1275550a7375SFelipe Balbi /* set/clear the stall and toggle bits */ 1276550a7375SFelipe Balbi DBG(2, "%s: %s stall\n", ep->name, value ? "set" : "clear"); 1277550a7375SFelipe Balbi if (musb_ep->is_in) { 1278550a7375SFelipe Balbi csr = musb_readw(epio, MUSB_TXCSR); 1279550a7375SFelipe Balbi csr |= MUSB_TXCSR_P_WZC_BITS 1280550a7375SFelipe Balbi | MUSB_TXCSR_CLRDATATOG; 1281550a7375SFelipe Balbi if (value) 1282550a7375SFelipe Balbi csr |= MUSB_TXCSR_P_SENDSTALL; 1283550a7375SFelipe Balbi else 1284550a7375SFelipe Balbi csr &= ~(MUSB_TXCSR_P_SENDSTALL 1285550a7375SFelipe Balbi | MUSB_TXCSR_P_SENTSTALL); 1286550a7375SFelipe Balbi csr &= ~MUSB_TXCSR_TXPKTRDY; 1287550a7375SFelipe Balbi musb_writew(epio, MUSB_TXCSR, csr); 1288550a7375SFelipe Balbi } else { 1289550a7375SFelipe Balbi csr = musb_readw(epio, MUSB_RXCSR); 1290550a7375SFelipe Balbi csr |= MUSB_RXCSR_P_WZC_BITS 1291550a7375SFelipe Balbi | MUSB_RXCSR_FLUSHFIFO 1292550a7375SFelipe Balbi | MUSB_RXCSR_CLRDATATOG; 1293550a7375SFelipe Balbi if (value) 1294550a7375SFelipe Balbi csr |= MUSB_RXCSR_P_SENDSTALL; 1295550a7375SFelipe Balbi else 1296550a7375SFelipe Balbi csr &= ~(MUSB_RXCSR_P_SENDSTALL 1297550a7375SFelipe Balbi | MUSB_RXCSR_P_SENTSTALL); 1298550a7375SFelipe Balbi musb_writew(epio, MUSB_RXCSR, csr); 1299550a7375SFelipe Balbi } 1300550a7375SFelipe Balbi 1301550a7375SFelipe Balbi /* maybe start the first request in the queue */ 1302550a7375SFelipe Balbi if (!musb_ep->busy && !value && request) { 1303550a7375SFelipe Balbi DBG(3, "restarting the request\n"); 1304550a7375SFelipe Balbi musb_ep_restart(musb, request); 1305550a7375SFelipe Balbi } 1306550a7375SFelipe Balbi 1307cea83241SSergei Shtylyov done: 1308550a7375SFelipe Balbi spin_unlock_irqrestore(&musb->lock, flags); 1309550a7375SFelipe Balbi return status; 1310550a7375SFelipe Balbi } 1311550a7375SFelipe Balbi 131247e97605SSergei Shtylyov /* 131347e97605SSergei Shtylyov * Sets the halt feature with the clear requests ignored 131447e97605SSergei Shtylyov */ 13151b6c3b0fSFelipe Balbi static int musb_gadget_set_wedge(struct usb_ep *ep) 131647e97605SSergei Shtylyov { 131747e97605SSergei Shtylyov struct musb_ep *musb_ep = to_musb_ep(ep); 131847e97605SSergei Shtylyov 131947e97605SSergei Shtylyov if (!ep) 132047e97605SSergei Shtylyov return -EINVAL; 132147e97605SSergei Shtylyov 132247e97605SSergei Shtylyov musb_ep->wedged = 1; 132347e97605SSergei Shtylyov 132447e97605SSergei Shtylyov return usb_ep_set_halt(ep); 132547e97605SSergei Shtylyov } 132647e97605SSergei Shtylyov 1327550a7375SFelipe Balbi static int musb_gadget_fifo_status(struct usb_ep *ep) 1328550a7375SFelipe Balbi { 1329550a7375SFelipe Balbi struct musb_ep *musb_ep = to_musb_ep(ep); 1330550a7375SFelipe Balbi void __iomem *epio = musb_ep->hw_ep->regs; 1331550a7375SFelipe Balbi int retval = -EINVAL; 1332550a7375SFelipe Balbi 1333550a7375SFelipe Balbi if (musb_ep->desc && !musb_ep->is_in) { 1334550a7375SFelipe Balbi struct musb *musb = musb_ep->musb; 1335550a7375SFelipe Balbi int epnum = musb_ep->current_epnum; 1336550a7375SFelipe Balbi void __iomem *mbase = musb->mregs; 1337550a7375SFelipe Balbi unsigned long flags; 1338550a7375SFelipe Balbi 1339550a7375SFelipe Balbi spin_lock_irqsave(&musb->lock, flags); 1340550a7375SFelipe Balbi 1341550a7375SFelipe Balbi musb_ep_select(mbase, epnum); 1342550a7375SFelipe Balbi /* FIXME return zero unless RXPKTRDY is set */ 1343550a7375SFelipe Balbi retval = musb_readw(epio, MUSB_RXCOUNT); 1344550a7375SFelipe Balbi 1345550a7375SFelipe Balbi spin_unlock_irqrestore(&musb->lock, flags); 1346550a7375SFelipe Balbi } 1347550a7375SFelipe Balbi return retval; 1348550a7375SFelipe Balbi } 1349550a7375SFelipe Balbi 1350550a7375SFelipe Balbi static void musb_gadget_fifo_flush(struct usb_ep *ep) 1351550a7375SFelipe Balbi { 1352550a7375SFelipe Balbi struct musb_ep *musb_ep = to_musb_ep(ep); 1353550a7375SFelipe Balbi struct musb *musb = musb_ep->musb; 1354550a7375SFelipe Balbi u8 epnum = musb_ep->current_epnum; 1355550a7375SFelipe Balbi void __iomem *epio = musb->endpoints[epnum].regs; 1356550a7375SFelipe Balbi void __iomem *mbase; 1357550a7375SFelipe Balbi unsigned long flags; 1358550a7375SFelipe Balbi u16 csr, int_txe; 1359550a7375SFelipe Balbi 1360550a7375SFelipe Balbi mbase = musb->mregs; 1361550a7375SFelipe Balbi 1362550a7375SFelipe Balbi spin_lock_irqsave(&musb->lock, flags); 1363550a7375SFelipe Balbi musb_ep_select(mbase, (u8) epnum); 1364550a7375SFelipe Balbi 1365550a7375SFelipe Balbi /* disable interrupts */ 1366550a7375SFelipe Balbi int_txe = musb_readw(mbase, MUSB_INTRTXE); 1367550a7375SFelipe Balbi musb_writew(mbase, MUSB_INTRTXE, int_txe & ~(1 << epnum)); 1368550a7375SFelipe Balbi 1369550a7375SFelipe Balbi if (musb_ep->is_in) { 1370550a7375SFelipe Balbi csr = musb_readw(epio, MUSB_TXCSR); 1371550a7375SFelipe Balbi if (csr & MUSB_TXCSR_FIFONOTEMPTY) { 1372550a7375SFelipe Balbi csr |= MUSB_TXCSR_FLUSHFIFO | MUSB_TXCSR_P_WZC_BITS; 1373550a7375SFelipe Balbi musb_writew(epio, MUSB_TXCSR, csr); 1374550a7375SFelipe Balbi /* REVISIT may be inappropriate w/o FIFONOTEMPTY ... */ 1375550a7375SFelipe Balbi musb_writew(epio, MUSB_TXCSR, csr); 1376550a7375SFelipe Balbi } 1377550a7375SFelipe Balbi } else { 1378550a7375SFelipe Balbi csr = musb_readw(epio, MUSB_RXCSR); 1379550a7375SFelipe Balbi csr |= MUSB_RXCSR_FLUSHFIFO | MUSB_RXCSR_P_WZC_BITS; 1380550a7375SFelipe Balbi musb_writew(epio, MUSB_RXCSR, csr); 1381550a7375SFelipe Balbi musb_writew(epio, MUSB_RXCSR, csr); 1382550a7375SFelipe Balbi } 1383550a7375SFelipe Balbi 1384550a7375SFelipe Balbi /* re-enable interrupt */ 1385550a7375SFelipe Balbi musb_writew(mbase, MUSB_INTRTXE, int_txe); 1386550a7375SFelipe Balbi spin_unlock_irqrestore(&musb->lock, flags); 1387550a7375SFelipe Balbi } 1388550a7375SFelipe Balbi 1389550a7375SFelipe Balbi static const struct usb_ep_ops musb_ep_ops = { 1390550a7375SFelipe Balbi .enable = musb_gadget_enable, 1391550a7375SFelipe Balbi .disable = musb_gadget_disable, 1392550a7375SFelipe Balbi .alloc_request = musb_alloc_request, 1393550a7375SFelipe Balbi .free_request = musb_free_request, 1394550a7375SFelipe Balbi .queue = musb_gadget_queue, 1395550a7375SFelipe Balbi .dequeue = musb_gadget_dequeue, 1396550a7375SFelipe Balbi .set_halt = musb_gadget_set_halt, 139747e97605SSergei Shtylyov .set_wedge = musb_gadget_set_wedge, 1398550a7375SFelipe Balbi .fifo_status = musb_gadget_fifo_status, 1399550a7375SFelipe Balbi .fifo_flush = musb_gadget_fifo_flush 1400550a7375SFelipe Balbi }; 1401550a7375SFelipe Balbi 1402550a7375SFelipe Balbi /* ----------------------------------------------------------------------- */ 1403550a7375SFelipe Balbi 1404550a7375SFelipe Balbi static int musb_gadget_get_frame(struct usb_gadget *gadget) 1405550a7375SFelipe Balbi { 1406550a7375SFelipe Balbi struct musb *musb = gadget_to_musb(gadget); 1407550a7375SFelipe Balbi 1408550a7375SFelipe Balbi return (int)musb_readw(musb->mregs, MUSB_FRAME); 1409550a7375SFelipe Balbi } 1410550a7375SFelipe Balbi 1411550a7375SFelipe Balbi static int musb_gadget_wakeup(struct usb_gadget *gadget) 1412550a7375SFelipe Balbi { 1413550a7375SFelipe Balbi struct musb *musb = gadget_to_musb(gadget); 1414550a7375SFelipe Balbi void __iomem *mregs = musb->mregs; 1415550a7375SFelipe Balbi unsigned long flags; 1416550a7375SFelipe Balbi int status = -EINVAL; 1417550a7375SFelipe Balbi u8 power, devctl; 1418550a7375SFelipe Balbi int retries; 1419550a7375SFelipe Balbi 1420550a7375SFelipe Balbi spin_lock_irqsave(&musb->lock, flags); 1421550a7375SFelipe Balbi 142284e250ffSDavid Brownell switch (musb->xceiv->state) { 1423550a7375SFelipe Balbi case OTG_STATE_B_PERIPHERAL: 1424550a7375SFelipe Balbi /* NOTE: OTG state machine doesn't include B_SUSPENDED; 1425550a7375SFelipe Balbi * that's part of the standard usb 1.1 state machine, and 1426550a7375SFelipe Balbi * doesn't affect OTG transitions. 1427550a7375SFelipe Balbi */ 1428550a7375SFelipe Balbi if (musb->may_wakeup && musb->is_suspended) 1429550a7375SFelipe Balbi break; 1430550a7375SFelipe Balbi goto done; 1431550a7375SFelipe Balbi case OTG_STATE_B_IDLE: 1432550a7375SFelipe Balbi /* Start SRP ... OTG not required. */ 1433550a7375SFelipe Balbi devctl = musb_readb(mregs, MUSB_DEVCTL); 1434550a7375SFelipe Balbi DBG(2, "Sending SRP: devctl: %02x\n", devctl); 1435550a7375SFelipe Balbi devctl |= MUSB_DEVCTL_SESSION; 1436550a7375SFelipe Balbi musb_writeb(mregs, MUSB_DEVCTL, devctl); 1437550a7375SFelipe Balbi devctl = musb_readb(mregs, MUSB_DEVCTL); 1438550a7375SFelipe Balbi retries = 100; 1439550a7375SFelipe Balbi while (!(devctl & MUSB_DEVCTL_SESSION)) { 1440550a7375SFelipe Balbi devctl = musb_readb(mregs, MUSB_DEVCTL); 1441550a7375SFelipe Balbi if (retries-- < 1) 1442550a7375SFelipe Balbi break; 1443550a7375SFelipe Balbi } 1444550a7375SFelipe Balbi retries = 10000; 1445550a7375SFelipe Balbi while (devctl & MUSB_DEVCTL_SESSION) { 1446550a7375SFelipe Balbi devctl = musb_readb(mregs, MUSB_DEVCTL); 1447550a7375SFelipe Balbi if (retries-- < 1) 1448550a7375SFelipe Balbi break; 1449550a7375SFelipe Balbi } 1450550a7375SFelipe Balbi 1451550a7375SFelipe Balbi /* Block idling for at least 1s */ 1452550a7375SFelipe Balbi musb_platform_try_idle(musb, 1453550a7375SFelipe Balbi jiffies + msecs_to_jiffies(1 * HZ)); 1454550a7375SFelipe Balbi 1455550a7375SFelipe Balbi status = 0; 1456550a7375SFelipe Balbi goto done; 1457550a7375SFelipe Balbi default: 1458550a7375SFelipe Balbi DBG(2, "Unhandled wake: %s\n", otg_state_string(musb)); 1459550a7375SFelipe Balbi goto done; 1460550a7375SFelipe Balbi } 1461550a7375SFelipe Balbi 1462550a7375SFelipe Balbi status = 0; 1463550a7375SFelipe Balbi 1464550a7375SFelipe Balbi power = musb_readb(mregs, MUSB_POWER); 1465550a7375SFelipe Balbi power |= MUSB_POWER_RESUME; 1466550a7375SFelipe Balbi musb_writeb(mregs, MUSB_POWER, power); 1467550a7375SFelipe Balbi DBG(2, "issue wakeup\n"); 1468550a7375SFelipe Balbi 1469550a7375SFelipe Balbi /* FIXME do this next chunk in a timer callback, no udelay */ 1470550a7375SFelipe Balbi mdelay(2); 1471550a7375SFelipe Balbi 1472550a7375SFelipe Balbi power = musb_readb(mregs, MUSB_POWER); 1473550a7375SFelipe Balbi power &= ~MUSB_POWER_RESUME; 1474550a7375SFelipe Balbi musb_writeb(mregs, MUSB_POWER, power); 1475550a7375SFelipe Balbi done: 1476550a7375SFelipe Balbi spin_unlock_irqrestore(&musb->lock, flags); 1477550a7375SFelipe Balbi return status; 1478550a7375SFelipe Balbi } 1479550a7375SFelipe Balbi 1480550a7375SFelipe Balbi static int 1481550a7375SFelipe Balbi musb_gadget_set_self_powered(struct usb_gadget *gadget, int is_selfpowered) 1482550a7375SFelipe Balbi { 1483550a7375SFelipe Balbi struct musb *musb = gadget_to_musb(gadget); 1484550a7375SFelipe Balbi 1485550a7375SFelipe Balbi musb->is_self_powered = !!is_selfpowered; 1486550a7375SFelipe Balbi return 0; 1487550a7375SFelipe Balbi } 1488550a7375SFelipe Balbi 1489550a7375SFelipe Balbi static void musb_pullup(struct musb *musb, int is_on) 1490550a7375SFelipe Balbi { 1491550a7375SFelipe Balbi u8 power; 1492550a7375SFelipe Balbi 1493550a7375SFelipe Balbi power = musb_readb(musb->mregs, MUSB_POWER); 1494550a7375SFelipe Balbi if (is_on) 1495550a7375SFelipe Balbi power |= MUSB_POWER_SOFTCONN; 1496550a7375SFelipe Balbi else 1497550a7375SFelipe Balbi power &= ~MUSB_POWER_SOFTCONN; 1498550a7375SFelipe Balbi 1499550a7375SFelipe Balbi /* FIXME if on, HdrcStart; if off, HdrcStop */ 1500550a7375SFelipe Balbi 1501550a7375SFelipe Balbi DBG(3, "gadget %s D+ pullup %s\n", 1502550a7375SFelipe Balbi musb->gadget_driver->function, is_on ? "on" : "off"); 1503550a7375SFelipe Balbi musb_writeb(musb->mregs, MUSB_POWER, power); 1504550a7375SFelipe Balbi } 1505550a7375SFelipe Balbi 1506550a7375SFelipe Balbi #if 0 1507550a7375SFelipe Balbi static int musb_gadget_vbus_session(struct usb_gadget *gadget, int is_active) 1508550a7375SFelipe Balbi { 1509550a7375SFelipe Balbi DBG(2, "<= %s =>\n", __func__); 1510550a7375SFelipe Balbi 1511550a7375SFelipe Balbi /* 1512550a7375SFelipe Balbi * FIXME iff driver's softconnect flag is set (as it is during probe, 1513550a7375SFelipe Balbi * though that can clear it), just musb_pullup(). 1514550a7375SFelipe Balbi */ 1515550a7375SFelipe Balbi 1516550a7375SFelipe Balbi return -EINVAL; 1517550a7375SFelipe Balbi } 1518550a7375SFelipe Balbi #endif 1519550a7375SFelipe Balbi 1520550a7375SFelipe Balbi static int musb_gadget_vbus_draw(struct usb_gadget *gadget, unsigned mA) 1521550a7375SFelipe Balbi { 1522550a7375SFelipe Balbi struct musb *musb = gadget_to_musb(gadget); 1523550a7375SFelipe Balbi 152484e250ffSDavid Brownell if (!musb->xceiv->set_power) 1525550a7375SFelipe Balbi return -EOPNOTSUPP; 152684e250ffSDavid Brownell return otg_set_power(musb->xceiv, mA); 1527550a7375SFelipe Balbi } 1528550a7375SFelipe Balbi 1529550a7375SFelipe Balbi static int musb_gadget_pullup(struct usb_gadget *gadget, int is_on) 1530550a7375SFelipe Balbi { 1531550a7375SFelipe Balbi struct musb *musb = gadget_to_musb(gadget); 1532550a7375SFelipe Balbi unsigned long flags; 1533550a7375SFelipe Balbi 1534550a7375SFelipe Balbi is_on = !!is_on; 1535550a7375SFelipe Balbi 1536550a7375SFelipe Balbi /* NOTE: this assumes we are sensing vbus; we'd rather 1537550a7375SFelipe Balbi * not pullup unless the B-session is active. 1538550a7375SFelipe Balbi */ 1539550a7375SFelipe Balbi spin_lock_irqsave(&musb->lock, flags); 1540550a7375SFelipe Balbi if (is_on != musb->softconnect) { 1541550a7375SFelipe Balbi musb->softconnect = is_on; 1542550a7375SFelipe Balbi musb_pullup(musb, is_on); 1543550a7375SFelipe Balbi } 1544550a7375SFelipe Balbi spin_unlock_irqrestore(&musb->lock, flags); 1545550a7375SFelipe Balbi return 0; 1546550a7375SFelipe Balbi } 1547550a7375SFelipe Balbi 1548550a7375SFelipe Balbi static const struct usb_gadget_ops musb_gadget_operations = { 1549550a7375SFelipe Balbi .get_frame = musb_gadget_get_frame, 1550550a7375SFelipe Balbi .wakeup = musb_gadget_wakeup, 1551550a7375SFelipe Balbi .set_selfpowered = musb_gadget_set_self_powered, 1552550a7375SFelipe Balbi /* .vbus_session = musb_gadget_vbus_session, */ 1553550a7375SFelipe Balbi .vbus_draw = musb_gadget_vbus_draw, 1554550a7375SFelipe Balbi .pullup = musb_gadget_pullup, 1555550a7375SFelipe Balbi }; 1556550a7375SFelipe Balbi 1557550a7375SFelipe Balbi /* ----------------------------------------------------------------------- */ 1558550a7375SFelipe Balbi 1559550a7375SFelipe Balbi /* Registration */ 1560550a7375SFelipe Balbi 1561550a7375SFelipe Balbi /* Only this registration code "knows" the rule (from USB standards) 1562550a7375SFelipe Balbi * about there being only one external upstream port. It assumes 1563550a7375SFelipe Balbi * all peripheral ports are external... 1564550a7375SFelipe Balbi */ 1565550a7375SFelipe Balbi static struct musb *the_gadget; 1566550a7375SFelipe Balbi 1567550a7375SFelipe Balbi static void musb_gadget_release(struct device *dev) 1568550a7375SFelipe Balbi { 1569550a7375SFelipe Balbi /* kref_put(WHAT) */ 1570550a7375SFelipe Balbi dev_dbg(dev, "%s\n", __func__); 1571550a7375SFelipe Balbi } 1572550a7375SFelipe Balbi 1573550a7375SFelipe Balbi 1574550a7375SFelipe Balbi static void __init 1575550a7375SFelipe Balbi init_peripheral_ep(struct musb *musb, struct musb_ep *ep, u8 epnum, int is_in) 1576550a7375SFelipe Balbi { 1577550a7375SFelipe Balbi struct musb_hw_ep *hw_ep = musb->endpoints + epnum; 1578550a7375SFelipe Balbi 1579550a7375SFelipe Balbi memset(ep, 0, sizeof *ep); 1580550a7375SFelipe Balbi 1581550a7375SFelipe Balbi ep->current_epnum = epnum; 1582550a7375SFelipe Balbi ep->musb = musb; 1583550a7375SFelipe Balbi ep->hw_ep = hw_ep; 1584550a7375SFelipe Balbi ep->is_in = is_in; 1585550a7375SFelipe Balbi 1586550a7375SFelipe Balbi INIT_LIST_HEAD(&ep->req_list); 1587550a7375SFelipe Balbi 1588550a7375SFelipe Balbi sprintf(ep->name, "ep%d%s", epnum, 1589550a7375SFelipe Balbi (!epnum || hw_ep->is_shared_fifo) ? "" : ( 1590550a7375SFelipe Balbi is_in ? "in" : "out")); 1591550a7375SFelipe Balbi ep->end_point.name = ep->name; 1592550a7375SFelipe Balbi INIT_LIST_HEAD(&ep->end_point.ep_list); 1593550a7375SFelipe Balbi if (!epnum) { 1594550a7375SFelipe Balbi ep->end_point.maxpacket = 64; 1595550a7375SFelipe Balbi ep->end_point.ops = &musb_g_ep0_ops; 1596550a7375SFelipe Balbi musb->g.ep0 = &ep->end_point; 1597550a7375SFelipe Balbi } else { 1598550a7375SFelipe Balbi if (is_in) 1599550a7375SFelipe Balbi ep->end_point.maxpacket = hw_ep->max_packet_sz_tx; 1600550a7375SFelipe Balbi else 1601550a7375SFelipe Balbi ep->end_point.maxpacket = hw_ep->max_packet_sz_rx; 1602550a7375SFelipe Balbi ep->end_point.ops = &musb_ep_ops; 1603550a7375SFelipe Balbi list_add_tail(&ep->end_point.ep_list, &musb->g.ep_list); 1604550a7375SFelipe Balbi } 1605550a7375SFelipe Balbi } 1606550a7375SFelipe Balbi 1607550a7375SFelipe Balbi /* 1608550a7375SFelipe Balbi * Initialize the endpoints exposed to peripheral drivers, with backlinks 1609550a7375SFelipe Balbi * to the rest of the driver state. 1610550a7375SFelipe Balbi */ 1611550a7375SFelipe Balbi static inline void __init musb_g_init_endpoints(struct musb *musb) 1612550a7375SFelipe Balbi { 1613550a7375SFelipe Balbi u8 epnum; 1614550a7375SFelipe Balbi struct musb_hw_ep *hw_ep; 1615550a7375SFelipe Balbi unsigned count = 0; 1616550a7375SFelipe Balbi 1617550a7375SFelipe Balbi /* intialize endpoint list just once */ 1618550a7375SFelipe Balbi INIT_LIST_HEAD(&(musb->g.ep_list)); 1619550a7375SFelipe Balbi 1620550a7375SFelipe Balbi for (epnum = 0, hw_ep = musb->endpoints; 1621550a7375SFelipe Balbi epnum < musb->nr_endpoints; 1622550a7375SFelipe Balbi epnum++, hw_ep++) { 1623550a7375SFelipe Balbi if (hw_ep->is_shared_fifo /* || !epnum */) { 1624550a7375SFelipe Balbi init_peripheral_ep(musb, &hw_ep->ep_in, epnum, 0); 1625550a7375SFelipe Balbi count++; 1626550a7375SFelipe Balbi } else { 1627550a7375SFelipe Balbi if (hw_ep->max_packet_sz_tx) { 1628550a7375SFelipe Balbi init_peripheral_ep(musb, &hw_ep->ep_in, 1629550a7375SFelipe Balbi epnum, 1); 1630550a7375SFelipe Balbi count++; 1631550a7375SFelipe Balbi } 1632550a7375SFelipe Balbi if (hw_ep->max_packet_sz_rx) { 1633550a7375SFelipe Balbi init_peripheral_ep(musb, &hw_ep->ep_out, 1634550a7375SFelipe Balbi epnum, 0); 1635550a7375SFelipe Balbi count++; 1636550a7375SFelipe Balbi } 1637550a7375SFelipe Balbi } 1638550a7375SFelipe Balbi } 1639550a7375SFelipe Balbi } 1640550a7375SFelipe Balbi 1641550a7375SFelipe Balbi /* called once during driver setup to initialize and link into 1642550a7375SFelipe Balbi * the driver model; memory is zeroed. 1643550a7375SFelipe Balbi */ 1644550a7375SFelipe Balbi int __init musb_gadget_setup(struct musb *musb) 1645550a7375SFelipe Balbi { 1646550a7375SFelipe Balbi int status; 1647550a7375SFelipe Balbi 1648550a7375SFelipe Balbi /* REVISIT minor race: if (erroneously) setting up two 1649550a7375SFelipe Balbi * musb peripherals at the same time, only the bus lock 1650550a7375SFelipe Balbi * is probably held. 1651550a7375SFelipe Balbi */ 1652550a7375SFelipe Balbi if (the_gadget) 1653550a7375SFelipe Balbi return -EBUSY; 1654550a7375SFelipe Balbi the_gadget = musb; 1655550a7375SFelipe Balbi 1656550a7375SFelipe Balbi musb->g.ops = &musb_gadget_operations; 1657550a7375SFelipe Balbi musb->g.is_dualspeed = 1; 1658550a7375SFelipe Balbi musb->g.speed = USB_SPEED_UNKNOWN; 1659550a7375SFelipe Balbi 1660550a7375SFelipe Balbi /* this "gadget" abstracts/virtualizes the controller */ 1661427c4f33SKay Sievers dev_set_name(&musb->g.dev, "gadget"); 1662550a7375SFelipe Balbi musb->g.dev.parent = musb->controller; 1663550a7375SFelipe Balbi musb->g.dev.dma_mask = musb->controller->dma_mask; 1664550a7375SFelipe Balbi musb->g.dev.release = musb_gadget_release; 1665550a7375SFelipe Balbi musb->g.name = musb_driver_name; 1666550a7375SFelipe Balbi 1667550a7375SFelipe Balbi if (is_otg_enabled(musb)) 1668550a7375SFelipe Balbi musb->g.is_otg = 1; 1669550a7375SFelipe Balbi 1670550a7375SFelipe Balbi musb_g_init_endpoints(musb); 1671550a7375SFelipe Balbi 1672550a7375SFelipe Balbi musb->is_active = 0; 1673550a7375SFelipe Balbi musb_platform_try_idle(musb, 0); 1674550a7375SFelipe Balbi 1675550a7375SFelipe Balbi status = device_register(&musb->g.dev); 1676550a7375SFelipe Balbi if (status != 0) 1677550a7375SFelipe Balbi the_gadget = NULL; 1678550a7375SFelipe Balbi return status; 1679550a7375SFelipe Balbi } 1680550a7375SFelipe Balbi 1681550a7375SFelipe Balbi void musb_gadget_cleanup(struct musb *musb) 1682550a7375SFelipe Balbi { 1683550a7375SFelipe Balbi if (musb != the_gadget) 1684550a7375SFelipe Balbi return; 1685550a7375SFelipe Balbi 1686550a7375SFelipe Balbi device_unregister(&musb->g.dev); 1687550a7375SFelipe Balbi the_gadget = NULL; 1688550a7375SFelipe Balbi } 1689550a7375SFelipe Balbi 1690550a7375SFelipe Balbi /* 1691550a7375SFelipe Balbi * Register the gadget driver. Used by gadget drivers when 1692550a7375SFelipe Balbi * registering themselves with the controller. 1693550a7375SFelipe Balbi * 1694550a7375SFelipe Balbi * -EINVAL something went wrong (not driver) 1695550a7375SFelipe Balbi * -EBUSY another gadget is already using the controller 1696550a7375SFelipe Balbi * -ENOMEM no memeory to perform the operation 1697550a7375SFelipe Balbi * 1698550a7375SFelipe Balbi * @param driver the gadget driver 1699550a7375SFelipe Balbi * @return <0 if error, 0 if everything is fine 1700550a7375SFelipe Balbi */ 1701550a7375SFelipe Balbi int usb_gadget_register_driver(struct usb_gadget_driver *driver) 1702550a7375SFelipe Balbi { 1703550a7375SFelipe Balbi int retval; 1704550a7375SFelipe Balbi unsigned long flags; 1705550a7375SFelipe Balbi struct musb *musb = the_gadget; 1706550a7375SFelipe Balbi 1707550a7375SFelipe Balbi if (!driver 1708550a7375SFelipe Balbi || driver->speed != USB_SPEED_HIGH 1709550a7375SFelipe Balbi || !driver->bind 1710550a7375SFelipe Balbi || !driver->setup) 1711550a7375SFelipe Balbi return -EINVAL; 1712550a7375SFelipe Balbi 1713550a7375SFelipe Balbi /* driver must be initialized to support peripheral mode */ 171408e6c972SRoel Kluin if (!musb) { 1715550a7375SFelipe Balbi DBG(1, "%s, no dev??\n", __func__); 1716550a7375SFelipe Balbi return -ENODEV; 1717550a7375SFelipe Balbi } 1718550a7375SFelipe Balbi 1719550a7375SFelipe Balbi DBG(3, "registering driver %s\n", driver->function); 1720550a7375SFelipe Balbi spin_lock_irqsave(&musb->lock, flags); 1721550a7375SFelipe Balbi 1722550a7375SFelipe Balbi if (musb->gadget_driver) { 1723550a7375SFelipe Balbi DBG(1, "%s is already bound to %s\n", 1724550a7375SFelipe Balbi musb_driver_name, 1725550a7375SFelipe Balbi musb->gadget_driver->driver.name); 1726550a7375SFelipe Balbi retval = -EBUSY; 1727550a7375SFelipe Balbi } else { 1728550a7375SFelipe Balbi musb->gadget_driver = driver; 1729550a7375SFelipe Balbi musb->g.dev.driver = &driver->driver; 1730550a7375SFelipe Balbi driver->driver.bus = NULL; 1731550a7375SFelipe Balbi musb->softconnect = 1; 1732550a7375SFelipe Balbi retval = 0; 1733550a7375SFelipe Balbi } 1734550a7375SFelipe Balbi 1735550a7375SFelipe Balbi spin_unlock_irqrestore(&musb->lock, flags); 1736550a7375SFelipe Balbi 1737f362a475SFelipe Balbi if (retval == 0) { 1738550a7375SFelipe Balbi retval = driver->bind(&musb->g); 1739550a7375SFelipe Balbi if (retval != 0) { 1740550a7375SFelipe Balbi DBG(3, "bind to driver %s failed --> %d\n", 1741550a7375SFelipe Balbi driver->driver.name, retval); 1742550a7375SFelipe Balbi musb->gadget_driver = NULL; 1743550a7375SFelipe Balbi musb->g.dev.driver = NULL; 1744550a7375SFelipe Balbi } 1745550a7375SFelipe Balbi 1746550a7375SFelipe Balbi spin_lock_irqsave(&musb->lock, flags); 1747550a7375SFelipe Balbi 174884e250ffSDavid Brownell otg_set_peripheral(musb->xceiv, &musb->g); 1749d4c433feSArnaud Mandy musb->xceiv->state = OTG_STATE_B_IDLE; 1750550a7375SFelipe Balbi musb->is_active = 1; 1751550a7375SFelipe Balbi 1752550a7375SFelipe Balbi /* FIXME this ignores the softconnect flag. Drivers are 1753550a7375SFelipe Balbi * allowed hold the peripheral inactive until for example 1754550a7375SFelipe Balbi * userspace hooks up printer hardware or DSP codecs, so 1755550a7375SFelipe Balbi * hosts only see fully functional devices. 1756550a7375SFelipe Balbi */ 1757550a7375SFelipe Balbi 1758550a7375SFelipe Balbi if (!is_otg_enabled(musb)) 1759550a7375SFelipe Balbi musb_start(musb); 1760550a7375SFelipe Balbi 176184e250ffSDavid Brownell otg_set_peripheral(musb->xceiv, &musb->g); 176284e250ffSDavid Brownell 1763550a7375SFelipe Balbi spin_unlock_irqrestore(&musb->lock, flags); 1764550a7375SFelipe Balbi 1765550a7375SFelipe Balbi if (is_otg_enabled(musb)) { 1766550a7375SFelipe Balbi DBG(3, "OTG startup...\n"); 1767550a7375SFelipe Balbi 1768550a7375SFelipe Balbi /* REVISIT: funcall to other code, which also 1769550a7375SFelipe Balbi * handles power budgeting ... this way also 1770550a7375SFelipe Balbi * ensures HdrcStart is indirectly called. 1771550a7375SFelipe Balbi */ 1772550a7375SFelipe Balbi retval = usb_add_hcd(musb_to_hcd(musb), -1, 0); 1773550a7375SFelipe Balbi if (retval < 0) { 1774550a7375SFelipe Balbi DBG(1, "add_hcd failed, %d\n", retval); 1775550a7375SFelipe Balbi spin_lock_irqsave(&musb->lock, flags); 177684e250ffSDavid Brownell otg_set_peripheral(musb->xceiv, NULL); 1777550a7375SFelipe Balbi musb->gadget_driver = NULL; 1778550a7375SFelipe Balbi musb->g.dev.driver = NULL; 1779550a7375SFelipe Balbi spin_unlock_irqrestore(&musb->lock, flags); 1780550a7375SFelipe Balbi } 1781550a7375SFelipe Balbi } 1782550a7375SFelipe Balbi } 1783550a7375SFelipe Balbi 1784550a7375SFelipe Balbi return retval; 1785550a7375SFelipe Balbi } 1786550a7375SFelipe Balbi EXPORT_SYMBOL(usb_gadget_register_driver); 1787550a7375SFelipe Balbi 1788550a7375SFelipe Balbi static void stop_activity(struct musb *musb, struct usb_gadget_driver *driver) 1789550a7375SFelipe Balbi { 1790550a7375SFelipe Balbi int i; 1791550a7375SFelipe Balbi struct musb_hw_ep *hw_ep; 1792550a7375SFelipe Balbi 1793550a7375SFelipe Balbi /* don't disconnect if it's not connected */ 1794550a7375SFelipe Balbi if (musb->g.speed == USB_SPEED_UNKNOWN) 1795550a7375SFelipe Balbi driver = NULL; 1796550a7375SFelipe Balbi else 1797550a7375SFelipe Balbi musb->g.speed = USB_SPEED_UNKNOWN; 1798550a7375SFelipe Balbi 1799550a7375SFelipe Balbi /* deactivate the hardware */ 1800550a7375SFelipe Balbi if (musb->softconnect) { 1801550a7375SFelipe Balbi musb->softconnect = 0; 1802550a7375SFelipe Balbi musb_pullup(musb, 0); 1803550a7375SFelipe Balbi } 1804550a7375SFelipe Balbi musb_stop(musb); 1805550a7375SFelipe Balbi 1806550a7375SFelipe Balbi /* killing any outstanding requests will quiesce the driver; 1807550a7375SFelipe Balbi * then report disconnect 1808550a7375SFelipe Balbi */ 1809550a7375SFelipe Balbi if (driver) { 1810550a7375SFelipe Balbi for (i = 0, hw_ep = musb->endpoints; 1811550a7375SFelipe Balbi i < musb->nr_endpoints; 1812550a7375SFelipe Balbi i++, hw_ep++) { 1813550a7375SFelipe Balbi musb_ep_select(musb->mregs, i); 1814550a7375SFelipe Balbi if (hw_ep->is_shared_fifo /* || !epnum */) { 1815550a7375SFelipe Balbi nuke(&hw_ep->ep_in, -ESHUTDOWN); 1816550a7375SFelipe Balbi } else { 1817550a7375SFelipe Balbi if (hw_ep->max_packet_sz_tx) 1818550a7375SFelipe Balbi nuke(&hw_ep->ep_in, -ESHUTDOWN); 1819550a7375SFelipe Balbi if (hw_ep->max_packet_sz_rx) 1820550a7375SFelipe Balbi nuke(&hw_ep->ep_out, -ESHUTDOWN); 1821550a7375SFelipe Balbi } 1822550a7375SFelipe Balbi } 1823550a7375SFelipe Balbi 1824550a7375SFelipe Balbi spin_unlock(&musb->lock); 1825550a7375SFelipe Balbi driver->disconnect(&musb->g); 1826550a7375SFelipe Balbi spin_lock(&musb->lock); 1827550a7375SFelipe Balbi } 1828550a7375SFelipe Balbi } 1829550a7375SFelipe Balbi 1830550a7375SFelipe Balbi /* 1831550a7375SFelipe Balbi * Unregister the gadget driver. Used by gadget drivers when 1832550a7375SFelipe Balbi * unregistering themselves from the controller. 1833550a7375SFelipe Balbi * 1834550a7375SFelipe Balbi * @param driver the gadget driver to unregister 1835550a7375SFelipe Balbi */ 1836550a7375SFelipe Balbi int usb_gadget_unregister_driver(struct usb_gadget_driver *driver) 1837550a7375SFelipe Balbi { 1838550a7375SFelipe Balbi unsigned long flags; 1839550a7375SFelipe Balbi int retval = 0; 1840550a7375SFelipe Balbi struct musb *musb = the_gadget; 1841550a7375SFelipe Balbi 1842550a7375SFelipe Balbi if (!driver || !driver->unbind || !musb) 1843550a7375SFelipe Balbi return -EINVAL; 1844550a7375SFelipe Balbi 1845550a7375SFelipe Balbi /* REVISIT always use otg_set_peripheral() here too; 1846550a7375SFelipe Balbi * this needs to shut down the OTG engine. 1847550a7375SFelipe Balbi */ 1848550a7375SFelipe Balbi 1849550a7375SFelipe Balbi spin_lock_irqsave(&musb->lock, flags); 1850550a7375SFelipe Balbi 1851550a7375SFelipe Balbi #ifdef CONFIG_USB_MUSB_OTG 1852550a7375SFelipe Balbi musb_hnp_stop(musb); 1853550a7375SFelipe Balbi #endif 1854550a7375SFelipe Balbi 1855550a7375SFelipe Balbi if (musb->gadget_driver == driver) { 1856550a7375SFelipe Balbi 1857550a7375SFelipe Balbi (void) musb_gadget_vbus_draw(&musb->g, 0); 1858550a7375SFelipe Balbi 185984e250ffSDavid Brownell musb->xceiv->state = OTG_STATE_UNDEFINED; 1860550a7375SFelipe Balbi stop_activity(musb, driver); 186184e250ffSDavid Brownell otg_set_peripheral(musb->xceiv, NULL); 1862550a7375SFelipe Balbi 1863550a7375SFelipe Balbi DBG(3, "unregistering driver %s\n", driver->function); 1864550a7375SFelipe Balbi spin_unlock_irqrestore(&musb->lock, flags); 1865550a7375SFelipe Balbi driver->unbind(&musb->g); 1866550a7375SFelipe Balbi spin_lock_irqsave(&musb->lock, flags); 1867550a7375SFelipe Balbi 1868550a7375SFelipe Balbi musb->gadget_driver = NULL; 1869550a7375SFelipe Balbi musb->g.dev.driver = NULL; 1870550a7375SFelipe Balbi 1871550a7375SFelipe Balbi musb->is_active = 0; 1872550a7375SFelipe Balbi musb_platform_try_idle(musb, 0); 1873550a7375SFelipe Balbi } else 1874550a7375SFelipe Balbi retval = -EINVAL; 1875550a7375SFelipe Balbi spin_unlock_irqrestore(&musb->lock, flags); 1876550a7375SFelipe Balbi 1877550a7375SFelipe Balbi if (is_otg_enabled(musb) && retval == 0) { 1878550a7375SFelipe Balbi usb_remove_hcd(musb_to_hcd(musb)); 1879550a7375SFelipe Balbi /* FIXME we need to be able to register another 1880550a7375SFelipe Balbi * gadget driver here and have everything work; 1881550a7375SFelipe Balbi * that currently misbehaves. 1882550a7375SFelipe Balbi */ 1883550a7375SFelipe Balbi } 1884550a7375SFelipe Balbi 1885550a7375SFelipe Balbi return retval; 1886550a7375SFelipe Balbi } 1887550a7375SFelipe Balbi EXPORT_SYMBOL(usb_gadget_unregister_driver); 1888550a7375SFelipe Balbi 1889550a7375SFelipe Balbi 1890550a7375SFelipe Balbi /* ----------------------------------------------------------------------- */ 1891550a7375SFelipe Balbi 1892550a7375SFelipe Balbi /* lifecycle operations called through plat_uds.c */ 1893550a7375SFelipe Balbi 1894550a7375SFelipe Balbi void musb_g_resume(struct musb *musb) 1895550a7375SFelipe Balbi { 1896550a7375SFelipe Balbi musb->is_suspended = 0; 189784e250ffSDavid Brownell switch (musb->xceiv->state) { 1898550a7375SFelipe Balbi case OTG_STATE_B_IDLE: 1899550a7375SFelipe Balbi break; 1900550a7375SFelipe Balbi case OTG_STATE_B_WAIT_ACON: 1901550a7375SFelipe Balbi case OTG_STATE_B_PERIPHERAL: 1902550a7375SFelipe Balbi musb->is_active = 1; 1903550a7375SFelipe Balbi if (musb->gadget_driver && musb->gadget_driver->resume) { 1904550a7375SFelipe Balbi spin_unlock(&musb->lock); 1905550a7375SFelipe Balbi musb->gadget_driver->resume(&musb->g); 1906550a7375SFelipe Balbi spin_lock(&musb->lock); 1907550a7375SFelipe Balbi } 1908550a7375SFelipe Balbi break; 1909550a7375SFelipe Balbi default: 1910550a7375SFelipe Balbi WARNING("unhandled RESUME transition (%s)\n", 1911550a7375SFelipe Balbi otg_state_string(musb)); 1912550a7375SFelipe Balbi } 1913550a7375SFelipe Balbi } 1914550a7375SFelipe Balbi 1915550a7375SFelipe Balbi /* called when SOF packets stop for 3+ msec */ 1916550a7375SFelipe Balbi void musb_g_suspend(struct musb *musb) 1917550a7375SFelipe Balbi { 1918550a7375SFelipe Balbi u8 devctl; 1919550a7375SFelipe Balbi 1920550a7375SFelipe Balbi devctl = musb_readb(musb->mregs, MUSB_DEVCTL); 1921550a7375SFelipe Balbi DBG(3, "devctl %02x\n", devctl); 1922550a7375SFelipe Balbi 192384e250ffSDavid Brownell switch (musb->xceiv->state) { 1924550a7375SFelipe Balbi case OTG_STATE_B_IDLE: 1925550a7375SFelipe Balbi if ((devctl & MUSB_DEVCTL_VBUS) == MUSB_DEVCTL_VBUS) 192684e250ffSDavid Brownell musb->xceiv->state = OTG_STATE_B_PERIPHERAL; 1927550a7375SFelipe Balbi break; 1928550a7375SFelipe Balbi case OTG_STATE_B_PERIPHERAL: 1929550a7375SFelipe Balbi musb->is_suspended = 1; 1930550a7375SFelipe Balbi if (musb->gadget_driver && musb->gadget_driver->suspend) { 1931550a7375SFelipe Balbi spin_unlock(&musb->lock); 1932550a7375SFelipe Balbi musb->gadget_driver->suspend(&musb->g); 1933550a7375SFelipe Balbi spin_lock(&musb->lock); 1934550a7375SFelipe Balbi } 1935550a7375SFelipe Balbi break; 1936550a7375SFelipe Balbi default: 1937550a7375SFelipe Balbi /* REVISIT if B_HOST, clear DEVCTL.HOSTREQ; 1938550a7375SFelipe Balbi * A_PERIPHERAL may need care too 1939550a7375SFelipe Balbi */ 1940550a7375SFelipe Balbi WARNING("unhandled SUSPEND transition (%s)\n", 1941550a7375SFelipe Balbi otg_state_string(musb)); 1942550a7375SFelipe Balbi } 1943550a7375SFelipe Balbi } 1944550a7375SFelipe Balbi 1945550a7375SFelipe Balbi /* Called during SRP */ 1946550a7375SFelipe Balbi void musb_g_wakeup(struct musb *musb) 1947550a7375SFelipe Balbi { 1948550a7375SFelipe Balbi musb_gadget_wakeup(&musb->g); 1949550a7375SFelipe Balbi } 1950550a7375SFelipe Balbi 1951550a7375SFelipe Balbi /* called when VBUS drops below session threshold, and in other cases */ 1952550a7375SFelipe Balbi void musb_g_disconnect(struct musb *musb) 1953550a7375SFelipe Balbi { 1954550a7375SFelipe Balbi void __iomem *mregs = musb->mregs; 1955550a7375SFelipe Balbi u8 devctl = musb_readb(mregs, MUSB_DEVCTL); 1956550a7375SFelipe Balbi 1957550a7375SFelipe Balbi DBG(3, "devctl %02x\n", devctl); 1958550a7375SFelipe Balbi 1959550a7375SFelipe Balbi /* clear HR */ 1960550a7375SFelipe Balbi musb_writeb(mregs, MUSB_DEVCTL, devctl & MUSB_DEVCTL_SESSION); 1961550a7375SFelipe Balbi 1962550a7375SFelipe Balbi /* don't draw vbus until new b-default session */ 1963550a7375SFelipe Balbi (void) musb_gadget_vbus_draw(&musb->g, 0); 1964550a7375SFelipe Balbi 1965550a7375SFelipe Balbi musb->g.speed = USB_SPEED_UNKNOWN; 1966550a7375SFelipe Balbi if (musb->gadget_driver && musb->gadget_driver->disconnect) { 1967550a7375SFelipe Balbi spin_unlock(&musb->lock); 1968550a7375SFelipe Balbi musb->gadget_driver->disconnect(&musb->g); 1969550a7375SFelipe Balbi spin_lock(&musb->lock); 1970550a7375SFelipe Balbi } 1971550a7375SFelipe Balbi 197284e250ffSDavid Brownell switch (musb->xceiv->state) { 1973550a7375SFelipe Balbi default: 1974550a7375SFelipe Balbi #ifdef CONFIG_USB_MUSB_OTG 1975550a7375SFelipe Balbi DBG(2, "Unhandled disconnect %s, setting a_idle\n", 1976550a7375SFelipe Balbi otg_state_string(musb)); 197784e250ffSDavid Brownell musb->xceiv->state = OTG_STATE_A_IDLE; 1978ab983f2aSDavid Brownell MUSB_HST_MODE(musb); 1979550a7375SFelipe Balbi break; 1980550a7375SFelipe Balbi case OTG_STATE_A_PERIPHERAL: 19811de00daeSDavid Brownell musb->xceiv->state = OTG_STATE_A_WAIT_BCON; 1982ab983f2aSDavid Brownell MUSB_HST_MODE(musb); 1983550a7375SFelipe Balbi break; 1984550a7375SFelipe Balbi case OTG_STATE_B_WAIT_ACON: 1985550a7375SFelipe Balbi case OTG_STATE_B_HOST: 1986550a7375SFelipe Balbi #endif 1987550a7375SFelipe Balbi case OTG_STATE_B_PERIPHERAL: 1988550a7375SFelipe Balbi case OTG_STATE_B_IDLE: 198984e250ffSDavid Brownell musb->xceiv->state = OTG_STATE_B_IDLE; 1990550a7375SFelipe Balbi break; 1991550a7375SFelipe Balbi case OTG_STATE_B_SRP_INIT: 1992550a7375SFelipe Balbi break; 1993550a7375SFelipe Balbi } 1994550a7375SFelipe Balbi 1995550a7375SFelipe Balbi musb->is_active = 0; 1996550a7375SFelipe Balbi } 1997550a7375SFelipe Balbi 1998550a7375SFelipe Balbi void musb_g_reset(struct musb *musb) 1999550a7375SFelipe Balbi __releases(musb->lock) 2000550a7375SFelipe Balbi __acquires(musb->lock) 2001550a7375SFelipe Balbi { 2002550a7375SFelipe Balbi void __iomem *mbase = musb->mregs; 2003550a7375SFelipe Balbi u8 devctl = musb_readb(mbase, MUSB_DEVCTL); 2004550a7375SFelipe Balbi u8 power; 2005550a7375SFelipe Balbi 2006550a7375SFelipe Balbi DBG(3, "<== %s addr=%x driver '%s'\n", 2007550a7375SFelipe Balbi (devctl & MUSB_DEVCTL_BDEVICE) 2008550a7375SFelipe Balbi ? "B-Device" : "A-Device", 2009550a7375SFelipe Balbi musb_readb(mbase, MUSB_FADDR), 2010550a7375SFelipe Balbi musb->gadget_driver 2011550a7375SFelipe Balbi ? musb->gadget_driver->driver.name 2012550a7375SFelipe Balbi : NULL 2013550a7375SFelipe Balbi ); 2014550a7375SFelipe Balbi 2015550a7375SFelipe Balbi /* report disconnect, if we didn't already (flushing EP state) */ 2016550a7375SFelipe Balbi if (musb->g.speed != USB_SPEED_UNKNOWN) 2017550a7375SFelipe Balbi musb_g_disconnect(musb); 2018550a7375SFelipe Balbi 2019550a7375SFelipe Balbi /* clear HR */ 2020550a7375SFelipe Balbi else if (devctl & MUSB_DEVCTL_HR) 2021550a7375SFelipe Balbi musb_writeb(mbase, MUSB_DEVCTL, MUSB_DEVCTL_SESSION); 2022550a7375SFelipe Balbi 2023550a7375SFelipe Balbi 2024550a7375SFelipe Balbi /* what speed did we negotiate? */ 2025550a7375SFelipe Balbi power = musb_readb(mbase, MUSB_POWER); 2026550a7375SFelipe Balbi musb->g.speed = (power & MUSB_POWER_HSMODE) 2027550a7375SFelipe Balbi ? USB_SPEED_HIGH : USB_SPEED_FULL; 2028550a7375SFelipe Balbi 2029550a7375SFelipe Balbi /* start in USB_STATE_DEFAULT */ 2030550a7375SFelipe Balbi musb->is_active = 1; 2031550a7375SFelipe Balbi musb->is_suspended = 0; 2032550a7375SFelipe Balbi MUSB_DEV_MODE(musb); 2033550a7375SFelipe Balbi musb->address = 0; 2034550a7375SFelipe Balbi musb->ep0_state = MUSB_EP0_STAGE_SETUP; 2035550a7375SFelipe Balbi 2036550a7375SFelipe Balbi musb->may_wakeup = 0; 2037550a7375SFelipe Balbi musb->g.b_hnp_enable = 0; 2038550a7375SFelipe Balbi musb->g.a_alt_hnp_support = 0; 2039550a7375SFelipe Balbi musb->g.a_hnp_support = 0; 2040550a7375SFelipe Balbi 2041550a7375SFelipe Balbi /* Normal reset, as B-Device; 2042550a7375SFelipe Balbi * or else after HNP, as A-Device 2043550a7375SFelipe Balbi */ 2044550a7375SFelipe Balbi if (devctl & MUSB_DEVCTL_BDEVICE) { 204584e250ffSDavid Brownell musb->xceiv->state = OTG_STATE_B_PERIPHERAL; 2046550a7375SFelipe Balbi musb->g.is_a_peripheral = 0; 2047550a7375SFelipe Balbi } else if (is_otg_enabled(musb)) { 204884e250ffSDavid Brownell musb->xceiv->state = OTG_STATE_A_PERIPHERAL; 2049550a7375SFelipe Balbi musb->g.is_a_peripheral = 1; 2050550a7375SFelipe Balbi } else 2051550a7375SFelipe Balbi WARN_ON(1); 2052550a7375SFelipe Balbi 2053550a7375SFelipe Balbi /* start with default limits on VBUS power draw */ 2054550a7375SFelipe Balbi (void) musb_gadget_vbus_draw(&musb->g, 2055550a7375SFelipe Balbi is_otg_enabled(musb) ? 8 : 100); 2056550a7375SFelipe Balbi } 2057