15fd54aceSGreg Kroah-Hartman // SPDX-License-Identifier: GPL-2.0
20cbd4b34SChunfeng Yun /*
30cbd4b34SChunfeng Yun * MediaTek xHCI Host Controller Driver
40cbd4b34SChunfeng Yun *
50cbd4b34SChunfeng Yun * Copyright (c) 2015 MediaTek Inc.
60cbd4b34SChunfeng Yun * Author:
70cbd4b34SChunfeng Yun * Chunfeng Yun <chunfeng.yun@mediatek.com>
80cbd4b34SChunfeng Yun */
90cbd4b34SChunfeng Yun
10*821ad008SChunfeng Yun #include <linux/bitfield.h>
110cbd4b34SChunfeng Yun #include <linux/dma-mapping.h>
120cbd4b34SChunfeng Yun #include <linux/iopoll.h>
130cbd4b34SChunfeng Yun #include <linux/kernel.h>
140cbd4b34SChunfeng Yun #include <linux/mfd/syscon.h>
150cbd4b34SChunfeng Yun #include <linux/module.h>
160cbd4b34SChunfeng Yun #include <linux/of.h>
170cbd4b34SChunfeng Yun #include <linux/platform_device.h>
180cbd4b34SChunfeng Yun #include <linux/pm_runtime.h>
1904284eb7SChunfeng Yun #include <linux/pm_wakeirq.h>
200cbd4b34SChunfeng Yun #include <linux/regmap.h>
210cbd4b34SChunfeng Yun #include <linux/regulator/consumer.h>
2232b615edSChunfeng Yun #include <linux/reset.h>
230cbd4b34SChunfeng Yun
240cbd4b34SChunfeng Yun #include "xhci.h"
250cbd4b34SChunfeng Yun #include "xhci-mtk.h"
260cbd4b34SChunfeng Yun
270cbd4b34SChunfeng Yun /* ip_pw_ctrl0 register */
280cbd4b34SChunfeng Yun #define CTRL0_IP_SW_RST BIT(0)
290cbd4b34SChunfeng Yun
300cbd4b34SChunfeng Yun /* ip_pw_ctrl1 register */
310cbd4b34SChunfeng Yun #define CTRL1_IP_HOST_PDN BIT(0)
320cbd4b34SChunfeng Yun
330cbd4b34SChunfeng Yun /* ip_pw_ctrl2 register */
340cbd4b34SChunfeng Yun #define CTRL2_IP_DEV_PDN BIT(0)
350cbd4b34SChunfeng Yun
360cbd4b34SChunfeng Yun /* ip_pw_sts1 register */
370cbd4b34SChunfeng Yun #define STS1_IP_SLEEP_STS BIT(30)
38ce370bfdSChunfeng Yun #define STS1_U3_MAC_RST BIT(16)
390cbd4b34SChunfeng Yun #define STS1_XHCI_RST BIT(11)
400cbd4b34SChunfeng Yun #define STS1_SYS125_RST BIT(10)
410cbd4b34SChunfeng Yun #define STS1_REF_RST BIT(8)
420cbd4b34SChunfeng Yun #define STS1_SYSPLL_STABLE BIT(0)
430cbd4b34SChunfeng Yun
440cbd4b34SChunfeng Yun /* ip_xhci_cap register */
450cbd4b34SChunfeng Yun #define CAP_U3_PORT_NUM(p) ((p) & 0xff)
460cbd4b34SChunfeng Yun #define CAP_U2_PORT_NUM(p) (((p) >> 8) & 0xff)
470cbd4b34SChunfeng Yun
480cbd4b34SChunfeng Yun /* u3_ctrl_p register */
490cbd4b34SChunfeng Yun #define CTRL_U3_PORT_HOST_SEL BIT(2)
500cbd4b34SChunfeng Yun #define CTRL_U3_PORT_PDN BIT(1)
510cbd4b34SChunfeng Yun #define CTRL_U3_PORT_DIS BIT(0)
520cbd4b34SChunfeng Yun
530cbd4b34SChunfeng Yun /* u2_ctrl_p register */
540cbd4b34SChunfeng Yun #define CTRL_U2_PORT_HOST_SEL BIT(2)
550cbd4b34SChunfeng Yun #define CTRL_U2_PORT_PDN BIT(1)
560cbd4b34SChunfeng Yun #define CTRL_U2_PORT_DIS BIT(0)
570cbd4b34SChunfeng Yun
580cbd4b34SChunfeng Yun /* u2_phy_pll register */
590cbd4b34SChunfeng Yun #define CTRL_U2_FORCE_PLL_STB BIT(28)
600cbd4b34SChunfeng Yun
61926d60aeSChunfeng Yun /* xHCI CSR */
62926d60aeSChunfeng Yun #define LS_EOF_CFG 0x930
63926d60aeSChunfeng Yun #define LSEOF_OFFSET 0x89
64926d60aeSChunfeng Yun
65926d60aeSChunfeng Yun #define FS_EOF_CFG 0x934
66926d60aeSChunfeng Yun #define FSEOF_OFFSET 0x2e
67926d60aeSChunfeng Yun
68926d60aeSChunfeng Yun #define SS_GEN1_EOF_CFG 0x93c
69926d60aeSChunfeng Yun #define SSG1EOF_OFFSET 0x78
70926d60aeSChunfeng Yun
71926d60aeSChunfeng Yun #define HFCNTR_CFG 0x944
72926d60aeSChunfeng Yun #define ITP_DELTA_CLK (0xa << 1)
73926d60aeSChunfeng Yun #define ITP_DELTA_CLK_MASK GENMASK(5, 1)
74926d60aeSChunfeng Yun #define FRMCNT_LEV1_RANG (0x12b << 8)
75926d60aeSChunfeng Yun #define FRMCNT_LEV1_RANG_MASK GENMASK(19, 8)
76926d60aeSChunfeng Yun
77*821ad008SChunfeng Yun #define HSCH_CFG1 0x960
78*821ad008SChunfeng Yun #define SCH3_RXFIFO_DEPTH_MASK GENMASK(21, 20)
79*821ad008SChunfeng Yun
80926d60aeSChunfeng Yun #define SS_GEN2_EOF_CFG 0x990
81926d60aeSChunfeng Yun #define SSG2EOF_OFFSET 0x3c
82926d60aeSChunfeng Yun
83926d60aeSChunfeng Yun #define XSEOF_OFFSET_MASK GENMASK(11, 0)
84926d60aeSChunfeng Yun
85a2ecc4dfSChunfeng Yun /* usb remote wakeup registers in syscon */
86c03b4ccbSChunfeng Yun
87a2ecc4dfSChunfeng Yun /* mt8173 etc */
88a2ecc4dfSChunfeng Yun #define PERI_WK_CTRL1 0x4
89a2ecc4dfSChunfeng Yun #define WC1_IS_C(x) (((x) & 0xf) << 26) /* cycle debounce */
90a2ecc4dfSChunfeng Yun #define WC1_IS_EN BIT(25)
91a2ecc4dfSChunfeng Yun #define WC1_IS_P BIT(6) /* polarity for ip sleep */
920cbd4b34SChunfeng Yun
93c03b4ccbSChunfeng Yun /* mt8183 */
94c03b4ccbSChunfeng Yun #define PERI_WK_CTRL0 0x0
95c03b4ccbSChunfeng Yun #define WC0_IS_C(x) ((u32)(((x) & 0xf) << 28)) /* cycle debounce */
96c03b4ccbSChunfeng Yun #define WC0_IS_P BIT(12) /* polarity */
97c03b4ccbSChunfeng Yun #define WC0_IS_EN BIT(6)
98c03b4ccbSChunfeng Yun
99331c5058SChunfeng Yun /* mt8192 */
100331c5058SChunfeng Yun #define WC0_SSUSB0_CDEN BIT(6)
101331c5058SChunfeng Yun #define WC0_IS_SPM_EN BIT(1)
102331c5058SChunfeng Yun
10343d48bbbSChunfeng Yun /* mt8195 */
10443d48bbbSChunfeng Yun #define PERI_WK_CTRL0_8195 0x04
10543d48bbbSChunfeng Yun #define WC0_IS_P_95 BIT(30) /* polarity */
10643d48bbbSChunfeng Yun #define WC0_IS_C_95(x) ((u32)(((x) & 0x7) << 27))
10743d48bbbSChunfeng Yun #define WC0_IS_EN_P3_95 BIT(26)
10843d48bbbSChunfeng Yun #define WC0_IS_EN_P2_95 BIT(25)
10943d48bbbSChunfeng Yun #define WC0_IS_EN_P1_95 BIT(24)
11043d48bbbSChunfeng Yun
11143d48bbbSChunfeng Yun #define PERI_WK_CTRL1_8195 0x20
11243d48bbbSChunfeng Yun #define WC1_IS_C_95(x) ((u32)(((x) & 0xf) << 28))
11343d48bbbSChunfeng Yun #define WC1_IS_P_95 BIT(12)
11443d48bbbSChunfeng Yun #define WC1_IS_EN_P0_95 BIT(6)
11543d48bbbSChunfeng Yun
116a2ecc4dfSChunfeng Yun /* mt2712 etc */
117a2ecc4dfSChunfeng Yun #define PERI_SSUSB_SPM_CTRL 0x0
118a2ecc4dfSChunfeng Yun #define SSC_IP_SLEEP_EN BIT(4)
119a2ecc4dfSChunfeng Yun #define SSC_SPM_INT_EN BIT(1)
1200cbd4b34SChunfeng Yun
121*821ad008SChunfeng Yun #define SCH_FIFO_TO_KB(x) ((x) >> 10)
122*821ad008SChunfeng Yun
123a2ecc4dfSChunfeng Yun enum ssusb_uwk_vers {
124a2ecc4dfSChunfeng Yun SSUSB_UWK_V1 = 1,
125a2ecc4dfSChunfeng Yun SSUSB_UWK_V2,
126c03b4ccbSChunfeng Yun SSUSB_UWK_V1_1 = 101, /* specific revision 1.01 */
127331c5058SChunfeng Yun SSUSB_UWK_V1_2, /* specific revision 1.2 */
12843d48bbbSChunfeng Yun SSUSB_UWK_V1_3, /* mt8195 IP0 */
12943d48bbbSChunfeng Yun SSUSB_UWK_V1_4, /* mt8195 IP1 */
13043d48bbbSChunfeng Yun SSUSB_UWK_V1_5, /* mt8195 IP2 */
13143d48bbbSChunfeng Yun SSUSB_UWK_V1_6, /* mt8195 IP3 */
1320cbd4b34SChunfeng Yun };
1330cbd4b34SChunfeng Yun
134926d60aeSChunfeng Yun /*
135926d60aeSChunfeng Yun * MT8195 has 4 controllers, the controller1~3's default SOF/ITP interval
136926d60aeSChunfeng Yun * is calculated from the frame counter clock 24M, but in fact, the clock
137926d60aeSChunfeng Yun * is 48M, add workaround for it.
138926d60aeSChunfeng Yun */
xhci_mtk_set_frame_interval(struct xhci_hcd_mtk * mtk)139926d60aeSChunfeng Yun static void xhci_mtk_set_frame_interval(struct xhci_hcd_mtk *mtk)
140926d60aeSChunfeng Yun {
141926d60aeSChunfeng Yun struct device *dev = mtk->dev;
142926d60aeSChunfeng Yun struct usb_hcd *hcd = mtk->hcd;
143926d60aeSChunfeng Yun u32 value;
144926d60aeSChunfeng Yun
145926d60aeSChunfeng Yun if (!of_device_is_compatible(dev->of_node, "mediatek,mt8195-xhci"))
146926d60aeSChunfeng Yun return;
147926d60aeSChunfeng Yun
148926d60aeSChunfeng Yun value = readl(hcd->regs + HFCNTR_CFG);
149926d60aeSChunfeng Yun value &= ~(ITP_DELTA_CLK_MASK | FRMCNT_LEV1_RANG_MASK);
150926d60aeSChunfeng Yun value |= (ITP_DELTA_CLK | FRMCNT_LEV1_RANG);
151926d60aeSChunfeng Yun writel(value, hcd->regs + HFCNTR_CFG);
152926d60aeSChunfeng Yun
153926d60aeSChunfeng Yun value = readl(hcd->regs + LS_EOF_CFG);
154926d60aeSChunfeng Yun value &= ~XSEOF_OFFSET_MASK;
155926d60aeSChunfeng Yun value |= LSEOF_OFFSET;
156926d60aeSChunfeng Yun writel(value, hcd->regs + LS_EOF_CFG);
157926d60aeSChunfeng Yun
158926d60aeSChunfeng Yun value = readl(hcd->regs + FS_EOF_CFG);
159926d60aeSChunfeng Yun value &= ~XSEOF_OFFSET_MASK;
160926d60aeSChunfeng Yun value |= FSEOF_OFFSET;
161926d60aeSChunfeng Yun writel(value, hcd->regs + FS_EOF_CFG);
162926d60aeSChunfeng Yun
163926d60aeSChunfeng Yun value = readl(hcd->regs + SS_GEN1_EOF_CFG);
164926d60aeSChunfeng Yun value &= ~XSEOF_OFFSET_MASK;
165926d60aeSChunfeng Yun value |= SSG1EOF_OFFSET;
166926d60aeSChunfeng Yun writel(value, hcd->regs + SS_GEN1_EOF_CFG);
167926d60aeSChunfeng Yun
168926d60aeSChunfeng Yun value = readl(hcd->regs + SS_GEN2_EOF_CFG);
169926d60aeSChunfeng Yun value &= ~XSEOF_OFFSET_MASK;
170926d60aeSChunfeng Yun value |= SSG2EOF_OFFSET;
171926d60aeSChunfeng Yun writel(value, hcd->regs + SS_GEN2_EOF_CFG);
172926d60aeSChunfeng Yun }
173926d60aeSChunfeng Yun
174*821ad008SChunfeng Yun /*
175*821ad008SChunfeng Yun * workaround: usb3.2 gen1 isoc rx hw issue
176*821ad008SChunfeng Yun * host send out unexpected ACK afer device fininsh a burst transfer with
177*821ad008SChunfeng Yun * a short packet.
178*821ad008SChunfeng Yun */
xhci_mtk_rxfifo_depth_set(struct xhci_hcd_mtk * mtk)179*821ad008SChunfeng Yun static void xhci_mtk_rxfifo_depth_set(struct xhci_hcd_mtk *mtk)
180*821ad008SChunfeng Yun {
181*821ad008SChunfeng Yun struct usb_hcd *hcd = mtk->hcd;
182*821ad008SChunfeng Yun u32 value;
183*821ad008SChunfeng Yun
184*821ad008SChunfeng Yun if (!mtk->rxfifo_depth)
185*821ad008SChunfeng Yun return;
186*821ad008SChunfeng Yun
187*821ad008SChunfeng Yun value = readl(hcd->regs + HSCH_CFG1);
188*821ad008SChunfeng Yun value &= ~SCH3_RXFIFO_DEPTH_MASK;
189*821ad008SChunfeng Yun value |= FIELD_PREP(SCH3_RXFIFO_DEPTH_MASK,
190*821ad008SChunfeng Yun SCH_FIFO_TO_KB(mtk->rxfifo_depth) - 1);
191*821ad008SChunfeng Yun writel(value, hcd->regs + HSCH_CFG1);
192*821ad008SChunfeng Yun }
193*821ad008SChunfeng Yun
xhci_mtk_init_quirk(struct xhci_hcd_mtk * mtk)194*821ad008SChunfeng Yun static void xhci_mtk_init_quirk(struct xhci_hcd_mtk *mtk)
195*821ad008SChunfeng Yun {
196*821ad008SChunfeng Yun /* workaround only for mt8195 */
197*821ad008SChunfeng Yun xhci_mtk_set_frame_interval(mtk);
198*821ad008SChunfeng Yun
199*821ad008SChunfeng Yun /* workaround for SoCs using SSUSB about before IPM v1.6.0 */
200*821ad008SChunfeng Yun xhci_mtk_rxfifo_depth_set(mtk);
201*821ad008SChunfeng Yun }
202*821ad008SChunfeng Yun
xhci_mtk_host_enable(struct xhci_hcd_mtk * mtk)2030cbd4b34SChunfeng Yun static int xhci_mtk_host_enable(struct xhci_hcd_mtk *mtk)
2040cbd4b34SChunfeng Yun {
2050cbd4b34SChunfeng Yun struct mu3c_ippc_regs __iomem *ippc = mtk->ippc_regs;
2060cbd4b34SChunfeng Yun u32 value, check_val;
2076e18cfcaSFrank Wunderlich int u3_ports_disabled = 0;
2080cbd4b34SChunfeng Yun int ret;
2090cbd4b34SChunfeng Yun int i;
2100cbd4b34SChunfeng Yun
211065d48cfSChunfeng Yun if (!mtk->has_ippc)
212065d48cfSChunfeng Yun return 0;
213065d48cfSChunfeng Yun
2140cbd4b34SChunfeng Yun /* power on host ip */
2150cbd4b34SChunfeng Yun value = readl(&ippc->ip_pw_ctr1);
2160cbd4b34SChunfeng Yun value &= ~CTRL1_IP_HOST_PDN;
2170cbd4b34SChunfeng Yun writel(value, &ippc->ip_pw_ctr1);
2180cbd4b34SChunfeng Yun
21955ba6e9eSChunfeng Yun /* power on and enable u3 ports except skipped ones */
2200cbd4b34SChunfeng Yun for (i = 0; i < mtk->num_u3_ports; i++) {
22155ba6e9eSChunfeng Yun if ((0x1 << i) & mtk->u3p_dis_msk) {
2226e18cfcaSFrank Wunderlich u3_ports_disabled++;
22355ba6e9eSChunfeng Yun continue;
22455ba6e9eSChunfeng Yun }
22555ba6e9eSChunfeng Yun
2260cbd4b34SChunfeng Yun value = readl(&ippc->u3_ctrl_p[i]);
2270cbd4b34SChunfeng Yun value &= ~(CTRL_U3_PORT_PDN | CTRL_U3_PORT_DIS);
2280cbd4b34SChunfeng Yun value |= CTRL_U3_PORT_HOST_SEL;
2290cbd4b34SChunfeng Yun writel(value, &ippc->u3_ctrl_p[i]);
2300cbd4b34SChunfeng Yun }
2310cbd4b34SChunfeng Yun
2327465d7b6SChunfeng Yun /* power on and enable all u2 ports except skipped ones */
2330cbd4b34SChunfeng Yun for (i = 0; i < mtk->num_u2_ports; i++) {
2347465d7b6SChunfeng Yun if (BIT(i) & mtk->u2p_dis_msk)
2357465d7b6SChunfeng Yun continue;
2367465d7b6SChunfeng Yun
2370cbd4b34SChunfeng Yun value = readl(&ippc->u2_ctrl_p[i]);
2380cbd4b34SChunfeng Yun value &= ~(CTRL_U2_PORT_PDN | CTRL_U2_PORT_DIS);
2390cbd4b34SChunfeng Yun value |= CTRL_U2_PORT_HOST_SEL;
2400cbd4b34SChunfeng Yun writel(value, &ippc->u2_ctrl_p[i]);
2410cbd4b34SChunfeng Yun }
2420cbd4b34SChunfeng Yun
2430cbd4b34SChunfeng Yun /*
2440cbd4b34SChunfeng Yun * wait for clocks to be stable, and clock domains reset to
2450cbd4b34SChunfeng Yun * be inactive after power on and enable ports
2460cbd4b34SChunfeng Yun */
2470cbd4b34SChunfeng Yun check_val = STS1_SYSPLL_STABLE | STS1_REF_RST |
2480cbd4b34SChunfeng Yun STS1_SYS125_RST | STS1_XHCI_RST;
2490cbd4b34SChunfeng Yun
2506e18cfcaSFrank Wunderlich if (mtk->num_u3_ports > u3_ports_disabled)
251ce370bfdSChunfeng Yun check_val |= STS1_U3_MAC_RST;
252ce370bfdSChunfeng Yun
2530cbd4b34SChunfeng Yun ret = readl_poll_timeout(&ippc->ip_pw_sts1, value,
2540cbd4b34SChunfeng Yun (check_val == (value & check_val)), 100, 20000);
2550cbd4b34SChunfeng Yun if (ret) {
2560cbd4b34SChunfeng Yun dev_err(mtk->dev, "clocks are not stable (0x%x)\n", value);
2570cbd4b34SChunfeng Yun return ret;
2580cbd4b34SChunfeng Yun }
2590cbd4b34SChunfeng Yun
2600cbd4b34SChunfeng Yun return 0;
2610cbd4b34SChunfeng Yun }
2620cbd4b34SChunfeng Yun
xhci_mtk_host_disable(struct xhci_hcd_mtk * mtk)2630cbd4b34SChunfeng Yun static int xhci_mtk_host_disable(struct xhci_hcd_mtk *mtk)
2640cbd4b34SChunfeng Yun {
2650cbd4b34SChunfeng Yun struct mu3c_ippc_regs __iomem *ippc = mtk->ippc_regs;
2660cbd4b34SChunfeng Yun u32 value;
2670cbd4b34SChunfeng Yun int ret;
2680cbd4b34SChunfeng Yun int i;
2690cbd4b34SChunfeng Yun
270065d48cfSChunfeng Yun if (!mtk->has_ippc)
271065d48cfSChunfeng Yun return 0;
272065d48cfSChunfeng Yun
27355ba6e9eSChunfeng Yun /* power down u3 ports except skipped ones */
2740cbd4b34SChunfeng Yun for (i = 0; i < mtk->num_u3_ports; i++) {
27555ba6e9eSChunfeng Yun if ((0x1 << i) & mtk->u3p_dis_msk)
27655ba6e9eSChunfeng Yun continue;
27755ba6e9eSChunfeng Yun
2780cbd4b34SChunfeng Yun value = readl(&ippc->u3_ctrl_p[i]);
2790cbd4b34SChunfeng Yun value |= CTRL_U3_PORT_PDN;
2800cbd4b34SChunfeng Yun writel(value, &ippc->u3_ctrl_p[i]);
2810cbd4b34SChunfeng Yun }
2820cbd4b34SChunfeng Yun
2837465d7b6SChunfeng Yun /* power down all u2 ports except skipped ones */
2840cbd4b34SChunfeng Yun for (i = 0; i < mtk->num_u2_ports; i++) {
2857465d7b6SChunfeng Yun if (BIT(i) & mtk->u2p_dis_msk)
2867465d7b6SChunfeng Yun continue;
2877465d7b6SChunfeng Yun
2880cbd4b34SChunfeng Yun value = readl(&ippc->u2_ctrl_p[i]);
2890cbd4b34SChunfeng Yun value |= CTRL_U2_PORT_PDN;
2900cbd4b34SChunfeng Yun writel(value, &ippc->u2_ctrl_p[i]);
2910cbd4b34SChunfeng Yun }
2920cbd4b34SChunfeng Yun
2930cbd4b34SChunfeng Yun /* power down host ip */
2940cbd4b34SChunfeng Yun value = readl(&ippc->ip_pw_ctr1);
2950cbd4b34SChunfeng Yun value |= CTRL1_IP_HOST_PDN;
2960cbd4b34SChunfeng Yun writel(value, &ippc->ip_pw_ctr1);
2970cbd4b34SChunfeng Yun
2980cbd4b34SChunfeng Yun /* wait for host ip to sleep */
2990cbd4b34SChunfeng Yun ret = readl_poll_timeout(&ippc->ip_pw_sts1, value,
3000cbd4b34SChunfeng Yun (value & STS1_IP_SLEEP_STS), 100, 100000);
3010d8cfeeeSChunfeng Yun if (ret)
3020cbd4b34SChunfeng Yun dev_err(mtk->dev, "ip sleep failed!!!\n");
3030d8cfeeeSChunfeng Yun else /* workaound for platforms using low level latch */
3040d8cfeeeSChunfeng Yun usleep_range(100, 200);
3050d8cfeeeSChunfeng Yun
3060cbd4b34SChunfeng Yun return ret;
3070cbd4b34SChunfeng Yun }
3080cbd4b34SChunfeng Yun
xhci_mtk_ssusb_config(struct xhci_hcd_mtk * mtk)3090cbd4b34SChunfeng Yun static int xhci_mtk_ssusb_config(struct xhci_hcd_mtk *mtk)
3100cbd4b34SChunfeng Yun {
3110cbd4b34SChunfeng Yun struct mu3c_ippc_regs __iomem *ippc = mtk->ippc_regs;
3120cbd4b34SChunfeng Yun u32 value;
3130cbd4b34SChunfeng Yun
314065d48cfSChunfeng Yun if (!mtk->has_ippc)
315065d48cfSChunfeng Yun return 0;
316065d48cfSChunfeng Yun
3170cbd4b34SChunfeng Yun /* reset whole ip */
3180cbd4b34SChunfeng Yun value = readl(&ippc->ip_pw_ctr0);
3190cbd4b34SChunfeng Yun value |= CTRL0_IP_SW_RST;
3200cbd4b34SChunfeng Yun writel(value, &ippc->ip_pw_ctr0);
3210cbd4b34SChunfeng Yun udelay(1);
3220cbd4b34SChunfeng Yun value = readl(&ippc->ip_pw_ctr0);
3230cbd4b34SChunfeng Yun value &= ~CTRL0_IP_SW_RST;
3240cbd4b34SChunfeng Yun writel(value, &ippc->ip_pw_ctr0);
3250cbd4b34SChunfeng Yun
3260cbd4b34SChunfeng Yun /*
3270cbd4b34SChunfeng Yun * device ip is default power-on in fact
3280cbd4b34SChunfeng Yun * power down device ip, otherwise ip-sleep will fail
3290cbd4b34SChunfeng Yun */
3300cbd4b34SChunfeng Yun value = readl(&ippc->ip_pw_ctr2);
3310cbd4b34SChunfeng Yun value |= CTRL2_IP_DEV_PDN;
3320cbd4b34SChunfeng Yun writel(value, &ippc->ip_pw_ctr2);
3330cbd4b34SChunfeng Yun
3340cbd4b34SChunfeng Yun value = readl(&ippc->ip_xhci_cap);
3350cbd4b34SChunfeng Yun mtk->num_u3_ports = CAP_U3_PORT_NUM(value);
3360cbd4b34SChunfeng Yun mtk->num_u2_ports = CAP_U2_PORT_NUM(value);
3370cbd4b34SChunfeng Yun dev_dbg(mtk->dev, "%s u2p:%d, u3p:%d\n", __func__,
3380cbd4b34SChunfeng Yun mtk->num_u2_ports, mtk->num_u3_ports);
3390cbd4b34SChunfeng Yun
3400cbd4b34SChunfeng Yun return xhci_mtk_host_enable(mtk);
3410cbd4b34SChunfeng Yun }
3420cbd4b34SChunfeng Yun
3430cbd4b34SChunfeng Yun /* only clocks can be turn off for ip-sleep wakeup mode */
usb_wakeup_ip_sleep_set(struct xhci_hcd_mtk * mtk,bool enable)344a2ecc4dfSChunfeng Yun static void usb_wakeup_ip_sleep_set(struct xhci_hcd_mtk *mtk, bool enable)
3450cbd4b34SChunfeng Yun {
346a2ecc4dfSChunfeng Yun u32 reg, msk, val;
3470cbd4b34SChunfeng Yun
348a2ecc4dfSChunfeng Yun switch (mtk->uwk_vers) {
349a2ecc4dfSChunfeng Yun case SSUSB_UWK_V1:
350a2ecc4dfSChunfeng Yun reg = mtk->uwk_reg_base + PERI_WK_CTRL1;
351a2ecc4dfSChunfeng Yun msk = WC1_IS_EN | WC1_IS_C(0xf) | WC1_IS_P;
352a2ecc4dfSChunfeng Yun val = enable ? (WC1_IS_EN | WC1_IS_C(0x8)) : 0;
353a2ecc4dfSChunfeng Yun break;
354c03b4ccbSChunfeng Yun case SSUSB_UWK_V1_1:
355c03b4ccbSChunfeng Yun reg = mtk->uwk_reg_base + PERI_WK_CTRL0;
356c03b4ccbSChunfeng Yun msk = WC0_IS_EN | WC0_IS_C(0xf) | WC0_IS_P;
3570d8cfeeeSChunfeng Yun val = enable ? (WC0_IS_EN | WC0_IS_C(0x1)) : 0;
358c03b4ccbSChunfeng Yun break;
359331c5058SChunfeng Yun case SSUSB_UWK_V1_2:
360331c5058SChunfeng Yun reg = mtk->uwk_reg_base + PERI_WK_CTRL0;
361331c5058SChunfeng Yun msk = WC0_SSUSB0_CDEN | WC0_IS_SPM_EN;
362331c5058SChunfeng Yun val = enable ? msk : 0;
363331c5058SChunfeng Yun break;
36443d48bbbSChunfeng Yun case SSUSB_UWK_V1_3:
36543d48bbbSChunfeng Yun reg = mtk->uwk_reg_base + PERI_WK_CTRL1_8195;
36643d48bbbSChunfeng Yun msk = WC1_IS_EN_P0_95 | WC1_IS_C_95(0xf) | WC1_IS_P_95;
36743d48bbbSChunfeng Yun val = enable ? (WC1_IS_EN_P0_95 | WC1_IS_C_95(0x1)) : 0;
36843d48bbbSChunfeng Yun break;
36943d48bbbSChunfeng Yun case SSUSB_UWK_V1_4:
37043d48bbbSChunfeng Yun reg = mtk->uwk_reg_base + PERI_WK_CTRL0_8195;
37143d48bbbSChunfeng Yun msk = WC0_IS_EN_P1_95 | WC0_IS_C_95(0x7) | WC0_IS_P_95;
37243d48bbbSChunfeng Yun val = enable ? (WC0_IS_EN_P1_95 | WC0_IS_C_95(0x1)) : 0;
37343d48bbbSChunfeng Yun break;
37443d48bbbSChunfeng Yun case SSUSB_UWK_V1_5:
37543d48bbbSChunfeng Yun reg = mtk->uwk_reg_base + PERI_WK_CTRL0_8195;
37643d48bbbSChunfeng Yun msk = WC0_IS_EN_P2_95 | WC0_IS_C_95(0x7) | WC0_IS_P_95;
37743d48bbbSChunfeng Yun val = enable ? (WC0_IS_EN_P2_95 | WC0_IS_C_95(0x1)) : 0;
37843d48bbbSChunfeng Yun break;
37943d48bbbSChunfeng Yun case SSUSB_UWK_V1_6:
38043d48bbbSChunfeng Yun reg = mtk->uwk_reg_base + PERI_WK_CTRL0_8195;
38143d48bbbSChunfeng Yun msk = WC0_IS_EN_P3_95 | WC0_IS_C_95(0x7) | WC0_IS_P_95;
38243d48bbbSChunfeng Yun val = enable ? (WC0_IS_EN_P3_95 | WC0_IS_C_95(0x1)) : 0;
38343d48bbbSChunfeng Yun break;
384a2ecc4dfSChunfeng Yun case SSUSB_UWK_V2:
385a2ecc4dfSChunfeng Yun reg = mtk->uwk_reg_base + PERI_SSUSB_SPM_CTRL;
386a2ecc4dfSChunfeng Yun msk = SSC_IP_SLEEP_EN | SSC_SPM_INT_EN;
387a2ecc4dfSChunfeng Yun val = enable ? msk : 0;
388a2ecc4dfSChunfeng Yun break;
389a2ecc4dfSChunfeng Yun default:
390a2ecc4dfSChunfeng Yun return;
391dae06208SFengguang Wu }
392a2ecc4dfSChunfeng Yun regmap_update_bits(mtk->uwk, reg, msk, val);
3930cbd4b34SChunfeng Yun }
3940cbd4b34SChunfeng Yun
usb_wakeup_of_property_parse(struct xhci_hcd_mtk * mtk,struct device_node * dn)3950cbd4b34SChunfeng Yun static int usb_wakeup_of_property_parse(struct xhci_hcd_mtk *mtk,
3960cbd4b34SChunfeng Yun struct device_node *dn)
3970cbd4b34SChunfeng Yun {
398a2ecc4dfSChunfeng Yun struct of_phandle_args args;
399a2ecc4dfSChunfeng Yun int ret;
4000cbd4b34SChunfeng Yun
401a2ecc4dfSChunfeng Yun /* Wakeup function is optional */
402a2ecc4dfSChunfeng Yun mtk->uwk_en = of_property_read_bool(dn, "wakeup-source");
403a2ecc4dfSChunfeng Yun if (!mtk->uwk_en)
4040cbd4b34SChunfeng Yun return 0;
4050cbd4b34SChunfeng Yun
406a2ecc4dfSChunfeng Yun ret = of_parse_phandle_with_fixed_args(dn,
407a2ecc4dfSChunfeng Yun "mediatek,syscon-wakeup", 2, 0, &args);
408a2ecc4dfSChunfeng Yun if (ret)
409a2ecc4dfSChunfeng Yun return ret;
410a2ecc4dfSChunfeng Yun
411a2ecc4dfSChunfeng Yun mtk->uwk_reg_base = args.args[0];
412a2ecc4dfSChunfeng Yun mtk->uwk_vers = args.args[1];
413a2ecc4dfSChunfeng Yun mtk->uwk = syscon_node_to_regmap(args.np);
414a2ecc4dfSChunfeng Yun of_node_put(args.np);
415a2ecc4dfSChunfeng Yun dev_info(mtk->dev, "uwk - reg:0x%x, version:%d\n",
416a2ecc4dfSChunfeng Yun mtk->uwk_reg_base, mtk->uwk_vers);
417a2ecc4dfSChunfeng Yun
418a2ecc4dfSChunfeng Yun return PTR_ERR_OR_ZERO(mtk->uwk);
4190cbd4b34SChunfeng Yun }
4200cbd4b34SChunfeng Yun
usb_wakeup_set(struct xhci_hcd_mtk * mtk,bool enable)421a2ecc4dfSChunfeng Yun static void usb_wakeup_set(struct xhci_hcd_mtk *mtk, bool enable)
422a2ecc4dfSChunfeng Yun {
423a2ecc4dfSChunfeng Yun if (mtk->uwk_en)
424a2ecc4dfSChunfeng Yun usb_wakeup_ip_sleep_set(mtk, enable);
4250cbd4b34SChunfeng Yun }
4260cbd4b34SChunfeng Yun
xhci_mtk_clks_get(struct xhci_hcd_mtk * mtk)4277fed6368SChunfeng Yun static int xhci_mtk_clks_get(struct xhci_hcd_mtk *mtk)
4287fed6368SChunfeng Yun {
4297fed6368SChunfeng Yun struct clk_bulk_data *clks = mtk->clks;
4307fed6368SChunfeng Yun
4317fed6368SChunfeng Yun clks[0].id = "sys_ck";
4327fed6368SChunfeng Yun clks[1].id = "xhci_ck";
4337fed6368SChunfeng Yun clks[2].id = "ref_ck";
4347fed6368SChunfeng Yun clks[3].id = "mcu_ck";
4357fed6368SChunfeng Yun clks[4].id = "dma_ck";
4366a14ffc0SChunfeng Yun clks[5].id = "frmcnt_ck";
4377fed6368SChunfeng Yun
4387fed6368SChunfeng Yun return devm_clk_bulk_get_optional(mtk->dev, BULK_CLKS_NUM, clks);
4397fed6368SChunfeng Yun }
4407fed6368SChunfeng Yun
xhci_mtk_vregs_get(struct xhci_hcd_mtk * mtk)4415f508d79SAngeloGioacchino Del Regno static int xhci_mtk_vregs_get(struct xhci_hcd_mtk *mtk)
4420cbd4b34SChunfeng Yun {
4435f508d79SAngeloGioacchino Del Regno struct regulator_bulk_data *supplies = mtk->supplies;
4440cbd4b34SChunfeng Yun
4455f508d79SAngeloGioacchino Del Regno supplies[0].supply = "vbus";
4465f508d79SAngeloGioacchino Del Regno supplies[1].supply = "vusb33";
4470cbd4b34SChunfeng Yun
4485f508d79SAngeloGioacchino Del Regno return devm_regulator_bulk_get(mtk->dev, BULK_VREGS_NUM, supplies);
4490cbd4b34SChunfeng Yun }
4500cbd4b34SChunfeng Yun
xhci_mtk_quirks(struct device * dev,struct xhci_hcd * xhci)4510cbd4b34SChunfeng Yun static void xhci_mtk_quirks(struct device *dev, struct xhci_hcd *xhci)
4520cbd4b34SChunfeng Yun {
4530cbd4b34SChunfeng Yun struct usb_hcd *hcd = xhci_to_hcd(xhci);
4540cbd4b34SChunfeng Yun struct xhci_hcd_mtk *mtk = hcd_to_mtk(hcd);
4550cbd4b34SChunfeng Yun
4560cbd4b34SChunfeng Yun xhci->quirks |= XHCI_MTK_HOST;
4570cbd4b34SChunfeng Yun /*
4580cbd4b34SChunfeng Yun * MTK host controller gives a spurious successful event after a
4590cbd4b34SChunfeng Yun * short transfer. Ignore it.
4600cbd4b34SChunfeng Yun */
4610cbd4b34SChunfeng Yun xhci->quirks |= XHCI_SPURIOUS_SUCCESS;
4620cbd4b34SChunfeng Yun if (mtk->lpm_support)
4630cbd4b34SChunfeng Yun xhci->quirks |= XHCI_LPM_SUPPORT;
464bee1f89aSChunfeng Yun if (mtk->u2_lpm_disable)
465bee1f89aSChunfeng Yun xhci->quirks |= XHCI_HW_LPM_DISABLE;
4661f743c87SChunfeng Yun
4671f743c87SChunfeng Yun /*
4681f743c87SChunfeng Yun * MTK xHCI 0.96: PSA is 1 by default even if doesn't support stream,
4691f743c87SChunfeng Yun * and it's 3 when support it.
4701f743c87SChunfeng Yun */
4711f743c87SChunfeng Yun if (xhci->hci_version < 0x100 && HCC_MAX_PSA(xhci->hcc_params) == 4)
4721f743c87SChunfeng Yun xhci->quirks |= XHCI_BROKEN_STREAMS;
4730cbd4b34SChunfeng Yun }
4740cbd4b34SChunfeng Yun
4750cbd4b34SChunfeng Yun /* called during probe() after chip reset completes */
xhci_mtk_setup(struct usb_hcd * hcd)4760cbd4b34SChunfeng Yun static int xhci_mtk_setup(struct usb_hcd *hcd)
4770cbd4b34SChunfeng Yun {
4780cbd4b34SChunfeng Yun struct xhci_hcd_mtk *mtk = hcd_to_mtk(hcd);
4790cbd4b34SChunfeng Yun int ret;
4800cbd4b34SChunfeng Yun
4810cbd4b34SChunfeng Yun if (usb_hcd_is_primary_hcd(hcd)) {
4820cbd4b34SChunfeng Yun ret = xhci_mtk_ssusb_config(mtk);
4830cbd4b34SChunfeng Yun if (ret)
4840cbd4b34SChunfeng Yun return ret;
485926d60aeSChunfeng Yun
486*821ad008SChunfeng Yun xhci_mtk_init_quirk(mtk);
487065d48cfSChunfeng Yun }
488065d48cfSChunfeng Yun
489065d48cfSChunfeng Yun ret = xhci_gen_setup(hcd, xhci_mtk_quirks);
490065d48cfSChunfeng Yun if (ret)
491065d48cfSChunfeng Yun return ret;
492065d48cfSChunfeng Yun
49338269d2fSChunfeng Yun if (usb_hcd_is_primary_hcd(hcd))
4940cbd4b34SChunfeng Yun ret = xhci_mtk_sch_init(mtk);
4950cbd4b34SChunfeng Yun
496065d48cfSChunfeng Yun return ret;
4970cbd4b34SChunfeng Yun }
4980cbd4b34SChunfeng Yun
499dc9d3b2cSChunfeng Yun static const struct xhci_driver_overrides xhci_mtk_overrides __initconst = {
500dc9d3b2cSChunfeng Yun .reset = xhci_mtk_setup,
50114295a15SChunfeng Yun .add_endpoint = xhci_mtk_add_ep,
50214295a15SChunfeng Yun .drop_endpoint = xhci_mtk_drop_ep,
503dc9d3b2cSChunfeng Yun .check_bandwidth = xhci_mtk_check_bandwidth,
504dc9d3b2cSChunfeng Yun .reset_bandwidth = xhci_mtk_reset_bandwidth,
505dc9d3b2cSChunfeng Yun };
506dc9d3b2cSChunfeng Yun
507dc9d3b2cSChunfeng Yun static struct hc_driver __read_mostly xhci_mtk_hc_driver;
508dc9d3b2cSChunfeng Yun
xhci_mtk_probe(struct platform_device * pdev)5090cbd4b34SChunfeng Yun static int xhci_mtk_probe(struct platform_device *pdev)
5100cbd4b34SChunfeng Yun {
5110cbd4b34SChunfeng Yun struct device *dev = &pdev->dev;
5120cbd4b34SChunfeng Yun struct device_node *node = dev->of_node;
5130cbd4b34SChunfeng Yun struct xhci_hcd_mtk *mtk;
5140cbd4b34SChunfeng Yun const struct hc_driver *driver;
5150cbd4b34SChunfeng Yun struct xhci_hcd *xhci;
5160cbd4b34SChunfeng Yun struct resource *res;
517e99e1a7dSChunfeng Yun struct usb_hcd *usb3_hcd;
5180cbd4b34SChunfeng Yun struct usb_hcd *hcd;
5190cbd4b34SChunfeng Yun int ret = -ENODEV;
52004284eb7SChunfeng Yun int wakeup_irq;
5210cbd4b34SChunfeng Yun int irq;
5220cbd4b34SChunfeng Yun
5230cbd4b34SChunfeng Yun if (usb_disabled())
5240cbd4b34SChunfeng Yun return -ENODEV;
5250cbd4b34SChunfeng Yun
5260cbd4b34SChunfeng Yun driver = &xhci_mtk_hc_driver;
5270cbd4b34SChunfeng Yun mtk = devm_kzalloc(dev, sizeof(*mtk), GFP_KERNEL);
5280cbd4b34SChunfeng Yun if (!mtk)
5290cbd4b34SChunfeng Yun return -ENOMEM;
5300cbd4b34SChunfeng Yun
5310cbd4b34SChunfeng Yun mtk->dev = dev;
5320cbd4b34SChunfeng Yun
5335f508d79SAngeloGioacchino Del Regno ret = xhci_mtk_vregs_get(mtk);
5345f508d79SAngeloGioacchino Del Regno if (ret)
5355f508d79SAngeloGioacchino Del Regno return dev_err_probe(dev, ret, "Failed to get regulators\n");
5360cbd4b34SChunfeng Yun
537b6bb72cfSChunfeng Yun ret = xhci_mtk_clks_get(mtk);
538b6bb72cfSChunfeng Yun if (ret)
539b6bb72cfSChunfeng Yun return ret;
5409c4afd42SChunfeng Yun
54104284eb7SChunfeng Yun irq = platform_get_irq_byname_optional(pdev, "host");
54204284eb7SChunfeng Yun if (irq < 0) {
54304284eb7SChunfeng Yun if (irq == -EPROBE_DEFER)
54404284eb7SChunfeng Yun return irq;
54504284eb7SChunfeng Yun
54604284eb7SChunfeng Yun /* for backward compatibility */
54704284eb7SChunfeng Yun irq = platform_get_irq(pdev, 0);
54804284eb7SChunfeng Yun if (irq < 0)
54904284eb7SChunfeng Yun return irq;
55004284eb7SChunfeng Yun }
55104284eb7SChunfeng Yun
55204284eb7SChunfeng Yun wakeup_irq = platform_get_irq_byname_optional(pdev, "wakeup");
55304284eb7SChunfeng Yun if (wakeup_irq == -EPROBE_DEFER)
55404284eb7SChunfeng Yun return wakeup_irq;
55504284eb7SChunfeng Yun
5560cbd4b34SChunfeng Yun mtk->lpm_support = of_property_read_bool(node, "usb3-lpm-capable");
557bee1f89aSChunfeng Yun mtk->u2_lpm_disable = of_property_read_bool(node, "usb2-lpm-disable");
55855ba6e9eSChunfeng Yun /* optional property, ignore the error if it does not exist */
55955ba6e9eSChunfeng Yun of_property_read_u32(node, "mediatek,u3p-dis-msk",
56055ba6e9eSChunfeng Yun &mtk->u3p_dis_msk);
5617465d7b6SChunfeng Yun of_property_read_u32(node, "mediatek,u2p-dis-msk",
5627465d7b6SChunfeng Yun &mtk->u2p_dis_msk);
5630cbd4b34SChunfeng Yun
564*821ad008SChunfeng Yun of_property_read_u32(node, "rx-fifo-depth", &mtk->rxfifo_depth);
565*821ad008SChunfeng Yun
5660cbd4b34SChunfeng Yun ret = usb_wakeup_of_property_parse(mtk, node);
567a2ecc4dfSChunfeng Yun if (ret) {
568a2ecc4dfSChunfeng Yun dev_err(dev, "failed to parse uwk property\n");
5690cbd4b34SChunfeng Yun return ret;
570a2ecc4dfSChunfeng Yun }
5710cbd4b34SChunfeng Yun
57204284eb7SChunfeng Yun pm_runtime_set_active(dev);
57304284eb7SChunfeng Yun pm_runtime_use_autosuspend(dev);
57404284eb7SChunfeng Yun pm_runtime_set_autosuspend_delay(dev, 4000);
5750cbd4b34SChunfeng Yun pm_runtime_enable(dev);
5760cbd4b34SChunfeng Yun pm_runtime_get_sync(dev);
5770cbd4b34SChunfeng Yun
5785f508d79SAngeloGioacchino Del Regno ret = regulator_bulk_enable(BULK_VREGS_NUM, mtk->supplies);
5790cbd4b34SChunfeng Yun if (ret)
5800cbd4b34SChunfeng Yun goto disable_pm;
5810cbd4b34SChunfeng Yun
5827fed6368SChunfeng Yun ret = clk_bulk_prepare_enable(BULK_CLKS_NUM, mtk->clks);
5830cbd4b34SChunfeng Yun if (ret)
5840cbd4b34SChunfeng Yun goto disable_ldos;
5850cbd4b34SChunfeng Yun
58632b615edSChunfeng Yun ret = device_reset_optional(dev);
58732b615edSChunfeng Yun if (ret) {
58832b615edSChunfeng Yun dev_err_probe(dev, ret, "failed to reset controller\n");
58932b615edSChunfeng Yun goto disable_clk;
59032b615edSChunfeng Yun }
59132b615edSChunfeng Yun
5920cbd4b34SChunfeng Yun hcd = usb_create_hcd(driver, dev, dev_name(dev));
5930cbd4b34SChunfeng Yun if (!hcd) {
5940cbd4b34SChunfeng Yun ret = -ENOMEM;
5950cbd4b34SChunfeng Yun goto disable_clk;
5960cbd4b34SChunfeng Yun }
5970cbd4b34SChunfeng Yun
5980cbd4b34SChunfeng Yun /*
5990cbd4b34SChunfeng Yun * USB 2.0 roothub is stored in the platform_device.
6000cbd4b34SChunfeng Yun * Swap it with mtk HCD.
6010cbd4b34SChunfeng Yun */
6020cbd4b34SChunfeng Yun mtk->hcd = platform_get_drvdata(pdev);
6030cbd4b34SChunfeng Yun platform_set_drvdata(pdev, mtk);
6040cbd4b34SChunfeng Yun
605065d48cfSChunfeng Yun res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mac");
6060cbd4b34SChunfeng Yun hcd->regs = devm_ioremap_resource(dev, res);
6070cbd4b34SChunfeng Yun if (IS_ERR(hcd->regs)) {
6080cbd4b34SChunfeng Yun ret = PTR_ERR(hcd->regs);
6090cbd4b34SChunfeng Yun goto put_usb2_hcd;
6100cbd4b34SChunfeng Yun }
6110cbd4b34SChunfeng Yun hcd->rsrc_start = res->start;
6120cbd4b34SChunfeng Yun hcd->rsrc_len = resource_size(res);
6130cbd4b34SChunfeng Yun
614065d48cfSChunfeng Yun res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "ippc");
615065d48cfSChunfeng Yun if (res) { /* ippc register is optional */
6160cbd4b34SChunfeng Yun mtk->ippc_regs = devm_ioremap_resource(dev, res);
6170cbd4b34SChunfeng Yun if (IS_ERR(mtk->ippc_regs)) {
6180cbd4b34SChunfeng Yun ret = PTR_ERR(mtk->ippc_regs);
6190cbd4b34SChunfeng Yun goto put_usb2_hcd;
6200cbd4b34SChunfeng Yun }
621065d48cfSChunfeng Yun mtk->has_ippc = true;
622065d48cfSChunfeng Yun }
6230cbd4b34SChunfeng Yun
6240cbd4b34SChunfeng Yun device_init_wakeup(dev, true);
6259fd10829SRicardo Ribalda dma_set_max_seg_size(dev, UINT_MAX);
6260cbd4b34SChunfeng Yun
6270cbd4b34SChunfeng Yun xhci = hcd_to_xhci(hcd);
6280cbd4b34SChunfeng Yun xhci->main_hcd = hcd;
629e99e1a7dSChunfeng Yun xhci->allow_single_roothub = 1;
630ab725cbeSAdam Wallis
631ab725cbeSAdam Wallis /*
632ab725cbeSAdam Wallis * imod_interval is the interrupt moderation value in nanoseconds.
633ab725cbeSAdam Wallis * The increment interval is 8 times as much as that defined in
634ab725cbeSAdam Wallis * the xHCI spec on MTK's controller.
635ab725cbeSAdam Wallis */
636ab725cbeSAdam Wallis xhci->imod_interval = 5000;
637ab725cbeSAdam Wallis device_property_read_u32(dev, "imod-interval-ns", &xhci->imod_interval);
638ab725cbeSAdam Wallis
639e99e1a7dSChunfeng Yun ret = usb_add_hcd(hcd, irq, IRQF_SHARED);
640e99e1a7dSChunfeng Yun if (ret)
641e99e1a7dSChunfeng Yun goto disable_device_wakeup;
642e99e1a7dSChunfeng Yun
643e99e1a7dSChunfeng Yun if (!xhci_has_one_roothub(xhci)) {
6440cbd4b34SChunfeng Yun xhci->shared_hcd = usb_create_shared_hcd(driver, dev,
6450cbd4b34SChunfeng Yun dev_name(dev), hcd);
6460cbd4b34SChunfeng Yun if (!xhci->shared_hcd) {
6470cbd4b34SChunfeng Yun ret = -ENOMEM;
648e99e1a7dSChunfeng Yun goto dealloc_usb2_hcd;
649e99e1a7dSChunfeng Yun }
6500cbd4b34SChunfeng Yun }
6510cbd4b34SChunfeng Yun
652e99e1a7dSChunfeng Yun usb3_hcd = xhci_get_usb3_hcd(xhci);
653e99e1a7dSChunfeng Yun if (usb3_hcd && HCC_MAX_PSA(xhci->hcc_params) >= 4 &&
6541f743c87SChunfeng Yun !(xhci->quirks & XHCI_BROKEN_STREAMS))
655e99e1a7dSChunfeng Yun usb3_hcd->can_do_streams = 1;
65694a631d9SChunfeng Yun
657e99e1a7dSChunfeng Yun if (xhci->shared_hcd) {
6580cbd4b34SChunfeng Yun ret = usb_add_hcd(xhci->shared_hcd, irq, IRQF_SHARED);
6590cbd4b34SChunfeng Yun if (ret)
660e99e1a7dSChunfeng Yun goto put_usb3_hcd;
661e99e1a7dSChunfeng Yun }
6620cbd4b34SChunfeng Yun
66304284eb7SChunfeng Yun if (wakeup_irq > 0) {
6640537282dSChunfeng Yun ret = dev_pm_set_dedicated_wake_irq_reverse(dev, wakeup_irq);
66504284eb7SChunfeng Yun if (ret) {
66604284eb7SChunfeng Yun dev_err(dev, "set wakeup irq %d failed\n", wakeup_irq);
66704284eb7SChunfeng Yun goto dealloc_usb3_hcd;
66804284eb7SChunfeng Yun }
66904284eb7SChunfeng Yun dev_info(dev, "wakeup irq %d\n", wakeup_irq);
67004284eb7SChunfeng Yun }
67104284eb7SChunfeng Yun
67204284eb7SChunfeng Yun device_enable_async_suspend(dev);
67304284eb7SChunfeng Yun pm_runtime_mark_last_busy(dev);
67404284eb7SChunfeng Yun pm_runtime_put_autosuspend(dev);
67504284eb7SChunfeng Yun pm_runtime_forbid(dev);
67604284eb7SChunfeng Yun
6770cbd4b34SChunfeng Yun return 0;
6780cbd4b34SChunfeng Yun
67904284eb7SChunfeng Yun dealloc_usb3_hcd:
68004284eb7SChunfeng Yun usb_remove_hcd(xhci->shared_hcd);
68104284eb7SChunfeng Yun
6820cbd4b34SChunfeng Yun put_usb3_hcd:
6830cbd4b34SChunfeng Yun usb_put_hcd(xhci->shared_hcd);
6840cbd4b34SChunfeng Yun
685e99e1a7dSChunfeng Yun dealloc_usb2_hcd:
686e99e1a7dSChunfeng Yun xhci_mtk_sch_exit(mtk);
687e99e1a7dSChunfeng Yun usb_remove_hcd(hcd);
688e99e1a7dSChunfeng Yun
6896ae9f506SMartin Blumenstingl disable_device_wakeup:
6900cbd4b34SChunfeng Yun device_init_wakeup(dev, false);
6910cbd4b34SChunfeng Yun
6920cbd4b34SChunfeng Yun put_usb2_hcd:
6930cbd4b34SChunfeng Yun usb_put_hcd(hcd);
6940cbd4b34SChunfeng Yun
6950cbd4b34SChunfeng Yun disable_clk:
6967fed6368SChunfeng Yun clk_bulk_disable_unprepare(BULK_CLKS_NUM, mtk->clks);
6970cbd4b34SChunfeng Yun
6980cbd4b34SChunfeng Yun disable_ldos:
6995f508d79SAngeloGioacchino Del Regno regulator_bulk_disable(BULK_VREGS_NUM, mtk->supplies);
7000cbd4b34SChunfeng Yun
7010cbd4b34SChunfeng Yun disable_pm:
7027f85c16fSChunfeng Yun pm_runtime_put_noidle(dev);
7030cbd4b34SChunfeng Yun pm_runtime_disable(dev);
7040cbd4b34SChunfeng Yun return ret;
7050cbd4b34SChunfeng Yun }
7060cbd4b34SChunfeng Yun
xhci_mtk_remove(struct platform_device * pdev)707d89dfff5SUwe Kleine-König static void xhci_mtk_remove(struct platform_device *pdev)
7080cbd4b34SChunfeng Yun {
70904284eb7SChunfeng Yun struct xhci_hcd_mtk *mtk = platform_get_drvdata(pdev);
7100cbd4b34SChunfeng Yun struct usb_hcd *hcd = mtk->hcd;
7110cbd4b34SChunfeng Yun struct xhci_hcd *xhci = hcd_to_xhci(hcd);
712f0680904SMathias Nyman struct usb_hcd *shared_hcd = xhci->shared_hcd;
71304284eb7SChunfeng Yun struct device *dev = &pdev->dev;
7140cbd4b34SChunfeng Yun
71504284eb7SChunfeng Yun pm_runtime_get_sync(dev);
71604284eb7SChunfeng Yun xhci->xhc_state |= XHCI_STATE_REMOVING;
71704284eb7SChunfeng Yun dev_pm_clear_wake_irq(dev);
71804284eb7SChunfeng Yun device_init_wakeup(dev, false);
719a24d5072SMacpaul Lin
720e99e1a7dSChunfeng Yun if (shared_hcd) {
721f0680904SMathias Nyman usb_remove_hcd(shared_hcd);
722f0680904SMathias Nyman xhci->shared_hcd = NULL;
723e99e1a7dSChunfeng Yun }
7240cbd4b34SChunfeng Yun usb_remove_hcd(hcd);
725e99e1a7dSChunfeng Yun
726e99e1a7dSChunfeng Yun if (shared_hcd)
727f0680904SMathias Nyman usb_put_hcd(shared_hcd);
728e99e1a7dSChunfeng Yun
7290cbd4b34SChunfeng Yun usb_put_hcd(hcd);
7300cbd4b34SChunfeng Yun xhci_mtk_sch_exit(mtk);
7317fed6368SChunfeng Yun clk_bulk_disable_unprepare(BULK_CLKS_NUM, mtk->clks);
7325f508d79SAngeloGioacchino Del Regno regulator_bulk_disable(BULK_VREGS_NUM, mtk->supplies);
7330cbd4b34SChunfeng Yun
73404284eb7SChunfeng Yun pm_runtime_disable(dev);
73504284eb7SChunfeng Yun pm_runtime_put_noidle(dev);
73604284eb7SChunfeng Yun pm_runtime_set_suspended(dev);
7370cbd4b34SChunfeng Yun }
7380cbd4b34SChunfeng Yun
xhci_mtk_suspend(struct device * dev)7398dac5300SArnd Bergmann static int __maybe_unused xhci_mtk_suspend(struct device *dev)
7400cbd4b34SChunfeng Yun {
7410cbd4b34SChunfeng Yun struct xhci_hcd_mtk *mtk = dev_get_drvdata(dev);
742882fa27fSChunfeng Yun struct usb_hcd *hcd = mtk->hcd;
743882fa27fSChunfeng Yun struct xhci_hcd *xhci = hcd_to_xhci(hcd);
744e99e1a7dSChunfeng Yun struct usb_hcd *shared_hcd = xhci->shared_hcd;
74582dad9fbSChunfeng Yun int ret;
746882fa27fSChunfeng Yun
747882fa27fSChunfeng Yun xhci_dbg(xhci, "%s: stop port polling\n", __func__);
748882fa27fSChunfeng Yun clear_bit(HCD_FLAG_POLL_RH, &hcd->flags);
749882fa27fSChunfeng Yun del_timer_sync(&hcd->rh_timer);
750e99e1a7dSChunfeng Yun if (shared_hcd) {
751e99e1a7dSChunfeng Yun clear_bit(HCD_FLAG_POLL_RH, &shared_hcd->flags);
752e99e1a7dSChunfeng Yun del_timer_sync(&shared_hcd->rh_timer);
753e99e1a7dSChunfeng Yun }
7540cbd4b34SChunfeng Yun
75582dad9fbSChunfeng Yun ret = xhci_mtk_host_disable(mtk);
75682dad9fbSChunfeng Yun if (ret)
75782dad9fbSChunfeng Yun goto restart_poll_rh;
75882dad9fbSChunfeng Yun
7597fed6368SChunfeng Yun clk_bulk_disable_unprepare(BULK_CLKS_NUM, mtk->clks);
760a2ecc4dfSChunfeng Yun usb_wakeup_set(mtk, true);
7610cbd4b34SChunfeng Yun return 0;
76282dad9fbSChunfeng Yun
76382dad9fbSChunfeng Yun restart_poll_rh:
76482dad9fbSChunfeng Yun xhci_dbg(xhci, "%s: restart port polling\n", __func__);
765e99e1a7dSChunfeng Yun if (shared_hcd) {
766e99e1a7dSChunfeng Yun set_bit(HCD_FLAG_POLL_RH, &shared_hcd->flags);
767e99e1a7dSChunfeng Yun usb_hcd_poll_rh_status(shared_hcd);
768e99e1a7dSChunfeng Yun }
76982dad9fbSChunfeng Yun set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
77082dad9fbSChunfeng Yun usb_hcd_poll_rh_status(hcd);
77182dad9fbSChunfeng Yun return ret;
7720cbd4b34SChunfeng Yun }
7730cbd4b34SChunfeng Yun
xhci_mtk_resume(struct device * dev)7748dac5300SArnd Bergmann static int __maybe_unused xhci_mtk_resume(struct device *dev)
7750cbd4b34SChunfeng Yun {
7760cbd4b34SChunfeng Yun struct xhci_hcd_mtk *mtk = dev_get_drvdata(dev);
777882fa27fSChunfeng Yun struct usb_hcd *hcd = mtk->hcd;
778882fa27fSChunfeng Yun struct xhci_hcd *xhci = hcd_to_xhci(hcd);
779e99e1a7dSChunfeng Yun struct usb_hcd *shared_hcd = xhci->shared_hcd;
78082dad9fbSChunfeng Yun int ret;
7810cbd4b34SChunfeng Yun
782a2ecc4dfSChunfeng Yun usb_wakeup_set(mtk, false);
7837fed6368SChunfeng Yun ret = clk_bulk_prepare_enable(BULK_CLKS_NUM, mtk->clks);
78482dad9fbSChunfeng Yun if (ret)
78582dad9fbSChunfeng Yun goto enable_wakeup;
78682dad9fbSChunfeng Yun
78782dad9fbSChunfeng Yun ret = xhci_mtk_host_enable(mtk);
78882dad9fbSChunfeng Yun if (ret)
78982dad9fbSChunfeng Yun goto disable_clks;
790882fa27fSChunfeng Yun
791882fa27fSChunfeng Yun xhci_dbg(xhci, "%s: restart port polling\n", __func__);
792e99e1a7dSChunfeng Yun if (shared_hcd) {
793e99e1a7dSChunfeng Yun set_bit(HCD_FLAG_POLL_RH, &shared_hcd->flags);
794e99e1a7dSChunfeng Yun usb_hcd_poll_rh_status(shared_hcd);
795e99e1a7dSChunfeng Yun }
796555df582SChunfeng Yun set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
797555df582SChunfeng Yun usb_hcd_poll_rh_status(hcd);
7980cbd4b34SChunfeng Yun return 0;
79982dad9fbSChunfeng Yun
80082dad9fbSChunfeng Yun disable_clks:
8017fed6368SChunfeng Yun clk_bulk_disable_unprepare(BULK_CLKS_NUM, mtk->clks);
80282dad9fbSChunfeng Yun enable_wakeup:
80382dad9fbSChunfeng Yun usb_wakeup_set(mtk, true);
80482dad9fbSChunfeng Yun return ret;
8050cbd4b34SChunfeng Yun }
8060cbd4b34SChunfeng Yun
xhci_mtk_runtime_suspend(struct device * dev)80704284eb7SChunfeng Yun static int __maybe_unused xhci_mtk_runtime_suspend(struct device *dev)
80804284eb7SChunfeng Yun {
80904284eb7SChunfeng Yun struct xhci_hcd_mtk *mtk = dev_get_drvdata(dev);
81004284eb7SChunfeng Yun struct xhci_hcd *xhci = hcd_to_xhci(mtk->hcd);
81104284eb7SChunfeng Yun int ret = 0;
81204284eb7SChunfeng Yun
81304284eb7SChunfeng Yun if (xhci->xhc_state)
81404284eb7SChunfeng Yun return -ESHUTDOWN;
81504284eb7SChunfeng Yun
8165951b7c2SChunfeng Yun if (device_may_wakeup(dev))
81704284eb7SChunfeng Yun ret = xhci_mtk_suspend(dev);
81804284eb7SChunfeng Yun
81904284eb7SChunfeng Yun /* -EBUSY: let PM automatically reschedule another autosuspend */
82004284eb7SChunfeng Yun return ret ? -EBUSY : 0;
82104284eb7SChunfeng Yun }
82204284eb7SChunfeng Yun
xhci_mtk_runtime_resume(struct device * dev)82304284eb7SChunfeng Yun static int __maybe_unused xhci_mtk_runtime_resume(struct device *dev)
82404284eb7SChunfeng Yun {
82504284eb7SChunfeng Yun struct xhci_hcd_mtk *mtk = dev_get_drvdata(dev);
82604284eb7SChunfeng Yun struct xhci_hcd *xhci = hcd_to_xhci(mtk->hcd);
82704284eb7SChunfeng Yun int ret = 0;
82804284eb7SChunfeng Yun
82904284eb7SChunfeng Yun if (xhci->xhc_state)
83004284eb7SChunfeng Yun return -ESHUTDOWN;
83104284eb7SChunfeng Yun
83204284eb7SChunfeng Yun if (device_may_wakeup(dev))
83304284eb7SChunfeng Yun ret = xhci_mtk_resume(dev);
83404284eb7SChunfeng Yun
83504284eb7SChunfeng Yun return ret;
83604284eb7SChunfeng Yun }
83704284eb7SChunfeng Yun
8380cbd4b34SChunfeng Yun static const struct dev_pm_ops xhci_mtk_pm_ops = {
8390cbd4b34SChunfeng Yun SET_SYSTEM_SLEEP_PM_OPS(xhci_mtk_suspend, xhci_mtk_resume)
84004284eb7SChunfeng Yun SET_RUNTIME_PM_OPS(xhci_mtk_runtime_suspend,
84104284eb7SChunfeng Yun xhci_mtk_runtime_resume, NULL)
8420cbd4b34SChunfeng Yun };
84304284eb7SChunfeng Yun
84404284eb7SChunfeng Yun #define DEV_PM_OPS (IS_ENABLED(CONFIG_PM) ? &xhci_mtk_pm_ops : NULL)
8450cbd4b34SChunfeng Yun
8460cbd4b34SChunfeng Yun static const struct of_device_id mtk_xhci_of_match[] = {
8470cbd4b34SChunfeng Yun { .compatible = "mediatek,mt8173-xhci"},
848926d60aeSChunfeng Yun { .compatible = "mediatek,mt8195-xhci"},
8495675b4d4SChunfeng Yun { .compatible = "mediatek,mtk-xhci"},
8500cbd4b34SChunfeng Yun { },
8510cbd4b34SChunfeng Yun };
8520cbd4b34SChunfeng Yun MODULE_DEVICE_TABLE(of, mtk_xhci_of_match);
8530cbd4b34SChunfeng Yun
8540cbd4b34SChunfeng Yun static struct platform_driver mtk_xhci_driver = {
8550cbd4b34SChunfeng Yun .probe = xhci_mtk_probe,
856d89dfff5SUwe Kleine-König .remove_new = xhci_mtk_remove,
8570cbd4b34SChunfeng Yun .driver = {
8580cbd4b34SChunfeng Yun .name = "xhci-mtk",
8590cbd4b34SChunfeng Yun .pm = DEV_PM_OPS,
8606144ef35SChunfeng Yun .of_match_table = mtk_xhci_of_match,
8610cbd4b34SChunfeng Yun },
8620cbd4b34SChunfeng Yun };
8630cbd4b34SChunfeng Yun
xhci_mtk_init(void)8640cbd4b34SChunfeng Yun static int __init xhci_mtk_init(void)
8650cbd4b34SChunfeng Yun {
8660cbd4b34SChunfeng Yun xhci_init_driver(&xhci_mtk_hc_driver, &xhci_mtk_overrides);
8670cbd4b34SChunfeng Yun return platform_driver_register(&mtk_xhci_driver);
8680cbd4b34SChunfeng Yun }
8690cbd4b34SChunfeng Yun module_init(xhci_mtk_init);
8700cbd4b34SChunfeng Yun
xhci_mtk_exit(void)8710cbd4b34SChunfeng Yun static void __exit xhci_mtk_exit(void)
8720cbd4b34SChunfeng Yun {
8730cbd4b34SChunfeng Yun platform_driver_unregister(&mtk_xhci_driver);
8740cbd4b34SChunfeng Yun }
8750cbd4b34SChunfeng Yun module_exit(xhci_mtk_exit);
8760cbd4b34SChunfeng Yun
8770cbd4b34SChunfeng Yun MODULE_AUTHOR("Chunfeng Yun <chunfeng.yun@mediatek.com>");
8780cbd4b34SChunfeng Yun MODULE_DESCRIPTION("MediaTek xHCI Host Controller Driver");
8790cbd4b34SChunfeng Yun MODULE_LICENSE("GPL v2");
880