149db4272SNagarjuna Kristam // SPDX-License-Identifier: GPL-2.0+ 249db4272SNagarjuna Kristam /* 349db4272SNagarjuna Kristam * NVIDIA Tegra XUSB device mode controller 449db4272SNagarjuna Kristam * 549db4272SNagarjuna Kristam * Copyright (c) 2013-2019, NVIDIA CORPORATION. All rights reserved. 649db4272SNagarjuna Kristam * Copyright (c) 2015, Google Inc. 749db4272SNagarjuna Kristam */ 849db4272SNagarjuna Kristam 949db4272SNagarjuna Kristam #include <linux/clk.h> 1049db4272SNagarjuna Kristam #include <linux/completion.h> 1149db4272SNagarjuna Kristam #include <linux/delay.h> 1249db4272SNagarjuna Kristam #include <linux/dma-mapping.h> 1349db4272SNagarjuna Kristam #include <linux/dmapool.h> 1449db4272SNagarjuna Kristam #include <linux/interrupt.h> 1549db4272SNagarjuna Kristam #include <linux/iopoll.h> 1649db4272SNagarjuna Kristam #include <linux/kernel.h> 1749db4272SNagarjuna Kristam #include <linux/module.h> 1849db4272SNagarjuna Kristam #include <linux/of.h> 1949db4272SNagarjuna Kristam #include <linux/of_device.h> 2049db4272SNagarjuna Kristam #include <linux/phy/phy.h> 2149db4272SNagarjuna Kristam #include <linux/phy/tegra/xusb.h> 2249db4272SNagarjuna Kristam #include <linux/pm_domain.h> 2349db4272SNagarjuna Kristam #include <linux/platform_device.h> 2449db4272SNagarjuna Kristam #include <linux/pm_runtime.h> 2549db4272SNagarjuna Kristam #include <linux/regulator/consumer.h> 2649db4272SNagarjuna Kristam #include <linux/reset.h> 2749db4272SNagarjuna Kristam #include <linux/usb/ch9.h> 2849db4272SNagarjuna Kristam #include <linux/usb/gadget.h> 29*b77f2ffeSNagarjuna Kristam #include <linux/usb/otg.h> 3049db4272SNagarjuna Kristam #include <linux/usb/role.h> 31*b77f2ffeSNagarjuna Kristam #include <linux/usb/phy.h> 3249db4272SNagarjuna Kristam #include <linux/workqueue.h> 3349db4272SNagarjuna Kristam 3449db4272SNagarjuna Kristam /* XUSB_DEV registers */ 3549db4272SNagarjuna Kristam #define SPARAM 0x000 3649db4272SNagarjuna Kristam #define SPARAM_ERSTMAX_MASK GENMASK(20, 16) 3749db4272SNagarjuna Kristam #define SPARAM_ERSTMAX(x) (((x) << 16) & SPARAM_ERSTMAX_MASK) 3849db4272SNagarjuna Kristam #define DB 0x004 3949db4272SNagarjuna Kristam #define DB_TARGET_MASK GENMASK(15, 8) 4049db4272SNagarjuna Kristam #define DB_TARGET(x) (((x) << 8) & DB_TARGET_MASK) 4149db4272SNagarjuna Kristam #define DB_STREAMID_MASK GENMASK(31, 16) 4249db4272SNagarjuna Kristam #define DB_STREAMID(x) (((x) << 16) & DB_STREAMID_MASK) 4349db4272SNagarjuna Kristam #define ERSTSZ 0x008 4449db4272SNagarjuna Kristam #define ERSTSZ_ERSTXSZ_SHIFT(x) ((x) * 16) 4549db4272SNagarjuna Kristam #define ERSTSZ_ERSTXSZ_MASK GENMASK(15, 0) 4649db4272SNagarjuna Kristam #define ERSTXBALO(x) (0x010 + 8 * (x)) 4749db4272SNagarjuna Kristam #define ERSTXBAHI(x) (0x014 + 8 * (x)) 4849db4272SNagarjuna Kristam #define ERDPLO 0x020 4949db4272SNagarjuna Kristam #define ERDPLO_EHB BIT(3) 5049db4272SNagarjuna Kristam #define ERDPHI 0x024 5149db4272SNagarjuna Kristam #define EREPLO 0x028 5249db4272SNagarjuna Kristam #define EREPLO_ECS BIT(0) 5349db4272SNagarjuna Kristam #define EREPLO_SEGI BIT(1) 5449db4272SNagarjuna Kristam #define EREPHI 0x02c 5549db4272SNagarjuna Kristam #define CTRL 0x030 5649db4272SNagarjuna Kristam #define CTRL_RUN BIT(0) 5749db4272SNagarjuna Kristam #define CTRL_LSE BIT(1) 5849db4272SNagarjuna Kristam #define CTRL_IE BIT(4) 5949db4272SNagarjuna Kristam #define CTRL_SMI_EVT BIT(5) 6049db4272SNagarjuna Kristam #define CTRL_SMI_DSE BIT(6) 6149db4272SNagarjuna Kristam #define CTRL_EWE BIT(7) 6249db4272SNagarjuna Kristam #define CTRL_DEVADDR_MASK GENMASK(30, 24) 6349db4272SNagarjuna Kristam #define CTRL_DEVADDR(x) (((x) << 24) & CTRL_DEVADDR_MASK) 6449db4272SNagarjuna Kristam #define CTRL_ENABLE BIT(31) 6549db4272SNagarjuna Kristam #define ST 0x034 6649db4272SNagarjuna Kristam #define ST_RC BIT(0) 6749db4272SNagarjuna Kristam #define ST_IP BIT(4) 6849db4272SNagarjuna Kristam #define RT_IMOD 0x038 6949db4272SNagarjuna Kristam #define RT_IMOD_IMODI_MASK GENMASK(15, 0) 7049db4272SNagarjuna Kristam #define RT_IMOD_IMODI(x) ((x) & RT_IMOD_IMODI_MASK) 7149db4272SNagarjuna Kristam #define RT_IMOD_IMODC_MASK GENMASK(31, 16) 7249db4272SNagarjuna Kristam #define RT_IMOD_IMODC(x) (((x) << 16) & RT_IMOD_IMODC_MASK) 7349db4272SNagarjuna Kristam #define PORTSC 0x03c 7449db4272SNagarjuna Kristam #define PORTSC_CCS BIT(0) 7549db4272SNagarjuna Kristam #define PORTSC_PED BIT(1) 7649db4272SNagarjuna Kristam #define PORTSC_PR BIT(4) 7749db4272SNagarjuna Kristam #define PORTSC_PLS_SHIFT 5 7849db4272SNagarjuna Kristam #define PORTSC_PLS_MASK GENMASK(8, 5) 7949db4272SNagarjuna Kristam #define PORTSC_PLS_U0 0x0 8049db4272SNagarjuna Kristam #define PORTSC_PLS_U2 0x2 8149db4272SNagarjuna Kristam #define PORTSC_PLS_U3 0x3 8249db4272SNagarjuna Kristam #define PORTSC_PLS_DISABLED 0x4 8349db4272SNagarjuna Kristam #define PORTSC_PLS_RXDETECT 0x5 8449db4272SNagarjuna Kristam #define PORTSC_PLS_INACTIVE 0x6 8549db4272SNagarjuna Kristam #define PORTSC_PLS_RESUME 0xf 8649db4272SNagarjuna Kristam #define PORTSC_PLS(x) (((x) << PORTSC_PLS_SHIFT) & PORTSC_PLS_MASK) 8749db4272SNagarjuna Kristam #define PORTSC_PS_SHIFT 10 8849db4272SNagarjuna Kristam #define PORTSC_PS_MASK GENMASK(13, 10) 8949db4272SNagarjuna Kristam #define PORTSC_PS_UNDEFINED 0x0 9049db4272SNagarjuna Kristam #define PORTSC_PS_FS 0x1 9149db4272SNagarjuna Kristam #define PORTSC_PS_LS 0x2 9249db4272SNagarjuna Kristam #define PORTSC_PS_HS 0x3 9349db4272SNagarjuna Kristam #define PORTSC_PS_SS 0x4 9449db4272SNagarjuna Kristam #define PORTSC_LWS BIT(16) 9549db4272SNagarjuna Kristam #define PORTSC_CSC BIT(17) 9649db4272SNagarjuna Kristam #define PORTSC_WRC BIT(19) 9749db4272SNagarjuna Kristam #define PORTSC_PRC BIT(21) 9849db4272SNagarjuna Kristam #define PORTSC_PLC BIT(22) 9949db4272SNagarjuna Kristam #define PORTSC_CEC BIT(23) 10049db4272SNagarjuna Kristam #define PORTSC_WPR BIT(30) 10149db4272SNagarjuna Kristam #define PORTSC_CHANGE_MASK (PORTSC_CSC | PORTSC_WRC | PORTSC_PRC | \ 10249db4272SNagarjuna Kristam PORTSC_PLC | PORTSC_CEC) 10349db4272SNagarjuna Kristam #define ECPLO 0x040 10449db4272SNagarjuna Kristam #define ECPHI 0x044 10549db4272SNagarjuna Kristam #define MFINDEX 0x048 10649db4272SNagarjuna Kristam #define MFINDEX_FRAME_SHIFT 3 10749db4272SNagarjuna Kristam #define MFINDEX_FRAME_MASK GENMASK(13, 3) 10849db4272SNagarjuna Kristam #define PORTPM 0x04c 10949db4272SNagarjuna Kristam #define PORTPM_L1S_MASK GENMASK(1, 0) 11049db4272SNagarjuna Kristam #define PORTPM_L1S_DROP 0x0 11149db4272SNagarjuna Kristam #define PORTPM_L1S_ACCEPT 0x1 11249db4272SNagarjuna Kristam #define PORTPM_L1S_NYET 0x2 11349db4272SNagarjuna Kristam #define PORTPM_L1S_STALL 0x3 11449db4272SNagarjuna Kristam #define PORTPM_L1S(x) ((x) & PORTPM_L1S_MASK) 11549db4272SNagarjuna Kristam #define PORTPM_RWE BIT(3) 11649db4272SNagarjuna Kristam #define PORTPM_U2TIMEOUT_MASK GENMASK(15, 8) 11749db4272SNagarjuna Kristam #define PORTPM_U1TIMEOUT_MASK GENMASK(23, 16) 11849db4272SNagarjuna Kristam #define PORTPM_FLA BIT(24) 11949db4272SNagarjuna Kristam #define PORTPM_VBA BIT(25) 12049db4272SNagarjuna Kristam #define PORTPM_WOC BIT(26) 12149db4272SNagarjuna Kristam #define PORTPM_WOD BIT(27) 12249db4272SNagarjuna Kristam #define PORTPM_U1E BIT(28) 12349db4272SNagarjuna Kristam #define PORTPM_U2E BIT(29) 12449db4272SNagarjuna Kristam #define PORTPM_FRWE BIT(30) 12549db4272SNagarjuna Kristam #define PORTPM_PNG_CYA BIT(31) 12649db4272SNagarjuna Kristam #define EP_HALT 0x050 12749db4272SNagarjuna Kristam #define EP_PAUSE 0x054 12849db4272SNagarjuna Kristam #define EP_RELOAD 0x058 12949db4272SNagarjuna Kristam #define EP_STCHG 0x05c 13049db4272SNagarjuna Kristam #define DEVNOTIF_LO 0x064 13149db4272SNagarjuna Kristam #define DEVNOTIF_LO_TRIG BIT(0) 13249db4272SNagarjuna Kristam #define DEVNOTIF_LO_TYPE_MASK GENMASK(7, 4) 13349db4272SNagarjuna Kristam #define DEVNOTIF_LO_TYPE(x) (((x) << 4) & DEVNOTIF_LO_TYPE_MASK) 13449db4272SNagarjuna Kristam #define DEVNOTIF_LO_TYPE_FUNCTION_WAKE 0x1 13549db4272SNagarjuna Kristam #define DEVNOTIF_HI 0x068 13649db4272SNagarjuna Kristam #define PORTHALT 0x06c 13749db4272SNagarjuna Kristam #define PORTHALT_HALT_LTSSM BIT(0) 13849db4272SNagarjuna Kristam #define PORTHALT_HALT_REJECT BIT(1) 13949db4272SNagarjuna Kristam #define PORTHALT_STCHG_REQ BIT(20) 14049db4272SNagarjuna Kristam #define PORTHALT_STCHG_INTR_EN BIT(24) 14149db4272SNagarjuna Kristam #define PORT_TM 0x070 14249db4272SNagarjuna Kristam #define EP_THREAD_ACTIVE 0x074 14349db4272SNagarjuna Kristam #define EP_STOPPED 0x078 14449db4272SNagarjuna Kristam #define HSFSPI_COUNT0 0x100 14549db4272SNagarjuna Kristam #define HSFSPI_COUNT13 0x134 14649db4272SNagarjuna Kristam #define HSFSPI_COUNT13_U2_RESUME_K_DURATION_MASK GENMASK(29, 0) 14749db4272SNagarjuna Kristam #define HSFSPI_COUNT13_U2_RESUME_K_DURATION(x) ((x) & \ 14849db4272SNagarjuna Kristam HSFSPI_COUNT13_U2_RESUME_K_DURATION_MASK) 14949db4272SNagarjuna Kristam #define BLCG 0x840 15049db4272SNagarjuna Kristam #define SSPX_CORE_CNT0 0x610 15149db4272SNagarjuna Kristam #define SSPX_CORE_CNT0_PING_TBURST_MASK GENMASK(7, 0) 15249db4272SNagarjuna Kristam #define SSPX_CORE_CNT0_PING_TBURST(x) ((x) & SSPX_CORE_CNT0_PING_TBURST_MASK) 15349db4272SNagarjuna Kristam #define SSPX_CORE_CNT30 0x688 15449db4272SNagarjuna Kristam #define SSPX_CORE_CNT30_LMPITP_TIMER_MASK GENMASK(19, 0) 15549db4272SNagarjuna Kristam #define SSPX_CORE_CNT30_LMPITP_TIMER(x) ((x) & \ 15649db4272SNagarjuna Kristam SSPX_CORE_CNT30_LMPITP_TIMER_MASK) 15749db4272SNagarjuna Kristam #define SSPX_CORE_CNT32 0x690 15849db4272SNagarjuna Kristam #define SSPX_CORE_CNT32_POLL_TBURST_MAX_MASK GENMASK(7, 0) 15949db4272SNagarjuna Kristam #define SSPX_CORE_CNT32_POLL_TBURST_MAX(x) ((x) & \ 16049db4272SNagarjuna Kristam SSPX_CORE_CNT32_POLL_TBURST_MAX_MASK) 16149db4272SNagarjuna Kristam #define SSPX_CORE_PADCTL4 0x750 16249db4272SNagarjuna Kristam #define SSPX_CORE_PADCTL4_RXDAT_VLD_TIMEOUT_U3_MASK GENMASK(19, 0) 16349db4272SNagarjuna Kristam #define SSPX_CORE_PADCTL4_RXDAT_VLD_TIMEOUT_U3(x) ((x) & \ 16449db4272SNagarjuna Kristam SSPX_CORE_PADCTL4_RXDAT_VLD_TIMEOUT_U3_MASK) 16549db4272SNagarjuna Kristam #define BLCG_DFPCI BIT(0) 16649db4272SNagarjuna Kristam #define BLCG_UFPCI BIT(1) 16749db4272SNagarjuna Kristam #define BLCG_FE BIT(2) 16849db4272SNagarjuna Kristam #define BLCG_COREPLL_PWRDN BIT(8) 16949db4272SNagarjuna Kristam #define BLCG_IOPLL_0_PWRDN BIT(9) 17049db4272SNagarjuna Kristam #define BLCG_IOPLL_1_PWRDN BIT(10) 17149db4272SNagarjuna Kristam #define BLCG_IOPLL_2_PWRDN BIT(11) 17249db4272SNagarjuna Kristam #define BLCG_ALL 0x1ff 17349db4272SNagarjuna Kristam #define CFG_DEV_SSPI_XFER 0x858 17449db4272SNagarjuna Kristam #define CFG_DEV_SSPI_XFER_ACKTIMEOUT_MASK GENMASK(31, 0) 17549db4272SNagarjuna Kristam #define CFG_DEV_SSPI_XFER_ACKTIMEOUT(x) ((x) & \ 17649db4272SNagarjuna Kristam CFG_DEV_SSPI_XFER_ACKTIMEOUT_MASK) 17749db4272SNagarjuna Kristam #define CFG_DEV_FE 0x85c 17849db4272SNagarjuna Kristam #define CFG_DEV_FE_PORTREGSEL_MASK GENMASK(1, 0) 17949db4272SNagarjuna Kristam #define CFG_DEV_FE_PORTREGSEL_SS_PI 1 18049db4272SNagarjuna Kristam #define CFG_DEV_FE_PORTREGSEL_HSFS_PI 2 18149db4272SNagarjuna Kristam #define CFG_DEV_FE_PORTREGSEL(x) ((x) & CFG_DEV_FE_PORTREGSEL_MASK) 18249db4272SNagarjuna Kristam #define CFG_DEV_FE_INFINITE_SS_RETRY BIT(29) 18349db4272SNagarjuna Kristam 18449db4272SNagarjuna Kristam /* FPCI registers */ 18549db4272SNagarjuna Kristam #define XUSB_DEV_CFG_1 0x004 18649db4272SNagarjuna Kristam #define XUSB_DEV_CFG_1_IO_SPACE_EN BIT(0) 18749db4272SNagarjuna Kristam #define XUSB_DEV_CFG_1_MEMORY_SPACE_EN BIT(1) 18849db4272SNagarjuna Kristam #define XUSB_DEV_CFG_1_BUS_MASTER_EN BIT(2) 18949db4272SNagarjuna Kristam #define XUSB_DEV_CFG_4 0x010 19049db4272SNagarjuna Kristam #define XUSB_DEV_CFG_4_BASE_ADDR_MASK GENMASK(31, 15) 19149db4272SNagarjuna Kristam #define XUSB_DEV_CFG_5 0x014 19249db4272SNagarjuna Kristam 19349db4272SNagarjuna Kristam /* IPFS registers */ 19449db4272SNagarjuna Kristam #define XUSB_DEV_CONFIGURATION_0 0x180 19549db4272SNagarjuna Kristam #define XUSB_DEV_CONFIGURATION_0_EN_FPCI BIT(0) 19649db4272SNagarjuna Kristam #define XUSB_DEV_INTR_MASK_0 0x188 19749db4272SNagarjuna Kristam #define XUSB_DEV_INTR_MASK_0_IP_INT_MASK BIT(16) 19849db4272SNagarjuna Kristam 19949db4272SNagarjuna Kristam struct tegra_xudc_ep_context { 20049db4272SNagarjuna Kristam __le32 info0; 20149db4272SNagarjuna Kristam __le32 info1; 20249db4272SNagarjuna Kristam __le32 deq_lo; 20349db4272SNagarjuna Kristam __le32 deq_hi; 20449db4272SNagarjuna Kristam __le32 tx_info; 20549db4272SNagarjuna Kristam __le32 rsvd[11]; 20649db4272SNagarjuna Kristam }; 20749db4272SNagarjuna Kristam 20849db4272SNagarjuna Kristam #define EP_STATE_DISABLED 0 20949db4272SNagarjuna Kristam #define EP_STATE_RUNNING 1 21049db4272SNagarjuna Kristam #define EP_STATE_HALTED 2 21149db4272SNagarjuna Kristam #define EP_STATE_STOPPED 3 21249db4272SNagarjuna Kristam #define EP_STATE_ERROR 4 21349db4272SNagarjuna Kristam 21449db4272SNagarjuna Kristam #define EP_TYPE_INVALID 0 21549db4272SNagarjuna Kristam #define EP_TYPE_ISOCH_OUT 1 21649db4272SNagarjuna Kristam #define EP_TYPE_BULK_OUT 2 21749db4272SNagarjuna Kristam #define EP_TYPE_INTERRUPT_OUT 3 21849db4272SNagarjuna Kristam #define EP_TYPE_CONTROL 4 21949db4272SNagarjuna Kristam #define EP_TYPE_ISCOH_IN 5 22049db4272SNagarjuna Kristam #define EP_TYPE_BULK_IN 6 22149db4272SNagarjuna Kristam #define EP_TYPE_INTERRUPT_IN 7 22249db4272SNagarjuna Kristam 22349db4272SNagarjuna Kristam #define BUILD_EP_CONTEXT_RW(name, member, shift, mask) \ 22449db4272SNagarjuna Kristam static inline u32 ep_ctx_read_##name(struct tegra_xudc_ep_context *ctx) \ 22549db4272SNagarjuna Kristam { \ 22649db4272SNagarjuna Kristam return (le32_to_cpu(ctx->member) >> (shift)) & (mask); \ 22749db4272SNagarjuna Kristam } \ 22849db4272SNagarjuna Kristam static inline void \ 22949db4272SNagarjuna Kristam ep_ctx_write_##name(struct tegra_xudc_ep_context *ctx, u32 val) \ 23049db4272SNagarjuna Kristam { \ 23149db4272SNagarjuna Kristam u32 tmp; \ 23249db4272SNagarjuna Kristam \ 23349db4272SNagarjuna Kristam tmp = le32_to_cpu(ctx->member) & ~((mask) << (shift)); \ 23449db4272SNagarjuna Kristam tmp |= (val & (mask)) << (shift); \ 23549db4272SNagarjuna Kristam ctx->member = cpu_to_le32(tmp); \ 23649db4272SNagarjuna Kristam } 23749db4272SNagarjuna Kristam 23849db4272SNagarjuna Kristam BUILD_EP_CONTEXT_RW(state, info0, 0, 0x7) 23949db4272SNagarjuna Kristam BUILD_EP_CONTEXT_RW(mult, info0, 8, 0x3) 24049db4272SNagarjuna Kristam BUILD_EP_CONTEXT_RW(max_pstreams, info0, 10, 0x1f) 24149db4272SNagarjuna Kristam BUILD_EP_CONTEXT_RW(lsa, info0, 15, 0x1) 24249db4272SNagarjuna Kristam BUILD_EP_CONTEXT_RW(interval, info0, 16, 0xff) 24349db4272SNagarjuna Kristam BUILD_EP_CONTEXT_RW(cerr, info1, 1, 0x3) 24449db4272SNagarjuna Kristam BUILD_EP_CONTEXT_RW(type, info1, 3, 0x7) 24549db4272SNagarjuna Kristam BUILD_EP_CONTEXT_RW(hid, info1, 7, 0x1) 24649db4272SNagarjuna Kristam BUILD_EP_CONTEXT_RW(max_burst_size, info1, 8, 0xff) 24749db4272SNagarjuna Kristam BUILD_EP_CONTEXT_RW(max_packet_size, info1, 16, 0xffff) 24849db4272SNagarjuna Kristam BUILD_EP_CONTEXT_RW(dcs, deq_lo, 0, 0x1) 24949db4272SNagarjuna Kristam BUILD_EP_CONTEXT_RW(deq_lo, deq_lo, 4, 0xfffffff) 25049db4272SNagarjuna Kristam BUILD_EP_CONTEXT_RW(deq_hi, deq_hi, 0, 0xffffffff) 25149db4272SNagarjuna Kristam BUILD_EP_CONTEXT_RW(avg_trb_len, tx_info, 0, 0xffff) 25249db4272SNagarjuna Kristam BUILD_EP_CONTEXT_RW(max_esit_payload, tx_info, 16, 0xffff) 25349db4272SNagarjuna Kristam BUILD_EP_CONTEXT_RW(edtla, rsvd[0], 0, 0xffffff) 25449db4272SNagarjuna Kristam BUILD_EP_CONTEXT_RW(seq_num, rsvd[0], 24, 0xff) 25549db4272SNagarjuna Kristam BUILD_EP_CONTEXT_RW(partial_td, rsvd[0], 25, 0x1) 25649db4272SNagarjuna Kristam BUILD_EP_CONTEXT_RW(cerrcnt, rsvd[1], 18, 0x3) 25749db4272SNagarjuna Kristam BUILD_EP_CONTEXT_RW(data_offset, rsvd[2], 0, 0x1ffff) 25849db4272SNagarjuna Kristam BUILD_EP_CONTEXT_RW(numtrbs, rsvd[2], 22, 0x1f) 25949db4272SNagarjuna Kristam BUILD_EP_CONTEXT_RW(devaddr, rsvd[6], 0, 0x7f) 26049db4272SNagarjuna Kristam 26149db4272SNagarjuna Kristam static inline u64 ep_ctx_read_deq_ptr(struct tegra_xudc_ep_context *ctx) 26249db4272SNagarjuna Kristam { 26349db4272SNagarjuna Kristam return ((u64)ep_ctx_read_deq_hi(ctx) << 32) | 26449db4272SNagarjuna Kristam (ep_ctx_read_deq_lo(ctx) << 4); 26549db4272SNagarjuna Kristam } 26649db4272SNagarjuna Kristam 26749db4272SNagarjuna Kristam static inline void 26849db4272SNagarjuna Kristam ep_ctx_write_deq_ptr(struct tegra_xudc_ep_context *ctx, u64 addr) 26949db4272SNagarjuna Kristam { 27049db4272SNagarjuna Kristam ep_ctx_write_deq_lo(ctx, lower_32_bits(addr) >> 4); 27149db4272SNagarjuna Kristam ep_ctx_write_deq_hi(ctx, upper_32_bits(addr)); 27249db4272SNagarjuna Kristam } 27349db4272SNagarjuna Kristam 27449db4272SNagarjuna Kristam struct tegra_xudc_trb { 27549db4272SNagarjuna Kristam __le32 data_lo; 27649db4272SNagarjuna Kristam __le32 data_hi; 27749db4272SNagarjuna Kristam __le32 status; 27849db4272SNagarjuna Kristam __le32 control; 27949db4272SNagarjuna Kristam }; 28049db4272SNagarjuna Kristam 28149db4272SNagarjuna Kristam #define TRB_TYPE_RSVD 0 28249db4272SNagarjuna Kristam #define TRB_TYPE_NORMAL 1 28349db4272SNagarjuna Kristam #define TRB_TYPE_SETUP_STAGE 2 28449db4272SNagarjuna Kristam #define TRB_TYPE_DATA_STAGE 3 28549db4272SNagarjuna Kristam #define TRB_TYPE_STATUS_STAGE 4 28649db4272SNagarjuna Kristam #define TRB_TYPE_ISOCH 5 28749db4272SNagarjuna Kristam #define TRB_TYPE_LINK 6 28849db4272SNagarjuna Kristam #define TRB_TYPE_TRANSFER_EVENT 32 28949db4272SNagarjuna Kristam #define TRB_TYPE_PORT_STATUS_CHANGE_EVENT 34 29049db4272SNagarjuna Kristam #define TRB_TYPE_STREAM 48 29149db4272SNagarjuna Kristam #define TRB_TYPE_SETUP_PACKET_EVENT 63 29249db4272SNagarjuna Kristam 29349db4272SNagarjuna Kristam #define TRB_CMPL_CODE_INVALID 0 29449db4272SNagarjuna Kristam #define TRB_CMPL_CODE_SUCCESS 1 29549db4272SNagarjuna Kristam #define TRB_CMPL_CODE_DATA_BUFFER_ERR 2 29649db4272SNagarjuna Kristam #define TRB_CMPL_CODE_BABBLE_DETECTED_ERR 3 29749db4272SNagarjuna Kristam #define TRB_CMPL_CODE_USB_TRANS_ERR 4 29849db4272SNagarjuna Kristam #define TRB_CMPL_CODE_TRB_ERR 5 29949db4272SNagarjuna Kristam #define TRB_CMPL_CODE_STALL 6 30049db4272SNagarjuna Kristam #define TRB_CMPL_CODE_INVALID_STREAM_TYPE_ERR 10 30149db4272SNagarjuna Kristam #define TRB_CMPL_CODE_SHORT_PACKET 13 30249db4272SNagarjuna Kristam #define TRB_CMPL_CODE_RING_UNDERRUN 14 30349db4272SNagarjuna Kristam #define TRB_CMPL_CODE_RING_OVERRUN 15 30449db4272SNagarjuna Kristam #define TRB_CMPL_CODE_EVENT_RING_FULL_ERR 21 30549db4272SNagarjuna Kristam #define TRB_CMPL_CODE_STOPPED 26 30649db4272SNagarjuna Kristam #define TRB_CMPL_CODE_ISOCH_BUFFER_OVERRUN 31 30749db4272SNagarjuna Kristam #define TRB_CMPL_CODE_STREAM_NUMP_ERROR 219 30849db4272SNagarjuna Kristam #define TRB_CMPL_CODE_PRIME_PIPE_RECEIVED 220 30949db4272SNagarjuna Kristam #define TRB_CMPL_CODE_HOST_REJECTED 221 31049db4272SNagarjuna Kristam #define TRB_CMPL_CODE_CTRL_DIR_ERR 222 31149db4272SNagarjuna Kristam #define TRB_CMPL_CODE_CTRL_SEQNUM_ERR 223 31249db4272SNagarjuna Kristam 31349db4272SNagarjuna Kristam #define BUILD_TRB_RW(name, member, shift, mask) \ 31449db4272SNagarjuna Kristam static inline u32 trb_read_##name(struct tegra_xudc_trb *trb) \ 31549db4272SNagarjuna Kristam { \ 31649db4272SNagarjuna Kristam return (le32_to_cpu(trb->member) >> (shift)) & (mask); \ 31749db4272SNagarjuna Kristam } \ 31849db4272SNagarjuna Kristam static inline void \ 31949db4272SNagarjuna Kristam trb_write_##name(struct tegra_xudc_trb *trb, u32 val) \ 32049db4272SNagarjuna Kristam { \ 32149db4272SNagarjuna Kristam u32 tmp; \ 32249db4272SNagarjuna Kristam \ 32349db4272SNagarjuna Kristam tmp = le32_to_cpu(trb->member) & ~((mask) << (shift)); \ 32449db4272SNagarjuna Kristam tmp |= (val & (mask)) << (shift); \ 32549db4272SNagarjuna Kristam trb->member = cpu_to_le32(tmp); \ 32649db4272SNagarjuna Kristam } 32749db4272SNagarjuna Kristam 32849db4272SNagarjuna Kristam BUILD_TRB_RW(data_lo, data_lo, 0, 0xffffffff) 32949db4272SNagarjuna Kristam BUILD_TRB_RW(data_hi, data_hi, 0, 0xffffffff) 33049db4272SNagarjuna Kristam BUILD_TRB_RW(seq_num, status, 0, 0xffff) 33149db4272SNagarjuna Kristam BUILD_TRB_RW(transfer_len, status, 0, 0xffffff) 33249db4272SNagarjuna Kristam BUILD_TRB_RW(td_size, status, 17, 0x1f) 33349db4272SNagarjuna Kristam BUILD_TRB_RW(cmpl_code, status, 24, 0xff) 33449db4272SNagarjuna Kristam BUILD_TRB_RW(cycle, control, 0, 0x1) 33549db4272SNagarjuna Kristam BUILD_TRB_RW(toggle_cycle, control, 1, 0x1) 33649db4272SNagarjuna Kristam BUILD_TRB_RW(isp, control, 2, 0x1) 33749db4272SNagarjuna Kristam BUILD_TRB_RW(chain, control, 4, 0x1) 33849db4272SNagarjuna Kristam BUILD_TRB_RW(ioc, control, 5, 0x1) 33949db4272SNagarjuna Kristam BUILD_TRB_RW(type, control, 10, 0x3f) 34049db4272SNagarjuna Kristam BUILD_TRB_RW(stream_id, control, 16, 0xffff) 34149db4272SNagarjuna Kristam BUILD_TRB_RW(endpoint_id, control, 16, 0x1f) 34249db4272SNagarjuna Kristam BUILD_TRB_RW(tlbpc, control, 16, 0xf) 34349db4272SNagarjuna Kristam BUILD_TRB_RW(data_stage_dir, control, 16, 0x1) 34449db4272SNagarjuna Kristam BUILD_TRB_RW(frame_id, control, 20, 0x7ff) 34549db4272SNagarjuna Kristam BUILD_TRB_RW(sia, control, 31, 0x1) 34649db4272SNagarjuna Kristam 34749db4272SNagarjuna Kristam static inline u64 trb_read_data_ptr(struct tegra_xudc_trb *trb) 34849db4272SNagarjuna Kristam { 34949db4272SNagarjuna Kristam return ((u64)trb_read_data_hi(trb) << 32) | 35049db4272SNagarjuna Kristam trb_read_data_lo(trb); 35149db4272SNagarjuna Kristam } 35249db4272SNagarjuna Kristam 35349db4272SNagarjuna Kristam static inline void trb_write_data_ptr(struct tegra_xudc_trb *trb, u64 addr) 35449db4272SNagarjuna Kristam { 35549db4272SNagarjuna Kristam trb_write_data_lo(trb, lower_32_bits(addr)); 35649db4272SNagarjuna Kristam trb_write_data_hi(trb, upper_32_bits(addr)); 35749db4272SNagarjuna Kristam } 35849db4272SNagarjuna Kristam 35949db4272SNagarjuna Kristam struct tegra_xudc_request { 36049db4272SNagarjuna Kristam struct usb_request usb_req; 36149db4272SNagarjuna Kristam 36249db4272SNagarjuna Kristam size_t buf_queued; 36349db4272SNagarjuna Kristam unsigned int trbs_queued; 36449db4272SNagarjuna Kristam unsigned int trbs_needed; 36549db4272SNagarjuna Kristam bool need_zlp; 36649db4272SNagarjuna Kristam 36749db4272SNagarjuna Kristam struct tegra_xudc_trb *first_trb; 36849db4272SNagarjuna Kristam struct tegra_xudc_trb *last_trb; 36949db4272SNagarjuna Kristam 37049db4272SNagarjuna Kristam struct list_head list; 37149db4272SNagarjuna Kristam }; 37249db4272SNagarjuna Kristam 37349db4272SNagarjuna Kristam struct tegra_xudc_ep { 37449db4272SNagarjuna Kristam struct tegra_xudc *xudc; 37549db4272SNagarjuna Kristam struct usb_ep usb_ep; 37649db4272SNagarjuna Kristam unsigned int index; 37749db4272SNagarjuna Kristam char name[8]; 37849db4272SNagarjuna Kristam 37949db4272SNagarjuna Kristam struct tegra_xudc_ep_context *context; 38049db4272SNagarjuna Kristam 38149db4272SNagarjuna Kristam #define XUDC_TRANSFER_RING_SIZE 64 38249db4272SNagarjuna Kristam struct tegra_xudc_trb *transfer_ring; 38349db4272SNagarjuna Kristam dma_addr_t transfer_ring_phys; 38449db4272SNagarjuna Kristam 38549db4272SNagarjuna Kristam unsigned int enq_ptr; 38649db4272SNagarjuna Kristam unsigned int deq_ptr; 38749db4272SNagarjuna Kristam bool pcs; 38849db4272SNagarjuna Kristam bool ring_full; 38949db4272SNagarjuna Kristam bool stream_rejected; 39049db4272SNagarjuna Kristam 39149db4272SNagarjuna Kristam struct list_head queue; 39249db4272SNagarjuna Kristam const struct usb_endpoint_descriptor *desc; 39349db4272SNagarjuna Kristam const struct usb_ss_ep_comp_descriptor *comp_desc; 39449db4272SNagarjuna Kristam }; 39549db4272SNagarjuna Kristam 39649db4272SNagarjuna Kristam struct tegra_xudc_sel_timing { 39749db4272SNagarjuna Kristam __u8 u1sel; 39849db4272SNagarjuna Kristam __u8 u1pel; 39949db4272SNagarjuna Kristam __le16 u2sel; 40049db4272SNagarjuna Kristam __le16 u2pel; 40149db4272SNagarjuna Kristam }; 40249db4272SNagarjuna Kristam 40349db4272SNagarjuna Kristam enum tegra_xudc_setup_state { 40449db4272SNagarjuna Kristam WAIT_FOR_SETUP, 40549db4272SNagarjuna Kristam DATA_STAGE_XFER, 40649db4272SNagarjuna Kristam DATA_STAGE_RECV, 40749db4272SNagarjuna Kristam STATUS_STAGE_XFER, 40849db4272SNagarjuna Kristam STATUS_STAGE_RECV, 40949db4272SNagarjuna Kristam }; 41049db4272SNagarjuna Kristam 41149db4272SNagarjuna Kristam struct tegra_xudc_setup_packet { 41249db4272SNagarjuna Kristam struct usb_ctrlrequest ctrl_req; 41349db4272SNagarjuna Kristam unsigned int seq_num; 41449db4272SNagarjuna Kristam }; 41549db4272SNagarjuna Kristam 41649db4272SNagarjuna Kristam struct tegra_xudc_save_regs { 41749db4272SNagarjuna Kristam u32 ctrl; 41849db4272SNagarjuna Kristam u32 portpm; 41949db4272SNagarjuna Kristam }; 42049db4272SNagarjuna Kristam 42149db4272SNagarjuna Kristam struct tegra_xudc { 42249db4272SNagarjuna Kristam struct device *dev; 42349db4272SNagarjuna Kristam const struct tegra_xudc_soc *soc; 42449db4272SNagarjuna Kristam struct tegra_xusb_padctl *padctl; 42549db4272SNagarjuna Kristam 42649db4272SNagarjuna Kristam spinlock_t lock; 42749db4272SNagarjuna Kristam 42849db4272SNagarjuna Kristam struct usb_gadget gadget; 42949db4272SNagarjuna Kristam struct usb_gadget_driver *driver; 43049db4272SNagarjuna Kristam 43149db4272SNagarjuna Kristam #define XUDC_NR_EVENT_RINGS 2 43249db4272SNagarjuna Kristam #define XUDC_EVENT_RING_SIZE 4096 43349db4272SNagarjuna Kristam struct tegra_xudc_trb *event_ring[XUDC_NR_EVENT_RINGS]; 43449db4272SNagarjuna Kristam dma_addr_t event_ring_phys[XUDC_NR_EVENT_RINGS]; 43549db4272SNagarjuna Kristam unsigned int event_ring_index; 43649db4272SNagarjuna Kristam unsigned int event_ring_deq_ptr; 43749db4272SNagarjuna Kristam bool ccs; 43849db4272SNagarjuna Kristam 43949db4272SNagarjuna Kristam #define XUDC_NR_EPS 32 44049db4272SNagarjuna Kristam struct tegra_xudc_ep ep[XUDC_NR_EPS]; 44149db4272SNagarjuna Kristam struct tegra_xudc_ep_context *ep_context; 44249db4272SNagarjuna Kristam dma_addr_t ep_context_phys; 44349db4272SNagarjuna Kristam 44449db4272SNagarjuna Kristam struct device *genpd_dev_device; 44549db4272SNagarjuna Kristam struct device *genpd_dev_ss; 44649db4272SNagarjuna Kristam struct device_link *genpd_dl_device; 44749db4272SNagarjuna Kristam struct device_link *genpd_dl_ss; 44849db4272SNagarjuna Kristam 44949db4272SNagarjuna Kristam struct dma_pool *transfer_ring_pool; 45049db4272SNagarjuna Kristam 45149db4272SNagarjuna Kristam bool queued_setup_packet; 45249db4272SNagarjuna Kristam struct tegra_xudc_setup_packet setup_packet; 45349db4272SNagarjuna Kristam enum tegra_xudc_setup_state setup_state; 45449db4272SNagarjuna Kristam u16 setup_seq_num; 45549db4272SNagarjuna Kristam 45649db4272SNagarjuna Kristam u16 dev_addr; 45749db4272SNagarjuna Kristam u16 isoch_delay; 45849db4272SNagarjuna Kristam struct tegra_xudc_sel_timing sel_timing; 45949db4272SNagarjuna Kristam u8 test_mode_pattern; 46049db4272SNagarjuna Kristam u16 status_buf; 46149db4272SNagarjuna Kristam struct tegra_xudc_request *ep0_req; 46249db4272SNagarjuna Kristam 46349db4272SNagarjuna Kristam bool pullup; 46449db4272SNagarjuna Kristam 46549db4272SNagarjuna Kristam unsigned int nr_enabled_eps; 46649db4272SNagarjuna Kristam unsigned int nr_isoch_eps; 46749db4272SNagarjuna Kristam 46849db4272SNagarjuna Kristam unsigned int device_state; 46949db4272SNagarjuna Kristam unsigned int resume_state; 47049db4272SNagarjuna Kristam 47149db4272SNagarjuna Kristam int irq; 47249db4272SNagarjuna Kristam 47349db4272SNagarjuna Kristam void __iomem *base; 47449db4272SNagarjuna Kristam resource_size_t phys_base; 47549db4272SNagarjuna Kristam void __iomem *ipfs; 47649db4272SNagarjuna Kristam void __iomem *fpci; 47749db4272SNagarjuna Kristam 47849db4272SNagarjuna Kristam struct regulator_bulk_data *supplies; 47949db4272SNagarjuna Kristam 48049db4272SNagarjuna Kristam struct clk_bulk_data *clks; 48149db4272SNagarjuna Kristam 4829ce0a14bSNagarjuna Kristam bool device_mode; 48349db4272SNagarjuna Kristam struct work_struct usb_role_sw_work; 48449db4272SNagarjuna Kristam 48549db4272SNagarjuna Kristam struct phy *usb3_phy; 48649db4272SNagarjuna Kristam struct phy *utmi_phy; 48749db4272SNagarjuna Kristam 48849db4272SNagarjuna Kristam struct tegra_xudc_save_regs saved_regs; 48949db4272SNagarjuna Kristam bool suspended; 49049db4272SNagarjuna Kristam bool powergated; 49149db4272SNagarjuna Kristam 492*b77f2ffeSNagarjuna Kristam struct usb_phy *usbphy; 493*b77f2ffeSNagarjuna Kristam struct notifier_block vbus_nb; 494*b77f2ffeSNagarjuna Kristam 49549db4272SNagarjuna Kristam struct completion disconnect_complete; 49649db4272SNagarjuna Kristam 49749db4272SNagarjuna Kristam bool selfpowered; 49849db4272SNagarjuna Kristam 49949db4272SNagarjuna Kristam #define TOGGLE_VBUS_WAIT_MS 100 50049db4272SNagarjuna Kristam struct delayed_work plc_reset_work; 50149db4272SNagarjuna Kristam bool wait_csc; 50249db4272SNagarjuna Kristam 50349db4272SNagarjuna Kristam struct delayed_work port_reset_war_work; 50449db4272SNagarjuna Kristam bool wait_for_sec_prc; 50549db4272SNagarjuna Kristam }; 50649db4272SNagarjuna Kristam 50749db4272SNagarjuna Kristam #define XUDC_TRB_MAX_BUFFER_SIZE 65536 50849db4272SNagarjuna Kristam #define XUDC_MAX_ISOCH_EPS 4 50949db4272SNagarjuna Kristam #define XUDC_INTERRUPT_MODERATION_US 0 51049db4272SNagarjuna Kristam 51149db4272SNagarjuna Kristam static struct usb_endpoint_descriptor tegra_xudc_ep0_desc = { 51249db4272SNagarjuna Kristam .bLength = USB_DT_ENDPOINT_SIZE, 51349db4272SNagarjuna Kristam .bDescriptorType = USB_DT_ENDPOINT, 51449db4272SNagarjuna Kristam .bEndpointAddress = 0, 51549db4272SNagarjuna Kristam .bmAttributes = USB_ENDPOINT_XFER_CONTROL, 51649db4272SNagarjuna Kristam .wMaxPacketSize = cpu_to_le16(64), 51749db4272SNagarjuna Kristam }; 51849db4272SNagarjuna Kristam 51949db4272SNagarjuna Kristam struct tegra_xudc_soc { 52049db4272SNagarjuna Kristam const char * const *supply_names; 52149db4272SNagarjuna Kristam unsigned int num_supplies; 52249db4272SNagarjuna Kristam const char * const *clock_names; 52349db4272SNagarjuna Kristam unsigned int num_clks; 52449db4272SNagarjuna Kristam bool u1_enable; 52549db4272SNagarjuna Kristam bool u2_enable; 52649db4272SNagarjuna Kristam bool lpm_enable; 52749db4272SNagarjuna Kristam bool invalid_seq_num; 52849db4272SNagarjuna Kristam bool pls_quirk; 52949db4272SNagarjuna Kristam bool port_reset_quirk; 53049db4272SNagarjuna Kristam bool has_ipfs; 53149db4272SNagarjuna Kristam }; 53249db4272SNagarjuna Kristam 53349db4272SNagarjuna Kristam static inline u32 fpci_readl(struct tegra_xudc *xudc, unsigned int offset) 53449db4272SNagarjuna Kristam { 53549db4272SNagarjuna Kristam return readl(xudc->fpci + offset); 53649db4272SNagarjuna Kristam } 53749db4272SNagarjuna Kristam 53849db4272SNagarjuna Kristam static inline void fpci_writel(struct tegra_xudc *xudc, u32 val, 53949db4272SNagarjuna Kristam unsigned int offset) 54049db4272SNagarjuna Kristam { 54149db4272SNagarjuna Kristam writel(val, xudc->fpci + offset); 54249db4272SNagarjuna Kristam } 54349db4272SNagarjuna Kristam 54449db4272SNagarjuna Kristam static inline u32 ipfs_readl(struct tegra_xudc *xudc, unsigned int offset) 54549db4272SNagarjuna Kristam { 54649db4272SNagarjuna Kristam return readl(xudc->ipfs + offset); 54749db4272SNagarjuna Kristam } 54849db4272SNagarjuna Kristam 54949db4272SNagarjuna Kristam static inline void ipfs_writel(struct tegra_xudc *xudc, u32 val, 55049db4272SNagarjuna Kristam unsigned int offset) 55149db4272SNagarjuna Kristam { 55249db4272SNagarjuna Kristam writel(val, xudc->ipfs + offset); 55349db4272SNagarjuna Kristam } 55449db4272SNagarjuna Kristam 55549db4272SNagarjuna Kristam static inline u32 xudc_readl(struct tegra_xudc *xudc, unsigned int offset) 55649db4272SNagarjuna Kristam { 55749db4272SNagarjuna Kristam return readl(xudc->base + offset); 55849db4272SNagarjuna Kristam } 55949db4272SNagarjuna Kristam 56049db4272SNagarjuna Kristam static inline void xudc_writel(struct tegra_xudc *xudc, u32 val, 56149db4272SNagarjuna Kristam unsigned int offset) 56249db4272SNagarjuna Kristam { 56349db4272SNagarjuna Kristam writel(val, xudc->base + offset); 56449db4272SNagarjuna Kristam } 56549db4272SNagarjuna Kristam 56649db4272SNagarjuna Kristam static inline int xudc_readl_poll(struct tegra_xudc *xudc, 56749db4272SNagarjuna Kristam unsigned int offset, u32 mask, u32 val) 56849db4272SNagarjuna Kristam { 56949db4272SNagarjuna Kristam u32 regval; 57049db4272SNagarjuna Kristam 57149db4272SNagarjuna Kristam return readl_poll_timeout_atomic(xudc->base + offset, regval, 57249db4272SNagarjuna Kristam (regval & mask) == val, 1, 100); 57349db4272SNagarjuna Kristam } 57449db4272SNagarjuna Kristam 57549db4272SNagarjuna Kristam static inline struct tegra_xudc *to_xudc(struct usb_gadget *gadget) 57649db4272SNagarjuna Kristam { 57749db4272SNagarjuna Kristam return container_of(gadget, struct tegra_xudc, gadget); 57849db4272SNagarjuna Kristam } 57949db4272SNagarjuna Kristam 58049db4272SNagarjuna Kristam static inline struct tegra_xudc_ep *to_xudc_ep(struct usb_ep *ep) 58149db4272SNagarjuna Kristam { 58249db4272SNagarjuna Kristam return container_of(ep, struct tegra_xudc_ep, usb_ep); 58349db4272SNagarjuna Kristam } 58449db4272SNagarjuna Kristam 58549db4272SNagarjuna Kristam static inline struct tegra_xudc_request *to_xudc_req(struct usb_request *req) 58649db4272SNagarjuna Kristam { 58749db4272SNagarjuna Kristam return container_of(req, struct tegra_xudc_request, usb_req); 58849db4272SNagarjuna Kristam } 58949db4272SNagarjuna Kristam 59049db4272SNagarjuna Kristam static inline void dump_trb(struct tegra_xudc *xudc, const char *type, 59149db4272SNagarjuna Kristam struct tegra_xudc_trb *trb) 59249db4272SNagarjuna Kristam { 59349db4272SNagarjuna Kristam dev_dbg(xudc->dev, 59449db4272SNagarjuna Kristam "%s: %p, lo = %#x, hi = %#x, status = %#x, control = %#x\n", 59549db4272SNagarjuna Kristam type, trb, trb->data_lo, trb->data_hi, trb->status, 59649db4272SNagarjuna Kristam trb->control); 59749db4272SNagarjuna Kristam } 59849db4272SNagarjuna Kristam 59949db4272SNagarjuna Kristam static void tegra_xudc_device_mode_on(struct tegra_xudc *xudc) 60049db4272SNagarjuna Kristam { 60149db4272SNagarjuna Kristam int err; 60249db4272SNagarjuna Kristam 60349db4272SNagarjuna Kristam pm_runtime_get_sync(xudc->dev); 60449db4272SNagarjuna Kristam 60549db4272SNagarjuna Kristam err = phy_power_on(xudc->utmi_phy); 60649db4272SNagarjuna Kristam if (err < 0) 60749db4272SNagarjuna Kristam dev_err(xudc->dev, "utmi power on failed %d\n", err); 60849db4272SNagarjuna Kristam 60949db4272SNagarjuna Kristam err = phy_power_on(xudc->usb3_phy); 61049db4272SNagarjuna Kristam if (err < 0) 61149db4272SNagarjuna Kristam dev_err(xudc->dev, "usb3 phy power on failed %d\n", err); 61249db4272SNagarjuna Kristam 61349db4272SNagarjuna Kristam dev_dbg(xudc->dev, "device mode on\n"); 61449db4272SNagarjuna Kristam 61549db4272SNagarjuna Kristam tegra_xusb_padctl_set_vbus_override(xudc->padctl, true); 61649db4272SNagarjuna Kristam } 61749db4272SNagarjuna Kristam 61849db4272SNagarjuna Kristam static void tegra_xudc_device_mode_off(struct tegra_xudc *xudc) 61949db4272SNagarjuna Kristam { 62049db4272SNagarjuna Kristam bool connected = false; 62149db4272SNagarjuna Kristam u32 pls, val; 62249db4272SNagarjuna Kristam int err; 62349db4272SNagarjuna Kristam 62449db4272SNagarjuna Kristam dev_dbg(xudc->dev, "device mode off\n"); 62549db4272SNagarjuna Kristam 62649db4272SNagarjuna Kristam connected = !!(xudc_readl(xudc, PORTSC) & PORTSC_CCS); 62749db4272SNagarjuna Kristam 62849db4272SNagarjuna Kristam reinit_completion(&xudc->disconnect_complete); 62949db4272SNagarjuna Kristam 63049db4272SNagarjuna Kristam tegra_xusb_padctl_set_vbus_override(xudc->padctl, false); 63149db4272SNagarjuna Kristam 63249db4272SNagarjuna Kristam pls = (xudc_readl(xudc, PORTSC) & PORTSC_PLS_MASK) >> 63349db4272SNagarjuna Kristam PORTSC_PLS_SHIFT; 63449db4272SNagarjuna Kristam 63549db4272SNagarjuna Kristam /* Direct link to U0 if disconnected in RESUME or U2. */ 63649db4272SNagarjuna Kristam if (xudc->soc->pls_quirk && xudc->gadget.speed == USB_SPEED_SUPER && 63749db4272SNagarjuna Kristam (pls == PORTSC_PLS_RESUME || pls == PORTSC_PLS_U2)) { 63849db4272SNagarjuna Kristam val = xudc_readl(xudc, PORTPM); 63949db4272SNagarjuna Kristam val |= PORTPM_FRWE; 64049db4272SNagarjuna Kristam xudc_writel(xudc, val, PORTPM); 64149db4272SNagarjuna Kristam 64249db4272SNagarjuna Kristam val = xudc_readl(xudc, PORTSC); 64349db4272SNagarjuna Kristam val &= ~(PORTSC_CHANGE_MASK | PORTSC_PLS_MASK); 64449db4272SNagarjuna Kristam val |= PORTSC_LWS | PORTSC_PLS(PORTSC_PLS_U0); 64549db4272SNagarjuna Kristam xudc_writel(xudc, val, PORTSC); 64649db4272SNagarjuna Kristam } 64749db4272SNagarjuna Kristam 64849db4272SNagarjuna Kristam /* Wait for disconnect event. */ 64949db4272SNagarjuna Kristam if (connected) 65049db4272SNagarjuna Kristam wait_for_completion(&xudc->disconnect_complete); 65149db4272SNagarjuna Kristam 65249db4272SNagarjuna Kristam /* Make sure interrupt handler has completed before powergating. */ 65349db4272SNagarjuna Kristam synchronize_irq(xudc->irq); 65449db4272SNagarjuna Kristam 65549db4272SNagarjuna Kristam err = phy_power_off(xudc->utmi_phy); 65649db4272SNagarjuna Kristam if (err < 0) 65749db4272SNagarjuna Kristam dev_err(xudc->dev, "utmi_phy power off failed %d\n", err); 65849db4272SNagarjuna Kristam 65949db4272SNagarjuna Kristam err = phy_power_off(xudc->usb3_phy); 66049db4272SNagarjuna Kristam if (err < 0) 66149db4272SNagarjuna Kristam dev_err(xudc->dev, "usb3_phy power off failed %d\n", err); 66249db4272SNagarjuna Kristam 66349db4272SNagarjuna Kristam pm_runtime_put(xudc->dev); 66449db4272SNagarjuna Kristam } 66549db4272SNagarjuna Kristam 66649db4272SNagarjuna Kristam static void tegra_xudc_usb_role_sw_work(struct work_struct *work) 66749db4272SNagarjuna Kristam { 66849db4272SNagarjuna Kristam struct tegra_xudc *xudc = container_of(work, struct tegra_xudc, 66949db4272SNagarjuna Kristam usb_role_sw_work); 67049db4272SNagarjuna Kristam 6719ce0a14bSNagarjuna Kristam if (xudc->device_mode) 67249db4272SNagarjuna Kristam tegra_xudc_device_mode_on(xudc); 67349db4272SNagarjuna Kristam else 67449db4272SNagarjuna Kristam tegra_xudc_device_mode_off(xudc); 67549db4272SNagarjuna Kristam } 67649db4272SNagarjuna Kristam 677*b77f2ffeSNagarjuna Kristam static int tegra_xudc_vbus_notify(struct notifier_block *nb, 678*b77f2ffeSNagarjuna Kristam unsigned long action, void *data) 679*b77f2ffeSNagarjuna Kristam { 680*b77f2ffeSNagarjuna Kristam struct tegra_xudc *xudc = container_of(nb, struct tegra_xudc, 681*b77f2ffeSNagarjuna Kristam vbus_nb); 682*b77f2ffeSNagarjuna Kristam struct usb_phy *usbphy = (struct usb_phy *)data; 683*b77f2ffeSNagarjuna Kristam 684*b77f2ffeSNagarjuna Kristam dev_dbg(xudc->dev, "%s(): event is %d\n", __func__, usbphy->last_event); 685*b77f2ffeSNagarjuna Kristam 686*b77f2ffeSNagarjuna Kristam if ((xudc->device_mode && usbphy->last_event == USB_EVENT_VBUS) || 687*b77f2ffeSNagarjuna Kristam (!xudc->device_mode && usbphy->last_event != USB_EVENT_VBUS)) { 688*b77f2ffeSNagarjuna Kristam dev_dbg(xudc->dev, "Same role(%d) received. Ignore", 689*b77f2ffeSNagarjuna Kristam xudc->device_mode); 690*b77f2ffeSNagarjuna Kristam return NOTIFY_OK; 691*b77f2ffeSNagarjuna Kristam } 692*b77f2ffeSNagarjuna Kristam 693*b77f2ffeSNagarjuna Kristam xudc->device_mode = (usbphy->last_event == USB_EVENT_VBUS) ? true : 694*b77f2ffeSNagarjuna Kristam false; 695*b77f2ffeSNagarjuna Kristam 696*b77f2ffeSNagarjuna Kristam if (!xudc->suspended) 697*b77f2ffeSNagarjuna Kristam schedule_work(&xudc->usb_role_sw_work); 698*b77f2ffeSNagarjuna Kristam 699*b77f2ffeSNagarjuna Kristam return NOTIFY_OK; 700*b77f2ffeSNagarjuna Kristam } 701*b77f2ffeSNagarjuna Kristam 70249db4272SNagarjuna Kristam static void tegra_xudc_plc_reset_work(struct work_struct *work) 70349db4272SNagarjuna Kristam { 70449db4272SNagarjuna Kristam struct delayed_work *dwork = to_delayed_work(work); 70549db4272SNagarjuna Kristam struct tegra_xudc *xudc = container_of(dwork, struct tegra_xudc, 70649db4272SNagarjuna Kristam plc_reset_work); 70749db4272SNagarjuna Kristam unsigned long flags; 70849db4272SNagarjuna Kristam 70949db4272SNagarjuna Kristam spin_lock_irqsave(&xudc->lock, flags); 71049db4272SNagarjuna Kristam 71149db4272SNagarjuna Kristam if (xudc->wait_csc) { 71249db4272SNagarjuna Kristam u32 pls = (xudc_readl(xudc, PORTSC) & PORTSC_PLS_MASK) >> 71349db4272SNagarjuna Kristam PORTSC_PLS_SHIFT; 71449db4272SNagarjuna Kristam 71549db4272SNagarjuna Kristam if (pls == PORTSC_PLS_INACTIVE) { 71649db4272SNagarjuna Kristam dev_info(xudc->dev, "PLS = Inactive. Toggle VBUS\n"); 71749db4272SNagarjuna Kristam tegra_xusb_padctl_set_vbus_override(xudc->padctl, 71849db4272SNagarjuna Kristam false); 71949db4272SNagarjuna Kristam tegra_xusb_padctl_set_vbus_override(xudc->padctl, true); 72049db4272SNagarjuna Kristam xudc->wait_csc = false; 72149db4272SNagarjuna Kristam } 72249db4272SNagarjuna Kristam } 72349db4272SNagarjuna Kristam 72449db4272SNagarjuna Kristam spin_unlock_irqrestore(&xudc->lock, flags); 72549db4272SNagarjuna Kristam } 72649db4272SNagarjuna Kristam 72749db4272SNagarjuna Kristam static void tegra_xudc_port_reset_war_work(struct work_struct *work) 72849db4272SNagarjuna Kristam { 72949db4272SNagarjuna Kristam struct delayed_work *dwork = to_delayed_work(work); 73049db4272SNagarjuna Kristam struct tegra_xudc *xudc = 73149db4272SNagarjuna Kristam container_of(dwork, struct tegra_xudc, port_reset_war_work); 73249db4272SNagarjuna Kristam unsigned long flags; 73349db4272SNagarjuna Kristam u32 pls; 73449db4272SNagarjuna Kristam int ret; 73549db4272SNagarjuna Kristam 73649db4272SNagarjuna Kristam spin_lock_irqsave(&xudc->lock, flags); 73749db4272SNagarjuna Kristam 7389ce0a14bSNagarjuna Kristam if (xudc->device_mode && xudc->wait_for_sec_prc) { 73949db4272SNagarjuna Kristam pls = (xudc_readl(xudc, PORTSC) & PORTSC_PLS_MASK) >> 74049db4272SNagarjuna Kristam PORTSC_PLS_SHIFT; 74149db4272SNagarjuna Kristam dev_dbg(xudc->dev, "pls = %x\n", pls); 74249db4272SNagarjuna Kristam 74349db4272SNagarjuna Kristam if (pls == PORTSC_PLS_DISABLED) { 74449db4272SNagarjuna Kristam dev_dbg(xudc->dev, "toggle vbus\n"); 74549db4272SNagarjuna Kristam /* PRC doesn't complete in 100ms, toggle the vbus */ 74649db4272SNagarjuna Kristam ret = tegra_phy_xusb_utmi_port_reset(xudc->utmi_phy); 74749db4272SNagarjuna Kristam if (ret == 1) 74849db4272SNagarjuna Kristam xudc->wait_for_sec_prc = 0; 74949db4272SNagarjuna Kristam } 75049db4272SNagarjuna Kristam } 75149db4272SNagarjuna Kristam 75249db4272SNagarjuna Kristam spin_unlock_irqrestore(&xudc->lock, flags); 75349db4272SNagarjuna Kristam } 75449db4272SNagarjuna Kristam 75549db4272SNagarjuna Kristam static dma_addr_t trb_virt_to_phys(struct tegra_xudc_ep *ep, 75649db4272SNagarjuna Kristam struct tegra_xudc_trb *trb) 75749db4272SNagarjuna Kristam { 75849db4272SNagarjuna Kristam unsigned int index; 75949db4272SNagarjuna Kristam 76049db4272SNagarjuna Kristam index = trb - ep->transfer_ring; 76149db4272SNagarjuna Kristam 76249db4272SNagarjuna Kristam if (WARN_ON(index >= XUDC_TRANSFER_RING_SIZE)) 76349db4272SNagarjuna Kristam return 0; 76449db4272SNagarjuna Kristam 76549db4272SNagarjuna Kristam return (ep->transfer_ring_phys + index * sizeof(*trb)); 76649db4272SNagarjuna Kristam } 76749db4272SNagarjuna Kristam 76849db4272SNagarjuna Kristam static struct tegra_xudc_trb *trb_phys_to_virt(struct tegra_xudc_ep *ep, 76949db4272SNagarjuna Kristam dma_addr_t addr) 77049db4272SNagarjuna Kristam { 77149db4272SNagarjuna Kristam struct tegra_xudc_trb *trb; 77249db4272SNagarjuna Kristam unsigned int index; 77349db4272SNagarjuna Kristam 77449db4272SNagarjuna Kristam index = (addr - ep->transfer_ring_phys) / sizeof(*trb); 77549db4272SNagarjuna Kristam 77649db4272SNagarjuna Kristam if (WARN_ON(index >= XUDC_TRANSFER_RING_SIZE)) 77749db4272SNagarjuna Kristam return NULL; 77849db4272SNagarjuna Kristam 77949db4272SNagarjuna Kristam trb = &ep->transfer_ring[index]; 78049db4272SNagarjuna Kristam 78149db4272SNagarjuna Kristam return trb; 78249db4272SNagarjuna Kristam } 78349db4272SNagarjuna Kristam 78449db4272SNagarjuna Kristam static void ep_reload(struct tegra_xudc *xudc, unsigned int ep) 78549db4272SNagarjuna Kristam { 78649db4272SNagarjuna Kristam xudc_writel(xudc, BIT(ep), EP_RELOAD); 78749db4272SNagarjuna Kristam xudc_readl_poll(xudc, EP_RELOAD, BIT(ep), 0); 78849db4272SNagarjuna Kristam } 78949db4272SNagarjuna Kristam 79049db4272SNagarjuna Kristam static void ep_pause(struct tegra_xudc *xudc, unsigned int ep) 79149db4272SNagarjuna Kristam { 79249db4272SNagarjuna Kristam u32 val; 79349db4272SNagarjuna Kristam 79449db4272SNagarjuna Kristam val = xudc_readl(xudc, EP_PAUSE); 79549db4272SNagarjuna Kristam if (val & BIT(ep)) 79649db4272SNagarjuna Kristam return; 79749db4272SNagarjuna Kristam val |= BIT(ep); 79849db4272SNagarjuna Kristam 79949db4272SNagarjuna Kristam xudc_writel(xudc, val, EP_PAUSE); 80049db4272SNagarjuna Kristam 80149db4272SNagarjuna Kristam xudc_readl_poll(xudc, EP_STCHG, BIT(ep), BIT(ep)); 80249db4272SNagarjuna Kristam 80349db4272SNagarjuna Kristam xudc_writel(xudc, BIT(ep), EP_STCHG); 80449db4272SNagarjuna Kristam } 80549db4272SNagarjuna Kristam 80649db4272SNagarjuna Kristam static void ep_unpause(struct tegra_xudc *xudc, unsigned int ep) 80749db4272SNagarjuna Kristam { 80849db4272SNagarjuna Kristam u32 val; 80949db4272SNagarjuna Kristam 81049db4272SNagarjuna Kristam val = xudc_readl(xudc, EP_PAUSE); 81149db4272SNagarjuna Kristam if (!(val & BIT(ep))) 81249db4272SNagarjuna Kristam return; 81349db4272SNagarjuna Kristam val &= ~BIT(ep); 81449db4272SNagarjuna Kristam 81549db4272SNagarjuna Kristam xudc_writel(xudc, val, EP_PAUSE); 81649db4272SNagarjuna Kristam 81749db4272SNagarjuna Kristam xudc_readl_poll(xudc, EP_STCHG, BIT(ep), BIT(ep)); 81849db4272SNagarjuna Kristam 81949db4272SNagarjuna Kristam xudc_writel(xudc, BIT(ep), EP_STCHG); 82049db4272SNagarjuna Kristam } 82149db4272SNagarjuna Kristam 82249db4272SNagarjuna Kristam static void ep_unpause_all(struct tegra_xudc *xudc) 82349db4272SNagarjuna Kristam { 82449db4272SNagarjuna Kristam u32 val; 82549db4272SNagarjuna Kristam 82649db4272SNagarjuna Kristam val = xudc_readl(xudc, EP_PAUSE); 82749db4272SNagarjuna Kristam 82849db4272SNagarjuna Kristam xudc_writel(xudc, 0, EP_PAUSE); 82949db4272SNagarjuna Kristam 83049db4272SNagarjuna Kristam xudc_readl_poll(xudc, EP_STCHG, val, val); 83149db4272SNagarjuna Kristam 83249db4272SNagarjuna Kristam xudc_writel(xudc, val, EP_STCHG); 83349db4272SNagarjuna Kristam } 83449db4272SNagarjuna Kristam 83549db4272SNagarjuna Kristam static void ep_halt(struct tegra_xudc *xudc, unsigned int ep) 83649db4272SNagarjuna Kristam { 83749db4272SNagarjuna Kristam u32 val; 83849db4272SNagarjuna Kristam 83949db4272SNagarjuna Kristam val = xudc_readl(xudc, EP_HALT); 84049db4272SNagarjuna Kristam if (val & BIT(ep)) 84149db4272SNagarjuna Kristam return; 84249db4272SNagarjuna Kristam val |= BIT(ep); 84349db4272SNagarjuna Kristam xudc_writel(xudc, val, EP_HALT); 84449db4272SNagarjuna Kristam 84549db4272SNagarjuna Kristam xudc_readl_poll(xudc, EP_STCHG, BIT(ep), BIT(ep)); 84649db4272SNagarjuna Kristam 84749db4272SNagarjuna Kristam xudc_writel(xudc, BIT(ep), EP_STCHG); 84849db4272SNagarjuna Kristam } 84949db4272SNagarjuna Kristam 85049db4272SNagarjuna Kristam static void ep_unhalt(struct tegra_xudc *xudc, unsigned int ep) 85149db4272SNagarjuna Kristam { 85249db4272SNagarjuna Kristam u32 val; 85349db4272SNagarjuna Kristam 85449db4272SNagarjuna Kristam val = xudc_readl(xudc, EP_HALT); 85549db4272SNagarjuna Kristam if (!(val & BIT(ep))) 85649db4272SNagarjuna Kristam return; 85749db4272SNagarjuna Kristam val &= ~BIT(ep); 85849db4272SNagarjuna Kristam xudc_writel(xudc, val, EP_HALT); 85949db4272SNagarjuna Kristam 86049db4272SNagarjuna Kristam xudc_readl_poll(xudc, EP_STCHG, BIT(ep), BIT(ep)); 86149db4272SNagarjuna Kristam 86249db4272SNagarjuna Kristam xudc_writel(xudc, BIT(ep), EP_STCHG); 86349db4272SNagarjuna Kristam } 86449db4272SNagarjuna Kristam 86549db4272SNagarjuna Kristam static void ep_unhalt_all(struct tegra_xudc *xudc) 86649db4272SNagarjuna Kristam { 86749db4272SNagarjuna Kristam u32 val; 86849db4272SNagarjuna Kristam 86949db4272SNagarjuna Kristam val = xudc_readl(xudc, EP_HALT); 87049db4272SNagarjuna Kristam if (!val) 87149db4272SNagarjuna Kristam return; 87249db4272SNagarjuna Kristam xudc_writel(xudc, 0, EP_HALT); 87349db4272SNagarjuna Kristam 87449db4272SNagarjuna Kristam xudc_readl_poll(xudc, EP_STCHG, val, val); 87549db4272SNagarjuna Kristam 87649db4272SNagarjuna Kristam xudc_writel(xudc, val, EP_STCHG); 87749db4272SNagarjuna Kristam } 87849db4272SNagarjuna Kristam 87949db4272SNagarjuna Kristam static void ep_wait_for_stopped(struct tegra_xudc *xudc, unsigned int ep) 88049db4272SNagarjuna Kristam { 88149db4272SNagarjuna Kristam xudc_readl_poll(xudc, EP_STOPPED, BIT(ep), BIT(ep)); 88249db4272SNagarjuna Kristam xudc_writel(xudc, BIT(ep), EP_STOPPED); 88349db4272SNagarjuna Kristam } 88449db4272SNagarjuna Kristam 88549db4272SNagarjuna Kristam static void ep_wait_for_inactive(struct tegra_xudc *xudc, unsigned int ep) 88649db4272SNagarjuna Kristam { 88749db4272SNagarjuna Kristam xudc_readl_poll(xudc, EP_THREAD_ACTIVE, BIT(ep), 0); 88849db4272SNagarjuna Kristam } 88949db4272SNagarjuna Kristam 89049db4272SNagarjuna Kristam static void tegra_xudc_req_done(struct tegra_xudc_ep *ep, 89149db4272SNagarjuna Kristam struct tegra_xudc_request *req, int status) 89249db4272SNagarjuna Kristam { 89349db4272SNagarjuna Kristam struct tegra_xudc *xudc = ep->xudc; 89449db4272SNagarjuna Kristam 89549db4272SNagarjuna Kristam dev_dbg(xudc->dev, "completing request %p on EP %u with status %d\n", 89649db4272SNagarjuna Kristam req, ep->index, status); 89749db4272SNagarjuna Kristam 89849db4272SNagarjuna Kristam if (likely(req->usb_req.status == -EINPROGRESS)) 89949db4272SNagarjuna Kristam req->usb_req.status = status; 90049db4272SNagarjuna Kristam 90149db4272SNagarjuna Kristam list_del_init(&req->list); 90249db4272SNagarjuna Kristam 90349db4272SNagarjuna Kristam if (usb_endpoint_xfer_control(ep->desc)) { 90449db4272SNagarjuna Kristam usb_gadget_unmap_request(&xudc->gadget, &req->usb_req, 90549db4272SNagarjuna Kristam (xudc->setup_state == 90649db4272SNagarjuna Kristam DATA_STAGE_XFER)); 90749db4272SNagarjuna Kristam } else { 90849db4272SNagarjuna Kristam usb_gadget_unmap_request(&xudc->gadget, &req->usb_req, 90949db4272SNagarjuna Kristam usb_endpoint_dir_in(ep->desc)); 91049db4272SNagarjuna Kristam } 91149db4272SNagarjuna Kristam 91249db4272SNagarjuna Kristam spin_unlock(&xudc->lock); 91349db4272SNagarjuna Kristam usb_gadget_giveback_request(&ep->usb_ep, &req->usb_req); 91449db4272SNagarjuna Kristam spin_lock(&xudc->lock); 91549db4272SNagarjuna Kristam } 91649db4272SNagarjuna Kristam 91749db4272SNagarjuna Kristam static void tegra_xudc_ep_nuke(struct tegra_xudc_ep *ep, int status) 91849db4272SNagarjuna Kristam { 91949db4272SNagarjuna Kristam struct tegra_xudc_request *req; 92049db4272SNagarjuna Kristam 92149db4272SNagarjuna Kristam while (!list_empty(&ep->queue)) { 92249db4272SNagarjuna Kristam req = list_first_entry(&ep->queue, struct tegra_xudc_request, 92349db4272SNagarjuna Kristam list); 92449db4272SNagarjuna Kristam tegra_xudc_req_done(ep, req, status); 92549db4272SNagarjuna Kristam } 92649db4272SNagarjuna Kristam } 92749db4272SNagarjuna Kristam 92849db4272SNagarjuna Kristam static unsigned int ep_available_trbs(struct tegra_xudc_ep *ep) 92949db4272SNagarjuna Kristam { 93049db4272SNagarjuna Kristam if (ep->ring_full) 93149db4272SNagarjuna Kristam return 0; 93249db4272SNagarjuna Kristam 93349db4272SNagarjuna Kristam if (ep->deq_ptr > ep->enq_ptr) 93449db4272SNagarjuna Kristam return ep->deq_ptr - ep->enq_ptr - 1; 93549db4272SNagarjuna Kristam 93649db4272SNagarjuna Kristam return XUDC_TRANSFER_RING_SIZE - (ep->enq_ptr - ep->deq_ptr) - 2; 93749db4272SNagarjuna Kristam } 93849db4272SNagarjuna Kristam 93949db4272SNagarjuna Kristam static void tegra_xudc_queue_one_trb(struct tegra_xudc_ep *ep, 94049db4272SNagarjuna Kristam struct tegra_xudc_request *req, 94149db4272SNagarjuna Kristam struct tegra_xudc_trb *trb, 94249db4272SNagarjuna Kristam bool ioc) 94349db4272SNagarjuna Kristam { 94449db4272SNagarjuna Kristam struct tegra_xudc *xudc = ep->xudc; 94549db4272SNagarjuna Kristam dma_addr_t buf_addr; 94649db4272SNagarjuna Kristam size_t len; 94749db4272SNagarjuna Kristam 94849db4272SNagarjuna Kristam len = min_t(size_t, XUDC_TRB_MAX_BUFFER_SIZE, req->usb_req.length - 94949db4272SNagarjuna Kristam req->buf_queued); 95049db4272SNagarjuna Kristam if (len > 0) 95149db4272SNagarjuna Kristam buf_addr = req->usb_req.dma + req->buf_queued; 95249db4272SNagarjuna Kristam else 95349db4272SNagarjuna Kristam buf_addr = 0; 95449db4272SNagarjuna Kristam 95549db4272SNagarjuna Kristam trb_write_data_ptr(trb, buf_addr); 95649db4272SNagarjuna Kristam 95749db4272SNagarjuna Kristam trb_write_transfer_len(trb, len); 95849db4272SNagarjuna Kristam trb_write_td_size(trb, req->trbs_needed - req->trbs_queued - 1); 95949db4272SNagarjuna Kristam 96049db4272SNagarjuna Kristam if (req->trbs_queued == req->trbs_needed - 1 || 96149db4272SNagarjuna Kristam (req->need_zlp && req->trbs_queued == req->trbs_needed - 2)) 96249db4272SNagarjuna Kristam trb_write_chain(trb, 0); 96349db4272SNagarjuna Kristam else 96449db4272SNagarjuna Kristam trb_write_chain(trb, 1); 96549db4272SNagarjuna Kristam 96649db4272SNagarjuna Kristam trb_write_ioc(trb, ioc); 96749db4272SNagarjuna Kristam 96849db4272SNagarjuna Kristam if (usb_endpoint_dir_out(ep->desc) || 96949db4272SNagarjuna Kristam (usb_endpoint_xfer_control(ep->desc) && 97049db4272SNagarjuna Kristam (xudc->setup_state == DATA_STAGE_RECV))) 97149db4272SNagarjuna Kristam trb_write_isp(trb, 1); 97249db4272SNagarjuna Kristam else 97349db4272SNagarjuna Kristam trb_write_isp(trb, 0); 97449db4272SNagarjuna Kristam 97549db4272SNagarjuna Kristam if (usb_endpoint_xfer_control(ep->desc)) { 97649db4272SNagarjuna Kristam if (xudc->setup_state == DATA_STAGE_XFER || 97749db4272SNagarjuna Kristam xudc->setup_state == DATA_STAGE_RECV) 97849db4272SNagarjuna Kristam trb_write_type(trb, TRB_TYPE_DATA_STAGE); 97949db4272SNagarjuna Kristam else 98049db4272SNagarjuna Kristam trb_write_type(trb, TRB_TYPE_STATUS_STAGE); 98149db4272SNagarjuna Kristam 98249db4272SNagarjuna Kristam if (xudc->setup_state == DATA_STAGE_XFER || 98349db4272SNagarjuna Kristam xudc->setup_state == STATUS_STAGE_XFER) 98449db4272SNagarjuna Kristam trb_write_data_stage_dir(trb, 1); 98549db4272SNagarjuna Kristam else 98649db4272SNagarjuna Kristam trb_write_data_stage_dir(trb, 0); 98749db4272SNagarjuna Kristam } else if (usb_endpoint_xfer_isoc(ep->desc)) { 98849db4272SNagarjuna Kristam trb_write_type(trb, TRB_TYPE_ISOCH); 98949db4272SNagarjuna Kristam trb_write_sia(trb, 1); 99049db4272SNagarjuna Kristam trb_write_frame_id(trb, 0); 99149db4272SNagarjuna Kristam trb_write_tlbpc(trb, 0); 99249db4272SNagarjuna Kristam } else if (usb_ss_max_streams(ep->comp_desc)) { 99349db4272SNagarjuna Kristam trb_write_type(trb, TRB_TYPE_STREAM); 99449db4272SNagarjuna Kristam trb_write_stream_id(trb, req->usb_req.stream_id); 99549db4272SNagarjuna Kristam } else { 99649db4272SNagarjuna Kristam trb_write_type(trb, TRB_TYPE_NORMAL); 99749db4272SNagarjuna Kristam trb_write_stream_id(trb, 0); 99849db4272SNagarjuna Kristam } 99949db4272SNagarjuna Kristam 100049db4272SNagarjuna Kristam trb_write_cycle(trb, ep->pcs); 100149db4272SNagarjuna Kristam 100249db4272SNagarjuna Kristam req->trbs_queued++; 100349db4272SNagarjuna Kristam req->buf_queued += len; 100449db4272SNagarjuna Kristam 100549db4272SNagarjuna Kristam dump_trb(xudc, "TRANSFER", trb); 100649db4272SNagarjuna Kristam } 100749db4272SNagarjuna Kristam 100849db4272SNagarjuna Kristam static unsigned int tegra_xudc_queue_trbs(struct tegra_xudc_ep *ep, 100949db4272SNagarjuna Kristam struct tegra_xudc_request *req) 101049db4272SNagarjuna Kristam { 101149db4272SNagarjuna Kristam unsigned int i, count, available; 101249db4272SNagarjuna Kristam bool wait_td = false; 101349db4272SNagarjuna Kristam 101449db4272SNagarjuna Kristam available = ep_available_trbs(ep); 101549db4272SNagarjuna Kristam count = req->trbs_needed - req->trbs_queued; 101649db4272SNagarjuna Kristam if (available < count) { 101749db4272SNagarjuna Kristam count = available; 101849db4272SNagarjuna Kristam ep->ring_full = true; 101949db4272SNagarjuna Kristam } 102049db4272SNagarjuna Kristam 102149db4272SNagarjuna Kristam /* 102249db4272SNagarjuna Kristam * To generate zero-length packet on USB bus, SW needs schedule a 102349db4272SNagarjuna Kristam * standalone zero-length TD. According to HW's behavior, SW needs 102449db4272SNagarjuna Kristam * to schedule TDs in different ways for different endpoint types. 102549db4272SNagarjuna Kristam * 102649db4272SNagarjuna Kristam * For control endpoint: 102749db4272SNagarjuna Kristam * - Data stage TD (IOC = 1, CH = 0) 102849db4272SNagarjuna Kristam * - Ring doorbell and wait transfer event 102949db4272SNagarjuna Kristam * - Data stage TD for ZLP (IOC = 1, CH = 0) 103049db4272SNagarjuna Kristam * - Ring doorbell 103149db4272SNagarjuna Kristam * 103249db4272SNagarjuna Kristam * For bulk and interrupt endpoints: 103349db4272SNagarjuna Kristam * - Normal transfer TD (IOC = 0, CH = 0) 103449db4272SNagarjuna Kristam * - Normal transfer TD for ZLP (IOC = 1, CH = 0) 103549db4272SNagarjuna Kristam * - Ring doorbell 103649db4272SNagarjuna Kristam */ 103749db4272SNagarjuna Kristam 103849db4272SNagarjuna Kristam if (req->need_zlp && usb_endpoint_xfer_control(ep->desc) && count > 1) 103949db4272SNagarjuna Kristam wait_td = true; 104049db4272SNagarjuna Kristam 104149db4272SNagarjuna Kristam if (!req->first_trb) 104249db4272SNagarjuna Kristam req->first_trb = &ep->transfer_ring[ep->enq_ptr]; 104349db4272SNagarjuna Kristam 104449db4272SNagarjuna Kristam for (i = 0; i < count; i++) { 104549db4272SNagarjuna Kristam struct tegra_xudc_trb *trb = &ep->transfer_ring[ep->enq_ptr]; 104649db4272SNagarjuna Kristam bool ioc = false; 104749db4272SNagarjuna Kristam 104849db4272SNagarjuna Kristam if ((i == count - 1) || (wait_td && i == count - 2)) 104949db4272SNagarjuna Kristam ioc = true; 105049db4272SNagarjuna Kristam 105149db4272SNagarjuna Kristam tegra_xudc_queue_one_trb(ep, req, trb, ioc); 105249db4272SNagarjuna Kristam req->last_trb = trb; 105349db4272SNagarjuna Kristam 105449db4272SNagarjuna Kristam ep->enq_ptr++; 105549db4272SNagarjuna Kristam if (ep->enq_ptr == XUDC_TRANSFER_RING_SIZE - 1) { 105649db4272SNagarjuna Kristam trb = &ep->transfer_ring[ep->enq_ptr]; 105749db4272SNagarjuna Kristam trb_write_cycle(trb, ep->pcs); 105849db4272SNagarjuna Kristam ep->pcs = !ep->pcs; 105949db4272SNagarjuna Kristam ep->enq_ptr = 0; 106049db4272SNagarjuna Kristam } 106149db4272SNagarjuna Kristam 106249db4272SNagarjuna Kristam if (ioc) 106349db4272SNagarjuna Kristam break; 106449db4272SNagarjuna Kristam } 106549db4272SNagarjuna Kristam 106649db4272SNagarjuna Kristam return count; 106749db4272SNagarjuna Kristam } 106849db4272SNagarjuna Kristam 106949db4272SNagarjuna Kristam static void tegra_xudc_ep_ring_doorbell(struct tegra_xudc_ep *ep) 107049db4272SNagarjuna Kristam { 107149db4272SNagarjuna Kristam struct tegra_xudc *xudc = ep->xudc; 107249db4272SNagarjuna Kristam u32 val; 107349db4272SNagarjuna Kristam 107449db4272SNagarjuna Kristam if (list_empty(&ep->queue)) 107549db4272SNagarjuna Kristam return; 107649db4272SNagarjuna Kristam 107749db4272SNagarjuna Kristam val = DB_TARGET(ep->index); 107849db4272SNagarjuna Kristam if (usb_endpoint_xfer_control(ep->desc)) { 107949db4272SNagarjuna Kristam val |= DB_STREAMID(xudc->setup_seq_num); 108049db4272SNagarjuna Kristam } else if (usb_ss_max_streams(ep->comp_desc) > 0) { 108149db4272SNagarjuna Kristam struct tegra_xudc_request *req; 108249db4272SNagarjuna Kristam 108349db4272SNagarjuna Kristam /* Don't ring doorbell if the stream has been rejected. */ 108449db4272SNagarjuna Kristam if (ep->stream_rejected) 108549db4272SNagarjuna Kristam return; 108649db4272SNagarjuna Kristam 108749db4272SNagarjuna Kristam req = list_first_entry(&ep->queue, struct tegra_xudc_request, 108849db4272SNagarjuna Kristam list); 108949db4272SNagarjuna Kristam val |= DB_STREAMID(req->usb_req.stream_id); 109049db4272SNagarjuna Kristam } 109149db4272SNagarjuna Kristam 109249db4272SNagarjuna Kristam dev_dbg(xudc->dev, "ring doorbell: %#x\n", val); 109349db4272SNagarjuna Kristam xudc_writel(xudc, val, DB); 109449db4272SNagarjuna Kristam } 109549db4272SNagarjuna Kristam 109649db4272SNagarjuna Kristam static void tegra_xudc_ep_kick_queue(struct tegra_xudc_ep *ep) 109749db4272SNagarjuna Kristam { 109849db4272SNagarjuna Kristam struct tegra_xudc_request *req; 109949db4272SNagarjuna Kristam bool trbs_queued = false; 110049db4272SNagarjuna Kristam 110149db4272SNagarjuna Kristam list_for_each_entry(req, &ep->queue, list) { 110249db4272SNagarjuna Kristam if (ep->ring_full) 110349db4272SNagarjuna Kristam break; 110449db4272SNagarjuna Kristam 110549db4272SNagarjuna Kristam if (tegra_xudc_queue_trbs(ep, req) > 0) 110649db4272SNagarjuna Kristam trbs_queued = true; 110749db4272SNagarjuna Kristam } 110849db4272SNagarjuna Kristam 110949db4272SNagarjuna Kristam if (trbs_queued) 111049db4272SNagarjuna Kristam tegra_xudc_ep_ring_doorbell(ep); 111149db4272SNagarjuna Kristam } 111249db4272SNagarjuna Kristam 111349db4272SNagarjuna Kristam static int 111449db4272SNagarjuna Kristam __tegra_xudc_ep_queue(struct tegra_xudc_ep *ep, struct tegra_xudc_request *req) 111549db4272SNagarjuna Kristam { 111649db4272SNagarjuna Kristam struct tegra_xudc *xudc = ep->xudc; 111749db4272SNagarjuna Kristam int err; 111849db4272SNagarjuna Kristam 111949db4272SNagarjuna Kristam if (usb_endpoint_xfer_control(ep->desc) && !list_empty(&ep->queue)) { 112049db4272SNagarjuna Kristam dev_err(xudc->dev, "control EP has pending transfers\n"); 112149db4272SNagarjuna Kristam return -EINVAL; 112249db4272SNagarjuna Kristam } 112349db4272SNagarjuna Kristam 112449db4272SNagarjuna Kristam if (usb_endpoint_xfer_control(ep->desc)) { 112549db4272SNagarjuna Kristam err = usb_gadget_map_request(&xudc->gadget, &req->usb_req, 112649db4272SNagarjuna Kristam (xudc->setup_state == 112749db4272SNagarjuna Kristam DATA_STAGE_XFER)); 112849db4272SNagarjuna Kristam } else { 112949db4272SNagarjuna Kristam err = usb_gadget_map_request(&xudc->gadget, &req->usb_req, 113049db4272SNagarjuna Kristam usb_endpoint_dir_in(ep->desc)); 113149db4272SNagarjuna Kristam } 113249db4272SNagarjuna Kristam 113349db4272SNagarjuna Kristam if (err < 0) { 113449db4272SNagarjuna Kristam dev_err(xudc->dev, "failed to map request: %d\n", err); 113549db4272SNagarjuna Kristam return err; 113649db4272SNagarjuna Kristam } 113749db4272SNagarjuna Kristam 113849db4272SNagarjuna Kristam req->first_trb = NULL; 113949db4272SNagarjuna Kristam req->last_trb = NULL; 114049db4272SNagarjuna Kristam req->buf_queued = 0; 114149db4272SNagarjuna Kristam req->trbs_queued = 0; 114249db4272SNagarjuna Kristam req->need_zlp = false; 114349db4272SNagarjuna Kristam req->trbs_needed = DIV_ROUND_UP(req->usb_req.length, 114449db4272SNagarjuna Kristam XUDC_TRB_MAX_BUFFER_SIZE); 114549db4272SNagarjuna Kristam if (req->usb_req.length == 0) 114649db4272SNagarjuna Kristam req->trbs_needed++; 114749db4272SNagarjuna Kristam 114849db4272SNagarjuna Kristam if (!usb_endpoint_xfer_isoc(ep->desc) && 114949db4272SNagarjuna Kristam req->usb_req.zero && req->usb_req.length && 115049db4272SNagarjuna Kristam ((req->usb_req.length % ep->usb_ep.maxpacket) == 0)) { 115149db4272SNagarjuna Kristam req->trbs_needed++; 115249db4272SNagarjuna Kristam req->need_zlp = true; 115349db4272SNagarjuna Kristam } 115449db4272SNagarjuna Kristam 115549db4272SNagarjuna Kristam req->usb_req.status = -EINPROGRESS; 115649db4272SNagarjuna Kristam req->usb_req.actual = 0; 115749db4272SNagarjuna Kristam 115849db4272SNagarjuna Kristam list_add_tail(&req->list, &ep->queue); 115949db4272SNagarjuna Kristam 116049db4272SNagarjuna Kristam tegra_xudc_ep_kick_queue(ep); 116149db4272SNagarjuna Kristam 116249db4272SNagarjuna Kristam return 0; 116349db4272SNagarjuna Kristam } 116449db4272SNagarjuna Kristam 116549db4272SNagarjuna Kristam static int 116649db4272SNagarjuna Kristam tegra_xudc_ep_queue(struct usb_ep *usb_ep, struct usb_request *usb_req, 116749db4272SNagarjuna Kristam gfp_t gfp) 116849db4272SNagarjuna Kristam { 116949db4272SNagarjuna Kristam struct tegra_xudc_request *req; 117049db4272SNagarjuna Kristam struct tegra_xudc_ep *ep; 117149db4272SNagarjuna Kristam struct tegra_xudc *xudc; 117249db4272SNagarjuna Kristam unsigned long flags; 117349db4272SNagarjuna Kristam int ret; 117449db4272SNagarjuna Kristam 117549db4272SNagarjuna Kristam if (!usb_ep || !usb_req) 117649db4272SNagarjuna Kristam return -EINVAL; 117749db4272SNagarjuna Kristam 117849db4272SNagarjuna Kristam ep = to_xudc_ep(usb_ep); 117949db4272SNagarjuna Kristam req = to_xudc_req(usb_req); 118049db4272SNagarjuna Kristam xudc = ep->xudc; 118149db4272SNagarjuna Kristam 118249db4272SNagarjuna Kristam spin_lock_irqsave(&xudc->lock, flags); 118349db4272SNagarjuna Kristam if (xudc->powergated || !ep->desc) { 118449db4272SNagarjuna Kristam ret = -ESHUTDOWN; 118549db4272SNagarjuna Kristam goto unlock; 118649db4272SNagarjuna Kristam } 118749db4272SNagarjuna Kristam 118849db4272SNagarjuna Kristam ret = __tegra_xudc_ep_queue(ep, req); 118949db4272SNagarjuna Kristam unlock: 119049db4272SNagarjuna Kristam spin_unlock_irqrestore(&xudc->lock, flags); 119149db4272SNagarjuna Kristam 119249db4272SNagarjuna Kristam return ret; 119349db4272SNagarjuna Kristam } 119449db4272SNagarjuna Kristam 119549db4272SNagarjuna Kristam static void squeeze_transfer_ring(struct tegra_xudc_ep *ep, 119649db4272SNagarjuna Kristam struct tegra_xudc_request *req) 119749db4272SNagarjuna Kristam { 119849db4272SNagarjuna Kristam struct tegra_xudc_trb *trb = req->first_trb; 119949db4272SNagarjuna Kristam bool pcs_enq = trb_read_cycle(trb); 120049db4272SNagarjuna Kristam bool pcs; 120149db4272SNagarjuna Kristam 120249db4272SNagarjuna Kristam /* 120349db4272SNagarjuna Kristam * Clear out all the TRBs part of or after the cancelled request, 120449db4272SNagarjuna Kristam * and must correct trb cycle bit to the last un-enqueued state. 120549db4272SNagarjuna Kristam */ 120649db4272SNagarjuna Kristam while (trb != &ep->transfer_ring[ep->enq_ptr]) { 120749db4272SNagarjuna Kristam pcs = trb_read_cycle(trb); 120849db4272SNagarjuna Kristam memset(trb, 0, sizeof(*trb)); 120949db4272SNagarjuna Kristam trb_write_cycle(trb, !pcs); 121049db4272SNagarjuna Kristam trb++; 121149db4272SNagarjuna Kristam 121249db4272SNagarjuna Kristam if (trb_read_type(trb) == TRB_TYPE_LINK) 121349db4272SNagarjuna Kristam trb = ep->transfer_ring; 121449db4272SNagarjuna Kristam } 121549db4272SNagarjuna Kristam 121649db4272SNagarjuna Kristam /* Requests will be re-queued at the start of the cancelled request. */ 121749db4272SNagarjuna Kristam ep->enq_ptr = req->first_trb - ep->transfer_ring; 121849db4272SNagarjuna Kristam /* 121949db4272SNagarjuna Kristam * Retrieve the correct cycle bit state from the first trb of 122049db4272SNagarjuna Kristam * the cancelled request. 122149db4272SNagarjuna Kristam */ 122249db4272SNagarjuna Kristam ep->pcs = pcs_enq; 122349db4272SNagarjuna Kristam ep->ring_full = false; 122449db4272SNagarjuna Kristam list_for_each_entry_continue(req, &ep->queue, list) { 122549db4272SNagarjuna Kristam req->usb_req.status = -EINPROGRESS; 122649db4272SNagarjuna Kristam req->usb_req.actual = 0; 122749db4272SNagarjuna Kristam 122849db4272SNagarjuna Kristam req->first_trb = NULL; 122949db4272SNagarjuna Kristam req->last_trb = NULL; 123049db4272SNagarjuna Kristam req->buf_queued = 0; 123149db4272SNagarjuna Kristam req->trbs_queued = 0; 123249db4272SNagarjuna Kristam } 123349db4272SNagarjuna Kristam } 123449db4272SNagarjuna Kristam 123549db4272SNagarjuna Kristam /* 123649db4272SNagarjuna Kristam * Determine if the given TRB is in the range [first trb, last trb] for the 123749db4272SNagarjuna Kristam * given request. 123849db4272SNagarjuna Kristam */ 123949db4272SNagarjuna Kristam static bool trb_in_request(struct tegra_xudc_ep *ep, 124049db4272SNagarjuna Kristam struct tegra_xudc_request *req, 124149db4272SNagarjuna Kristam struct tegra_xudc_trb *trb) 124249db4272SNagarjuna Kristam { 124349db4272SNagarjuna Kristam dev_dbg(ep->xudc->dev, "%s: request %p -> %p; trb %p\n", __func__, 124449db4272SNagarjuna Kristam req->first_trb, req->last_trb, trb); 124549db4272SNagarjuna Kristam 124649db4272SNagarjuna Kristam if (trb >= req->first_trb && (trb <= req->last_trb || 124749db4272SNagarjuna Kristam req->last_trb < req->first_trb)) 124849db4272SNagarjuna Kristam return true; 124949db4272SNagarjuna Kristam 125049db4272SNagarjuna Kristam if (trb < req->first_trb && trb <= req->last_trb && 125149db4272SNagarjuna Kristam req->last_trb < req->first_trb) 125249db4272SNagarjuna Kristam return true; 125349db4272SNagarjuna Kristam 125449db4272SNagarjuna Kristam return false; 125549db4272SNagarjuna Kristam } 125649db4272SNagarjuna Kristam 125749db4272SNagarjuna Kristam /* 125849db4272SNagarjuna Kristam * Determine if the given TRB is in the range [EP enqueue pointer, first TRB) 125949db4272SNagarjuna Kristam * for the given endpoint and request. 126049db4272SNagarjuna Kristam */ 126149db4272SNagarjuna Kristam static bool trb_before_request(struct tegra_xudc_ep *ep, 126249db4272SNagarjuna Kristam struct tegra_xudc_request *req, 126349db4272SNagarjuna Kristam struct tegra_xudc_trb *trb) 126449db4272SNagarjuna Kristam { 126549db4272SNagarjuna Kristam struct tegra_xudc_trb *enq_trb = &ep->transfer_ring[ep->enq_ptr]; 126649db4272SNagarjuna Kristam 126749db4272SNagarjuna Kristam dev_dbg(ep->xudc->dev, "%s: request %p -> %p; enq ptr: %p; trb %p\n", 126849db4272SNagarjuna Kristam __func__, req->first_trb, req->last_trb, enq_trb, trb); 126949db4272SNagarjuna Kristam 127049db4272SNagarjuna Kristam if (trb < req->first_trb && (enq_trb <= trb || 127149db4272SNagarjuna Kristam req->first_trb < enq_trb)) 127249db4272SNagarjuna Kristam return true; 127349db4272SNagarjuna Kristam 127449db4272SNagarjuna Kristam if (trb > req->first_trb && req->first_trb < enq_trb && enq_trb <= trb) 127549db4272SNagarjuna Kristam return true; 127649db4272SNagarjuna Kristam 127749db4272SNagarjuna Kristam return false; 127849db4272SNagarjuna Kristam } 127949db4272SNagarjuna Kristam 128049db4272SNagarjuna Kristam static int 128149db4272SNagarjuna Kristam __tegra_xudc_ep_dequeue(struct tegra_xudc_ep *ep, 128249db4272SNagarjuna Kristam struct tegra_xudc_request *req) 128349db4272SNagarjuna Kristam { 128449db4272SNagarjuna Kristam struct tegra_xudc *xudc = ep->xudc; 128549db4272SNagarjuna Kristam struct tegra_xudc_request *r; 128649db4272SNagarjuna Kristam struct tegra_xudc_trb *deq_trb; 128749db4272SNagarjuna Kristam bool busy, kick_queue = false; 128849db4272SNagarjuna Kristam int ret = 0; 128949db4272SNagarjuna Kristam 129049db4272SNagarjuna Kristam /* Make sure the request is actually queued to this endpoint. */ 129149db4272SNagarjuna Kristam list_for_each_entry(r, &ep->queue, list) { 129249db4272SNagarjuna Kristam if (r == req) 129349db4272SNagarjuna Kristam break; 129449db4272SNagarjuna Kristam } 129549db4272SNagarjuna Kristam 129649db4272SNagarjuna Kristam if (r != req) 129749db4272SNagarjuna Kristam return -EINVAL; 129849db4272SNagarjuna Kristam 129949db4272SNagarjuna Kristam /* Request hasn't been queued in the transfer ring yet. */ 130049db4272SNagarjuna Kristam if (!req->trbs_queued) { 130149db4272SNagarjuna Kristam tegra_xudc_req_done(ep, req, -ECONNRESET); 130249db4272SNagarjuna Kristam return 0; 130349db4272SNagarjuna Kristam } 130449db4272SNagarjuna Kristam 130549db4272SNagarjuna Kristam /* Halt DMA for this endpiont. */ 130649db4272SNagarjuna Kristam if (ep_ctx_read_state(ep->context) == EP_STATE_RUNNING) { 130749db4272SNagarjuna Kristam ep_pause(xudc, ep->index); 130849db4272SNagarjuna Kristam ep_wait_for_inactive(xudc, ep->index); 130949db4272SNagarjuna Kristam } 131049db4272SNagarjuna Kristam 131149db4272SNagarjuna Kristam deq_trb = trb_phys_to_virt(ep, ep_ctx_read_deq_ptr(ep->context)); 131249db4272SNagarjuna Kristam /* Is the hardware processing the TRB at the dequeue pointer? */ 131349db4272SNagarjuna Kristam busy = (trb_read_cycle(deq_trb) == ep_ctx_read_dcs(ep->context)); 131449db4272SNagarjuna Kristam 131549db4272SNagarjuna Kristam if (trb_in_request(ep, req, deq_trb) && busy) { 131649db4272SNagarjuna Kristam /* 131749db4272SNagarjuna Kristam * Request has been partially completed or it hasn't 131849db4272SNagarjuna Kristam * started processing yet. 131949db4272SNagarjuna Kristam */ 132049db4272SNagarjuna Kristam dma_addr_t deq_ptr; 132149db4272SNagarjuna Kristam 132249db4272SNagarjuna Kristam squeeze_transfer_ring(ep, req); 132349db4272SNagarjuna Kristam 132449db4272SNagarjuna Kristam req->usb_req.actual = ep_ctx_read_edtla(ep->context); 132549db4272SNagarjuna Kristam tegra_xudc_req_done(ep, req, -ECONNRESET); 132649db4272SNagarjuna Kristam kick_queue = true; 132749db4272SNagarjuna Kristam 132849db4272SNagarjuna Kristam /* EDTLA is > 0: request has been partially completed */ 132949db4272SNagarjuna Kristam if (req->usb_req.actual > 0) { 133049db4272SNagarjuna Kristam /* 133149db4272SNagarjuna Kristam * Abort the pending transfer and update the dequeue 133249db4272SNagarjuna Kristam * pointer 133349db4272SNagarjuna Kristam */ 133449db4272SNagarjuna Kristam ep_ctx_write_edtla(ep->context, 0); 133549db4272SNagarjuna Kristam ep_ctx_write_partial_td(ep->context, 0); 133649db4272SNagarjuna Kristam ep_ctx_write_data_offset(ep->context, 0); 133749db4272SNagarjuna Kristam 133849db4272SNagarjuna Kristam deq_ptr = trb_virt_to_phys(ep, 133949db4272SNagarjuna Kristam &ep->transfer_ring[ep->enq_ptr]); 134049db4272SNagarjuna Kristam 134149db4272SNagarjuna Kristam if (dma_mapping_error(xudc->dev, deq_ptr)) { 134249db4272SNagarjuna Kristam ret = -EINVAL; 134349db4272SNagarjuna Kristam } else { 134449db4272SNagarjuna Kristam ep_ctx_write_deq_ptr(ep->context, deq_ptr); 134549db4272SNagarjuna Kristam ep_ctx_write_dcs(ep->context, ep->pcs); 134649db4272SNagarjuna Kristam ep_reload(xudc, ep->index); 134749db4272SNagarjuna Kristam } 134849db4272SNagarjuna Kristam } 134949db4272SNagarjuna Kristam } else if (trb_before_request(ep, req, deq_trb) && busy) { 135049db4272SNagarjuna Kristam /* Request hasn't started processing yet. */ 135149db4272SNagarjuna Kristam squeeze_transfer_ring(ep, req); 135249db4272SNagarjuna Kristam 135349db4272SNagarjuna Kristam tegra_xudc_req_done(ep, req, -ECONNRESET); 135449db4272SNagarjuna Kristam kick_queue = true; 135549db4272SNagarjuna Kristam } else { 135649db4272SNagarjuna Kristam /* 135749db4272SNagarjuna Kristam * Request has completed, but we haven't processed the 135849db4272SNagarjuna Kristam * completion event yet. 135949db4272SNagarjuna Kristam */ 136049db4272SNagarjuna Kristam tegra_xudc_req_done(ep, req, -ECONNRESET); 136149db4272SNagarjuna Kristam ret = -EINVAL; 136249db4272SNagarjuna Kristam } 136349db4272SNagarjuna Kristam 136449db4272SNagarjuna Kristam /* Resume the endpoint. */ 136549db4272SNagarjuna Kristam ep_unpause(xudc, ep->index); 136649db4272SNagarjuna Kristam 136749db4272SNagarjuna Kristam if (kick_queue) 136849db4272SNagarjuna Kristam tegra_xudc_ep_kick_queue(ep); 136949db4272SNagarjuna Kristam 137049db4272SNagarjuna Kristam return ret; 137149db4272SNagarjuna Kristam } 137249db4272SNagarjuna Kristam 137349db4272SNagarjuna Kristam static int 137449db4272SNagarjuna Kristam tegra_xudc_ep_dequeue(struct usb_ep *usb_ep, struct usb_request *usb_req) 137549db4272SNagarjuna Kristam { 137649db4272SNagarjuna Kristam struct tegra_xudc_request *req; 137749db4272SNagarjuna Kristam struct tegra_xudc_ep *ep; 137849db4272SNagarjuna Kristam struct tegra_xudc *xudc; 137949db4272SNagarjuna Kristam unsigned long flags; 138049db4272SNagarjuna Kristam int ret; 138149db4272SNagarjuna Kristam 138249db4272SNagarjuna Kristam if (!usb_ep || !usb_req) 138349db4272SNagarjuna Kristam return -EINVAL; 138449db4272SNagarjuna Kristam 138549db4272SNagarjuna Kristam ep = to_xudc_ep(usb_ep); 138649db4272SNagarjuna Kristam req = to_xudc_req(usb_req); 138749db4272SNagarjuna Kristam xudc = ep->xudc; 138849db4272SNagarjuna Kristam 138949db4272SNagarjuna Kristam spin_lock_irqsave(&xudc->lock, flags); 139049db4272SNagarjuna Kristam 139149db4272SNagarjuna Kristam if (xudc->powergated || !ep->desc) { 139249db4272SNagarjuna Kristam ret = -ESHUTDOWN; 139349db4272SNagarjuna Kristam goto unlock; 139449db4272SNagarjuna Kristam } 139549db4272SNagarjuna Kristam 139649db4272SNagarjuna Kristam ret = __tegra_xudc_ep_dequeue(ep, req); 139749db4272SNagarjuna Kristam unlock: 139849db4272SNagarjuna Kristam spin_unlock_irqrestore(&xudc->lock, flags); 139949db4272SNagarjuna Kristam 140049db4272SNagarjuna Kristam return ret; 140149db4272SNagarjuna Kristam } 140249db4272SNagarjuna Kristam 140349db4272SNagarjuna Kristam static int __tegra_xudc_ep_set_halt(struct tegra_xudc_ep *ep, bool halt) 140449db4272SNagarjuna Kristam { 140549db4272SNagarjuna Kristam struct tegra_xudc *xudc = ep->xudc; 140649db4272SNagarjuna Kristam 140749db4272SNagarjuna Kristam if (!ep->desc) 140849db4272SNagarjuna Kristam return -EINVAL; 140949db4272SNagarjuna Kristam 141049db4272SNagarjuna Kristam if (usb_endpoint_xfer_isoc(ep->desc)) { 141149db4272SNagarjuna Kristam dev_err(xudc->dev, "can't halt isoc EP\n"); 141249db4272SNagarjuna Kristam return -ENOTSUPP; 141349db4272SNagarjuna Kristam } 141449db4272SNagarjuna Kristam 141549db4272SNagarjuna Kristam if (!!(xudc_readl(xudc, EP_HALT) & BIT(ep->index)) == halt) { 141649db4272SNagarjuna Kristam dev_dbg(xudc->dev, "EP %u already %s\n", ep->index, 141749db4272SNagarjuna Kristam halt ? "halted" : "not halted"); 141849db4272SNagarjuna Kristam return 0; 141949db4272SNagarjuna Kristam } 142049db4272SNagarjuna Kristam 142149db4272SNagarjuna Kristam if (halt) { 142249db4272SNagarjuna Kristam ep_halt(xudc, ep->index); 142349db4272SNagarjuna Kristam } else { 142449db4272SNagarjuna Kristam ep_ctx_write_state(ep->context, EP_STATE_DISABLED); 142549db4272SNagarjuna Kristam 142649db4272SNagarjuna Kristam ep_reload(xudc, ep->index); 142749db4272SNagarjuna Kristam 142849db4272SNagarjuna Kristam ep_ctx_write_state(ep->context, EP_STATE_RUNNING); 142949db4272SNagarjuna Kristam ep_ctx_write_seq_num(ep->context, 0); 143049db4272SNagarjuna Kristam 143149db4272SNagarjuna Kristam ep_reload(xudc, ep->index); 143249db4272SNagarjuna Kristam ep_unpause(xudc, ep->index); 143349db4272SNagarjuna Kristam ep_unhalt(xudc, ep->index); 143449db4272SNagarjuna Kristam 143549db4272SNagarjuna Kristam tegra_xudc_ep_ring_doorbell(ep); 143649db4272SNagarjuna Kristam } 143749db4272SNagarjuna Kristam 143849db4272SNagarjuna Kristam return 0; 143949db4272SNagarjuna Kristam } 144049db4272SNagarjuna Kristam 144149db4272SNagarjuna Kristam static int tegra_xudc_ep_set_halt(struct usb_ep *usb_ep, int value) 144249db4272SNagarjuna Kristam { 144349db4272SNagarjuna Kristam struct tegra_xudc_ep *ep; 144449db4272SNagarjuna Kristam struct tegra_xudc *xudc; 144549db4272SNagarjuna Kristam unsigned long flags; 144649db4272SNagarjuna Kristam int ret; 144749db4272SNagarjuna Kristam 144849db4272SNagarjuna Kristam if (!usb_ep) 144949db4272SNagarjuna Kristam return -EINVAL; 145049db4272SNagarjuna Kristam 145149db4272SNagarjuna Kristam ep = to_xudc_ep(usb_ep); 145249db4272SNagarjuna Kristam xudc = ep->xudc; 145349db4272SNagarjuna Kristam 145449db4272SNagarjuna Kristam spin_lock_irqsave(&xudc->lock, flags); 145549db4272SNagarjuna Kristam if (xudc->powergated) { 145649db4272SNagarjuna Kristam ret = -ESHUTDOWN; 145749db4272SNagarjuna Kristam goto unlock; 145849db4272SNagarjuna Kristam } 145949db4272SNagarjuna Kristam 146049db4272SNagarjuna Kristam if (value && usb_endpoint_dir_in(ep->desc) && 146149db4272SNagarjuna Kristam !list_empty(&ep->queue)) { 146249db4272SNagarjuna Kristam dev_err(xudc->dev, "can't halt EP with requests pending\n"); 146349db4272SNagarjuna Kristam ret = -EAGAIN; 146449db4272SNagarjuna Kristam goto unlock; 146549db4272SNagarjuna Kristam } 146649db4272SNagarjuna Kristam 146749db4272SNagarjuna Kristam ret = __tegra_xudc_ep_set_halt(ep, value); 146849db4272SNagarjuna Kristam unlock: 146949db4272SNagarjuna Kristam spin_unlock_irqrestore(&xudc->lock, flags); 147049db4272SNagarjuna Kristam 147149db4272SNagarjuna Kristam return ret; 147249db4272SNagarjuna Kristam } 147349db4272SNagarjuna Kristam 147449db4272SNagarjuna Kristam static void tegra_xudc_ep_context_setup(struct tegra_xudc_ep *ep) 147549db4272SNagarjuna Kristam { 147649db4272SNagarjuna Kristam const struct usb_endpoint_descriptor *desc = ep->desc; 147749db4272SNagarjuna Kristam const struct usb_ss_ep_comp_descriptor *comp_desc = ep->comp_desc; 147849db4272SNagarjuna Kristam struct tegra_xudc *xudc = ep->xudc; 147949db4272SNagarjuna Kristam u16 maxpacket, maxburst = 0, esit = 0; 148049db4272SNagarjuna Kristam u32 val; 148149db4272SNagarjuna Kristam 148249db4272SNagarjuna Kristam maxpacket = usb_endpoint_maxp(desc) & 0x7ff; 148349db4272SNagarjuna Kristam if (xudc->gadget.speed == USB_SPEED_SUPER) { 148449db4272SNagarjuna Kristam if (!usb_endpoint_xfer_control(desc)) 148549db4272SNagarjuna Kristam maxburst = comp_desc->bMaxBurst; 148649db4272SNagarjuna Kristam 148749db4272SNagarjuna Kristam if (usb_endpoint_xfer_int(desc) || usb_endpoint_xfer_isoc(desc)) 148849db4272SNagarjuna Kristam esit = le16_to_cpu(comp_desc->wBytesPerInterval); 148949db4272SNagarjuna Kristam } else if ((xudc->gadget.speed < USB_SPEED_SUPER) && 149049db4272SNagarjuna Kristam (usb_endpoint_xfer_int(desc) || 149149db4272SNagarjuna Kristam usb_endpoint_xfer_isoc(desc))) { 149249db4272SNagarjuna Kristam if (xudc->gadget.speed == USB_SPEED_HIGH) { 149349db4272SNagarjuna Kristam maxburst = (usb_endpoint_maxp(desc) >> 11) & 0x3; 149449db4272SNagarjuna Kristam if (maxburst == 0x3) { 149549db4272SNagarjuna Kristam dev_warn(xudc->dev, 149649db4272SNagarjuna Kristam "invalid endpoint maxburst\n"); 149749db4272SNagarjuna Kristam maxburst = 0x2; 149849db4272SNagarjuna Kristam } 149949db4272SNagarjuna Kristam } 150049db4272SNagarjuna Kristam esit = maxpacket * (maxburst + 1); 150149db4272SNagarjuna Kristam } 150249db4272SNagarjuna Kristam 150349db4272SNagarjuna Kristam memset(ep->context, 0, sizeof(*ep->context)); 150449db4272SNagarjuna Kristam 150549db4272SNagarjuna Kristam ep_ctx_write_state(ep->context, EP_STATE_RUNNING); 150649db4272SNagarjuna Kristam ep_ctx_write_interval(ep->context, desc->bInterval); 150749db4272SNagarjuna Kristam if (xudc->gadget.speed == USB_SPEED_SUPER) { 150849db4272SNagarjuna Kristam if (usb_endpoint_xfer_isoc(desc)) { 150949db4272SNagarjuna Kristam ep_ctx_write_mult(ep->context, 151049db4272SNagarjuna Kristam comp_desc->bmAttributes & 0x3); 151149db4272SNagarjuna Kristam } 151249db4272SNagarjuna Kristam 151349db4272SNagarjuna Kristam if (usb_endpoint_xfer_bulk(desc)) { 151449db4272SNagarjuna Kristam ep_ctx_write_max_pstreams(ep->context, 151549db4272SNagarjuna Kristam comp_desc->bmAttributes & 151649db4272SNagarjuna Kristam 0x1f); 151749db4272SNagarjuna Kristam ep_ctx_write_lsa(ep->context, 1); 151849db4272SNagarjuna Kristam } 151949db4272SNagarjuna Kristam } 152049db4272SNagarjuna Kristam 152149db4272SNagarjuna Kristam if (!usb_endpoint_xfer_control(desc) && usb_endpoint_dir_out(desc)) 152249db4272SNagarjuna Kristam val = usb_endpoint_type(desc); 152349db4272SNagarjuna Kristam else 152449db4272SNagarjuna Kristam val = usb_endpoint_type(desc) + EP_TYPE_CONTROL; 152549db4272SNagarjuna Kristam 152649db4272SNagarjuna Kristam ep_ctx_write_type(ep->context, val); 152749db4272SNagarjuna Kristam ep_ctx_write_cerr(ep->context, 0x3); 152849db4272SNagarjuna Kristam ep_ctx_write_max_packet_size(ep->context, maxpacket); 152949db4272SNagarjuna Kristam ep_ctx_write_max_burst_size(ep->context, maxburst); 153049db4272SNagarjuna Kristam 153149db4272SNagarjuna Kristam ep_ctx_write_deq_ptr(ep->context, ep->transfer_ring_phys); 153249db4272SNagarjuna Kristam ep_ctx_write_dcs(ep->context, ep->pcs); 153349db4272SNagarjuna Kristam 153449db4272SNagarjuna Kristam /* Select a reasonable average TRB length based on endpoint type. */ 153549db4272SNagarjuna Kristam switch (usb_endpoint_type(desc)) { 153649db4272SNagarjuna Kristam case USB_ENDPOINT_XFER_CONTROL: 153749db4272SNagarjuna Kristam val = 8; 153849db4272SNagarjuna Kristam break; 153949db4272SNagarjuna Kristam case USB_ENDPOINT_XFER_INT: 154049db4272SNagarjuna Kristam val = 1024; 154149db4272SNagarjuna Kristam break; 154249db4272SNagarjuna Kristam case USB_ENDPOINT_XFER_BULK: 154349db4272SNagarjuna Kristam case USB_ENDPOINT_XFER_ISOC: 154449db4272SNagarjuna Kristam default: 154549db4272SNagarjuna Kristam val = 3072; 154649db4272SNagarjuna Kristam break; 154749db4272SNagarjuna Kristam } 154849db4272SNagarjuna Kristam 154949db4272SNagarjuna Kristam ep_ctx_write_avg_trb_len(ep->context, val); 155049db4272SNagarjuna Kristam ep_ctx_write_max_esit_payload(ep->context, esit); 155149db4272SNagarjuna Kristam 155249db4272SNagarjuna Kristam ep_ctx_write_cerrcnt(ep->context, 0x3); 155349db4272SNagarjuna Kristam } 155449db4272SNagarjuna Kristam 155549db4272SNagarjuna Kristam static void setup_link_trb(struct tegra_xudc_ep *ep, 155649db4272SNagarjuna Kristam struct tegra_xudc_trb *trb) 155749db4272SNagarjuna Kristam { 155849db4272SNagarjuna Kristam trb_write_data_ptr(trb, ep->transfer_ring_phys); 155949db4272SNagarjuna Kristam trb_write_type(trb, TRB_TYPE_LINK); 156049db4272SNagarjuna Kristam trb_write_toggle_cycle(trb, 1); 156149db4272SNagarjuna Kristam } 156249db4272SNagarjuna Kristam 156349db4272SNagarjuna Kristam static int __tegra_xudc_ep_disable(struct tegra_xudc_ep *ep) 156449db4272SNagarjuna Kristam { 156549db4272SNagarjuna Kristam struct tegra_xudc *xudc = ep->xudc; 156649db4272SNagarjuna Kristam 156749db4272SNagarjuna Kristam if (ep_ctx_read_state(ep->context) == EP_STATE_DISABLED) { 156849db4272SNagarjuna Kristam dev_err(xudc->dev, "endpoint %u already disabled\n", 156949db4272SNagarjuna Kristam ep->index); 157049db4272SNagarjuna Kristam return -EINVAL; 157149db4272SNagarjuna Kristam } 157249db4272SNagarjuna Kristam 157349db4272SNagarjuna Kristam ep_ctx_write_state(ep->context, EP_STATE_DISABLED); 157449db4272SNagarjuna Kristam 157549db4272SNagarjuna Kristam ep_reload(xudc, ep->index); 157649db4272SNagarjuna Kristam 157749db4272SNagarjuna Kristam tegra_xudc_ep_nuke(ep, -ESHUTDOWN); 157849db4272SNagarjuna Kristam 157949db4272SNagarjuna Kristam xudc->nr_enabled_eps--; 158049db4272SNagarjuna Kristam if (usb_endpoint_xfer_isoc(ep->desc)) 158149db4272SNagarjuna Kristam xudc->nr_isoch_eps--; 158249db4272SNagarjuna Kristam 158349db4272SNagarjuna Kristam ep->desc = NULL; 158449db4272SNagarjuna Kristam ep->comp_desc = NULL; 158549db4272SNagarjuna Kristam 158649db4272SNagarjuna Kristam memset(ep->context, 0, sizeof(*ep->context)); 158749db4272SNagarjuna Kristam 158849db4272SNagarjuna Kristam ep_unpause(xudc, ep->index); 158949db4272SNagarjuna Kristam ep_unhalt(xudc, ep->index); 159049db4272SNagarjuna Kristam if (xudc_readl(xudc, EP_STOPPED) & BIT(ep->index)) 159149db4272SNagarjuna Kristam xudc_writel(xudc, BIT(ep->index), EP_STOPPED); 159249db4272SNagarjuna Kristam 159349db4272SNagarjuna Kristam /* 159449db4272SNagarjuna Kristam * If this is the last endpoint disabled in a de-configure request, 159549db4272SNagarjuna Kristam * switch back to address state. 159649db4272SNagarjuna Kristam */ 159749db4272SNagarjuna Kristam if ((xudc->device_state == USB_STATE_CONFIGURED) && 159849db4272SNagarjuna Kristam (xudc->nr_enabled_eps == 1)) { 159949db4272SNagarjuna Kristam u32 val; 160049db4272SNagarjuna Kristam 160149db4272SNagarjuna Kristam xudc->device_state = USB_STATE_ADDRESS; 160249db4272SNagarjuna Kristam usb_gadget_set_state(&xudc->gadget, xudc->device_state); 160349db4272SNagarjuna Kristam 160449db4272SNagarjuna Kristam val = xudc_readl(xudc, CTRL); 160549db4272SNagarjuna Kristam val &= ~CTRL_RUN; 160649db4272SNagarjuna Kristam xudc_writel(xudc, val, CTRL); 160749db4272SNagarjuna Kristam } 160849db4272SNagarjuna Kristam 160949db4272SNagarjuna Kristam dev_info(xudc->dev, "ep %u disabled\n", ep->index); 161049db4272SNagarjuna Kristam 161149db4272SNagarjuna Kristam return 0; 161249db4272SNagarjuna Kristam } 161349db4272SNagarjuna Kristam 161449db4272SNagarjuna Kristam static int tegra_xudc_ep_disable(struct usb_ep *usb_ep) 161549db4272SNagarjuna Kristam { 161649db4272SNagarjuna Kristam struct tegra_xudc_ep *ep; 161749db4272SNagarjuna Kristam struct tegra_xudc *xudc; 161849db4272SNagarjuna Kristam unsigned long flags; 161949db4272SNagarjuna Kristam int ret; 162049db4272SNagarjuna Kristam 162149db4272SNagarjuna Kristam if (!usb_ep) 162249db4272SNagarjuna Kristam return -EINVAL; 162349db4272SNagarjuna Kristam 162449db4272SNagarjuna Kristam ep = to_xudc_ep(usb_ep); 162549db4272SNagarjuna Kristam xudc = ep->xudc; 162649db4272SNagarjuna Kristam 162749db4272SNagarjuna Kristam spin_lock_irqsave(&xudc->lock, flags); 162849db4272SNagarjuna Kristam if (xudc->powergated) { 162949db4272SNagarjuna Kristam ret = -ESHUTDOWN; 163049db4272SNagarjuna Kristam goto unlock; 163149db4272SNagarjuna Kristam } 163249db4272SNagarjuna Kristam 163349db4272SNagarjuna Kristam ret = __tegra_xudc_ep_disable(ep); 163449db4272SNagarjuna Kristam unlock: 163549db4272SNagarjuna Kristam spin_unlock_irqrestore(&xudc->lock, flags); 163649db4272SNagarjuna Kristam 163749db4272SNagarjuna Kristam return ret; 163849db4272SNagarjuna Kristam } 163949db4272SNagarjuna Kristam 164049db4272SNagarjuna Kristam static int __tegra_xudc_ep_enable(struct tegra_xudc_ep *ep, 164149db4272SNagarjuna Kristam const struct usb_endpoint_descriptor *desc) 164249db4272SNagarjuna Kristam { 164349db4272SNagarjuna Kristam struct tegra_xudc *xudc = ep->xudc; 164449db4272SNagarjuna Kristam unsigned int i; 164549db4272SNagarjuna Kristam u32 val; 164649db4272SNagarjuna Kristam 164749db4272SNagarjuna Kristam if (xudc->gadget.speed == USB_SPEED_SUPER && 164849db4272SNagarjuna Kristam !usb_endpoint_xfer_control(desc) && !ep->usb_ep.comp_desc) 164949db4272SNagarjuna Kristam return -EINVAL; 165049db4272SNagarjuna Kristam 165149db4272SNagarjuna Kristam /* Disable the EP if it is not disabled */ 165249db4272SNagarjuna Kristam if (ep_ctx_read_state(ep->context) != EP_STATE_DISABLED) 165349db4272SNagarjuna Kristam __tegra_xudc_ep_disable(ep); 165449db4272SNagarjuna Kristam 165549db4272SNagarjuna Kristam ep->desc = desc; 165649db4272SNagarjuna Kristam ep->comp_desc = ep->usb_ep.comp_desc; 165749db4272SNagarjuna Kristam 165849db4272SNagarjuna Kristam if (usb_endpoint_xfer_isoc(desc)) { 165949db4272SNagarjuna Kristam if (xudc->nr_isoch_eps > XUDC_MAX_ISOCH_EPS) { 166049db4272SNagarjuna Kristam dev_err(xudc->dev, "too many isoch endpoints\n"); 166149db4272SNagarjuna Kristam return -EBUSY; 166249db4272SNagarjuna Kristam } 166349db4272SNagarjuna Kristam xudc->nr_isoch_eps++; 166449db4272SNagarjuna Kristam } 166549db4272SNagarjuna Kristam 166649db4272SNagarjuna Kristam memset(ep->transfer_ring, 0, XUDC_TRANSFER_RING_SIZE * 166749db4272SNagarjuna Kristam sizeof(*ep->transfer_ring)); 166849db4272SNagarjuna Kristam setup_link_trb(ep, &ep->transfer_ring[XUDC_TRANSFER_RING_SIZE - 1]); 166949db4272SNagarjuna Kristam 167049db4272SNagarjuna Kristam ep->enq_ptr = 0; 167149db4272SNagarjuna Kristam ep->deq_ptr = 0; 167249db4272SNagarjuna Kristam ep->pcs = true; 167349db4272SNagarjuna Kristam ep->ring_full = false; 167449db4272SNagarjuna Kristam xudc->nr_enabled_eps++; 167549db4272SNagarjuna Kristam 167649db4272SNagarjuna Kristam tegra_xudc_ep_context_setup(ep); 167749db4272SNagarjuna Kristam 167849db4272SNagarjuna Kristam /* 167949db4272SNagarjuna Kristam * No need to reload and un-halt EP0. This will be done automatically 168049db4272SNagarjuna Kristam * once a valid SETUP packet is received. 168149db4272SNagarjuna Kristam */ 168249db4272SNagarjuna Kristam if (usb_endpoint_xfer_control(desc)) 168349db4272SNagarjuna Kristam goto out; 168449db4272SNagarjuna Kristam 168549db4272SNagarjuna Kristam /* 168649db4272SNagarjuna Kristam * Transition to configured state once the first non-control 168749db4272SNagarjuna Kristam * endpoint is enabled. 168849db4272SNagarjuna Kristam */ 168949db4272SNagarjuna Kristam if (xudc->device_state == USB_STATE_ADDRESS) { 169049db4272SNagarjuna Kristam val = xudc_readl(xudc, CTRL); 169149db4272SNagarjuna Kristam val |= CTRL_RUN; 169249db4272SNagarjuna Kristam xudc_writel(xudc, val, CTRL); 169349db4272SNagarjuna Kristam 169449db4272SNagarjuna Kristam xudc->device_state = USB_STATE_CONFIGURED; 169549db4272SNagarjuna Kristam usb_gadget_set_state(&xudc->gadget, xudc->device_state); 169649db4272SNagarjuna Kristam } 169749db4272SNagarjuna Kristam 169849db4272SNagarjuna Kristam if (usb_endpoint_xfer_isoc(desc)) { 169949db4272SNagarjuna Kristam /* 170049db4272SNagarjuna Kristam * Pause all bulk endpoints when enabling an isoch endpoint 170149db4272SNagarjuna Kristam * to ensure the isoch endpoint is allocated enough bandwidth. 170249db4272SNagarjuna Kristam */ 170349db4272SNagarjuna Kristam for (i = 0; i < ARRAY_SIZE(xudc->ep); i++) { 170449db4272SNagarjuna Kristam if (xudc->ep[i].desc && 170549db4272SNagarjuna Kristam usb_endpoint_xfer_bulk(xudc->ep[i].desc)) 170649db4272SNagarjuna Kristam ep_pause(xudc, i); 170749db4272SNagarjuna Kristam } 170849db4272SNagarjuna Kristam } 170949db4272SNagarjuna Kristam 171049db4272SNagarjuna Kristam ep_reload(xudc, ep->index); 171149db4272SNagarjuna Kristam ep_unpause(xudc, ep->index); 171249db4272SNagarjuna Kristam ep_unhalt(xudc, ep->index); 171349db4272SNagarjuna Kristam 171449db4272SNagarjuna Kristam if (usb_endpoint_xfer_isoc(desc)) { 171549db4272SNagarjuna Kristam for (i = 0; i < ARRAY_SIZE(xudc->ep); i++) { 171649db4272SNagarjuna Kristam if (xudc->ep[i].desc && 171749db4272SNagarjuna Kristam usb_endpoint_xfer_bulk(xudc->ep[i].desc)) 171849db4272SNagarjuna Kristam ep_unpause(xudc, i); 171949db4272SNagarjuna Kristam } 172049db4272SNagarjuna Kristam } 172149db4272SNagarjuna Kristam 172249db4272SNagarjuna Kristam out: 172349db4272SNagarjuna Kristam dev_info(xudc->dev, "EP %u (type: %s, dir: %s) enabled\n", ep->index, 172449db4272SNagarjuna Kristam usb_ep_type_string(usb_endpoint_type(ep->desc)), 172549db4272SNagarjuna Kristam usb_endpoint_dir_in(ep->desc) ? "in" : "out"); 172649db4272SNagarjuna Kristam 172749db4272SNagarjuna Kristam return 0; 172849db4272SNagarjuna Kristam } 172949db4272SNagarjuna Kristam 173049db4272SNagarjuna Kristam static int tegra_xudc_ep_enable(struct usb_ep *usb_ep, 173149db4272SNagarjuna Kristam const struct usb_endpoint_descriptor *desc) 173249db4272SNagarjuna Kristam { 173349db4272SNagarjuna Kristam struct tegra_xudc_ep *ep; 173449db4272SNagarjuna Kristam struct tegra_xudc *xudc; 173549db4272SNagarjuna Kristam unsigned long flags; 173649db4272SNagarjuna Kristam int ret; 173749db4272SNagarjuna Kristam 173849db4272SNagarjuna Kristam if (!usb_ep || !desc || (desc->bDescriptorType != USB_DT_ENDPOINT)) 173949db4272SNagarjuna Kristam return -EINVAL; 174049db4272SNagarjuna Kristam 174149db4272SNagarjuna Kristam ep = to_xudc_ep(usb_ep); 174249db4272SNagarjuna Kristam xudc = ep->xudc; 174349db4272SNagarjuna Kristam 174449db4272SNagarjuna Kristam spin_lock_irqsave(&xudc->lock, flags); 174549db4272SNagarjuna Kristam if (xudc->powergated) { 174649db4272SNagarjuna Kristam ret = -ESHUTDOWN; 174749db4272SNagarjuna Kristam goto unlock; 174849db4272SNagarjuna Kristam } 174949db4272SNagarjuna Kristam 175049db4272SNagarjuna Kristam ret = __tegra_xudc_ep_enable(ep, desc); 175149db4272SNagarjuna Kristam unlock: 175249db4272SNagarjuna Kristam spin_unlock_irqrestore(&xudc->lock, flags); 175349db4272SNagarjuna Kristam 175449db4272SNagarjuna Kristam return ret; 175549db4272SNagarjuna Kristam } 175649db4272SNagarjuna Kristam 175749db4272SNagarjuna Kristam static struct usb_request * 175849db4272SNagarjuna Kristam tegra_xudc_ep_alloc_request(struct usb_ep *usb_ep, gfp_t gfp) 175949db4272SNagarjuna Kristam { 176049db4272SNagarjuna Kristam struct tegra_xudc_request *req; 176149db4272SNagarjuna Kristam 176249db4272SNagarjuna Kristam req = kzalloc(sizeof(*req), gfp); 176349db4272SNagarjuna Kristam if (!req) 176449db4272SNagarjuna Kristam return NULL; 176549db4272SNagarjuna Kristam 176649db4272SNagarjuna Kristam INIT_LIST_HEAD(&req->list); 176749db4272SNagarjuna Kristam 176849db4272SNagarjuna Kristam return &req->usb_req; 176949db4272SNagarjuna Kristam } 177049db4272SNagarjuna Kristam 177149db4272SNagarjuna Kristam static void tegra_xudc_ep_free_request(struct usb_ep *usb_ep, 177249db4272SNagarjuna Kristam struct usb_request *usb_req) 177349db4272SNagarjuna Kristam { 177449db4272SNagarjuna Kristam struct tegra_xudc_request *req = to_xudc_req(usb_req); 177549db4272SNagarjuna Kristam 177649db4272SNagarjuna Kristam kfree(req); 177749db4272SNagarjuna Kristam } 177849db4272SNagarjuna Kristam 177949db4272SNagarjuna Kristam static struct usb_ep_ops tegra_xudc_ep_ops = { 178049db4272SNagarjuna Kristam .enable = tegra_xudc_ep_enable, 178149db4272SNagarjuna Kristam .disable = tegra_xudc_ep_disable, 178249db4272SNagarjuna Kristam .alloc_request = tegra_xudc_ep_alloc_request, 178349db4272SNagarjuna Kristam .free_request = tegra_xudc_ep_free_request, 178449db4272SNagarjuna Kristam .queue = tegra_xudc_ep_queue, 178549db4272SNagarjuna Kristam .dequeue = tegra_xudc_ep_dequeue, 178649db4272SNagarjuna Kristam .set_halt = tegra_xudc_ep_set_halt, 178749db4272SNagarjuna Kristam }; 178849db4272SNagarjuna Kristam 178949db4272SNagarjuna Kristam static int tegra_xudc_ep0_enable(struct usb_ep *usb_ep, 179049db4272SNagarjuna Kristam const struct usb_endpoint_descriptor *desc) 179149db4272SNagarjuna Kristam { 179249db4272SNagarjuna Kristam return -EBUSY; 179349db4272SNagarjuna Kristam } 179449db4272SNagarjuna Kristam 179549db4272SNagarjuna Kristam static int tegra_xudc_ep0_disable(struct usb_ep *usb_ep) 179649db4272SNagarjuna Kristam { 179749db4272SNagarjuna Kristam return -EBUSY; 179849db4272SNagarjuna Kristam } 179949db4272SNagarjuna Kristam 180049db4272SNagarjuna Kristam static struct usb_ep_ops tegra_xudc_ep0_ops = { 180149db4272SNagarjuna Kristam .enable = tegra_xudc_ep0_enable, 180249db4272SNagarjuna Kristam .disable = tegra_xudc_ep0_disable, 180349db4272SNagarjuna Kristam .alloc_request = tegra_xudc_ep_alloc_request, 180449db4272SNagarjuna Kristam .free_request = tegra_xudc_ep_free_request, 180549db4272SNagarjuna Kristam .queue = tegra_xudc_ep_queue, 180649db4272SNagarjuna Kristam .dequeue = tegra_xudc_ep_dequeue, 180749db4272SNagarjuna Kristam .set_halt = tegra_xudc_ep_set_halt, 180849db4272SNagarjuna Kristam }; 180949db4272SNagarjuna Kristam 181049db4272SNagarjuna Kristam static int tegra_xudc_gadget_get_frame(struct usb_gadget *gadget) 181149db4272SNagarjuna Kristam { 181249db4272SNagarjuna Kristam struct tegra_xudc *xudc = to_xudc(gadget); 181349db4272SNagarjuna Kristam unsigned long flags; 181449db4272SNagarjuna Kristam int ret; 181549db4272SNagarjuna Kristam 181649db4272SNagarjuna Kristam spin_lock_irqsave(&xudc->lock, flags); 181749db4272SNagarjuna Kristam if (xudc->powergated) { 181849db4272SNagarjuna Kristam ret = -ESHUTDOWN; 181949db4272SNagarjuna Kristam goto unlock; 182049db4272SNagarjuna Kristam } 182149db4272SNagarjuna Kristam 182249db4272SNagarjuna Kristam ret = (xudc_readl(xudc, MFINDEX) & MFINDEX_FRAME_MASK) >> 182349db4272SNagarjuna Kristam MFINDEX_FRAME_SHIFT; 182449db4272SNagarjuna Kristam unlock: 182549db4272SNagarjuna Kristam spin_unlock_irqrestore(&xudc->lock, flags); 182649db4272SNagarjuna Kristam 182749db4272SNagarjuna Kristam return ret; 182849db4272SNagarjuna Kristam } 182949db4272SNagarjuna Kristam 183049db4272SNagarjuna Kristam static void tegra_xudc_resume_device_state(struct tegra_xudc *xudc) 183149db4272SNagarjuna Kristam { 183249db4272SNagarjuna Kristam unsigned int i; 183349db4272SNagarjuna Kristam u32 val; 183449db4272SNagarjuna Kristam 183549db4272SNagarjuna Kristam ep_unpause_all(xudc); 183649db4272SNagarjuna Kristam 183749db4272SNagarjuna Kristam /* Direct link to U0. */ 183849db4272SNagarjuna Kristam val = xudc_readl(xudc, PORTSC); 183949db4272SNagarjuna Kristam if (((val & PORTSC_PLS_MASK) >> PORTSC_PLS_SHIFT) != PORTSC_PLS_U0) { 184049db4272SNagarjuna Kristam val &= ~(PORTSC_CHANGE_MASK | PORTSC_PLS_MASK); 184149db4272SNagarjuna Kristam val |= PORTSC_LWS | PORTSC_PLS(PORTSC_PLS_U0); 184249db4272SNagarjuna Kristam xudc_writel(xudc, val, PORTSC); 184349db4272SNagarjuna Kristam } 184449db4272SNagarjuna Kristam 184549db4272SNagarjuna Kristam if (xudc->device_state == USB_STATE_SUSPENDED) { 184649db4272SNagarjuna Kristam xudc->device_state = xudc->resume_state; 184749db4272SNagarjuna Kristam usb_gadget_set_state(&xudc->gadget, xudc->device_state); 184849db4272SNagarjuna Kristam xudc->resume_state = 0; 184949db4272SNagarjuna Kristam } 185049db4272SNagarjuna Kristam 185149db4272SNagarjuna Kristam /* 185249db4272SNagarjuna Kristam * Doorbells may be dropped if they are sent too soon (< ~200ns) 185349db4272SNagarjuna Kristam * after unpausing the endpoint. Wait for 500ns just to be safe. 185449db4272SNagarjuna Kristam */ 185549db4272SNagarjuna Kristam ndelay(500); 185649db4272SNagarjuna Kristam for (i = 0; i < ARRAY_SIZE(xudc->ep); i++) 185749db4272SNagarjuna Kristam tegra_xudc_ep_ring_doorbell(&xudc->ep[i]); 185849db4272SNagarjuna Kristam } 185949db4272SNagarjuna Kristam 186049db4272SNagarjuna Kristam static int tegra_xudc_gadget_wakeup(struct usb_gadget *gadget) 186149db4272SNagarjuna Kristam { 186249db4272SNagarjuna Kristam struct tegra_xudc *xudc = to_xudc(gadget); 186349db4272SNagarjuna Kristam unsigned long flags; 186449db4272SNagarjuna Kristam int ret = 0; 186549db4272SNagarjuna Kristam u32 val; 186649db4272SNagarjuna Kristam 186749db4272SNagarjuna Kristam spin_lock_irqsave(&xudc->lock, flags); 186849db4272SNagarjuna Kristam 186949db4272SNagarjuna Kristam if (xudc->powergated) { 187049db4272SNagarjuna Kristam ret = -ESHUTDOWN; 187149db4272SNagarjuna Kristam goto unlock; 187249db4272SNagarjuna Kristam } 187349db4272SNagarjuna Kristam val = xudc_readl(xudc, PORTPM); 187449db4272SNagarjuna Kristam dev_dbg(xudc->dev, "%s: PORTPM=%#x, speed=%x\n", __func__, 187549db4272SNagarjuna Kristam val, gadget->speed); 187649db4272SNagarjuna Kristam 187749db4272SNagarjuna Kristam if (((xudc->gadget.speed <= USB_SPEED_HIGH) && 187849db4272SNagarjuna Kristam (val & PORTPM_RWE)) || 187949db4272SNagarjuna Kristam ((xudc->gadget.speed == USB_SPEED_SUPER) && 188049db4272SNagarjuna Kristam (val & PORTPM_FRWE))) { 188149db4272SNagarjuna Kristam tegra_xudc_resume_device_state(xudc); 188249db4272SNagarjuna Kristam 188349db4272SNagarjuna Kristam /* Send Device Notification packet. */ 188449db4272SNagarjuna Kristam if (xudc->gadget.speed == USB_SPEED_SUPER) { 188549db4272SNagarjuna Kristam val = DEVNOTIF_LO_TYPE(DEVNOTIF_LO_TYPE_FUNCTION_WAKE) 188649db4272SNagarjuna Kristam | DEVNOTIF_LO_TRIG; 188749db4272SNagarjuna Kristam xudc_writel(xudc, 0, DEVNOTIF_HI); 188849db4272SNagarjuna Kristam xudc_writel(xudc, val, DEVNOTIF_LO); 188949db4272SNagarjuna Kristam } 189049db4272SNagarjuna Kristam } 189149db4272SNagarjuna Kristam 189249db4272SNagarjuna Kristam unlock: 189349db4272SNagarjuna Kristam dev_dbg(xudc->dev, "%s: ret value is %d", __func__, ret); 189449db4272SNagarjuna Kristam spin_unlock_irqrestore(&xudc->lock, flags); 189549db4272SNagarjuna Kristam 189649db4272SNagarjuna Kristam return ret; 189749db4272SNagarjuna Kristam } 189849db4272SNagarjuna Kristam 189949db4272SNagarjuna Kristam static int tegra_xudc_gadget_pullup(struct usb_gadget *gadget, int is_on) 190049db4272SNagarjuna Kristam { 190149db4272SNagarjuna Kristam struct tegra_xudc *xudc = to_xudc(gadget); 190249db4272SNagarjuna Kristam unsigned long flags; 190349db4272SNagarjuna Kristam u32 val; 190449db4272SNagarjuna Kristam 190549db4272SNagarjuna Kristam pm_runtime_get_sync(xudc->dev); 190649db4272SNagarjuna Kristam 190749db4272SNagarjuna Kristam spin_lock_irqsave(&xudc->lock, flags); 190849db4272SNagarjuna Kristam 190949db4272SNagarjuna Kristam if (is_on != xudc->pullup) { 191049db4272SNagarjuna Kristam val = xudc_readl(xudc, CTRL); 191149db4272SNagarjuna Kristam if (is_on) 191249db4272SNagarjuna Kristam val |= CTRL_ENABLE; 191349db4272SNagarjuna Kristam else 191449db4272SNagarjuna Kristam val &= ~CTRL_ENABLE; 191549db4272SNagarjuna Kristam xudc_writel(xudc, val, CTRL); 191649db4272SNagarjuna Kristam } 191749db4272SNagarjuna Kristam 191849db4272SNagarjuna Kristam xudc->pullup = is_on; 191949db4272SNagarjuna Kristam dev_dbg(xudc->dev, "%s: pullup:%d", __func__, is_on); 192049db4272SNagarjuna Kristam 192149db4272SNagarjuna Kristam spin_unlock_irqrestore(&xudc->lock, flags); 192249db4272SNagarjuna Kristam 192349db4272SNagarjuna Kristam pm_runtime_put(xudc->dev); 192449db4272SNagarjuna Kristam 192549db4272SNagarjuna Kristam return 0; 192649db4272SNagarjuna Kristam } 192749db4272SNagarjuna Kristam 192849db4272SNagarjuna Kristam static int tegra_xudc_gadget_start(struct usb_gadget *gadget, 192949db4272SNagarjuna Kristam struct usb_gadget_driver *driver) 193049db4272SNagarjuna Kristam { 193149db4272SNagarjuna Kristam struct tegra_xudc *xudc = to_xudc(gadget); 193249db4272SNagarjuna Kristam unsigned long flags; 193349db4272SNagarjuna Kristam u32 val; 193449db4272SNagarjuna Kristam int ret; 193549db4272SNagarjuna Kristam 193649db4272SNagarjuna Kristam if (!driver) 193749db4272SNagarjuna Kristam return -EINVAL; 193849db4272SNagarjuna Kristam 193949db4272SNagarjuna Kristam pm_runtime_get_sync(xudc->dev); 194049db4272SNagarjuna Kristam 194149db4272SNagarjuna Kristam spin_lock_irqsave(&xudc->lock, flags); 194249db4272SNagarjuna Kristam 194349db4272SNagarjuna Kristam if (xudc->driver) { 194449db4272SNagarjuna Kristam ret = -EBUSY; 194549db4272SNagarjuna Kristam goto unlock; 194649db4272SNagarjuna Kristam } 194749db4272SNagarjuna Kristam 194849db4272SNagarjuna Kristam xudc->setup_state = WAIT_FOR_SETUP; 194949db4272SNagarjuna Kristam xudc->device_state = USB_STATE_DEFAULT; 195049db4272SNagarjuna Kristam usb_gadget_set_state(&xudc->gadget, xudc->device_state); 195149db4272SNagarjuna Kristam 195249db4272SNagarjuna Kristam ret = __tegra_xudc_ep_enable(&xudc->ep[0], &tegra_xudc_ep0_desc); 195349db4272SNagarjuna Kristam if (ret < 0) 195449db4272SNagarjuna Kristam goto unlock; 195549db4272SNagarjuna Kristam 195649db4272SNagarjuna Kristam val = xudc_readl(xudc, CTRL); 195749db4272SNagarjuna Kristam val |= CTRL_IE | CTRL_LSE; 195849db4272SNagarjuna Kristam xudc_writel(xudc, val, CTRL); 195949db4272SNagarjuna Kristam 196049db4272SNagarjuna Kristam val = xudc_readl(xudc, PORTHALT); 196149db4272SNagarjuna Kristam val |= PORTHALT_STCHG_INTR_EN; 196249db4272SNagarjuna Kristam xudc_writel(xudc, val, PORTHALT); 196349db4272SNagarjuna Kristam 196449db4272SNagarjuna Kristam if (xudc->pullup) { 196549db4272SNagarjuna Kristam val = xudc_readl(xudc, CTRL); 196649db4272SNagarjuna Kristam val |= CTRL_ENABLE; 196749db4272SNagarjuna Kristam xudc_writel(xudc, val, CTRL); 196849db4272SNagarjuna Kristam } 196949db4272SNagarjuna Kristam 1970*b77f2ffeSNagarjuna Kristam if (xudc->usbphy) 1971*b77f2ffeSNagarjuna Kristam otg_set_peripheral(xudc->usbphy->otg, gadget); 1972*b77f2ffeSNagarjuna Kristam 197349db4272SNagarjuna Kristam xudc->driver = driver; 197449db4272SNagarjuna Kristam unlock: 197549db4272SNagarjuna Kristam dev_dbg(xudc->dev, "%s: ret value is %d", __func__, ret); 197649db4272SNagarjuna Kristam spin_unlock_irqrestore(&xudc->lock, flags); 197749db4272SNagarjuna Kristam 197849db4272SNagarjuna Kristam pm_runtime_put(xudc->dev); 197949db4272SNagarjuna Kristam 198049db4272SNagarjuna Kristam return ret; 198149db4272SNagarjuna Kristam } 198249db4272SNagarjuna Kristam 198349db4272SNagarjuna Kristam static int tegra_xudc_gadget_stop(struct usb_gadget *gadget) 198449db4272SNagarjuna Kristam { 198549db4272SNagarjuna Kristam struct tegra_xudc *xudc = to_xudc(gadget); 198649db4272SNagarjuna Kristam unsigned long flags; 198749db4272SNagarjuna Kristam u32 val; 198849db4272SNagarjuna Kristam 198949db4272SNagarjuna Kristam pm_runtime_get_sync(xudc->dev); 199049db4272SNagarjuna Kristam 199149db4272SNagarjuna Kristam spin_lock_irqsave(&xudc->lock, flags); 199249db4272SNagarjuna Kristam 1993*b77f2ffeSNagarjuna Kristam if (xudc->usbphy) 1994*b77f2ffeSNagarjuna Kristam otg_set_peripheral(xudc->usbphy->otg, NULL); 1995*b77f2ffeSNagarjuna Kristam 199649db4272SNagarjuna Kristam val = xudc_readl(xudc, CTRL); 199749db4272SNagarjuna Kristam val &= ~(CTRL_IE | CTRL_ENABLE); 199849db4272SNagarjuna Kristam xudc_writel(xudc, val, CTRL); 199949db4272SNagarjuna Kristam 200049db4272SNagarjuna Kristam __tegra_xudc_ep_disable(&xudc->ep[0]); 200149db4272SNagarjuna Kristam 200249db4272SNagarjuna Kristam xudc->driver = NULL; 200349db4272SNagarjuna Kristam dev_dbg(xudc->dev, "Gadget stopped"); 200449db4272SNagarjuna Kristam 200549db4272SNagarjuna Kristam spin_unlock_irqrestore(&xudc->lock, flags); 200649db4272SNagarjuna Kristam 200749db4272SNagarjuna Kristam pm_runtime_put(xudc->dev); 200849db4272SNagarjuna Kristam 200949db4272SNagarjuna Kristam return 0; 201049db4272SNagarjuna Kristam } 201149db4272SNagarjuna Kristam 201249db4272SNagarjuna Kristam static int tegra_xudc_set_selfpowered(struct usb_gadget *gadget, int is_on) 201349db4272SNagarjuna Kristam { 201449db4272SNagarjuna Kristam struct tegra_xudc *xudc = to_xudc(gadget); 201549db4272SNagarjuna Kristam 201649db4272SNagarjuna Kristam dev_dbg(xudc->dev, "%s: %d\n", __func__, is_on); 201749db4272SNagarjuna Kristam xudc->selfpowered = !!is_on; 201849db4272SNagarjuna Kristam 201949db4272SNagarjuna Kristam return 0; 202049db4272SNagarjuna Kristam } 202149db4272SNagarjuna Kristam 202249db4272SNagarjuna Kristam static struct usb_gadget_ops tegra_xudc_gadget_ops = { 202349db4272SNagarjuna Kristam .get_frame = tegra_xudc_gadget_get_frame, 202449db4272SNagarjuna Kristam .wakeup = tegra_xudc_gadget_wakeup, 202549db4272SNagarjuna Kristam .pullup = tegra_xudc_gadget_pullup, 202649db4272SNagarjuna Kristam .udc_start = tegra_xudc_gadget_start, 202749db4272SNagarjuna Kristam .udc_stop = tegra_xudc_gadget_stop, 202849db4272SNagarjuna Kristam .set_selfpowered = tegra_xudc_set_selfpowered, 202949db4272SNagarjuna Kristam }; 203049db4272SNagarjuna Kristam 203149db4272SNagarjuna Kristam static void no_op_complete(struct usb_ep *ep, struct usb_request *req) 203249db4272SNagarjuna Kristam { 203349db4272SNagarjuna Kristam } 203449db4272SNagarjuna Kristam 203549db4272SNagarjuna Kristam static int 203649db4272SNagarjuna Kristam tegra_xudc_ep0_queue_status(struct tegra_xudc *xudc, 203749db4272SNagarjuna Kristam void (*cmpl)(struct usb_ep *, struct usb_request *)) 203849db4272SNagarjuna Kristam { 203949db4272SNagarjuna Kristam xudc->ep0_req->usb_req.buf = NULL; 204049db4272SNagarjuna Kristam xudc->ep0_req->usb_req.dma = 0; 204149db4272SNagarjuna Kristam xudc->ep0_req->usb_req.length = 0; 204249db4272SNagarjuna Kristam xudc->ep0_req->usb_req.complete = cmpl; 204349db4272SNagarjuna Kristam xudc->ep0_req->usb_req.context = xudc; 204449db4272SNagarjuna Kristam 204549db4272SNagarjuna Kristam return __tegra_xudc_ep_queue(&xudc->ep[0], xudc->ep0_req); 204649db4272SNagarjuna Kristam } 204749db4272SNagarjuna Kristam 204849db4272SNagarjuna Kristam static int 204949db4272SNagarjuna Kristam tegra_xudc_ep0_queue_data(struct tegra_xudc *xudc, void *buf, size_t len, 205049db4272SNagarjuna Kristam void (*cmpl)(struct usb_ep *, struct usb_request *)) 205149db4272SNagarjuna Kristam { 205249db4272SNagarjuna Kristam xudc->ep0_req->usb_req.buf = buf; 205349db4272SNagarjuna Kristam xudc->ep0_req->usb_req.length = len; 205449db4272SNagarjuna Kristam xudc->ep0_req->usb_req.complete = cmpl; 205549db4272SNagarjuna Kristam xudc->ep0_req->usb_req.context = xudc; 205649db4272SNagarjuna Kristam 205749db4272SNagarjuna Kristam return __tegra_xudc_ep_queue(&xudc->ep[0], xudc->ep0_req); 205849db4272SNagarjuna Kristam } 205949db4272SNagarjuna Kristam 206049db4272SNagarjuna Kristam static void tegra_xudc_ep0_req_done(struct tegra_xudc *xudc) 206149db4272SNagarjuna Kristam { 206249db4272SNagarjuna Kristam switch (xudc->setup_state) { 206349db4272SNagarjuna Kristam case DATA_STAGE_XFER: 206449db4272SNagarjuna Kristam xudc->setup_state = STATUS_STAGE_RECV; 206549db4272SNagarjuna Kristam tegra_xudc_ep0_queue_status(xudc, no_op_complete); 206649db4272SNagarjuna Kristam break; 206749db4272SNagarjuna Kristam case DATA_STAGE_RECV: 206849db4272SNagarjuna Kristam xudc->setup_state = STATUS_STAGE_XFER; 206949db4272SNagarjuna Kristam tegra_xudc_ep0_queue_status(xudc, no_op_complete); 207049db4272SNagarjuna Kristam break; 207149db4272SNagarjuna Kristam default: 207249db4272SNagarjuna Kristam xudc->setup_state = WAIT_FOR_SETUP; 207349db4272SNagarjuna Kristam break; 207449db4272SNagarjuna Kristam } 207549db4272SNagarjuna Kristam } 207649db4272SNagarjuna Kristam 207749db4272SNagarjuna Kristam static int tegra_xudc_ep0_delegate_req(struct tegra_xudc *xudc, 207849db4272SNagarjuna Kristam struct usb_ctrlrequest *ctrl) 207949db4272SNagarjuna Kristam { 208049db4272SNagarjuna Kristam int ret; 208149db4272SNagarjuna Kristam 208249db4272SNagarjuna Kristam spin_unlock(&xudc->lock); 208349db4272SNagarjuna Kristam ret = xudc->driver->setup(&xudc->gadget, ctrl); 208449db4272SNagarjuna Kristam spin_lock(&xudc->lock); 208549db4272SNagarjuna Kristam 208649db4272SNagarjuna Kristam return ret; 208749db4272SNagarjuna Kristam } 208849db4272SNagarjuna Kristam 208949db4272SNagarjuna Kristam static void set_feature_complete(struct usb_ep *ep, struct usb_request *req) 209049db4272SNagarjuna Kristam { 209149db4272SNagarjuna Kristam struct tegra_xudc *xudc = req->context; 209249db4272SNagarjuna Kristam 209349db4272SNagarjuna Kristam if (xudc->test_mode_pattern) { 209449db4272SNagarjuna Kristam xudc_writel(xudc, xudc->test_mode_pattern, PORT_TM); 209549db4272SNagarjuna Kristam xudc->test_mode_pattern = 0; 209649db4272SNagarjuna Kristam } 209749db4272SNagarjuna Kristam } 209849db4272SNagarjuna Kristam 209949db4272SNagarjuna Kristam static int tegra_xudc_ep0_set_feature(struct tegra_xudc *xudc, 210049db4272SNagarjuna Kristam struct usb_ctrlrequest *ctrl) 210149db4272SNagarjuna Kristam { 210249db4272SNagarjuna Kristam bool set = (ctrl->bRequest == USB_REQ_SET_FEATURE); 210349db4272SNagarjuna Kristam u32 feature = le16_to_cpu(ctrl->wValue); 210449db4272SNagarjuna Kristam u32 index = le16_to_cpu(ctrl->wIndex); 210549db4272SNagarjuna Kristam u32 val, ep; 210649db4272SNagarjuna Kristam int ret; 210749db4272SNagarjuna Kristam 210849db4272SNagarjuna Kristam if (le16_to_cpu(ctrl->wLength) != 0) 210949db4272SNagarjuna Kristam return -EINVAL; 211049db4272SNagarjuna Kristam 211149db4272SNagarjuna Kristam switch (ctrl->bRequestType & USB_RECIP_MASK) { 211249db4272SNagarjuna Kristam case USB_RECIP_DEVICE: 211349db4272SNagarjuna Kristam switch (feature) { 211449db4272SNagarjuna Kristam case USB_DEVICE_REMOTE_WAKEUP: 211549db4272SNagarjuna Kristam if ((xudc->gadget.speed == USB_SPEED_SUPER) || 211649db4272SNagarjuna Kristam (xudc->device_state == USB_STATE_DEFAULT)) 211749db4272SNagarjuna Kristam return -EINVAL; 211849db4272SNagarjuna Kristam 211949db4272SNagarjuna Kristam val = xudc_readl(xudc, PORTPM); 212049db4272SNagarjuna Kristam if (set) 212149db4272SNagarjuna Kristam val |= PORTPM_RWE; 212249db4272SNagarjuna Kristam else 212349db4272SNagarjuna Kristam val &= ~PORTPM_RWE; 212449db4272SNagarjuna Kristam 212549db4272SNagarjuna Kristam xudc_writel(xudc, val, PORTPM); 212649db4272SNagarjuna Kristam break; 212749db4272SNagarjuna Kristam case USB_DEVICE_U1_ENABLE: 212849db4272SNagarjuna Kristam case USB_DEVICE_U2_ENABLE: 212949db4272SNagarjuna Kristam if ((xudc->device_state != USB_STATE_CONFIGURED) || 213049db4272SNagarjuna Kristam (xudc->gadget.speed != USB_SPEED_SUPER)) 213149db4272SNagarjuna Kristam return -EINVAL; 213249db4272SNagarjuna Kristam 213349db4272SNagarjuna Kristam val = xudc_readl(xudc, PORTPM); 213449db4272SNagarjuna Kristam if ((feature == USB_DEVICE_U1_ENABLE) && 213549db4272SNagarjuna Kristam xudc->soc->u1_enable) { 213649db4272SNagarjuna Kristam if (set) 213749db4272SNagarjuna Kristam val |= PORTPM_U1E; 213849db4272SNagarjuna Kristam else 213949db4272SNagarjuna Kristam val &= ~PORTPM_U1E; 214049db4272SNagarjuna Kristam } 214149db4272SNagarjuna Kristam 214249db4272SNagarjuna Kristam if ((feature == USB_DEVICE_U2_ENABLE) && 214349db4272SNagarjuna Kristam xudc->soc->u2_enable) { 214449db4272SNagarjuna Kristam if (set) 214549db4272SNagarjuna Kristam val |= PORTPM_U2E; 214649db4272SNagarjuna Kristam else 214749db4272SNagarjuna Kristam val &= ~PORTPM_U2E; 214849db4272SNagarjuna Kristam } 214949db4272SNagarjuna Kristam 215049db4272SNagarjuna Kristam xudc_writel(xudc, val, PORTPM); 215149db4272SNagarjuna Kristam break; 215249db4272SNagarjuna Kristam case USB_DEVICE_TEST_MODE: 215349db4272SNagarjuna Kristam if (xudc->gadget.speed != USB_SPEED_HIGH) 215449db4272SNagarjuna Kristam return -EINVAL; 215549db4272SNagarjuna Kristam 215649db4272SNagarjuna Kristam if (!set) 215749db4272SNagarjuna Kristam return -EINVAL; 215849db4272SNagarjuna Kristam 215949db4272SNagarjuna Kristam xudc->test_mode_pattern = index >> 8; 216049db4272SNagarjuna Kristam break; 216149db4272SNagarjuna Kristam default: 216249db4272SNagarjuna Kristam return -EINVAL; 216349db4272SNagarjuna Kristam } 216449db4272SNagarjuna Kristam 216549db4272SNagarjuna Kristam break; 216649db4272SNagarjuna Kristam case USB_RECIP_INTERFACE: 216749db4272SNagarjuna Kristam if (xudc->device_state != USB_STATE_CONFIGURED) 216849db4272SNagarjuna Kristam return -EINVAL; 216949db4272SNagarjuna Kristam 217049db4272SNagarjuna Kristam switch (feature) { 217149db4272SNagarjuna Kristam case USB_INTRF_FUNC_SUSPEND: 217249db4272SNagarjuna Kristam if (set) { 217349db4272SNagarjuna Kristam val = xudc_readl(xudc, PORTPM); 217449db4272SNagarjuna Kristam 217549db4272SNagarjuna Kristam if (index & USB_INTRF_FUNC_SUSPEND_RW) 217649db4272SNagarjuna Kristam val |= PORTPM_FRWE; 217749db4272SNagarjuna Kristam else 217849db4272SNagarjuna Kristam val &= ~PORTPM_FRWE; 217949db4272SNagarjuna Kristam 218049db4272SNagarjuna Kristam xudc_writel(xudc, val, PORTPM); 218149db4272SNagarjuna Kristam } 218249db4272SNagarjuna Kristam 218349db4272SNagarjuna Kristam return tegra_xudc_ep0_delegate_req(xudc, ctrl); 218449db4272SNagarjuna Kristam default: 218549db4272SNagarjuna Kristam return -EINVAL; 218649db4272SNagarjuna Kristam } 218749db4272SNagarjuna Kristam 218849db4272SNagarjuna Kristam break; 218949db4272SNagarjuna Kristam case USB_RECIP_ENDPOINT: 219049db4272SNagarjuna Kristam ep = (index & USB_ENDPOINT_NUMBER_MASK) * 2 + 219149db4272SNagarjuna Kristam ((index & USB_DIR_IN) ? 1 : 0); 219249db4272SNagarjuna Kristam 219349db4272SNagarjuna Kristam if ((xudc->device_state == USB_STATE_DEFAULT) || 219449db4272SNagarjuna Kristam ((xudc->device_state == USB_STATE_ADDRESS) && 219549db4272SNagarjuna Kristam (index != 0))) 219649db4272SNagarjuna Kristam return -EINVAL; 219749db4272SNagarjuna Kristam 219849db4272SNagarjuna Kristam ret = __tegra_xudc_ep_set_halt(&xudc->ep[ep], set); 219949db4272SNagarjuna Kristam if (ret < 0) 220049db4272SNagarjuna Kristam return ret; 220149db4272SNagarjuna Kristam break; 220249db4272SNagarjuna Kristam default: 220349db4272SNagarjuna Kristam return -EINVAL; 220449db4272SNagarjuna Kristam } 220549db4272SNagarjuna Kristam 220649db4272SNagarjuna Kristam return tegra_xudc_ep0_queue_status(xudc, set_feature_complete); 220749db4272SNagarjuna Kristam } 220849db4272SNagarjuna Kristam 220949db4272SNagarjuna Kristam static int tegra_xudc_ep0_get_status(struct tegra_xudc *xudc, 221049db4272SNagarjuna Kristam struct usb_ctrlrequest *ctrl) 221149db4272SNagarjuna Kristam { 221249db4272SNagarjuna Kristam struct tegra_xudc_ep_context *ep_ctx; 221349db4272SNagarjuna Kristam u32 val, ep, index = le16_to_cpu(ctrl->wIndex); 221449db4272SNagarjuna Kristam u16 status = 0; 221549db4272SNagarjuna Kristam 221649db4272SNagarjuna Kristam if (!(ctrl->bRequestType & USB_DIR_IN)) 221749db4272SNagarjuna Kristam return -EINVAL; 221849db4272SNagarjuna Kristam 221949db4272SNagarjuna Kristam if ((le16_to_cpu(ctrl->wValue) != 0) || 222049db4272SNagarjuna Kristam (le16_to_cpu(ctrl->wLength) != 2)) 222149db4272SNagarjuna Kristam return -EINVAL; 222249db4272SNagarjuna Kristam 222349db4272SNagarjuna Kristam switch (ctrl->bRequestType & USB_RECIP_MASK) { 222449db4272SNagarjuna Kristam case USB_RECIP_DEVICE: 222549db4272SNagarjuna Kristam val = xudc_readl(xudc, PORTPM); 222649db4272SNagarjuna Kristam 222749db4272SNagarjuna Kristam if (xudc->selfpowered) 222849db4272SNagarjuna Kristam status |= BIT(USB_DEVICE_SELF_POWERED); 222949db4272SNagarjuna Kristam 223049db4272SNagarjuna Kristam if ((xudc->gadget.speed < USB_SPEED_SUPER) && 223149db4272SNagarjuna Kristam (val & PORTPM_RWE)) 223249db4272SNagarjuna Kristam status |= BIT(USB_DEVICE_REMOTE_WAKEUP); 223349db4272SNagarjuna Kristam 223449db4272SNagarjuna Kristam if (xudc->gadget.speed == USB_SPEED_SUPER) { 223549db4272SNagarjuna Kristam if (val & PORTPM_U1E) 223649db4272SNagarjuna Kristam status |= BIT(USB_DEV_STAT_U1_ENABLED); 223749db4272SNagarjuna Kristam if (val & PORTPM_U2E) 223849db4272SNagarjuna Kristam status |= BIT(USB_DEV_STAT_U2_ENABLED); 223949db4272SNagarjuna Kristam } 224049db4272SNagarjuna Kristam break; 224149db4272SNagarjuna Kristam case USB_RECIP_INTERFACE: 224249db4272SNagarjuna Kristam if (xudc->gadget.speed == USB_SPEED_SUPER) { 224349db4272SNagarjuna Kristam status |= USB_INTRF_STAT_FUNC_RW_CAP; 224449db4272SNagarjuna Kristam val = xudc_readl(xudc, PORTPM); 224549db4272SNagarjuna Kristam if (val & PORTPM_FRWE) 224649db4272SNagarjuna Kristam status |= USB_INTRF_STAT_FUNC_RW; 224749db4272SNagarjuna Kristam } 224849db4272SNagarjuna Kristam break; 224949db4272SNagarjuna Kristam case USB_RECIP_ENDPOINT: 225049db4272SNagarjuna Kristam ep = (index & USB_ENDPOINT_NUMBER_MASK) * 2 + 225149db4272SNagarjuna Kristam ((index & USB_DIR_IN) ? 1 : 0); 225249db4272SNagarjuna Kristam ep_ctx = &xudc->ep_context[ep]; 225349db4272SNagarjuna Kristam 225449db4272SNagarjuna Kristam if ((xudc->device_state != USB_STATE_CONFIGURED) && 225549db4272SNagarjuna Kristam ((xudc->device_state != USB_STATE_ADDRESS) || (ep != 0))) 225649db4272SNagarjuna Kristam return -EINVAL; 225749db4272SNagarjuna Kristam 225849db4272SNagarjuna Kristam if (ep_ctx_read_state(ep_ctx) == EP_STATE_DISABLED) 225949db4272SNagarjuna Kristam return -EINVAL; 226049db4272SNagarjuna Kristam 226149db4272SNagarjuna Kristam if (xudc_readl(xudc, EP_HALT) & BIT(ep)) 226249db4272SNagarjuna Kristam status |= BIT(USB_ENDPOINT_HALT); 226349db4272SNagarjuna Kristam break; 226449db4272SNagarjuna Kristam default: 226549db4272SNagarjuna Kristam return -EINVAL; 226649db4272SNagarjuna Kristam } 226749db4272SNagarjuna Kristam 226849db4272SNagarjuna Kristam xudc->status_buf = cpu_to_le16(status); 226949db4272SNagarjuna Kristam return tegra_xudc_ep0_queue_data(xudc, &xudc->status_buf, 227049db4272SNagarjuna Kristam sizeof(xudc->status_buf), 227149db4272SNagarjuna Kristam no_op_complete); 227249db4272SNagarjuna Kristam } 227349db4272SNagarjuna Kristam 227449db4272SNagarjuna Kristam static void set_sel_complete(struct usb_ep *ep, struct usb_request *req) 227549db4272SNagarjuna Kristam { 227649db4272SNagarjuna Kristam /* Nothing to do with SEL values */ 227749db4272SNagarjuna Kristam } 227849db4272SNagarjuna Kristam 227949db4272SNagarjuna Kristam static int tegra_xudc_ep0_set_sel(struct tegra_xudc *xudc, 228049db4272SNagarjuna Kristam struct usb_ctrlrequest *ctrl) 228149db4272SNagarjuna Kristam { 228249db4272SNagarjuna Kristam if (ctrl->bRequestType != (USB_DIR_OUT | USB_RECIP_DEVICE | 228349db4272SNagarjuna Kristam USB_TYPE_STANDARD)) 228449db4272SNagarjuna Kristam return -EINVAL; 228549db4272SNagarjuna Kristam 228649db4272SNagarjuna Kristam if (xudc->device_state == USB_STATE_DEFAULT) 228749db4272SNagarjuna Kristam return -EINVAL; 228849db4272SNagarjuna Kristam 228949db4272SNagarjuna Kristam if ((le16_to_cpu(ctrl->wIndex) != 0) || 229049db4272SNagarjuna Kristam (le16_to_cpu(ctrl->wValue) != 0) || 229149db4272SNagarjuna Kristam (le16_to_cpu(ctrl->wLength) != 6)) 229249db4272SNagarjuna Kristam return -EINVAL; 229349db4272SNagarjuna Kristam 229449db4272SNagarjuna Kristam return tegra_xudc_ep0_queue_data(xudc, &xudc->sel_timing, 229549db4272SNagarjuna Kristam sizeof(xudc->sel_timing), 229649db4272SNagarjuna Kristam set_sel_complete); 229749db4272SNagarjuna Kristam } 229849db4272SNagarjuna Kristam 229949db4272SNagarjuna Kristam static void set_isoch_delay_complete(struct usb_ep *ep, struct usb_request *req) 230049db4272SNagarjuna Kristam { 230149db4272SNagarjuna Kristam /* Nothing to do with isoch delay */ 230249db4272SNagarjuna Kristam } 230349db4272SNagarjuna Kristam 230449db4272SNagarjuna Kristam static int tegra_xudc_ep0_set_isoch_delay(struct tegra_xudc *xudc, 230549db4272SNagarjuna Kristam struct usb_ctrlrequest *ctrl) 230649db4272SNagarjuna Kristam { 230749db4272SNagarjuna Kristam u32 delay = le16_to_cpu(ctrl->wValue); 230849db4272SNagarjuna Kristam 230949db4272SNagarjuna Kristam if (ctrl->bRequestType != (USB_DIR_OUT | USB_RECIP_DEVICE | 231049db4272SNagarjuna Kristam USB_TYPE_STANDARD)) 231149db4272SNagarjuna Kristam return -EINVAL; 231249db4272SNagarjuna Kristam 231349db4272SNagarjuna Kristam if ((delay > 65535) || (le16_to_cpu(ctrl->wIndex) != 0) || 231449db4272SNagarjuna Kristam (le16_to_cpu(ctrl->wLength) != 0)) 231549db4272SNagarjuna Kristam return -EINVAL; 231649db4272SNagarjuna Kristam 231749db4272SNagarjuna Kristam xudc->isoch_delay = delay; 231849db4272SNagarjuna Kristam 231949db4272SNagarjuna Kristam return tegra_xudc_ep0_queue_status(xudc, set_isoch_delay_complete); 232049db4272SNagarjuna Kristam } 232149db4272SNagarjuna Kristam 232249db4272SNagarjuna Kristam static void set_address_complete(struct usb_ep *ep, struct usb_request *req) 232349db4272SNagarjuna Kristam { 232449db4272SNagarjuna Kristam struct tegra_xudc *xudc = req->context; 232549db4272SNagarjuna Kristam 232649db4272SNagarjuna Kristam if ((xudc->device_state == USB_STATE_DEFAULT) && 232749db4272SNagarjuna Kristam (xudc->dev_addr != 0)) { 232849db4272SNagarjuna Kristam xudc->device_state = USB_STATE_ADDRESS; 232949db4272SNagarjuna Kristam usb_gadget_set_state(&xudc->gadget, xudc->device_state); 233049db4272SNagarjuna Kristam } else if ((xudc->device_state == USB_STATE_ADDRESS) && 233149db4272SNagarjuna Kristam (xudc->dev_addr == 0)) { 233249db4272SNagarjuna Kristam xudc->device_state = USB_STATE_DEFAULT; 233349db4272SNagarjuna Kristam usb_gadget_set_state(&xudc->gadget, xudc->device_state); 233449db4272SNagarjuna Kristam } 233549db4272SNagarjuna Kristam } 233649db4272SNagarjuna Kristam 233749db4272SNagarjuna Kristam static int tegra_xudc_ep0_set_address(struct tegra_xudc *xudc, 233849db4272SNagarjuna Kristam struct usb_ctrlrequest *ctrl) 233949db4272SNagarjuna Kristam { 234049db4272SNagarjuna Kristam struct tegra_xudc_ep *ep0 = &xudc->ep[0]; 234149db4272SNagarjuna Kristam u32 val, addr = le16_to_cpu(ctrl->wValue); 234249db4272SNagarjuna Kristam 234349db4272SNagarjuna Kristam if (ctrl->bRequestType != (USB_DIR_OUT | USB_RECIP_DEVICE | 234449db4272SNagarjuna Kristam USB_TYPE_STANDARD)) 234549db4272SNagarjuna Kristam return -EINVAL; 234649db4272SNagarjuna Kristam 234749db4272SNagarjuna Kristam if ((addr > 127) || (le16_to_cpu(ctrl->wIndex) != 0) || 234849db4272SNagarjuna Kristam (le16_to_cpu(ctrl->wLength) != 0)) 234949db4272SNagarjuna Kristam return -EINVAL; 235049db4272SNagarjuna Kristam 235149db4272SNagarjuna Kristam if (xudc->device_state == USB_STATE_CONFIGURED) 235249db4272SNagarjuna Kristam return -EINVAL; 235349db4272SNagarjuna Kristam 235449db4272SNagarjuna Kristam dev_dbg(xudc->dev, "set address: %u\n", addr); 235549db4272SNagarjuna Kristam 235649db4272SNagarjuna Kristam xudc->dev_addr = addr; 235749db4272SNagarjuna Kristam val = xudc_readl(xudc, CTRL); 235849db4272SNagarjuna Kristam val &= ~(CTRL_DEVADDR_MASK); 235949db4272SNagarjuna Kristam val |= CTRL_DEVADDR(addr); 236049db4272SNagarjuna Kristam xudc_writel(xudc, val, CTRL); 236149db4272SNagarjuna Kristam 236249db4272SNagarjuna Kristam ep_ctx_write_devaddr(ep0->context, addr); 236349db4272SNagarjuna Kristam 236449db4272SNagarjuna Kristam return tegra_xudc_ep0_queue_status(xudc, set_address_complete); 236549db4272SNagarjuna Kristam } 236649db4272SNagarjuna Kristam 236749db4272SNagarjuna Kristam static int tegra_xudc_ep0_standard_req(struct tegra_xudc *xudc, 236849db4272SNagarjuna Kristam struct usb_ctrlrequest *ctrl) 236949db4272SNagarjuna Kristam { 237049db4272SNagarjuna Kristam int ret; 237149db4272SNagarjuna Kristam 237249db4272SNagarjuna Kristam switch (ctrl->bRequest) { 237349db4272SNagarjuna Kristam case USB_REQ_GET_STATUS: 237449db4272SNagarjuna Kristam dev_dbg(xudc->dev, "USB_REQ_GET_STATUS\n"); 237549db4272SNagarjuna Kristam ret = tegra_xudc_ep0_get_status(xudc, ctrl); 237649db4272SNagarjuna Kristam break; 237749db4272SNagarjuna Kristam case USB_REQ_SET_ADDRESS: 237849db4272SNagarjuna Kristam dev_dbg(xudc->dev, "USB_REQ_SET_ADDRESS\n"); 237949db4272SNagarjuna Kristam ret = tegra_xudc_ep0_set_address(xudc, ctrl); 238049db4272SNagarjuna Kristam break; 238149db4272SNagarjuna Kristam case USB_REQ_SET_SEL: 238249db4272SNagarjuna Kristam dev_dbg(xudc->dev, "USB_REQ_SET_SEL\n"); 238349db4272SNagarjuna Kristam ret = tegra_xudc_ep0_set_sel(xudc, ctrl); 238449db4272SNagarjuna Kristam break; 238549db4272SNagarjuna Kristam case USB_REQ_SET_ISOCH_DELAY: 238649db4272SNagarjuna Kristam dev_dbg(xudc->dev, "USB_REQ_SET_ISOCH_DELAY\n"); 238749db4272SNagarjuna Kristam ret = tegra_xudc_ep0_set_isoch_delay(xudc, ctrl); 238849db4272SNagarjuna Kristam break; 238949db4272SNagarjuna Kristam case USB_REQ_CLEAR_FEATURE: 239049db4272SNagarjuna Kristam case USB_REQ_SET_FEATURE: 239149db4272SNagarjuna Kristam dev_dbg(xudc->dev, "USB_REQ_CLEAR/SET_FEATURE\n"); 239249db4272SNagarjuna Kristam ret = tegra_xudc_ep0_set_feature(xudc, ctrl); 239349db4272SNagarjuna Kristam break; 239449db4272SNagarjuna Kristam case USB_REQ_SET_CONFIGURATION: 239549db4272SNagarjuna Kristam dev_dbg(xudc->dev, "USB_REQ_SET_CONFIGURATION\n"); 239649db4272SNagarjuna Kristam /* 239749db4272SNagarjuna Kristam * In theory we need to clear RUN bit before status stage of 239849db4272SNagarjuna Kristam * deconfig request sent, but this seems to be causing problems. 239949db4272SNagarjuna Kristam * Clear RUN once all endpoints are disabled instead. 240049db4272SNagarjuna Kristam */ 240149db4272SNagarjuna Kristam fallthrough; 240249db4272SNagarjuna Kristam default: 240349db4272SNagarjuna Kristam ret = tegra_xudc_ep0_delegate_req(xudc, ctrl); 240449db4272SNagarjuna Kristam break; 240549db4272SNagarjuna Kristam } 240649db4272SNagarjuna Kristam 240749db4272SNagarjuna Kristam return ret; 240849db4272SNagarjuna Kristam } 240949db4272SNagarjuna Kristam 241049db4272SNagarjuna Kristam static void tegra_xudc_handle_ep0_setup_packet(struct tegra_xudc *xudc, 241149db4272SNagarjuna Kristam struct usb_ctrlrequest *ctrl, 241249db4272SNagarjuna Kristam u16 seq_num) 241349db4272SNagarjuna Kristam { 241449db4272SNagarjuna Kristam int ret; 241549db4272SNagarjuna Kristam 241649db4272SNagarjuna Kristam xudc->setup_seq_num = seq_num; 241749db4272SNagarjuna Kristam 241849db4272SNagarjuna Kristam /* Ensure EP0 is unhalted. */ 241949db4272SNagarjuna Kristam ep_unhalt(xudc, 0); 242049db4272SNagarjuna Kristam 242149db4272SNagarjuna Kristam /* 242249db4272SNagarjuna Kristam * On Tegra210, setup packets with sequence numbers 0xfffe or 0xffff 242349db4272SNagarjuna Kristam * are invalid. Halt EP0 until we get a valid packet. 242449db4272SNagarjuna Kristam */ 242549db4272SNagarjuna Kristam if (xudc->soc->invalid_seq_num && 242649db4272SNagarjuna Kristam (seq_num == 0xfffe || seq_num == 0xffff)) { 242749db4272SNagarjuna Kristam dev_warn(xudc->dev, "invalid sequence number detected\n"); 242849db4272SNagarjuna Kristam ep_halt(xudc, 0); 242949db4272SNagarjuna Kristam return; 243049db4272SNagarjuna Kristam } 243149db4272SNagarjuna Kristam 243249db4272SNagarjuna Kristam if (ctrl->wLength) 243349db4272SNagarjuna Kristam xudc->setup_state = (ctrl->bRequestType & USB_DIR_IN) ? 243449db4272SNagarjuna Kristam DATA_STAGE_XFER : DATA_STAGE_RECV; 243549db4272SNagarjuna Kristam else 243649db4272SNagarjuna Kristam xudc->setup_state = STATUS_STAGE_XFER; 243749db4272SNagarjuna Kristam 243849db4272SNagarjuna Kristam if ((ctrl->bRequestType & USB_TYPE_MASK) == USB_TYPE_STANDARD) 243949db4272SNagarjuna Kristam ret = tegra_xudc_ep0_standard_req(xudc, ctrl); 244049db4272SNagarjuna Kristam else 244149db4272SNagarjuna Kristam ret = tegra_xudc_ep0_delegate_req(xudc, ctrl); 244249db4272SNagarjuna Kristam 244349db4272SNagarjuna Kristam if (ret < 0) { 244449db4272SNagarjuna Kristam dev_warn(xudc->dev, "setup request failed: %d\n", ret); 244549db4272SNagarjuna Kristam xudc->setup_state = WAIT_FOR_SETUP; 244649db4272SNagarjuna Kristam ep_halt(xudc, 0); 244749db4272SNagarjuna Kristam } 244849db4272SNagarjuna Kristam } 244949db4272SNagarjuna Kristam 245049db4272SNagarjuna Kristam static void tegra_xudc_handle_ep0_event(struct tegra_xudc *xudc, 245149db4272SNagarjuna Kristam struct tegra_xudc_trb *event) 245249db4272SNagarjuna Kristam { 245349db4272SNagarjuna Kristam struct usb_ctrlrequest *ctrl = (struct usb_ctrlrequest *)event; 245449db4272SNagarjuna Kristam u16 seq_num = trb_read_seq_num(event); 245549db4272SNagarjuna Kristam 245649db4272SNagarjuna Kristam if (xudc->setup_state != WAIT_FOR_SETUP) { 245749db4272SNagarjuna Kristam /* 245849db4272SNagarjuna Kristam * The controller is in the process of handling another 245949db4272SNagarjuna Kristam * setup request. Queue subsequent requests and handle 246049db4272SNagarjuna Kristam * the last one once the controller reports a sequence 246149db4272SNagarjuna Kristam * number error. 246249db4272SNagarjuna Kristam */ 246349db4272SNagarjuna Kristam memcpy(&xudc->setup_packet.ctrl_req, ctrl, sizeof(*ctrl)); 246449db4272SNagarjuna Kristam xudc->setup_packet.seq_num = seq_num; 246549db4272SNagarjuna Kristam xudc->queued_setup_packet = true; 246649db4272SNagarjuna Kristam } else { 246749db4272SNagarjuna Kristam tegra_xudc_handle_ep0_setup_packet(xudc, ctrl, seq_num); 246849db4272SNagarjuna Kristam } 246949db4272SNagarjuna Kristam } 247049db4272SNagarjuna Kristam 247149db4272SNagarjuna Kristam static struct tegra_xudc_request * 247249db4272SNagarjuna Kristam trb_to_request(struct tegra_xudc_ep *ep, struct tegra_xudc_trb *trb) 247349db4272SNagarjuna Kristam { 247449db4272SNagarjuna Kristam struct tegra_xudc_request *req; 247549db4272SNagarjuna Kristam 247649db4272SNagarjuna Kristam list_for_each_entry(req, &ep->queue, list) { 247749db4272SNagarjuna Kristam if (!req->trbs_queued) 247849db4272SNagarjuna Kristam break; 247949db4272SNagarjuna Kristam 248049db4272SNagarjuna Kristam if (trb_in_request(ep, req, trb)) 248149db4272SNagarjuna Kristam return req; 248249db4272SNagarjuna Kristam } 248349db4272SNagarjuna Kristam 248449db4272SNagarjuna Kristam return NULL; 248549db4272SNagarjuna Kristam } 248649db4272SNagarjuna Kristam 248749db4272SNagarjuna Kristam static void tegra_xudc_handle_transfer_completion(struct tegra_xudc *xudc, 248849db4272SNagarjuna Kristam struct tegra_xudc_ep *ep, 248949db4272SNagarjuna Kristam struct tegra_xudc_trb *event) 249049db4272SNagarjuna Kristam { 249149db4272SNagarjuna Kristam struct tegra_xudc_request *req; 249249db4272SNagarjuna Kristam struct tegra_xudc_trb *trb; 249349db4272SNagarjuna Kristam bool short_packet; 249449db4272SNagarjuna Kristam 249549db4272SNagarjuna Kristam short_packet = (trb_read_cmpl_code(event) == 249649db4272SNagarjuna Kristam TRB_CMPL_CODE_SHORT_PACKET); 249749db4272SNagarjuna Kristam 249849db4272SNagarjuna Kristam trb = trb_phys_to_virt(ep, trb_read_data_ptr(event)); 249949db4272SNagarjuna Kristam req = trb_to_request(ep, trb); 250049db4272SNagarjuna Kristam 250149db4272SNagarjuna Kristam /* 250249db4272SNagarjuna Kristam * TDs are complete on short packet or when the completed TRB is the 250349db4272SNagarjuna Kristam * last TRB in the TD (the CHAIN bit is unset). 250449db4272SNagarjuna Kristam */ 250549db4272SNagarjuna Kristam if (req && (short_packet || (!trb_read_chain(trb) && 250649db4272SNagarjuna Kristam (req->trbs_needed == req->trbs_queued)))) { 250749db4272SNagarjuna Kristam struct tegra_xudc_trb *last = req->last_trb; 250849db4272SNagarjuna Kristam unsigned int residual; 250949db4272SNagarjuna Kristam 251049db4272SNagarjuna Kristam residual = trb_read_transfer_len(event); 251149db4272SNagarjuna Kristam req->usb_req.actual = req->usb_req.length - residual; 251249db4272SNagarjuna Kristam 251349db4272SNagarjuna Kristam dev_dbg(xudc->dev, "bytes transferred %u / %u\n", 251449db4272SNagarjuna Kristam req->usb_req.actual, req->usb_req.length); 251549db4272SNagarjuna Kristam 251649db4272SNagarjuna Kristam tegra_xudc_req_done(ep, req, 0); 251749db4272SNagarjuna Kristam 251849db4272SNagarjuna Kristam if (ep->desc && usb_endpoint_xfer_control(ep->desc)) 251949db4272SNagarjuna Kristam tegra_xudc_ep0_req_done(xudc); 252049db4272SNagarjuna Kristam 252149db4272SNagarjuna Kristam /* 252249db4272SNagarjuna Kristam * Advance the dequeue pointer past the end of the current TD 252349db4272SNagarjuna Kristam * on short packet completion. 252449db4272SNagarjuna Kristam */ 252549db4272SNagarjuna Kristam if (short_packet) { 252649db4272SNagarjuna Kristam ep->deq_ptr = (last - ep->transfer_ring) + 1; 252749db4272SNagarjuna Kristam if (ep->deq_ptr == XUDC_TRANSFER_RING_SIZE - 1) 252849db4272SNagarjuna Kristam ep->deq_ptr = 0; 252949db4272SNagarjuna Kristam } 253049db4272SNagarjuna Kristam } else if (!req) { 253149db4272SNagarjuna Kristam dev_warn(xudc->dev, "transfer event on dequeued request\n"); 253249db4272SNagarjuna Kristam } 253349db4272SNagarjuna Kristam 253449db4272SNagarjuna Kristam if (ep->desc) 253549db4272SNagarjuna Kristam tegra_xudc_ep_kick_queue(ep); 253649db4272SNagarjuna Kristam } 253749db4272SNagarjuna Kristam 253849db4272SNagarjuna Kristam static void tegra_xudc_handle_transfer_event(struct tegra_xudc *xudc, 253949db4272SNagarjuna Kristam struct tegra_xudc_trb *event) 254049db4272SNagarjuna Kristam { 254149db4272SNagarjuna Kristam unsigned int ep_index = trb_read_endpoint_id(event); 254249db4272SNagarjuna Kristam struct tegra_xudc_ep *ep = &xudc->ep[ep_index]; 254349db4272SNagarjuna Kristam struct tegra_xudc_trb *trb; 254449db4272SNagarjuna Kristam u16 comp_code; 254549db4272SNagarjuna Kristam 254649db4272SNagarjuna Kristam if (ep_ctx_read_state(ep->context) == EP_STATE_DISABLED) { 254749db4272SNagarjuna Kristam dev_warn(xudc->dev, "transfer event on disabled EP %u\n", 254849db4272SNagarjuna Kristam ep_index); 254949db4272SNagarjuna Kristam return; 255049db4272SNagarjuna Kristam } 255149db4272SNagarjuna Kristam 255249db4272SNagarjuna Kristam /* Update transfer ring dequeue pointer. */ 255349db4272SNagarjuna Kristam trb = trb_phys_to_virt(ep, trb_read_data_ptr(event)); 255449db4272SNagarjuna Kristam comp_code = trb_read_cmpl_code(event); 255549db4272SNagarjuna Kristam if (comp_code != TRB_CMPL_CODE_BABBLE_DETECTED_ERR) { 255649db4272SNagarjuna Kristam ep->deq_ptr = (trb - ep->transfer_ring) + 1; 255749db4272SNagarjuna Kristam 255849db4272SNagarjuna Kristam if (ep->deq_ptr == XUDC_TRANSFER_RING_SIZE - 1) 255949db4272SNagarjuna Kristam ep->deq_ptr = 0; 256049db4272SNagarjuna Kristam ep->ring_full = false; 256149db4272SNagarjuna Kristam } 256249db4272SNagarjuna Kristam 256349db4272SNagarjuna Kristam switch (comp_code) { 256449db4272SNagarjuna Kristam case TRB_CMPL_CODE_SUCCESS: 256549db4272SNagarjuna Kristam case TRB_CMPL_CODE_SHORT_PACKET: 256649db4272SNagarjuna Kristam tegra_xudc_handle_transfer_completion(xudc, ep, event); 256749db4272SNagarjuna Kristam break; 256849db4272SNagarjuna Kristam case TRB_CMPL_CODE_HOST_REJECTED: 256949db4272SNagarjuna Kristam dev_info(xudc->dev, "stream rejected on EP %u\n", ep_index); 257049db4272SNagarjuna Kristam 257149db4272SNagarjuna Kristam ep->stream_rejected = true; 257249db4272SNagarjuna Kristam break; 257349db4272SNagarjuna Kristam case TRB_CMPL_CODE_PRIME_PIPE_RECEIVED: 257449db4272SNagarjuna Kristam dev_info(xudc->dev, "prime pipe received on EP %u\n", ep_index); 257549db4272SNagarjuna Kristam 257649db4272SNagarjuna Kristam if (ep->stream_rejected) { 257749db4272SNagarjuna Kristam ep->stream_rejected = false; 257849db4272SNagarjuna Kristam /* 257949db4272SNagarjuna Kristam * An EP is stopped when a stream is rejected. Wait 258049db4272SNagarjuna Kristam * for the EP to report that it is stopped and then 258149db4272SNagarjuna Kristam * un-stop it. 258249db4272SNagarjuna Kristam */ 258349db4272SNagarjuna Kristam ep_wait_for_stopped(xudc, ep_index); 258449db4272SNagarjuna Kristam } 258549db4272SNagarjuna Kristam tegra_xudc_ep_ring_doorbell(ep); 258649db4272SNagarjuna Kristam break; 258749db4272SNagarjuna Kristam case TRB_CMPL_CODE_BABBLE_DETECTED_ERR: 258849db4272SNagarjuna Kristam /* 258949db4272SNagarjuna Kristam * Wait for the EP to be stopped so the controller stops 259049db4272SNagarjuna Kristam * processing doorbells. 259149db4272SNagarjuna Kristam */ 259249db4272SNagarjuna Kristam ep_wait_for_stopped(xudc, ep_index); 259349db4272SNagarjuna Kristam ep->enq_ptr = ep->deq_ptr; 259449db4272SNagarjuna Kristam tegra_xudc_ep_nuke(ep, -EIO); 259549db4272SNagarjuna Kristam /* FALLTHROUGH */ 259649db4272SNagarjuna Kristam case TRB_CMPL_CODE_STREAM_NUMP_ERROR: 259749db4272SNagarjuna Kristam case TRB_CMPL_CODE_CTRL_DIR_ERR: 259849db4272SNagarjuna Kristam case TRB_CMPL_CODE_INVALID_STREAM_TYPE_ERR: 259949db4272SNagarjuna Kristam case TRB_CMPL_CODE_RING_UNDERRUN: 260049db4272SNagarjuna Kristam case TRB_CMPL_CODE_RING_OVERRUN: 260149db4272SNagarjuna Kristam case TRB_CMPL_CODE_ISOCH_BUFFER_OVERRUN: 260249db4272SNagarjuna Kristam case TRB_CMPL_CODE_USB_TRANS_ERR: 260349db4272SNagarjuna Kristam case TRB_CMPL_CODE_TRB_ERR: 260449db4272SNagarjuna Kristam dev_err(xudc->dev, "completion error %#x on EP %u\n", 260549db4272SNagarjuna Kristam comp_code, ep_index); 260649db4272SNagarjuna Kristam 260749db4272SNagarjuna Kristam ep_halt(xudc, ep_index); 260849db4272SNagarjuna Kristam break; 260949db4272SNagarjuna Kristam case TRB_CMPL_CODE_CTRL_SEQNUM_ERR: 261049db4272SNagarjuna Kristam dev_info(xudc->dev, "sequence number error\n"); 261149db4272SNagarjuna Kristam 261249db4272SNagarjuna Kristam /* 261349db4272SNagarjuna Kristam * Kill any queued control request and skip to the last 261449db4272SNagarjuna Kristam * setup packet we received. 261549db4272SNagarjuna Kristam */ 261649db4272SNagarjuna Kristam tegra_xudc_ep_nuke(ep, -EINVAL); 261749db4272SNagarjuna Kristam xudc->setup_state = WAIT_FOR_SETUP; 261849db4272SNagarjuna Kristam if (!xudc->queued_setup_packet) 261949db4272SNagarjuna Kristam break; 262049db4272SNagarjuna Kristam 262149db4272SNagarjuna Kristam tegra_xudc_handle_ep0_setup_packet(xudc, 262249db4272SNagarjuna Kristam &xudc->setup_packet.ctrl_req, 262349db4272SNagarjuna Kristam xudc->setup_packet.seq_num); 262449db4272SNagarjuna Kristam xudc->queued_setup_packet = false; 262549db4272SNagarjuna Kristam break; 262649db4272SNagarjuna Kristam case TRB_CMPL_CODE_STOPPED: 262749db4272SNagarjuna Kristam dev_dbg(xudc->dev, "stop completion code on EP %u\n", 262849db4272SNagarjuna Kristam ep_index); 262949db4272SNagarjuna Kristam 263049db4272SNagarjuna Kristam /* Disconnected. */ 263149db4272SNagarjuna Kristam tegra_xudc_ep_nuke(ep, -ECONNREFUSED); 263249db4272SNagarjuna Kristam break; 263349db4272SNagarjuna Kristam default: 263449db4272SNagarjuna Kristam dev_dbg(xudc->dev, "completion event %#x on EP %u\n", 263549db4272SNagarjuna Kristam comp_code, ep_index); 263649db4272SNagarjuna Kristam break; 263749db4272SNagarjuna Kristam } 263849db4272SNagarjuna Kristam } 263949db4272SNagarjuna Kristam 264049db4272SNagarjuna Kristam static void tegra_xudc_reset(struct tegra_xudc *xudc) 264149db4272SNagarjuna Kristam { 264249db4272SNagarjuna Kristam struct tegra_xudc_ep *ep0 = &xudc->ep[0]; 264349db4272SNagarjuna Kristam dma_addr_t deq_ptr; 264449db4272SNagarjuna Kristam unsigned int i; 264549db4272SNagarjuna Kristam 264649db4272SNagarjuna Kristam xudc->setup_state = WAIT_FOR_SETUP; 264749db4272SNagarjuna Kristam xudc->device_state = USB_STATE_DEFAULT; 264849db4272SNagarjuna Kristam usb_gadget_set_state(&xudc->gadget, xudc->device_state); 264949db4272SNagarjuna Kristam 265049db4272SNagarjuna Kristam ep_unpause_all(xudc); 265149db4272SNagarjuna Kristam 265249db4272SNagarjuna Kristam for (i = 0; i < ARRAY_SIZE(xudc->ep); i++) 265349db4272SNagarjuna Kristam tegra_xudc_ep_nuke(&xudc->ep[i], -ESHUTDOWN); 265449db4272SNagarjuna Kristam 265549db4272SNagarjuna Kristam /* 265649db4272SNagarjuna Kristam * Reset sequence number and dequeue pointer to flush the transfer 265749db4272SNagarjuna Kristam * ring. 265849db4272SNagarjuna Kristam */ 265949db4272SNagarjuna Kristam ep0->deq_ptr = ep0->enq_ptr; 266049db4272SNagarjuna Kristam ep0->ring_full = false; 266149db4272SNagarjuna Kristam 266249db4272SNagarjuna Kristam xudc->setup_seq_num = 0; 266349db4272SNagarjuna Kristam xudc->queued_setup_packet = false; 266449db4272SNagarjuna Kristam 266549db4272SNagarjuna Kristam ep_ctx_write_seq_num(ep0->context, xudc->setup_seq_num); 266649db4272SNagarjuna Kristam 266749db4272SNagarjuna Kristam deq_ptr = trb_virt_to_phys(ep0, &ep0->transfer_ring[ep0->deq_ptr]); 266849db4272SNagarjuna Kristam 266949db4272SNagarjuna Kristam if (!dma_mapping_error(xudc->dev, deq_ptr)) { 267049db4272SNagarjuna Kristam ep_ctx_write_deq_ptr(ep0->context, deq_ptr); 267149db4272SNagarjuna Kristam ep_ctx_write_dcs(ep0->context, ep0->pcs); 267249db4272SNagarjuna Kristam } 267349db4272SNagarjuna Kristam 267449db4272SNagarjuna Kristam ep_unhalt_all(xudc); 267549db4272SNagarjuna Kristam ep_reload(xudc, 0); 267649db4272SNagarjuna Kristam ep_unpause(xudc, 0); 267749db4272SNagarjuna Kristam } 267849db4272SNagarjuna Kristam 267949db4272SNagarjuna Kristam static void tegra_xudc_port_connect(struct tegra_xudc *xudc) 268049db4272SNagarjuna Kristam { 268149db4272SNagarjuna Kristam struct tegra_xudc_ep *ep0 = &xudc->ep[0]; 268249db4272SNagarjuna Kristam u16 maxpacket; 268349db4272SNagarjuna Kristam u32 val; 268449db4272SNagarjuna Kristam 268549db4272SNagarjuna Kristam val = (xudc_readl(xudc, PORTSC) & PORTSC_PS_MASK) >> PORTSC_PS_SHIFT; 268649db4272SNagarjuna Kristam switch (val) { 268749db4272SNagarjuna Kristam case PORTSC_PS_LS: 268849db4272SNagarjuna Kristam xudc->gadget.speed = USB_SPEED_LOW; 268949db4272SNagarjuna Kristam break; 269049db4272SNagarjuna Kristam case PORTSC_PS_FS: 269149db4272SNagarjuna Kristam xudc->gadget.speed = USB_SPEED_FULL; 269249db4272SNagarjuna Kristam break; 269349db4272SNagarjuna Kristam case PORTSC_PS_HS: 269449db4272SNagarjuna Kristam xudc->gadget.speed = USB_SPEED_HIGH; 269549db4272SNagarjuna Kristam break; 269649db4272SNagarjuna Kristam case PORTSC_PS_SS: 269749db4272SNagarjuna Kristam xudc->gadget.speed = USB_SPEED_SUPER; 269849db4272SNagarjuna Kristam break; 269949db4272SNagarjuna Kristam default: 270049db4272SNagarjuna Kristam xudc->gadget.speed = USB_SPEED_UNKNOWN; 270149db4272SNagarjuna Kristam break; 270249db4272SNagarjuna Kristam } 270349db4272SNagarjuna Kristam 270449db4272SNagarjuna Kristam xudc->device_state = USB_STATE_DEFAULT; 270549db4272SNagarjuna Kristam usb_gadget_set_state(&xudc->gadget, xudc->device_state); 270649db4272SNagarjuna Kristam 270749db4272SNagarjuna Kristam xudc->setup_state = WAIT_FOR_SETUP; 270849db4272SNagarjuna Kristam 270949db4272SNagarjuna Kristam if (xudc->gadget.speed == USB_SPEED_SUPER) 271049db4272SNagarjuna Kristam maxpacket = 512; 271149db4272SNagarjuna Kristam else 271249db4272SNagarjuna Kristam maxpacket = 64; 271349db4272SNagarjuna Kristam 271449db4272SNagarjuna Kristam ep_ctx_write_max_packet_size(ep0->context, maxpacket); 271549db4272SNagarjuna Kristam tegra_xudc_ep0_desc.wMaxPacketSize = cpu_to_le16(maxpacket); 271649db4272SNagarjuna Kristam usb_ep_set_maxpacket_limit(&ep0->usb_ep, maxpacket); 271749db4272SNagarjuna Kristam 271849db4272SNagarjuna Kristam if (!xudc->soc->u1_enable) { 271949db4272SNagarjuna Kristam val = xudc_readl(xudc, PORTPM); 272049db4272SNagarjuna Kristam val &= ~(PORTPM_U1TIMEOUT_MASK); 272149db4272SNagarjuna Kristam xudc_writel(xudc, val, PORTPM); 272249db4272SNagarjuna Kristam } 272349db4272SNagarjuna Kristam 272449db4272SNagarjuna Kristam if (!xudc->soc->u2_enable) { 272549db4272SNagarjuna Kristam val = xudc_readl(xudc, PORTPM); 272649db4272SNagarjuna Kristam val &= ~(PORTPM_U2TIMEOUT_MASK); 272749db4272SNagarjuna Kristam xudc_writel(xudc, val, PORTPM); 272849db4272SNagarjuna Kristam } 272949db4272SNagarjuna Kristam 273049db4272SNagarjuna Kristam if (xudc->gadget.speed <= USB_SPEED_HIGH) { 273149db4272SNagarjuna Kristam val = xudc_readl(xudc, PORTPM); 273249db4272SNagarjuna Kristam val &= ~(PORTPM_L1S_MASK); 273349db4272SNagarjuna Kristam if (xudc->soc->lpm_enable) 273449db4272SNagarjuna Kristam val |= PORTPM_L1S(PORTPM_L1S_ACCEPT); 273549db4272SNagarjuna Kristam else 273649db4272SNagarjuna Kristam val |= PORTPM_L1S(PORTPM_L1S_NYET); 273749db4272SNagarjuna Kristam xudc_writel(xudc, val, PORTPM); 273849db4272SNagarjuna Kristam } 273949db4272SNagarjuna Kristam 274049db4272SNagarjuna Kristam val = xudc_readl(xudc, ST); 274149db4272SNagarjuna Kristam if (val & ST_RC) 274249db4272SNagarjuna Kristam xudc_writel(xudc, ST_RC, ST); 274349db4272SNagarjuna Kristam } 274449db4272SNagarjuna Kristam 274549db4272SNagarjuna Kristam static void tegra_xudc_port_disconnect(struct tegra_xudc *xudc) 274649db4272SNagarjuna Kristam { 274749db4272SNagarjuna Kristam tegra_xudc_reset(xudc); 274849db4272SNagarjuna Kristam 274949db4272SNagarjuna Kristam if (xudc->driver && xudc->driver->disconnect) { 275049db4272SNagarjuna Kristam spin_unlock(&xudc->lock); 275149db4272SNagarjuna Kristam xudc->driver->disconnect(&xudc->gadget); 275249db4272SNagarjuna Kristam spin_lock(&xudc->lock); 275349db4272SNagarjuna Kristam } 275449db4272SNagarjuna Kristam 275549db4272SNagarjuna Kristam xudc->device_state = USB_STATE_NOTATTACHED; 275649db4272SNagarjuna Kristam usb_gadget_set_state(&xudc->gadget, xudc->device_state); 275749db4272SNagarjuna Kristam 275849db4272SNagarjuna Kristam complete(&xudc->disconnect_complete); 275949db4272SNagarjuna Kristam } 276049db4272SNagarjuna Kristam 276149db4272SNagarjuna Kristam static void tegra_xudc_port_reset(struct tegra_xudc *xudc) 276249db4272SNagarjuna Kristam { 276349db4272SNagarjuna Kristam tegra_xudc_reset(xudc); 276449db4272SNagarjuna Kristam 276549db4272SNagarjuna Kristam if (xudc->driver) { 276649db4272SNagarjuna Kristam spin_unlock(&xudc->lock); 276749db4272SNagarjuna Kristam usb_gadget_udc_reset(&xudc->gadget, xudc->driver); 276849db4272SNagarjuna Kristam spin_lock(&xudc->lock); 276949db4272SNagarjuna Kristam } 277049db4272SNagarjuna Kristam 277149db4272SNagarjuna Kristam tegra_xudc_port_connect(xudc); 277249db4272SNagarjuna Kristam } 277349db4272SNagarjuna Kristam 277449db4272SNagarjuna Kristam static void tegra_xudc_port_suspend(struct tegra_xudc *xudc) 277549db4272SNagarjuna Kristam { 277649db4272SNagarjuna Kristam dev_dbg(xudc->dev, "port suspend\n"); 277749db4272SNagarjuna Kristam 277849db4272SNagarjuna Kristam xudc->resume_state = xudc->device_state; 277949db4272SNagarjuna Kristam xudc->device_state = USB_STATE_SUSPENDED; 278049db4272SNagarjuna Kristam usb_gadget_set_state(&xudc->gadget, xudc->device_state); 278149db4272SNagarjuna Kristam 278249db4272SNagarjuna Kristam if (xudc->driver->suspend) { 278349db4272SNagarjuna Kristam spin_unlock(&xudc->lock); 278449db4272SNagarjuna Kristam xudc->driver->suspend(&xudc->gadget); 278549db4272SNagarjuna Kristam spin_lock(&xudc->lock); 278649db4272SNagarjuna Kristam } 278749db4272SNagarjuna Kristam } 278849db4272SNagarjuna Kristam 278949db4272SNagarjuna Kristam static void tegra_xudc_port_resume(struct tegra_xudc *xudc) 279049db4272SNagarjuna Kristam { 279149db4272SNagarjuna Kristam dev_dbg(xudc->dev, "port resume\n"); 279249db4272SNagarjuna Kristam 279349db4272SNagarjuna Kristam tegra_xudc_resume_device_state(xudc); 279449db4272SNagarjuna Kristam 279549db4272SNagarjuna Kristam if (xudc->driver->resume) { 279649db4272SNagarjuna Kristam spin_unlock(&xudc->lock); 279749db4272SNagarjuna Kristam xudc->driver->resume(&xudc->gadget); 279849db4272SNagarjuna Kristam spin_lock(&xudc->lock); 279949db4272SNagarjuna Kristam } 280049db4272SNagarjuna Kristam } 280149db4272SNagarjuna Kristam 280249db4272SNagarjuna Kristam static inline void clear_port_change(struct tegra_xudc *xudc, u32 flag) 280349db4272SNagarjuna Kristam { 280449db4272SNagarjuna Kristam u32 val; 280549db4272SNagarjuna Kristam 280649db4272SNagarjuna Kristam val = xudc_readl(xudc, PORTSC); 280749db4272SNagarjuna Kristam val &= ~PORTSC_CHANGE_MASK; 280849db4272SNagarjuna Kristam val |= flag; 280949db4272SNagarjuna Kristam xudc_writel(xudc, val, PORTSC); 281049db4272SNagarjuna Kristam } 281149db4272SNagarjuna Kristam 281249db4272SNagarjuna Kristam static void __tegra_xudc_handle_port_status(struct tegra_xudc *xudc) 281349db4272SNagarjuna Kristam { 281449db4272SNagarjuna Kristam u32 portsc, porthalt; 281549db4272SNagarjuna Kristam 281649db4272SNagarjuna Kristam porthalt = xudc_readl(xudc, PORTHALT); 281749db4272SNagarjuna Kristam if ((porthalt & PORTHALT_STCHG_REQ) && 281849db4272SNagarjuna Kristam (porthalt & PORTHALT_HALT_LTSSM)) { 281949db4272SNagarjuna Kristam dev_dbg(xudc->dev, "STCHG_REQ, PORTHALT = %#x\n", porthalt); 282049db4272SNagarjuna Kristam porthalt &= ~PORTHALT_HALT_LTSSM; 282149db4272SNagarjuna Kristam xudc_writel(xudc, porthalt, PORTHALT); 282249db4272SNagarjuna Kristam } 282349db4272SNagarjuna Kristam 282449db4272SNagarjuna Kristam portsc = xudc_readl(xudc, PORTSC); 282549db4272SNagarjuna Kristam if ((portsc & PORTSC_PRC) && (portsc & PORTSC_PR)) { 282649db4272SNagarjuna Kristam dev_dbg(xudc->dev, "PRC, PR, PORTSC = %#x\n", portsc); 282749db4272SNagarjuna Kristam clear_port_change(xudc, PORTSC_PRC | PORTSC_PED); 282849db4272SNagarjuna Kristam #define TOGGLE_VBUS_WAIT_MS 100 282949db4272SNagarjuna Kristam if (xudc->soc->port_reset_quirk) { 283049db4272SNagarjuna Kristam schedule_delayed_work(&xudc->port_reset_war_work, 283149db4272SNagarjuna Kristam msecs_to_jiffies(TOGGLE_VBUS_WAIT_MS)); 283249db4272SNagarjuna Kristam xudc->wait_for_sec_prc = 1; 283349db4272SNagarjuna Kristam } 283449db4272SNagarjuna Kristam } 283549db4272SNagarjuna Kristam 283649db4272SNagarjuna Kristam if ((portsc & PORTSC_PRC) && !(portsc & PORTSC_PR)) { 283749db4272SNagarjuna Kristam dev_dbg(xudc->dev, "PRC, Not PR, PORTSC = %#x\n", portsc); 283849db4272SNagarjuna Kristam clear_port_change(xudc, PORTSC_PRC | PORTSC_PED); 283949db4272SNagarjuna Kristam tegra_xudc_port_reset(xudc); 284049db4272SNagarjuna Kristam cancel_delayed_work(&xudc->port_reset_war_work); 284149db4272SNagarjuna Kristam xudc->wait_for_sec_prc = 0; 284249db4272SNagarjuna Kristam } 284349db4272SNagarjuna Kristam 284449db4272SNagarjuna Kristam portsc = xudc_readl(xudc, PORTSC); 284549db4272SNagarjuna Kristam if (portsc & PORTSC_WRC) { 284649db4272SNagarjuna Kristam dev_dbg(xudc->dev, "WRC, PORTSC = %#x\n", portsc); 284749db4272SNagarjuna Kristam clear_port_change(xudc, PORTSC_WRC | PORTSC_PED); 284849db4272SNagarjuna Kristam if (!(xudc_readl(xudc, PORTSC) & PORTSC_WPR)) 284949db4272SNagarjuna Kristam tegra_xudc_port_reset(xudc); 285049db4272SNagarjuna Kristam } 285149db4272SNagarjuna Kristam 285249db4272SNagarjuna Kristam portsc = xudc_readl(xudc, PORTSC); 285349db4272SNagarjuna Kristam if (portsc & PORTSC_CSC) { 285449db4272SNagarjuna Kristam dev_dbg(xudc->dev, "CSC, PORTSC = %#x\n", portsc); 285549db4272SNagarjuna Kristam clear_port_change(xudc, PORTSC_CSC); 285649db4272SNagarjuna Kristam 285749db4272SNagarjuna Kristam if (portsc & PORTSC_CCS) 285849db4272SNagarjuna Kristam tegra_xudc_port_connect(xudc); 285949db4272SNagarjuna Kristam else 286049db4272SNagarjuna Kristam tegra_xudc_port_disconnect(xudc); 286149db4272SNagarjuna Kristam 286249db4272SNagarjuna Kristam if (xudc->wait_csc) { 286349db4272SNagarjuna Kristam cancel_delayed_work(&xudc->plc_reset_work); 286449db4272SNagarjuna Kristam xudc->wait_csc = false; 286549db4272SNagarjuna Kristam } 286649db4272SNagarjuna Kristam } 286749db4272SNagarjuna Kristam 286849db4272SNagarjuna Kristam portsc = xudc_readl(xudc, PORTSC); 286949db4272SNagarjuna Kristam if (portsc & PORTSC_PLC) { 287049db4272SNagarjuna Kristam u32 pls = (portsc & PORTSC_PLS_MASK) >> PORTSC_PLS_SHIFT; 287149db4272SNagarjuna Kristam 287249db4272SNagarjuna Kristam dev_dbg(xudc->dev, "PLC, PORTSC = %#x\n", portsc); 287349db4272SNagarjuna Kristam clear_port_change(xudc, PORTSC_PLC); 287449db4272SNagarjuna Kristam switch (pls) { 287549db4272SNagarjuna Kristam case PORTSC_PLS_U3: 287649db4272SNagarjuna Kristam tegra_xudc_port_suspend(xudc); 287749db4272SNagarjuna Kristam break; 287849db4272SNagarjuna Kristam case PORTSC_PLS_U0: 287949db4272SNagarjuna Kristam if (xudc->gadget.speed < USB_SPEED_SUPER) 288049db4272SNagarjuna Kristam tegra_xudc_port_resume(xudc); 288149db4272SNagarjuna Kristam break; 288249db4272SNagarjuna Kristam case PORTSC_PLS_RESUME: 288349db4272SNagarjuna Kristam if (xudc->gadget.speed == USB_SPEED_SUPER) 288449db4272SNagarjuna Kristam tegra_xudc_port_resume(xudc); 288549db4272SNagarjuna Kristam break; 288649db4272SNagarjuna Kristam case PORTSC_PLS_INACTIVE: 288749db4272SNagarjuna Kristam schedule_delayed_work(&xudc->plc_reset_work, 288849db4272SNagarjuna Kristam msecs_to_jiffies(TOGGLE_VBUS_WAIT_MS)); 288949db4272SNagarjuna Kristam xudc->wait_csc = true; 289049db4272SNagarjuna Kristam break; 289149db4272SNagarjuna Kristam default: 289249db4272SNagarjuna Kristam break; 289349db4272SNagarjuna Kristam } 289449db4272SNagarjuna Kristam } 289549db4272SNagarjuna Kristam 289649db4272SNagarjuna Kristam if (portsc & PORTSC_CEC) { 289749db4272SNagarjuna Kristam dev_warn(xudc->dev, "CEC, PORTSC = %#x\n", portsc); 289849db4272SNagarjuna Kristam clear_port_change(xudc, PORTSC_CEC); 289949db4272SNagarjuna Kristam } 290049db4272SNagarjuna Kristam 290149db4272SNagarjuna Kristam dev_dbg(xudc->dev, "PORTSC = %#x\n", xudc_readl(xudc, PORTSC)); 290249db4272SNagarjuna Kristam } 290349db4272SNagarjuna Kristam 290449db4272SNagarjuna Kristam static void tegra_xudc_handle_port_status(struct tegra_xudc *xudc) 290549db4272SNagarjuna Kristam { 290649db4272SNagarjuna Kristam while ((xudc_readl(xudc, PORTSC) & PORTSC_CHANGE_MASK) || 290749db4272SNagarjuna Kristam (xudc_readl(xudc, PORTHALT) & PORTHALT_STCHG_REQ)) 290849db4272SNagarjuna Kristam __tegra_xudc_handle_port_status(xudc); 290949db4272SNagarjuna Kristam } 291049db4272SNagarjuna Kristam 291149db4272SNagarjuna Kristam static void tegra_xudc_handle_event(struct tegra_xudc *xudc, 291249db4272SNagarjuna Kristam struct tegra_xudc_trb *event) 291349db4272SNagarjuna Kristam { 291449db4272SNagarjuna Kristam u32 type = trb_read_type(event); 291549db4272SNagarjuna Kristam 291649db4272SNagarjuna Kristam dump_trb(xudc, "EVENT", event); 291749db4272SNagarjuna Kristam 291849db4272SNagarjuna Kristam switch (type) { 291949db4272SNagarjuna Kristam case TRB_TYPE_PORT_STATUS_CHANGE_EVENT: 292049db4272SNagarjuna Kristam tegra_xudc_handle_port_status(xudc); 292149db4272SNagarjuna Kristam break; 292249db4272SNagarjuna Kristam case TRB_TYPE_TRANSFER_EVENT: 292349db4272SNagarjuna Kristam tegra_xudc_handle_transfer_event(xudc, event); 292449db4272SNagarjuna Kristam break; 292549db4272SNagarjuna Kristam case TRB_TYPE_SETUP_PACKET_EVENT: 292649db4272SNagarjuna Kristam tegra_xudc_handle_ep0_event(xudc, event); 292749db4272SNagarjuna Kristam break; 292849db4272SNagarjuna Kristam default: 292949db4272SNagarjuna Kristam dev_info(xudc->dev, "Unrecognized TRB type = %#x\n", type); 293049db4272SNagarjuna Kristam break; 293149db4272SNagarjuna Kristam } 293249db4272SNagarjuna Kristam } 293349db4272SNagarjuna Kristam 293449db4272SNagarjuna Kristam static void tegra_xudc_process_event_ring(struct tegra_xudc *xudc) 293549db4272SNagarjuna Kristam { 293649db4272SNagarjuna Kristam struct tegra_xudc_trb *event; 293749db4272SNagarjuna Kristam dma_addr_t erdp; 293849db4272SNagarjuna Kristam 293949db4272SNagarjuna Kristam while (true) { 294049db4272SNagarjuna Kristam event = xudc->event_ring[xudc->event_ring_index] + 294149db4272SNagarjuna Kristam xudc->event_ring_deq_ptr; 294249db4272SNagarjuna Kristam 294349db4272SNagarjuna Kristam if (trb_read_cycle(event) != xudc->ccs) 294449db4272SNagarjuna Kristam break; 294549db4272SNagarjuna Kristam 294649db4272SNagarjuna Kristam tegra_xudc_handle_event(xudc, event); 294749db4272SNagarjuna Kristam 294849db4272SNagarjuna Kristam xudc->event_ring_deq_ptr++; 294949db4272SNagarjuna Kristam if (xudc->event_ring_deq_ptr == XUDC_EVENT_RING_SIZE) { 295049db4272SNagarjuna Kristam xudc->event_ring_deq_ptr = 0; 295149db4272SNagarjuna Kristam xudc->event_ring_index++; 295249db4272SNagarjuna Kristam } 295349db4272SNagarjuna Kristam 295449db4272SNagarjuna Kristam if (xudc->event_ring_index == XUDC_NR_EVENT_RINGS) { 295549db4272SNagarjuna Kristam xudc->event_ring_index = 0; 295649db4272SNagarjuna Kristam xudc->ccs = !xudc->ccs; 295749db4272SNagarjuna Kristam } 295849db4272SNagarjuna Kristam } 295949db4272SNagarjuna Kristam 296049db4272SNagarjuna Kristam erdp = xudc->event_ring_phys[xudc->event_ring_index] + 296149db4272SNagarjuna Kristam xudc->event_ring_deq_ptr * sizeof(*event); 296249db4272SNagarjuna Kristam 296349db4272SNagarjuna Kristam xudc_writel(xudc, upper_32_bits(erdp), ERDPHI); 296449db4272SNagarjuna Kristam xudc_writel(xudc, lower_32_bits(erdp) | ERDPLO_EHB, ERDPLO); 296549db4272SNagarjuna Kristam } 296649db4272SNagarjuna Kristam 296749db4272SNagarjuna Kristam static irqreturn_t tegra_xudc_irq(int irq, void *data) 296849db4272SNagarjuna Kristam { 296949db4272SNagarjuna Kristam struct tegra_xudc *xudc = data; 297049db4272SNagarjuna Kristam unsigned long flags; 297149db4272SNagarjuna Kristam u32 val; 297249db4272SNagarjuna Kristam 297349db4272SNagarjuna Kristam val = xudc_readl(xudc, ST); 297449db4272SNagarjuna Kristam if (!(val & ST_IP)) 297549db4272SNagarjuna Kristam return IRQ_NONE; 297649db4272SNagarjuna Kristam xudc_writel(xudc, ST_IP, ST); 297749db4272SNagarjuna Kristam 297849db4272SNagarjuna Kristam spin_lock_irqsave(&xudc->lock, flags); 297949db4272SNagarjuna Kristam tegra_xudc_process_event_ring(xudc); 298049db4272SNagarjuna Kristam spin_unlock_irqrestore(&xudc->lock, flags); 298149db4272SNagarjuna Kristam 298249db4272SNagarjuna Kristam return IRQ_HANDLED; 298349db4272SNagarjuna Kristam } 298449db4272SNagarjuna Kristam 298549db4272SNagarjuna Kristam static int tegra_xudc_alloc_ep(struct tegra_xudc *xudc, unsigned int index) 298649db4272SNagarjuna Kristam { 298749db4272SNagarjuna Kristam struct tegra_xudc_ep *ep = &xudc->ep[index]; 298849db4272SNagarjuna Kristam 298949db4272SNagarjuna Kristam ep->xudc = xudc; 299049db4272SNagarjuna Kristam ep->index = index; 299149db4272SNagarjuna Kristam ep->context = &xudc->ep_context[index]; 299249db4272SNagarjuna Kristam INIT_LIST_HEAD(&ep->queue); 299349db4272SNagarjuna Kristam 299449db4272SNagarjuna Kristam /* 299549db4272SNagarjuna Kristam * EP1 would be the input endpoint corresponding to EP0, but since 299649db4272SNagarjuna Kristam * EP0 is bi-directional, EP1 is unused. 299749db4272SNagarjuna Kristam */ 299849db4272SNagarjuna Kristam if (index == 1) 299949db4272SNagarjuna Kristam return 0; 300049db4272SNagarjuna Kristam 300149db4272SNagarjuna Kristam ep->transfer_ring = dma_pool_alloc(xudc->transfer_ring_pool, 300249db4272SNagarjuna Kristam GFP_KERNEL, 300349db4272SNagarjuna Kristam &ep->transfer_ring_phys); 300449db4272SNagarjuna Kristam if (!ep->transfer_ring) 300549db4272SNagarjuna Kristam return -ENOMEM; 300649db4272SNagarjuna Kristam 300749db4272SNagarjuna Kristam if (index) { 300849db4272SNagarjuna Kristam snprintf(ep->name, sizeof(ep->name), "ep%u%s", index / 2, 300949db4272SNagarjuna Kristam (index % 2 == 0) ? "out" : "in"); 301049db4272SNagarjuna Kristam ep->usb_ep.name = ep->name; 301149db4272SNagarjuna Kristam usb_ep_set_maxpacket_limit(&ep->usb_ep, 1024); 301249db4272SNagarjuna Kristam ep->usb_ep.max_streams = 16; 301349db4272SNagarjuna Kristam ep->usb_ep.ops = &tegra_xudc_ep_ops; 301449db4272SNagarjuna Kristam ep->usb_ep.caps.type_bulk = true; 301549db4272SNagarjuna Kristam ep->usb_ep.caps.type_int = true; 301649db4272SNagarjuna Kristam if (index & 1) 301749db4272SNagarjuna Kristam ep->usb_ep.caps.dir_in = true; 301849db4272SNagarjuna Kristam else 301949db4272SNagarjuna Kristam ep->usb_ep.caps.dir_out = true; 302049db4272SNagarjuna Kristam list_add_tail(&ep->usb_ep.ep_list, &xudc->gadget.ep_list); 302149db4272SNagarjuna Kristam } else { 302249db4272SNagarjuna Kristam strscpy(ep->name, "ep0", 3); 302349db4272SNagarjuna Kristam ep->usb_ep.name = ep->name; 302449db4272SNagarjuna Kristam usb_ep_set_maxpacket_limit(&ep->usb_ep, 512); 302549db4272SNagarjuna Kristam ep->usb_ep.ops = &tegra_xudc_ep0_ops; 302649db4272SNagarjuna Kristam ep->usb_ep.caps.type_control = true; 302749db4272SNagarjuna Kristam ep->usb_ep.caps.dir_in = true; 302849db4272SNagarjuna Kristam ep->usb_ep.caps.dir_out = true; 302949db4272SNagarjuna Kristam } 303049db4272SNagarjuna Kristam 303149db4272SNagarjuna Kristam return 0; 303249db4272SNagarjuna Kristam } 303349db4272SNagarjuna Kristam 303449db4272SNagarjuna Kristam static void tegra_xudc_free_ep(struct tegra_xudc *xudc, unsigned int index) 303549db4272SNagarjuna Kristam { 303649db4272SNagarjuna Kristam struct tegra_xudc_ep *ep = &xudc->ep[index]; 303749db4272SNagarjuna Kristam 303849db4272SNagarjuna Kristam /* 303949db4272SNagarjuna Kristam * EP1 would be the input endpoint corresponding to EP0, but since 304049db4272SNagarjuna Kristam * EP0 is bi-directional, EP1 is unused. 304149db4272SNagarjuna Kristam */ 304249db4272SNagarjuna Kristam if (index == 1) 304349db4272SNagarjuna Kristam return; 304449db4272SNagarjuna Kristam 304549db4272SNagarjuna Kristam dma_pool_free(xudc->transfer_ring_pool, ep->transfer_ring, 304649db4272SNagarjuna Kristam ep->transfer_ring_phys); 304749db4272SNagarjuna Kristam } 304849db4272SNagarjuna Kristam 304949db4272SNagarjuna Kristam static int tegra_xudc_alloc_eps(struct tegra_xudc *xudc) 305049db4272SNagarjuna Kristam { 305149db4272SNagarjuna Kristam struct usb_request *req; 305249db4272SNagarjuna Kristam unsigned int i; 305349db4272SNagarjuna Kristam int err; 305449db4272SNagarjuna Kristam 305549db4272SNagarjuna Kristam xudc->ep_context = 305649db4272SNagarjuna Kristam dma_alloc_coherent(xudc->dev, XUDC_NR_EPS * 305749db4272SNagarjuna Kristam sizeof(*xudc->ep_context), 305849db4272SNagarjuna Kristam &xudc->ep_context_phys, GFP_KERNEL); 305949db4272SNagarjuna Kristam if (!xudc->ep_context) 306049db4272SNagarjuna Kristam return -ENOMEM; 306149db4272SNagarjuna Kristam 306249db4272SNagarjuna Kristam xudc->transfer_ring_pool = 306349db4272SNagarjuna Kristam dmam_pool_create(dev_name(xudc->dev), xudc->dev, 306449db4272SNagarjuna Kristam XUDC_TRANSFER_RING_SIZE * 306549db4272SNagarjuna Kristam sizeof(struct tegra_xudc_trb), 306649db4272SNagarjuna Kristam sizeof(struct tegra_xudc_trb), 0); 306749db4272SNagarjuna Kristam if (!xudc->transfer_ring_pool) { 306849db4272SNagarjuna Kristam err = -ENOMEM; 306949db4272SNagarjuna Kristam goto free_ep_context; 307049db4272SNagarjuna Kristam } 307149db4272SNagarjuna Kristam 307249db4272SNagarjuna Kristam INIT_LIST_HEAD(&xudc->gadget.ep_list); 307349db4272SNagarjuna Kristam for (i = 0; i < ARRAY_SIZE(xudc->ep); i++) { 307449db4272SNagarjuna Kristam err = tegra_xudc_alloc_ep(xudc, i); 307549db4272SNagarjuna Kristam if (err < 0) 307649db4272SNagarjuna Kristam goto free_eps; 307749db4272SNagarjuna Kristam } 307849db4272SNagarjuna Kristam 307949db4272SNagarjuna Kristam req = tegra_xudc_ep_alloc_request(&xudc->ep[0].usb_ep, GFP_KERNEL); 308049db4272SNagarjuna Kristam if (!req) { 308149db4272SNagarjuna Kristam err = -ENOMEM; 308249db4272SNagarjuna Kristam goto free_eps; 308349db4272SNagarjuna Kristam } 308449db4272SNagarjuna Kristam xudc->ep0_req = to_xudc_req(req); 308549db4272SNagarjuna Kristam 308649db4272SNagarjuna Kristam return 0; 308749db4272SNagarjuna Kristam 308849db4272SNagarjuna Kristam free_eps: 308949db4272SNagarjuna Kristam for (; i > 0; i--) 309049db4272SNagarjuna Kristam tegra_xudc_free_ep(xudc, i - 1); 309149db4272SNagarjuna Kristam free_ep_context: 309249db4272SNagarjuna Kristam dma_free_coherent(xudc->dev, XUDC_NR_EPS * sizeof(*xudc->ep_context), 309349db4272SNagarjuna Kristam xudc->ep_context, xudc->ep_context_phys); 309449db4272SNagarjuna Kristam return err; 309549db4272SNagarjuna Kristam } 309649db4272SNagarjuna Kristam 309749db4272SNagarjuna Kristam static void tegra_xudc_init_eps(struct tegra_xudc *xudc) 309849db4272SNagarjuna Kristam { 309949db4272SNagarjuna Kristam xudc_writel(xudc, lower_32_bits(xudc->ep_context_phys), ECPLO); 310049db4272SNagarjuna Kristam xudc_writel(xudc, upper_32_bits(xudc->ep_context_phys), ECPHI); 310149db4272SNagarjuna Kristam } 310249db4272SNagarjuna Kristam 310349db4272SNagarjuna Kristam static void tegra_xudc_free_eps(struct tegra_xudc *xudc) 310449db4272SNagarjuna Kristam { 310549db4272SNagarjuna Kristam unsigned int i; 310649db4272SNagarjuna Kristam 310749db4272SNagarjuna Kristam tegra_xudc_ep_free_request(&xudc->ep[0].usb_ep, 310849db4272SNagarjuna Kristam &xudc->ep0_req->usb_req); 310949db4272SNagarjuna Kristam 311049db4272SNagarjuna Kristam for (i = 0; i < ARRAY_SIZE(xudc->ep); i++) 311149db4272SNagarjuna Kristam tegra_xudc_free_ep(xudc, i); 311249db4272SNagarjuna Kristam 311349db4272SNagarjuna Kristam dma_free_coherent(xudc->dev, XUDC_NR_EPS * sizeof(*xudc->ep_context), 311449db4272SNagarjuna Kristam xudc->ep_context, xudc->ep_context_phys); 311549db4272SNagarjuna Kristam } 311649db4272SNagarjuna Kristam 311749db4272SNagarjuna Kristam static int tegra_xudc_alloc_event_ring(struct tegra_xudc *xudc) 311849db4272SNagarjuna Kristam { 311949db4272SNagarjuna Kristam unsigned int i; 312049db4272SNagarjuna Kristam 312149db4272SNagarjuna Kristam for (i = 0; i < ARRAY_SIZE(xudc->event_ring); i++) { 312249db4272SNagarjuna Kristam xudc->event_ring[i] = 312349db4272SNagarjuna Kristam dma_alloc_coherent(xudc->dev, XUDC_EVENT_RING_SIZE * 312449db4272SNagarjuna Kristam sizeof(*xudc->event_ring[i]), 312549db4272SNagarjuna Kristam &xudc->event_ring_phys[i], 312649db4272SNagarjuna Kristam GFP_KERNEL); 312749db4272SNagarjuna Kristam if (!xudc->event_ring[i]) 312849db4272SNagarjuna Kristam goto free_dma; 312949db4272SNagarjuna Kristam } 313049db4272SNagarjuna Kristam 313149db4272SNagarjuna Kristam return 0; 313249db4272SNagarjuna Kristam 313349db4272SNagarjuna Kristam free_dma: 313449db4272SNagarjuna Kristam for (; i > 0; i--) { 313549db4272SNagarjuna Kristam dma_free_coherent(xudc->dev, XUDC_EVENT_RING_SIZE * 313649db4272SNagarjuna Kristam sizeof(*xudc->event_ring[i - 1]), 313749db4272SNagarjuna Kristam xudc->event_ring[i - 1], 313849db4272SNagarjuna Kristam xudc->event_ring_phys[i - 1]); 313949db4272SNagarjuna Kristam } 314049db4272SNagarjuna Kristam return -ENOMEM; 314149db4272SNagarjuna Kristam } 314249db4272SNagarjuna Kristam 314349db4272SNagarjuna Kristam static void tegra_xudc_init_event_ring(struct tegra_xudc *xudc) 314449db4272SNagarjuna Kristam { 314549db4272SNagarjuna Kristam unsigned int i; 314649db4272SNagarjuna Kristam u32 val; 314749db4272SNagarjuna Kristam 314849db4272SNagarjuna Kristam val = xudc_readl(xudc, SPARAM); 314949db4272SNagarjuna Kristam val &= ~(SPARAM_ERSTMAX_MASK); 315049db4272SNagarjuna Kristam val |= SPARAM_ERSTMAX(XUDC_NR_EVENT_RINGS); 315149db4272SNagarjuna Kristam xudc_writel(xudc, val, SPARAM); 315249db4272SNagarjuna Kristam 315349db4272SNagarjuna Kristam for (i = 0; i < ARRAY_SIZE(xudc->event_ring); i++) { 315449db4272SNagarjuna Kristam memset(xudc->event_ring[i], 0, XUDC_EVENT_RING_SIZE * 315549db4272SNagarjuna Kristam sizeof(*xudc->event_ring[i])); 315649db4272SNagarjuna Kristam 315749db4272SNagarjuna Kristam val = xudc_readl(xudc, ERSTSZ); 315849db4272SNagarjuna Kristam val &= ~(ERSTSZ_ERSTXSZ_MASK << ERSTSZ_ERSTXSZ_SHIFT(i)); 315949db4272SNagarjuna Kristam val |= XUDC_EVENT_RING_SIZE << ERSTSZ_ERSTXSZ_SHIFT(i); 316049db4272SNagarjuna Kristam xudc_writel(xudc, val, ERSTSZ); 316149db4272SNagarjuna Kristam 316249db4272SNagarjuna Kristam xudc_writel(xudc, lower_32_bits(xudc->event_ring_phys[i]), 316349db4272SNagarjuna Kristam ERSTXBALO(i)); 316449db4272SNagarjuna Kristam xudc_writel(xudc, upper_32_bits(xudc->event_ring_phys[i]), 316549db4272SNagarjuna Kristam ERSTXBAHI(i)); 316649db4272SNagarjuna Kristam } 316749db4272SNagarjuna Kristam 316849db4272SNagarjuna Kristam val = lower_32_bits(xudc->event_ring_phys[0]); 316949db4272SNagarjuna Kristam xudc_writel(xudc, val, ERDPLO); 317049db4272SNagarjuna Kristam val |= EREPLO_ECS; 317149db4272SNagarjuna Kristam xudc_writel(xudc, val, EREPLO); 317249db4272SNagarjuna Kristam 317349db4272SNagarjuna Kristam val = upper_32_bits(xudc->event_ring_phys[0]); 317449db4272SNagarjuna Kristam xudc_writel(xudc, val, ERDPHI); 317549db4272SNagarjuna Kristam xudc_writel(xudc, val, EREPHI); 317649db4272SNagarjuna Kristam 317749db4272SNagarjuna Kristam xudc->ccs = true; 317849db4272SNagarjuna Kristam xudc->event_ring_index = 0; 317949db4272SNagarjuna Kristam xudc->event_ring_deq_ptr = 0; 318049db4272SNagarjuna Kristam } 318149db4272SNagarjuna Kristam 318249db4272SNagarjuna Kristam static void tegra_xudc_free_event_ring(struct tegra_xudc *xudc) 318349db4272SNagarjuna Kristam { 318449db4272SNagarjuna Kristam unsigned int i; 318549db4272SNagarjuna Kristam 318649db4272SNagarjuna Kristam for (i = 0; i < ARRAY_SIZE(xudc->event_ring); i++) { 318749db4272SNagarjuna Kristam dma_free_coherent(xudc->dev, XUDC_EVENT_RING_SIZE * 318849db4272SNagarjuna Kristam sizeof(*xudc->event_ring[i]), 318949db4272SNagarjuna Kristam xudc->event_ring[i], 319049db4272SNagarjuna Kristam xudc->event_ring_phys[i]); 319149db4272SNagarjuna Kristam } 319249db4272SNagarjuna Kristam } 319349db4272SNagarjuna Kristam 319449db4272SNagarjuna Kristam static void tegra_xudc_fpci_ipfs_init(struct tegra_xudc *xudc) 319549db4272SNagarjuna Kristam { 319649db4272SNagarjuna Kristam u32 val; 319749db4272SNagarjuna Kristam 319849db4272SNagarjuna Kristam if (xudc->soc->has_ipfs) { 319949db4272SNagarjuna Kristam val = ipfs_readl(xudc, XUSB_DEV_CONFIGURATION_0); 320049db4272SNagarjuna Kristam val |= XUSB_DEV_CONFIGURATION_0_EN_FPCI; 320149db4272SNagarjuna Kristam ipfs_writel(xudc, val, XUSB_DEV_CONFIGURATION_0); 320249db4272SNagarjuna Kristam usleep_range(10, 15); 320349db4272SNagarjuna Kristam } 320449db4272SNagarjuna Kristam 320549db4272SNagarjuna Kristam /* Enable bus master */ 320649db4272SNagarjuna Kristam val = XUSB_DEV_CFG_1_IO_SPACE_EN | XUSB_DEV_CFG_1_MEMORY_SPACE_EN | 320749db4272SNagarjuna Kristam XUSB_DEV_CFG_1_BUS_MASTER_EN; 320849db4272SNagarjuna Kristam fpci_writel(xudc, val, XUSB_DEV_CFG_1); 320949db4272SNagarjuna Kristam 321049db4272SNagarjuna Kristam /* Program BAR0 space */ 321149db4272SNagarjuna Kristam val = fpci_readl(xudc, XUSB_DEV_CFG_4); 321249db4272SNagarjuna Kristam val &= ~(XUSB_DEV_CFG_4_BASE_ADDR_MASK); 321349db4272SNagarjuna Kristam val |= xudc->phys_base & (XUSB_DEV_CFG_4_BASE_ADDR_MASK); 321449db4272SNagarjuna Kristam 321549db4272SNagarjuna Kristam fpci_writel(xudc, val, XUSB_DEV_CFG_4); 321649db4272SNagarjuna Kristam fpci_writel(xudc, upper_32_bits(xudc->phys_base), XUSB_DEV_CFG_5); 321749db4272SNagarjuna Kristam 321849db4272SNagarjuna Kristam usleep_range(100, 200); 321949db4272SNagarjuna Kristam 322049db4272SNagarjuna Kristam if (xudc->soc->has_ipfs) { 322149db4272SNagarjuna Kristam /* Enable interrupt assertion */ 322249db4272SNagarjuna Kristam val = ipfs_readl(xudc, XUSB_DEV_INTR_MASK_0); 322349db4272SNagarjuna Kristam val |= XUSB_DEV_INTR_MASK_0_IP_INT_MASK; 322449db4272SNagarjuna Kristam ipfs_writel(xudc, val, XUSB_DEV_INTR_MASK_0); 322549db4272SNagarjuna Kristam } 322649db4272SNagarjuna Kristam } 322749db4272SNagarjuna Kristam 322849db4272SNagarjuna Kristam static void tegra_xudc_device_params_init(struct tegra_xudc *xudc) 322949db4272SNagarjuna Kristam { 323049db4272SNagarjuna Kristam u32 val, imod; 323149db4272SNagarjuna Kristam 323249db4272SNagarjuna Kristam if (xudc->soc->has_ipfs) { 323349db4272SNagarjuna Kristam val = xudc_readl(xudc, BLCG); 323449db4272SNagarjuna Kristam val |= BLCG_ALL; 323549db4272SNagarjuna Kristam val &= ~(BLCG_DFPCI | BLCG_UFPCI | BLCG_FE | 323649db4272SNagarjuna Kristam BLCG_COREPLL_PWRDN); 323749db4272SNagarjuna Kristam val |= BLCG_IOPLL_0_PWRDN; 323849db4272SNagarjuna Kristam val |= BLCG_IOPLL_1_PWRDN; 323949db4272SNagarjuna Kristam val |= BLCG_IOPLL_2_PWRDN; 324049db4272SNagarjuna Kristam 324149db4272SNagarjuna Kristam xudc_writel(xudc, val, BLCG); 324249db4272SNagarjuna Kristam } 324349db4272SNagarjuna Kristam 324449db4272SNagarjuna Kristam /* Set a reasonable U3 exit timer value. */ 324549db4272SNagarjuna Kristam val = xudc_readl(xudc, SSPX_CORE_PADCTL4); 324649db4272SNagarjuna Kristam val &= ~(SSPX_CORE_PADCTL4_RXDAT_VLD_TIMEOUT_U3_MASK); 324749db4272SNagarjuna Kristam val |= SSPX_CORE_PADCTL4_RXDAT_VLD_TIMEOUT_U3(0x5dc0); 324849db4272SNagarjuna Kristam xudc_writel(xudc, val, SSPX_CORE_PADCTL4); 324949db4272SNagarjuna Kristam 325049db4272SNagarjuna Kristam /* Default ping LFPS tBurst is too large. */ 325149db4272SNagarjuna Kristam val = xudc_readl(xudc, SSPX_CORE_CNT0); 325249db4272SNagarjuna Kristam val &= ~(SSPX_CORE_CNT0_PING_TBURST_MASK); 325349db4272SNagarjuna Kristam val |= SSPX_CORE_CNT0_PING_TBURST(0xa); 325449db4272SNagarjuna Kristam xudc_writel(xudc, val, SSPX_CORE_CNT0); 325549db4272SNagarjuna Kristam 325649db4272SNagarjuna Kristam /* Default tPortConfiguration timeout is too small. */ 325749db4272SNagarjuna Kristam val = xudc_readl(xudc, SSPX_CORE_CNT30); 325849db4272SNagarjuna Kristam val &= ~(SSPX_CORE_CNT30_LMPITP_TIMER_MASK); 325949db4272SNagarjuna Kristam val |= SSPX_CORE_CNT30_LMPITP_TIMER(0x978); 326049db4272SNagarjuna Kristam xudc_writel(xudc, val, SSPX_CORE_CNT30); 326149db4272SNagarjuna Kristam 326249db4272SNagarjuna Kristam if (xudc->soc->lpm_enable) { 326349db4272SNagarjuna Kristam /* Set L1 resume duration to 95 us. */ 326449db4272SNagarjuna Kristam val = xudc_readl(xudc, HSFSPI_COUNT13); 326549db4272SNagarjuna Kristam val &= ~(HSFSPI_COUNT13_U2_RESUME_K_DURATION_MASK); 326649db4272SNagarjuna Kristam val |= HSFSPI_COUNT13_U2_RESUME_K_DURATION(0x2c88); 326749db4272SNagarjuna Kristam xudc_writel(xudc, val, HSFSPI_COUNT13); 326849db4272SNagarjuna Kristam } 326949db4272SNagarjuna Kristam 327049db4272SNagarjuna Kristam /* 327149db4272SNagarjuna Kristam * Compliacne suite appears to be violating polling LFPS tBurst max 327249db4272SNagarjuna Kristam * of 1.4us. Send 1.45us instead. 327349db4272SNagarjuna Kristam */ 327449db4272SNagarjuna Kristam val = xudc_readl(xudc, SSPX_CORE_CNT32); 327549db4272SNagarjuna Kristam val &= ~(SSPX_CORE_CNT32_POLL_TBURST_MAX_MASK); 327649db4272SNagarjuna Kristam val |= SSPX_CORE_CNT32_POLL_TBURST_MAX(0xb0); 327749db4272SNagarjuna Kristam xudc_writel(xudc, val, SSPX_CORE_CNT32); 327849db4272SNagarjuna Kristam 327949db4272SNagarjuna Kristam /* Direct HS/FS port instance to RxDetect. */ 328049db4272SNagarjuna Kristam val = xudc_readl(xudc, CFG_DEV_FE); 328149db4272SNagarjuna Kristam val &= ~(CFG_DEV_FE_PORTREGSEL_MASK); 328249db4272SNagarjuna Kristam val |= CFG_DEV_FE_PORTREGSEL(CFG_DEV_FE_PORTREGSEL_HSFS_PI); 328349db4272SNagarjuna Kristam xudc_writel(xudc, val, CFG_DEV_FE); 328449db4272SNagarjuna Kristam 328549db4272SNagarjuna Kristam val = xudc_readl(xudc, PORTSC); 328649db4272SNagarjuna Kristam val &= ~(PORTSC_CHANGE_MASK | PORTSC_PLS_MASK); 328749db4272SNagarjuna Kristam val |= PORTSC_LWS | PORTSC_PLS(PORTSC_PLS_RXDETECT); 328849db4272SNagarjuna Kristam xudc_writel(xudc, val, PORTSC); 328949db4272SNagarjuna Kristam 329049db4272SNagarjuna Kristam /* Direct SS port instance to RxDetect. */ 329149db4272SNagarjuna Kristam val = xudc_readl(xudc, CFG_DEV_FE); 329249db4272SNagarjuna Kristam val &= ~(CFG_DEV_FE_PORTREGSEL_MASK); 329349db4272SNagarjuna Kristam val |= CFG_DEV_FE_PORTREGSEL_SS_PI & CFG_DEV_FE_PORTREGSEL_MASK; 329449db4272SNagarjuna Kristam xudc_writel(xudc, val, CFG_DEV_FE); 329549db4272SNagarjuna Kristam 329649db4272SNagarjuna Kristam val = xudc_readl(xudc, PORTSC); 329749db4272SNagarjuna Kristam val &= ~(PORTSC_CHANGE_MASK | PORTSC_PLS_MASK); 329849db4272SNagarjuna Kristam val |= PORTSC_LWS | PORTSC_PLS(PORTSC_PLS_RXDETECT); 329949db4272SNagarjuna Kristam xudc_writel(xudc, val, PORTSC); 330049db4272SNagarjuna Kristam 330149db4272SNagarjuna Kristam /* Restore port instance. */ 330249db4272SNagarjuna Kristam val = xudc_readl(xudc, CFG_DEV_FE); 330349db4272SNagarjuna Kristam val &= ~(CFG_DEV_FE_PORTREGSEL_MASK); 330449db4272SNagarjuna Kristam xudc_writel(xudc, val, CFG_DEV_FE); 330549db4272SNagarjuna Kristam 330649db4272SNagarjuna Kristam /* 330749db4272SNagarjuna Kristam * Enable INFINITE_SS_RETRY to prevent device from entering 330849db4272SNagarjuna Kristam * Disabled.Error when attached to buggy SuperSpeed hubs. 330949db4272SNagarjuna Kristam */ 331049db4272SNagarjuna Kristam val = xudc_readl(xudc, CFG_DEV_FE); 331149db4272SNagarjuna Kristam val |= CFG_DEV_FE_INFINITE_SS_RETRY; 331249db4272SNagarjuna Kristam xudc_writel(xudc, val, CFG_DEV_FE); 331349db4272SNagarjuna Kristam 331449db4272SNagarjuna Kristam /* Set interrupt moderation. */ 331549db4272SNagarjuna Kristam imod = XUDC_INTERRUPT_MODERATION_US * 4; 331649db4272SNagarjuna Kristam val = xudc_readl(xudc, RT_IMOD); 331749db4272SNagarjuna Kristam val &= ~((RT_IMOD_IMODI_MASK) | (RT_IMOD_IMODC_MASK)); 331849db4272SNagarjuna Kristam val |= (RT_IMOD_IMODI(imod) | RT_IMOD_IMODC(imod)); 331949db4272SNagarjuna Kristam xudc_writel(xudc, val, RT_IMOD); 332049db4272SNagarjuna Kristam 332149db4272SNagarjuna Kristam /* increase SSPI transaction timeout from 32us to 512us */ 332249db4272SNagarjuna Kristam val = xudc_readl(xudc, CFG_DEV_SSPI_XFER); 332349db4272SNagarjuna Kristam val &= ~(CFG_DEV_SSPI_XFER_ACKTIMEOUT_MASK); 332449db4272SNagarjuna Kristam val |= CFG_DEV_SSPI_XFER_ACKTIMEOUT(0xf000); 332549db4272SNagarjuna Kristam xudc_writel(xudc, val, CFG_DEV_SSPI_XFER); 332649db4272SNagarjuna Kristam } 332749db4272SNagarjuna Kristam 332849db4272SNagarjuna Kristam static int tegra_xudc_phy_init(struct tegra_xudc *xudc) 332949db4272SNagarjuna Kristam { 333049db4272SNagarjuna Kristam int err; 333149db4272SNagarjuna Kristam 333249db4272SNagarjuna Kristam err = phy_init(xudc->utmi_phy); 333349db4272SNagarjuna Kristam if (err < 0) { 333449db4272SNagarjuna Kristam dev_err(xudc->dev, "utmi phy init failed: %d\n", err); 333549db4272SNagarjuna Kristam return err; 333649db4272SNagarjuna Kristam } 333749db4272SNagarjuna Kristam 333849db4272SNagarjuna Kristam err = phy_init(xudc->usb3_phy); 333949db4272SNagarjuna Kristam if (err < 0) { 334049db4272SNagarjuna Kristam dev_err(xudc->dev, "usb3 phy init failed: %d\n", err); 334149db4272SNagarjuna Kristam goto exit_utmi_phy; 334249db4272SNagarjuna Kristam } 334349db4272SNagarjuna Kristam 334449db4272SNagarjuna Kristam return 0; 334549db4272SNagarjuna Kristam 334649db4272SNagarjuna Kristam exit_utmi_phy: 334749db4272SNagarjuna Kristam phy_exit(xudc->utmi_phy); 334849db4272SNagarjuna Kristam return err; 334949db4272SNagarjuna Kristam } 335049db4272SNagarjuna Kristam 335149db4272SNagarjuna Kristam static void tegra_xudc_phy_exit(struct tegra_xudc *xudc) 335249db4272SNagarjuna Kristam { 335349db4272SNagarjuna Kristam phy_exit(xudc->usb3_phy); 335449db4272SNagarjuna Kristam phy_exit(xudc->utmi_phy); 335549db4272SNagarjuna Kristam } 335649db4272SNagarjuna Kristam 335749db4272SNagarjuna Kristam static const char * const tegra210_xudc_supply_names[] = { 335849db4272SNagarjuna Kristam "hvdd-usb", 335949db4272SNagarjuna Kristam "avddio-usb", 336049db4272SNagarjuna Kristam }; 336149db4272SNagarjuna Kristam 336249db4272SNagarjuna Kristam static const char * const tegra210_xudc_clock_names[] = { 336349db4272SNagarjuna Kristam "dev", 336449db4272SNagarjuna Kristam "ss", 336549db4272SNagarjuna Kristam "ss_src", 336649db4272SNagarjuna Kristam "hs_src", 336749db4272SNagarjuna Kristam "fs_src", 336849db4272SNagarjuna Kristam }; 336949db4272SNagarjuna Kristam 337049db4272SNagarjuna Kristam static const char * const tegra186_xudc_clock_names[] = { 337149db4272SNagarjuna Kristam "dev", 337249db4272SNagarjuna Kristam "ss", 337349db4272SNagarjuna Kristam "ss_src", 337449db4272SNagarjuna Kristam "fs_src", 337549db4272SNagarjuna Kristam }; 337649db4272SNagarjuna Kristam 337749db4272SNagarjuna Kristam static struct tegra_xudc_soc tegra210_xudc_soc_data = { 337849db4272SNagarjuna Kristam .supply_names = tegra210_xudc_supply_names, 337949db4272SNagarjuna Kristam .num_supplies = ARRAY_SIZE(tegra210_xudc_supply_names), 338049db4272SNagarjuna Kristam .clock_names = tegra210_xudc_clock_names, 338149db4272SNagarjuna Kristam .num_clks = ARRAY_SIZE(tegra210_xudc_clock_names), 338249db4272SNagarjuna Kristam .u1_enable = false, 338349db4272SNagarjuna Kristam .u2_enable = true, 338449db4272SNagarjuna Kristam .lpm_enable = false, 338549db4272SNagarjuna Kristam .invalid_seq_num = true, 338649db4272SNagarjuna Kristam .pls_quirk = true, 338749db4272SNagarjuna Kristam .port_reset_quirk = true, 338849db4272SNagarjuna Kristam .has_ipfs = true, 338949db4272SNagarjuna Kristam }; 339049db4272SNagarjuna Kristam 339149db4272SNagarjuna Kristam static struct tegra_xudc_soc tegra186_xudc_soc_data = { 339249db4272SNagarjuna Kristam .clock_names = tegra186_xudc_clock_names, 339349db4272SNagarjuna Kristam .num_clks = ARRAY_SIZE(tegra186_xudc_clock_names), 339449db4272SNagarjuna Kristam .u1_enable = true, 339549db4272SNagarjuna Kristam .u2_enable = true, 339649db4272SNagarjuna Kristam .lpm_enable = false, 339749db4272SNagarjuna Kristam .invalid_seq_num = false, 339849db4272SNagarjuna Kristam .pls_quirk = false, 339949db4272SNagarjuna Kristam .port_reset_quirk = false, 340049db4272SNagarjuna Kristam .has_ipfs = false, 340149db4272SNagarjuna Kristam }; 340249db4272SNagarjuna Kristam 340349db4272SNagarjuna Kristam static const struct of_device_id tegra_xudc_of_match[] = { 340449db4272SNagarjuna Kristam { 340549db4272SNagarjuna Kristam .compatible = "nvidia,tegra210-xudc", 340649db4272SNagarjuna Kristam .data = &tegra210_xudc_soc_data 340749db4272SNagarjuna Kristam }, 340849db4272SNagarjuna Kristam { 340949db4272SNagarjuna Kristam .compatible = "nvidia,tegra186-xudc", 341049db4272SNagarjuna Kristam .data = &tegra186_xudc_soc_data 341149db4272SNagarjuna Kristam }, 341249db4272SNagarjuna Kristam { } 341349db4272SNagarjuna Kristam }; 341449db4272SNagarjuna Kristam MODULE_DEVICE_TABLE(of, tegra_xudc_of_match); 341549db4272SNagarjuna Kristam 341649db4272SNagarjuna Kristam static void tegra_xudc_powerdomain_remove(struct tegra_xudc *xudc) 341749db4272SNagarjuna Kristam { 341849db4272SNagarjuna Kristam if (xudc->genpd_dl_ss) 341949db4272SNagarjuna Kristam device_link_del(xudc->genpd_dl_ss); 342049db4272SNagarjuna Kristam if (xudc->genpd_dl_device) 342149db4272SNagarjuna Kristam device_link_del(xudc->genpd_dl_device); 342249db4272SNagarjuna Kristam if (xudc->genpd_dev_ss) 342349db4272SNagarjuna Kristam dev_pm_domain_detach(xudc->genpd_dev_ss, true); 342449db4272SNagarjuna Kristam if (xudc->genpd_dev_device) 342549db4272SNagarjuna Kristam dev_pm_domain_detach(xudc->genpd_dev_device, true); 342649db4272SNagarjuna Kristam } 342749db4272SNagarjuna Kristam 342849db4272SNagarjuna Kristam static int tegra_xudc_powerdomain_init(struct tegra_xudc *xudc) 342949db4272SNagarjuna Kristam { 343049db4272SNagarjuna Kristam struct device *dev = xudc->dev; 343149db4272SNagarjuna Kristam int err; 343249db4272SNagarjuna Kristam 343349db4272SNagarjuna Kristam xudc->genpd_dev_device = dev_pm_domain_attach_by_name(dev, 343449db4272SNagarjuna Kristam "dev"); 343549db4272SNagarjuna Kristam if (IS_ERR(xudc->genpd_dev_device)) { 343649db4272SNagarjuna Kristam err = PTR_ERR(xudc->genpd_dev_device); 343749db4272SNagarjuna Kristam dev_err(dev, "failed to get dev pm-domain: %d\n", err); 343849db4272SNagarjuna Kristam return err; 343949db4272SNagarjuna Kristam } 344049db4272SNagarjuna Kristam 344149db4272SNagarjuna Kristam xudc->genpd_dev_ss = dev_pm_domain_attach_by_name(dev, "ss"); 344249db4272SNagarjuna Kristam if (IS_ERR(xudc->genpd_dev_ss)) { 344349db4272SNagarjuna Kristam err = PTR_ERR(xudc->genpd_dev_ss); 344449db4272SNagarjuna Kristam dev_err(dev, "failed to get superspeed pm-domain: %d\n", err); 344549db4272SNagarjuna Kristam return err; 344649db4272SNagarjuna Kristam } 344749db4272SNagarjuna Kristam 344849db4272SNagarjuna Kristam xudc->genpd_dl_device = device_link_add(dev, xudc->genpd_dev_device, 344949db4272SNagarjuna Kristam DL_FLAG_PM_RUNTIME | 345049db4272SNagarjuna Kristam DL_FLAG_STATELESS); 345149db4272SNagarjuna Kristam if (!xudc->genpd_dl_device) { 345249db4272SNagarjuna Kristam dev_err(dev, "adding usb device device link failed!\n"); 345349db4272SNagarjuna Kristam return -ENODEV; 345449db4272SNagarjuna Kristam } 345549db4272SNagarjuna Kristam 345649db4272SNagarjuna Kristam xudc->genpd_dl_ss = device_link_add(dev, xudc->genpd_dev_ss, 345749db4272SNagarjuna Kristam DL_FLAG_PM_RUNTIME | 345849db4272SNagarjuna Kristam DL_FLAG_STATELESS); 345949db4272SNagarjuna Kristam if (!xudc->genpd_dl_ss) { 346049db4272SNagarjuna Kristam dev_err(dev, "adding superspeed device link failed!\n"); 346149db4272SNagarjuna Kristam return -ENODEV; 346249db4272SNagarjuna Kristam } 346349db4272SNagarjuna Kristam 346449db4272SNagarjuna Kristam return 0; 346549db4272SNagarjuna Kristam } 346649db4272SNagarjuna Kristam 346749db4272SNagarjuna Kristam static int tegra_xudc_probe(struct platform_device *pdev) 346849db4272SNagarjuna Kristam { 346949db4272SNagarjuna Kristam struct tegra_xudc *xudc; 347049db4272SNagarjuna Kristam struct resource *res; 347149db4272SNagarjuna Kristam unsigned int i; 347249db4272SNagarjuna Kristam int err; 347349db4272SNagarjuna Kristam 347449db4272SNagarjuna Kristam xudc = devm_kzalloc(&pdev->dev, sizeof(*xudc), GFP_ATOMIC); 347549db4272SNagarjuna Kristam if (!xudc) 347649db4272SNagarjuna Kristam return -ENOMEM; 347749db4272SNagarjuna Kristam 347849db4272SNagarjuna Kristam xudc->dev = &pdev->dev; 347949db4272SNagarjuna Kristam platform_set_drvdata(pdev, xudc); 348049db4272SNagarjuna Kristam 348149db4272SNagarjuna Kristam xudc->soc = of_device_get_match_data(&pdev->dev); 348249db4272SNagarjuna Kristam if (!xudc->soc) 348349db4272SNagarjuna Kristam return -ENODEV; 348449db4272SNagarjuna Kristam 348549db4272SNagarjuna Kristam res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "base"); 348649db4272SNagarjuna Kristam xudc->base = devm_ioremap_resource(&pdev->dev, res); 348749db4272SNagarjuna Kristam if (IS_ERR(xudc->base)) 348849db4272SNagarjuna Kristam return PTR_ERR(xudc->base); 348949db4272SNagarjuna Kristam xudc->phys_base = res->start; 349049db4272SNagarjuna Kristam 349149db4272SNagarjuna Kristam res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "fpci"); 349249db4272SNagarjuna Kristam xudc->fpci = devm_ioremap_resource(&pdev->dev, res); 349349db4272SNagarjuna Kristam if (IS_ERR(xudc->fpci)) 349449db4272SNagarjuna Kristam return PTR_ERR(xudc->fpci); 349549db4272SNagarjuna Kristam 349649db4272SNagarjuna Kristam if (xudc->soc->has_ipfs) { 349749db4272SNagarjuna Kristam res = platform_get_resource_byname(pdev, IORESOURCE_MEM, 349849db4272SNagarjuna Kristam "ipfs"); 349949db4272SNagarjuna Kristam xudc->ipfs = devm_ioremap_resource(&pdev->dev, res); 350049db4272SNagarjuna Kristam if (IS_ERR(xudc->ipfs)) 350149db4272SNagarjuna Kristam return PTR_ERR(xudc->ipfs); 350249db4272SNagarjuna Kristam } 350349db4272SNagarjuna Kristam 350449db4272SNagarjuna Kristam xudc->irq = platform_get_irq(pdev, 0); 350549f1997aSYueHaibing if (xudc->irq < 0) 350649db4272SNagarjuna Kristam return xudc->irq; 350749db4272SNagarjuna Kristam 350849db4272SNagarjuna Kristam err = devm_request_irq(&pdev->dev, xudc->irq, tegra_xudc_irq, 0, 350949db4272SNagarjuna Kristam dev_name(&pdev->dev), xudc); 351049db4272SNagarjuna Kristam if (err < 0) { 351149db4272SNagarjuna Kristam dev_err(xudc->dev, "failed to claim IRQ#%u: %d\n", xudc->irq, 351249db4272SNagarjuna Kristam err); 351349db4272SNagarjuna Kristam return err; 351449db4272SNagarjuna Kristam } 351549db4272SNagarjuna Kristam 351649db4272SNagarjuna Kristam xudc->clks = devm_kcalloc(&pdev->dev, xudc->soc->num_clks, 351749db4272SNagarjuna Kristam sizeof(*xudc->clks), GFP_KERNEL); 351849db4272SNagarjuna Kristam if (!xudc->clks) 351949db4272SNagarjuna Kristam return -ENOMEM; 352049db4272SNagarjuna Kristam 352149db4272SNagarjuna Kristam for (i = 0; i < xudc->soc->num_clks; i++) 352249db4272SNagarjuna Kristam xudc->clks[i].id = xudc->soc->clock_names[i]; 352349db4272SNagarjuna Kristam 352449db4272SNagarjuna Kristam err = devm_clk_bulk_get(&pdev->dev, xudc->soc->num_clks, 352549db4272SNagarjuna Kristam xudc->clks); 352649db4272SNagarjuna Kristam if (err) { 352749db4272SNagarjuna Kristam dev_err(xudc->dev, "failed to request clks %d\n", err); 352849db4272SNagarjuna Kristam return err; 352949db4272SNagarjuna Kristam } 353049db4272SNagarjuna Kristam 353149db4272SNagarjuna Kristam xudc->supplies = devm_kcalloc(&pdev->dev, xudc->soc->num_supplies, 353249db4272SNagarjuna Kristam sizeof(*xudc->supplies), GFP_KERNEL); 353349db4272SNagarjuna Kristam if (!xudc->supplies) 353449db4272SNagarjuna Kristam return -ENOMEM; 353549db4272SNagarjuna Kristam 353649db4272SNagarjuna Kristam for (i = 0; i < xudc->soc->num_supplies; i++) 353749db4272SNagarjuna Kristam xudc->supplies[i].supply = xudc->soc->supply_names[i]; 353849db4272SNagarjuna Kristam 353949db4272SNagarjuna Kristam err = devm_regulator_bulk_get(&pdev->dev, xudc->soc->num_supplies, 354049db4272SNagarjuna Kristam xudc->supplies); 354149db4272SNagarjuna Kristam if (err) { 354249db4272SNagarjuna Kristam dev_err(xudc->dev, "failed to request regulators %d\n", err); 354349db4272SNagarjuna Kristam return err; 354449db4272SNagarjuna Kristam } 354549db4272SNagarjuna Kristam 354649db4272SNagarjuna Kristam xudc->padctl = tegra_xusb_padctl_get(&pdev->dev); 354749db4272SNagarjuna Kristam if (IS_ERR(xudc->padctl)) 354849db4272SNagarjuna Kristam return PTR_ERR(xudc->padctl); 354949db4272SNagarjuna Kristam 355049db4272SNagarjuna Kristam err = regulator_bulk_enable(xudc->soc->num_supplies, xudc->supplies); 355149db4272SNagarjuna Kristam if (err) { 355249db4272SNagarjuna Kristam dev_err(xudc->dev, "failed to enable regulators %d\n", err); 355349db4272SNagarjuna Kristam goto put_padctl; 355449db4272SNagarjuna Kristam } 355549db4272SNagarjuna Kristam 355649db4272SNagarjuna Kristam xudc->usb3_phy = devm_phy_optional_get(&pdev->dev, "usb3"); 355749db4272SNagarjuna Kristam if (IS_ERR(xudc->usb3_phy)) { 355849db4272SNagarjuna Kristam err = PTR_ERR(xudc->usb3_phy); 355949db4272SNagarjuna Kristam dev_err(xudc->dev, "failed to get usb3 phy: %d\n", err); 356049db4272SNagarjuna Kristam goto disable_regulator; 356149db4272SNagarjuna Kristam } 356249db4272SNagarjuna Kristam 356349db4272SNagarjuna Kristam xudc->utmi_phy = devm_phy_optional_get(&pdev->dev, "usb2"); 356449db4272SNagarjuna Kristam if (IS_ERR(xudc->utmi_phy)) { 356549db4272SNagarjuna Kristam err = PTR_ERR(xudc->utmi_phy); 356649db4272SNagarjuna Kristam dev_err(xudc->dev, "failed to get usb2 phy: %d\n", err); 356749db4272SNagarjuna Kristam goto disable_regulator; 356849db4272SNagarjuna Kristam } 356949db4272SNagarjuna Kristam 357049db4272SNagarjuna Kristam err = tegra_xudc_powerdomain_init(xudc); 357149db4272SNagarjuna Kristam if (err) 357249db4272SNagarjuna Kristam goto put_powerdomains; 357349db4272SNagarjuna Kristam 357449db4272SNagarjuna Kristam err = tegra_xudc_phy_init(xudc); 357549db4272SNagarjuna Kristam if (err) 357649db4272SNagarjuna Kristam goto put_powerdomains; 357749db4272SNagarjuna Kristam 357849db4272SNagarjuna Kristam err = tegra_xudc_alloc_event_ring(xudc); 357949db4272SNagarjuna Kristam if (err) 358049db4272SNagarjuna Kristam goto disable_phy; 358149db4272SNagarjuna Kristam 358249db4272SNagarjuna Kristam err = tegra_xudc_alloc_eps(xudc); 358349db4272SNagarjuna Kristam if (err) 358449db4272SNagarjuna Kristam goto free_event_ring; 358549db4272SNagarjuna Kristam 358649db4272SNagarjuna Kristam spin_lock_init(&xudc->lock); 358749db4272SNagarjuna Kristam 358849db4272SNagarjuna Kristam init_completion(&xudc->disconnect_complete); 358949db4272SNagarjuna Kristam 359049db4272SNagarjuna Kristam INIT_WORK(&xudc->usb_role_sw_work, tegra_xudc_usb_role_sw_work); 359149db4272SNagarjuna Kristam 359249db4272SNagarjuna Kristam INIT_DELAYED_WORK(&xudc->plc_reset_work, tegra_xudc_plc_reset_work); 359349db4272SNagarjuna Kristam 359449db4272SNagarjuna Kristam INIT_DELAYED_WORK(&xudc->port_reset_war_work, 359549db4272SNagarjuna Kristam tegra_xudc_port_reset_war_work); 359649db4272SNagarjuna Kristam 3597*b77f2ffeSNagarjuna Kristam xudc->vbus_nb.notifier_call = tegra_xudc_vbus_notify; 3598*b77f2ffeSNagarjuna Kristam xudc->usbphy = devm_usb_get_phy_by_node(xudc->dev, 3599*b77f2ffeSNagarjuna Kristam xudc->utmi_phy->dev.of_node, 3600*b77f2ffeSNagarjuna Kristam &xudc->vbus_nb); 3601*b77f2ffeSNagarjuna Kristam if (IS_ERR(xudc->usbphy)) { 3602*b77f2ffeSNagarjuna Kristam err = PTR_ERR(xudc->usbphy); 3603*b77f2ffeSNagarjuna Kristam dev_err(xudc->dev, "failed to get USB PHY: %d\n", err); 3604*b77f2ffeSNagarjuna Kristam goto free_eps; 3605*b77f2ffeSNagarjuna Kristam } 360649db4272SNagarjuna Kristam 360749db4272SNagarjuna Kristam pm_runtime_enable(&pdev->dev); 360849db4272SNagarjuna Kristam 360949db4272SNagarjuna Kristam xudc->gadget.ops = &tegra_xudc_gadget_ops; 361049db4272SNagarjuna Kristam xudc->gadget.ep0 = &xudc->ep[0].usb_ep; 361149db4272SNagarjuna Kristam xudc->gadget.name = "tegra-xudc"; 361249db4272SNagarjuna Kristam xudc->gadget.max_speed = USB_SPEED_SUPER; 361349db4272SNagarjuna Kristam 361449db4272SNagarjuna Kristam err = usb_add_gadget_udc(&pdev->dev, &xudc->gadget); 361549db4272SNagarjuna Kristam if (err) { 361649db4272SNagarjuna Kristam dev_err(&pdev->dev, "failed to add USB gadget: %d\n", err); 361749db4272SNagarjuna Kristam goto free_eps; 361849db4272SNagarjuna Kristam } 361949db4272SNagarjuna Kristam 362049db4272SNagarjuna Kristam return 0; 362149db4272SNagarjuna Kristam 362249db4272SNagarjuna Kristam free_eps: 362349db4272SNagarjuna Kristam tegra_xudc_free_eps(xudc); 362449db4272SNagarjuna Kristam free_event_ring: 362549db4272SNagarjuna Kristam tegra_xudc_free_event_ring(xudc); 362649db4272SNagarjuna Kristam disable_phy: 362749db4272SNagarjuna Kristam tegra_xudc_phy_exit(xudc); 362849db4272SNagarjuna Kristam put_powerdomains: 362949db4272SNagarjuna Kristam tegra_xudc_powerdomain_remove(xudc); 363049db4272SNagarjuna Kristam disable_regulator: 363149db4272SNagarjuna Kristam regulator_bulk_disable(xudc->soc->num_supplies, xudc->supplies); 363249db4272SNagarjuna Kristam put_padctl: 363349db4272SNagarjuna Kristam tegra_xusb_padctl_put(xudc->padctl); 363449db4272SNagarjuna Kristam 363549db4272SNagarjuna Kristam return err; 363649db4272SNagarjuna Kristam } 363749db4272SNagarjuna Kristam 363849db4272SNagarjuna Kristam static int tegra_xudc_remove(struct platform_device *pdev) 363949db4272SNagarjuna Kristam { 364049db4272SNagarjuna Kristam struct tegra_xudc *xudc = platform_get_drvdata(pdev); 364149db4272SNagarjuna Kristam 364249db4272SNagarjuna Kristam pm_runtime_get_sync(xudc->dev); 364349db4272SNagarjuna Kristam 364449db4272SNagarjuna Kristam cancel_delayed_work(&xudc->plc_reset_work); 364549db4272SNagarjuna Kristam cancel_work_sync(&xudc->usb_role_sw_work); 364649db4272SNagarjuna Kristam 364749db4272SNagarjuna Kristam usb_del_gadget_udc(&xudc->gadget); 364849db4272SNagarjuna Kristam 364949db4272SNagarjuna Kristam tegra_xudc_free_eps(xudc); 365049db4272SNagarjuna Kristam tegra_xudc_free_event_ring(xudc); 365149db4272SNagarjuna Kristam 365249db4272SNagarjuna Kristam tegra_xudc_powerdomain_remove(xudc); 365349db4272SNagarjuna Kristam 365449db4272SNagarjuna Kristam regulator_bulk_disable(xudc->soc->num_supplies, xudc->supplies); 365549db4272SNagarjuna Kristam 365649db4272SNagarjuna Kristam phy_power_off(xudc->utmi_phy); 365749db4272SNagarjuna Kristam phy_power_off(xudc->usb3_phy); 365849db4272SNagarjuna Kristam 365949db4272SNagarjuna Kristam tegra_xudc_phy_exit(xudc); 366049db4272SNagarjuna Kristam 366149db4272SNagarjuna Kristam pm_runtime_disable(xudc->dev); 366249db4272SNagarjuna Kristam pm_runtime_put(xudc->dev); 366349db4272SNagarjuna Kristam 366449db4272SNagarjuna Kristam tegra_xusb_padctl_put(xudc->padctl); 366549db4272SNagarjuna Kristam 366649db4272SNagarjuna Kristam return 0; 366749db4272SNagarjuna Kristam } 366849db4272SNagarjuna Kristam 366949db4272SNagarjuna Kristam static int __maybe_unused tegra_xudc_powergate(struct tegra_xudc *xudc) 367049db4272SNagarjuna Kristam { 367149db4272SNagarjuna Kristam unsigned long flags; 367249db4272SNagarjuna Kristam 367349db4272SNagarjuna Kristam dev_dbg(xudc->dev, "entering ELPG\n"); 367449db4272SNagarjuna Kristam 367549db4272SNagarjuna Kristam spin_lock_irqsave(&xudc->lock, flags); 367649db4272SNagarjuna Kristam 367749db4272SNagarjuna Kristam xudc->powergated = true; 367849db4272SNagarjuna Kristam xudc->saved_regs.ctrl = xudc_readl(xudc, CTRL); 367949db4272SNagarjuna Kristam xudc->saved_regs.portpm = xudc_readl(xudc, PORTPM); 368049db4272SNagarjuna Kristam xudc_writel(xudc, 0, CTRL); 368149db4272SNagarjuna Kristam 368249db4272SNagarjuna Kristam spin_unlock_irqrestore(&xudc->lock, flags); 368349db4272SNagarjuna Kristam 368449db4272SNagarjuna Kristam clk_bulk_disable_unprepare(xudc->soc->num_clks, xudc->clks); 368549db4272SNagarjuna Kristam 368649db4272SNagarjuna Kristam regulator_bulk_disable(xudc->soc->num_supplies, xudc->supplies); 368749db4272SNagarjuna Kristam 368849db4272SNagarjuna Kristam dev_dbg(xudc->dev, "entering ELPG done\n"); 368949db4272SNagarjuna Kristam return 0; 369049db4272SNagarjuna Kristam } 369149db4272SNagarjuna Kristam 369249db4272SNagarjuna Kristam static int __maybe_unused tegra_xudc_unpowergate(struct tegra_xudc *xudc) 369349db4272SNagarjuna Kristam { 369449db4272SNagarjuna Kristam unsigned long flags; 369549db4272SNagarjuna Kristam int err; 369649db4272SNagarjuna Kristam 369749db4272SNagarjuna Kristam dev_dbg(xudc->dev, "exiting ELPG\n"); 369849db4272SNagarjuna Kristam 369949db4272SNagarjuna Kristam err = regulator_bulk_enable(xudc->soc->num_supplies, 370049db4272SNagarjuna Kristam xudc->supplies); 370149db4272SNagarjuna Kristam if (err < 0) 370249db4272SNagarjuna Kristam return err; 370349db4272SNagarjuna Kristam 370449db4272SNagarjuna Kristam err = clk_bulk_prepare_enable(xudc->soc->num_clks, xudc->clks); 370549db4272SNagarjuna Kristam if (err < 0) 370649db4272SNagarjuna Kristam return err; 370749db4272SNagarjuna Kristam 370849db4272SNagarjuna Kristam tegra_xudc_fpci_ipfs_init(xudc); 370949db4272SNagarjuna Kristam 371049db4272SNagarjuna Kristam tegra_xudc_device_params_init(xudc); 371149db4272SNagarjuna Kristam 371249db4272SNagarjuna Kristam tegra_xudc_init_event_ring(xudc); 371349db4272SNagarjuna Kristam 371449db4272SNagarjuna Kristam tegra_xudc_init_eps(xudc); 371549db4272SNagarjuna Kristam 371649db4272SNagarjuna Kristam xudc_writel(xudc, xudc->saved_regs.portpm, PORTPM); 371749db4272SNagarjuna Kristam xudc_writel(xudc, xudc->saved_regs.ctrl, CTRL); 371849db4272SNagarjuna Kristam 371949db4272SNagarjuna Kristam spin_lock_irqsave(&xudc->lock, flags); 372049db4272SNagarjuna Kristam xudc->powergated = false; 372149db4272SNagarjuna Kristam spin_unlock_irqrestore(&xudc->lock, flags); 372249db4272SNagarjuna Kristam 372349db4272SNagarjuna Kristam dev_dbg(xudc->dev, "exiting ELPG done\n"); 372449db4272SNagarjuna Kristam return 0; 372549db4272SNagarjuna Kristam } 372649db4272SNagarjuna Kristam 372749db4272SNagarjuna Kristam static int __maybe_unused tegra_xudc_suspend(struct device *dev) 372849db4272SNagarjuna Kristam { 372949db4272SNagarjuna Kristam struct tegra_xudc *xudc = dev_get_drvdata(dev); 373049db4272SNagarjuna Kristam unsigned long flags; 373149db4272SNagarjuna Kristam 373249db4272SNagarjuna Kristam spin_lock_irqsave(&xudc->lock, flags); 373349db4272SNagarjuna Kristam xudc->suspended = true; 373449db4272SNagarjuna Kristam spin_unlock_irqrestore(&xudc->lock, flags); 373549db4272SNagarjuna Kristam 373649db4272SNagarjuna Kristam flush_work(&xudc->usb_role_sw_work); 373749db4272SNagarjuna Kristam 373849db4272SNagarjuna Kristam /* Forcibly disconnect before powergating. */ 373949db4272SNagarjuna Kristam tegra_xudc_device_mode_off(xudc); 374049db4272SNagarjuna Kristam 374149db4272SNagarjuna Kristam if (!pm_runtime_status_suspended(dev)) 374249db4272SNagarjuna Kristam tegra_xudc_powergate(xudc); 374349db4272SNagarjuna Kristam 374449db4272SNagarjuna Kristam pm_runtime_disable(dev); 374549db4272SNagarjuna Kristam 374649db4272SNagarjuna Kristam return 0; 374749db4272SNagarjuna Kristam } 374849db4272SNagarjuna Kristam 374949db4272SNagarjuna Kristam static int __maybe_unused tegra_xudc_resume(struct device *dev) 375049db4272SNagarjuna Kristam { 375149db4272SNagarjuna Kristam struct tegra_xudc *xudc = dev_get_drvdata(dev); 375249db4272SNagarjuna Kristam unsigned long flags; 375349db4272SNagarjuna Kristam int err; 375449db4272SNagarjuna Kristam 375549db4272SNagarjuna Kristam err = tegra_xudc_unpowergate(xudc); 375649db4272SNagarjuna Kristam if (err < 0) 375749db4272SNagarjuna Kristam return err; 375849db4272SNagarjuna Kristam 375949db4272SNagarjuna Kristam spin_lock_irqsave(&xudc->lock, flags); 376049db4272SNagarjuna Kristam xudc->suspended = false; 376149db4272SNagarjuna Kristam spin_unlock_irqrestore(&xudc->lock, flags); 376249db4272SNagarjuna Kristam 376349db4272SNagarjuna Kristam schedule_work(&xudc->usb_role_sw_work); 376449db4272SNagarjuna Kristam 376549db4272SNagarjuna Kristam pm_runtime_enable(dev); 376649db4272SNagarjuna Kristam 376749db4272SNagarjuna Kristam return 0; 376849db4272SNagarjuna Kristam } 376949db4272SNagarjuna Kristam 377049db4272SNagarjuna Kristam static int __maybe_unused tegra_xudc_runtime_suspend(struct device *dev) 377149db4272SNagarjuna Kristam { 377249db4272SNagarjuna Kristam struct tegra_xudc *xudc = dev_get_drvdata(dev); 377349db4272SNagarjuna Kristam 377449db4272SNagarjuna Kristam return tegra_xudc_powergate(xudc); 377549db4272SNagarjuna Kristam } 377649db4272SNagarjuna Kristam 377749db4272SNagarjuna Kristam static int __maybe_unused tegra_xudc_runtime_resume(struct device *dev) 377849db4272SNagarjuna Kristam { 377949db4272SNagarjuna Kristam struct tegra_xudc *xudc = dev_get_drvdata(dev); 378049db4272SNagarjuna Kristam 378149db4272SNagarjuna Kristam return tegra_xudc_unpowergate(xudc); 378249db4272SNagarjuna Kristam } 378349db4272SNagarjuna Kristam 378449db4272SNagarjuna Kristam static const struct dev_pm_ops tegra_xudc_pm_ops = { 378549db4272SNagarjuna Kristam SET_SYSTEM_SLEEP_PM_OPS(tegra_xudc_suspend, tegra_xudc_resume) 378649db4272SNagarjuna Kristam SET_RUNTIME_PM_OPS(tegra_xudc_runtime_suspend, 378749db4272SNagarjuna Kristam tegra_xudc_runtime_resume, NULL) 378849db4272SNagarjuna Kristam }; 378949db4272SNagarjuna Kristam 379049db4272SNagarjuna Kristam static struct platform_driver tegra_xudc_driver = { 379149db4272SNagarjuna Kristam .probe = tegra_xudc_probe, 379249db4272SNagarjuna Kristam .remove = tegra_xudc_remove, 379349db4272SNagarjuna Kristam .driver = { 379449db4272SNagarjuna Kristam .name = "tegra-xudc", 379549db4272SNagarjuna Kristam .pm = &tegra_xudc_pm_ops, 379649db4272SNagarjuna Kristam .of_match_table = tegra_xudc_of_match, 379749db4272SNagarjuna Kristam }, 379849db4272SNagarjuna Kristam }; 379949db4272SNagarjuna Kristam module_platform_driver(tegra_xudc_driver); 380049db4272SNagarjuna Kristam 380149db4272SNagarjuna Kristam MODULE_DESCRIPTION("NVIDIA Tegra XUSB Device Controller"); 380249db4272SNagarjuna Kristam MODULE_AUTHOR("Andrew Bresticker <abrestic@chromium.org>"); 380349db4272SNagarjuna Kristam MODULE_AUTHOR("Hui Fu <hfu@nvidia.com>"); 380449db4272SNagarjuna Kristam MODULE_AUTHOR("Nagarjuna Kristam <nkristam@nvidia.com>"); 380549db4272SNagarjuna Kristam MODULE_LICENSE("GPL v2"); 3806