xref: /openbmc/linux/drivers/usb/gadget/udc/tegra-xudc.c (revision 9ce0a14bc779abed3a8525b50d9de5b0a4f48e9f)
149db4272SNagarjuna Kristam // SPDX-License-Identifier: GPL-2.0+
249db4272SNagarjuna Kristam /*
349db4272SNagarjuna Kristam  * NVIDIA Tegra XUSB device mode controller
449db4272SNagarjuna Kristam  *
549db4272SNagarjuna Kristam  * Copyright (c) 2013-2019, NVIDIA CORPORATION.  All rights reserved.
649db4272SNagarjuna Kristam  * Copyright (c) 2015, Google Inc.
749db4272SNagarjuna Kristam  */
849db4272SNagarjuna Kristam 
949db4272SNagarjuna Kristam #include <linux/clk.h>
1049db4272SNagarjuna Kristam #include <linux/completion.h>
1149db4272SNagarjuna Kristam #include <linux/delay.h>
1249db4272SNagarjuna Kristam #include <linux/dma-mapping.h>
1349db4272SNagarjuna Kristam #include <linux/dmapool.h>
1449db4272SNagarjuna Kristam #include <linux/interrupt.h>
1549db4272SNagarjuna Kristam #include <linux/iopoll.h>
1649db4272SNagarjuna Kristam #include <linux/kernel.h>
1749db4272SNagarjuna Kristam #include <linux/module.h>
1849db4272SNagarjuna Kristam #include <linux/of.h>
1949db4272SNagarjuna Kristam #include <linux/of_device.h>
2049db4272SNagarjuna Kristam #include <linux/phy/phy.h>
2149db4272SNagarjuna Kristam #include <linux/phy/tegra/xusb.h>
2249db4272SNagarjuna Kristam #include <linux/pm_domain.h>
2349db4272SNagarjuna Kristam #include <linux/platform_device.h>
2449db4272SNagarjuna Kristam #include <linux/pm_runtime.h>
2549db4272SNagarjuna Kristam #include <linux/regulator/consumer.h>
2649db4272SNagarjuna Kristam #include <linux/reset.h>
2749db4272SNagarjuna Kristam #include <linux/usb/ch9.h>
2849db4272SNagarjuna Kristam #include <linux/usb/gadget.h>
2949db4272SNagarjuna Kristam #include <linux/usb/role.h>
3049db4272SNagarjuna Kristam #include <linux/workqueue.h>
3149db4272SNagarjuna Kristam 
3249db4272SNagarjuna Kristam /* XUSB_DEV registers */
3349db4272SNagarjuna Kristam #define SPARAM 0x000
3449db4272SNagarjuna Kristam #define  SPARAM_ERSTMAX_MASK GENMASK(20, 16)
3549db4272SNagarjuna Kristam #define  SPARAM_ERSTMAX(x) (((x) << 16) & SPARAM_ERSTMAX_MASK)
3649db4272SNagarjuna Kristam #define DB 0x004
3749db4272SNagarjuna Kristam #define  DB_TARGET_MASK GENMASK(15, 8)
3849db4272SNagarjuna Kristam #define  DB_TARGET(x) (((x) << 8) & DB_TARGET_MASK)
3949db4272SNagarjuna Kristam #define  DB_STREAMID_MASK GENMASK(31, 16)
4049db4272SNagarjuna Kristam #define  DB_STREAMID(x) (((x) << 16) & DB_STREAMID_MASK)
4149db4272SNagarjuna Kristam #define ERSTSZ 0x008
4249db4272SNagarjuna Kristam #define  ERSTSZ_ERSTXSZ_SHIFT(x) ((x) * 16)
4349db4272SNagarjuna Kristam #define  ERSTSZ_ERSTXSZ_MASK GENMASK(15, 0)
4449db4272SNagarjuna Kristam #define ERSTXBALO(x) (0x010 + 8 * (x))
4549db4272SNagarjuna Kristam #define ERSTXBAHI(x) (0x014 + 8 * (x))
4649db4272SNagarjuna Kristam #define ERDPLO 0x020
4749db4272SNagarjuna Kristam #define  ERDPLO_EHB BIT(3)
4849db4272SNagarjuna Kristam #define ERDPHI 0x024
4949db4272SNagarjuna Kristam #define EREPLO 0x028
5049db4272SNagarjuna Kristam #define  EREPLO_ECS BIT(0)
5149db4272SNagarjuna Kristam #define  EREPLO_SEGI BIT(1)
5249db4272SNagarjuna Kristam #define EREPHI 0x02c
5349db4272SNagarjuna Kristam #define CTRL 0x030
5449db4272SNagarjuna Kristam #define  CTRL_RUN BIT(0)
5549db4272SNagarjuna Kristam #define  CTRL_LSE BIT(1)
5649db4272SNagarjuna Kristam #define  CTRL_IE BIT(4)
5749db4272SNagarjuna Kristam #define  CTRL_SMI_EVT BIT(5)
5849db4272SNagarjuna Kristam #define  CTRL_SMI_DSE BIT(6)
5949db4272SNagarjuna Kristam #define  CTRL_EWE BIT(7)
6049db4272SNagarjuna Kristam #define  CTRL_DEVADDR_MASK GENMASK(30, 24)
6149db4272SNagarjuna Kristam #define  CTRL_DEVADDR(x) (((x) << 24) & CTRL_DEVADDR_MASK)
6249db4272SNagarjuna Kristam #define  CTRL_ENABLE BIT(31)
6349db4272SNagarjuna Kristam #define ST 0x034
6449db4272SNagarjuna Kristam #define  ST_RC BIT(0)
6549db4272SNagarjuna Kristam #define  ST_IP BIT(4)
6649db4272SNagarjuna Kristam #define RT_IMOD	0x038
6749db4272SNagarjuna Kristam #define  RT_IMOD_IMODI_MASK GENMASK(15, 0)
6849db4272SNagarjuna Kristam #define  RT_IMOD_IMODI(x) ((x) & RT_IMOD_IMODI_MASK)
6949db4272SNagarjuna Kristam #define  RT_IMOD_IMODC_MASK GENMASK(31, 16)
7049db4272SNagarjuna Kristam #define  RT_IMOD_IMODC(x) (((x) << 16) & RT_IMOD_IMODC_MASK)
7149db4272SNagarjuna Kristam #define PORTSC 0x03c
7249db4272SNagarjuna Kristam #define  PORTSC_CCS BIT(0)
7349db4272SNagarjuna Kristam #define  PORTSC_PED BIT(1)
7449db4272SNagarjuna Kristam #define  PORTSC_PR BIT(4)
7549db4272SNagarjuna Kristam #define  PORTSC_PLS_SHIFT 5
7649db4272SNagarjuna Kristam #define  PORTSC_PLS_MASK GENMASK(8, 5)
7749db4272SNagarjuna Kristam #define  PORTSC_PLS_U0 0x0
7849db4272SNagarjuna Kristam #define  PORTSC_PLS_U2 0x2
7949db4272SNagarjuna Kristam #define  PORTSC_PLS_U3 0x3
8049db4272SNagarjuna Kristam #define  PORTSC_PLS_DISABLED 0x4
8149db4272SNagarjuna Kristam #define  PORTSC_PLS_RXDETECT 0x5
8249db4272SNagarjuna Kristam #define  PORTSC_PLS_INACTIVE 0x6
8349db4272SNagarjuna Kristam #define  PORTSC_PLS_RESUME 0xf
8449db4272SNagarjuna Kristam #define  PORTSC_PLS(x) (((x) << PORTSC_PLS_SHIFT) & PORTSC_PLS_MASK)
8549db4272SNagarjuna Kristam #define  PORTSC_PS_SHIFT 10
8649db4272SNagarjuna Kristam #define  PORTSC_PS_MASK GENMASK(13, 10)
8749db4272SNagarjuna Kristam #define  PORTSC_PS_UNDEFINED 0x0
8849db4272SNagarjuna Kristam #define  PORTSC_PS_FS 0x1
8949db4272SNagarjuna Kristam #define  PORTSC_PS_LS 0x2
9049db4272SNagarjuna Kristam #define  PORTSC_PS_HS 0x3
9149db4272SNagarjuna Kristam #define  PORTSC_PS_SS 0x4
9249db4272SNagarjuna Kristam #define  PORTSC_LWS BIT(16)
9349db4272SNagarjuna Kristam #define  PORTSC_CSC BIT(17)
9449db4272SNagarjuna Kristam #define  PORTSC_WRC BIT(19)
9549db4272SNagarjuna Kristam #define  PORTSC_PRC BIT(21)
9649db4272SNagarjuna Kristam #define  PORTSC_PLC BIT(22)
9749db4272SNagarjuna Kristam #define  PORTSC_CEC BIT(23)
9849db4272SNagarjuna Kristam #define  PORTSC_WPR BIT(30)
9949db4272SNagarjuna Kristam #define  PORTSC_CHANGE_MASK (PORTSC_CSC | PORTSC_WRC | PORTSC_PRC | \
10049db4272SNagarjuna Kristam 			     PORTSC_PLC | PORTSC_CEC)
10149db4272SNagarjuna Kristam #define ECPLO 0x040
10249db4272SNagarjuna Kristam #define ECPHI 0x044
10349db4272SNagarjuna Kristam #define MFINDEX 0x048
10449db4272SNagarjuna Kristam #define  MFINDEX_FRAME_SHIFT 3
10549db4272SNagarjuna Kristam #define  MFINDEX_FRAME_MASK GENMASK(13, 3)
10649db4272SNagarjuna Kristam #define PORTPM 0x04c
10749db4272SNagarjuna Kristam #define  PORTPM_L1S_MASK GENMASK(1, 0)
10849db4272SNagarjuna Kristam #define  PORTPM_L1S_DROP 0x0
10949db4272SNagarjuna Kristam #define  PORTPM_L1S_ACCEPT 0x1
11049db4272SNagarjuna Kristam #define  PORTPM_L1S_NYET 0x2
11149db4272SNagarjuna Kristam #define  PORTPM_L1S_STALL 0x3
11249db4272SNagarjuna Kristam #define  PORTPM_L1S(x) ((x) & PORTPM_L1S_MASK)
11349db4272SNagarjuna Kristam #define  PORTPM_RWE BIT(3)
11449db4272SNagarjuna Kristam #define  PORTPM_U2TIMEOUT_MASK GENMASK(15, 8)
11549db4272SNagarjuna Kristam #define  PORTPM_U1TIMEOUT_MASK GENMASK(23, 16)
11649db4272SNagarjuna Kristam #define  PORTPM_FLA BIT(24)
11749db4272SNagarjuna Kristam #define  PORTPM_VBA BIT(25)
11849db4272SNagarjuna Kristam #define  PORTPM_WOC BIT(26)
11949db4272SNagarjuna Kristam #define  PORTPM_WOD BIT(27)
12049db4272SNagarjuna Kristam #define  PORTPM_U1E BIT(28)
12149db4272SNagarjuna Kristam #define  PORTPM_U2E BIT(29)
12249db4272SNagarjuna Kristam #define  PORTPM_FRWE BIT(30)
12349db4272SNagarjuna Kristam #define  PORTPM_PNG_CYA BIT(31)
12449db4272SNagarjuna Kristam #define EP_HALT 0x050
12549db4272SNagarjuna Kristam #define EP_PAUSE 0x054
12649db4272SNagarjuna Kristam #define EP_RELOAD 0x058
12749db4272SNagarjuna Kristam #define EP_STCHG 0x05c
12849db4272SNagarjuna Kristam #define DEVNOTIF_LO 0x064
12949db4272SNagarjuna Kristam #define  DEVNOTIF_LO_TRIG BIT(0)
13049db4272SNagarjuna Kristam #define  DEVNOTIF_LO_TYPE_MASK GENMASK(7, 4)
13149db4272SNagarjuna Kristam #define  DEVNOTIF_LO_TYPE(x) (((x) << 4)  & DEVNOTIF_LO_TYPE_MASK)
13249db4272SNagarjuna Kristam #define  DEVNOTIF_LO_TYPE_FUNCTION_WAKE 0x1
13349db4272SNagarjuna Kristam #define DEVNOTIF_HI 0x068
13449db4272SNagarjuna Kristam #define PORTHALT 0x06c
13549db4272SNagarjuna Kristam #define  PORTHALT_HALT_LTSSM BIT(0)
13649db4272SNagarjuna Kristam #define  PORTHALT_HALT_REJECT BIT(1)
13749db4272SNagarjuna Kristam #define  PORTHALT_STCHG_REQ BIT(20)
13849db4272SNagarjuna Kristam #define  PORTHALT_STCHG_INTR_EN BIT(24)
13949db4272SNagarjuna Kristam #define PORT_TM	0x070
14049db4272SNagarjuna Kristam #define EP_THREAD_ACTIVE 0x074
14149db4272SNagarjuna Kristam #define EP_STOPPED 0x078
14249db4272SNagarjuna Kristam #define HSFSPI_COUNT0 0x100
14349db4272SNagarjuna Kristam #define HSFSPI_COUNT13 0x134
14449db4272SNagarjuna Kristam #define  HSFSPI_COUNT13_U2_RESUME_K_DURATION_MASK GENMASK(29, 0)
14549db4272SNagarjuna Kristam #define  HSFSPI_COUNT13_U2_RESUME_K_DURATION(x) ((x) & \
14649db4272SNagarjuna Kristam 				HSFSPI_COUNT13_U2_RESUME_K_DURATION_MASK)
14749db4272SNagarjuna Kristam #define BLCG 0x840
14849db4272SNagarjuna Kristam #define SSPX_CORE_CNT0 0x610
14949db4272SNagarjuna Kristam #define  SSPX_CORE_CNT0_PING_TBURST_MASK GENMASK(7, 0)
15049db4272SNagarjuna Kristam #define  SSPX_CORE_CNT0_PING_TBURST(x) ((x) & SSPX_CORE_CNT0_PING_TBURST_MASK)
15149db4272SNagarjuna Kristam #define SSPX_CORE_CNT30 0x688
15249db4272SNagarjuna Kristam #define  SSPX_CORE_CNT30_LMPITP_TIMER_MASK GENMASK(19, 0)
15349db4272SNagarjuna Kristam #define  SSPX_CORE_CNT30_LMPITP_TIMER(x) ((x) & \
15449db4272SNagarjuna Kristam 					SSPX_CORE_CNT30_LMPITP_TIMER_MASK)
15549db4272SNagarjuna Kristam #define SSPX_CORE_CNT32 0x690
15649db4272SNagarjuna Kristam #define  SSPX_CORE_CNT32_POLL_TBURST_MAX_MASK GENMASK(7, 0)
15749db4272SNagarjuna Kristam #define  SSPX_CORE_CNT32_POLL_TBURST_MAX(x) ((x) & \
15849db4272SNagarjuna Kristam 					SSPX_CORE_CNT32_POLL_TBURST_MAX_MASK)
15949db4272SNagarjuna Kristam #define SSPX_CORE_PADCTL4 0x750
16049db4272SNagarjuna Kristam #define  SSPX_CORE_PADCTL4_RXDAT_VLD_TIMEOUT_U3_MASK GENMASK(19, 0)
16149db4272SNagarjuna Kristam #define  SSPX_CORE_PADCTL4_RXDAT_VLD_TIMEOUT_U3(x) ((x) & \
16249db4272SNagarjuna Kristam 				SSPX_CORE_PADCTL4_RXDAT_VLD_TIMEOUT_U3_MASK)
16349db4272SNagarjuna Kristam #define  BLCG_DFPCI BIT(0)
16449db4272SNagarjuna Kristam #define  BLCG_UFPCI BIT(1)
16549db4272SNagarjuna Kristam #define  BLCG_FE BIT(2)
16649db4272SNagarjuna Kristam #define  BLCG_COREPLL_PWRDN BIT(8)
16749db4272SNagarjuna Kristam #define  BLCG_IOPLL_0_PWRDN BIT(9)
16849db4272SNagarjuna Kristam #define  BLCG_IOPLL_1_PWRDN BIT(10)
16949db4272SNagarjuna Kristam #define  BLCG_IOPLL_2_PWRDN BIT(11)
17049db4272SNagarjuna Kristam #define  BLCG_ALL 0x1ff
17149db4272SNagarjuna Kristam #define CFG_DEV_SSPI_XFER 0x858
17249db4272SNagarjuna Kristam #define  CFG_DEV_SSPI_XFER_ACKTIMEOUT_MASK GENMASK(31, 0)
17349db4272SNagarjuna Kristam #define  CFG_DEV_SSPI_XFER_ACKTIMEOUT(x) ((x) & \
17449db4272SNagarjuna Kristam 					CFG_DEV_SSPI_XFER_ACKTIMEOUT_MASK)
17549db4272SNagarjuna Kristam #define CFG_DEV_FE 0x85c
17649db4272SNagarjuna Kristam #define  CFG_DEV_FE_PORTREGSEL_MASK GENMASK(1, 0)
17749db4272SNagarjuna Kristam #define  CFG_DEV_FE_PORTREGSEL_SS_PI 1
17849db4272SNagarjuna Kristam #define  CFG_DEV_FE_PORTREGSEL_HSFS_PI 2
17949db4272SNagarjuna Kristam #define  CFG_DEV_FE_PORTREGSEL(x) ((x) & CFG_DEV_FE_PORTREGSEL_MASK)
18049db4272SNagarjuna Kristam #define  CFG_DEV_FE_INFINITE_SS_RETRY BIT(29)
18149db4272SNagarjuna Kristam 
18249db4272SNagarjuna Kristam /* FPCI registers */
18349db4272SNagarjuna Kristam #define XUSB_DEV_CFG_1 0x004
18449db4272SNagarjuna Kristam #define  XUSB_DEV_CFG_1_IO_SPACE_EN BIT(0)
18549db4272SNagarjuna Kristam #define  XUSB_DEV_CFG_1_MEMORY_SPACE_EN BIT(1)
18649db4272SNagarjuna Kristam #define  XUSB_DEV_CFG_1_BUS_MASTER_EN BIT(2)
18749db4272SNagarjuna Kristam #define XUSB_DEV_CFG_4 0x010
18849db4272SNagarjuna Kristam #define  XUSB_DEV_CFG_4_BASE_ADDR_MASK GENMASK(31, 15)
18949db4272SNagarjuna Kristam #define XUSB_DEV_CFG_5 0x014
19049db4272SNagarjuna Kristam 
19149db4272SNagarjuna Kristam /* IPFS registers */
19249db4272SNagarjuna Kristam #define XUSB_DEV_CONFIGURATION_0 0x180
19349db4272SNagarjuna Kristam #define  XUSB_DEV_CONFIGURATION_0_EN_FPCI BIT(0)
19449db4272SNagarjuna Kristam #define XUSB_DEV_INTR_MASK_0 0x188
19549db4272SNagarjuna Kristam #define  XUSB_DEV_INTR_MASK_0_IP_INT_MASK BIT(16)
19649db4272SNagarjuna Kristam 
19749db4272SNagarjuna Kristam struct tegra_xudc_ep_context {
19849db4272SNagarjuna Kristam 	__le32 info0;
19949db4272SNagarjuna Kristam 	__le32 info1;
20049db4272SNagarjuna Kristam 	__le32 deq_lo;
20149db4272SNagarjuna Kristam 	__le32 deq_hi;
20249db4272SNagarjuna Kristam 	__le32 tx_info;
20349db4272SNagarjuna Kristam 	__le32 rsvd[11];
20449db4272SNagarjuna Kristam };
20549db4272SNagarjuna Kristam 
20649db4272SNagarjuna Kristam #define EP_STATE_DISABLED 0
20749db4272SNagarjuna Kristam #define EP_STATE_RUNNING 1
20849db4272SNagarjuna Kristam #define EP_STATE_HALTED 2
20949db4272SNagarjuna Kristam #define EP_STATE_STOPPED 3
21049db4272SNagarjuna Kristam #define EP_STATE_ERROR 4
21149db4272SNagarjuna Kristam 
21249db4272SNagarjuna Kristam #define EP_TYPE_INVALID 0
21349db4272SNagarjuna Kristam #define EP_TYPE_ISOCH_OUT 1
21449db4272SNagarjuna Kristam #define EP_TYPE_BULK_OUT 2
21549db4272SNagarjuna Kristam #define EP_TYPE_INTERRUPT_OUT 3
21649db4272SNagarjuna Kristam #define EP_TYPE_CONTROL 4
21749db4272SNagarjuna Kristam #define EP_TYPE_ISCOH_IN 5
21849db4272SNagarjuna Kristam #define EP_TYPE_BULK_IN 6
21949db4272SNagarjuna Kristam #define EP_TYPE_INTERRUPT_IN 7
22049db4272SNagarjuna Kristam 
22149db4272SNagarjuna Kristam #define BUILD_EP_CONTEXT_RW(name, member, shift, mask)			\
22249db4272SNagarjuna Kristam static inline u32 ep_ctx_read_##name(struct tegra_xudc_ep_context *ctx)	\
22349db4272SNagarjuna Kristam {									\
22449db4272SNagarjuna Kristam 	return (le32_to_cpu(ctx->member) >> (shift)) & (mask);		\
22549db4272SNagarjuna Kristam }									\
22649db4272SNagarjuna Kristam static inline void							\
22749db4272SNagarjuna Kristam ep_ctx_write_##name(struct tegra_xudc_ep_context *ctx, u32 val)		\
22849db4272SNagarjuna Kristam {									\
22949db4272SNagarjuna Kristam 	u32 tmp;							\
23049db4272SNagarjuna Kristam 									\
23149db4272SNagarjuna Kristam 	tmp = le32_to_cpu(ctx->member) & ~((mask) << (shift));		\
23249db4272SNagarjuna Kristam 	tmp |= (val & (mask)) << (shift);				\
23349db4272SNagarjuna Kristam 	ctx->member = cpu_to_le32(tmp);					\
23449db4272SNagarjuna Kristam }
23549db4272SNagarjuna Kristam 
23649db4272SNagarjuna Kristam BUILD_EP_CONTEXT_RW(state, info0, 0, 0x7)
23749db4272SNagarjuna Kristam BUILD_EP_CONTEXT_RW(mult, info0, 8, 0x3)
23849db4272SNagarjuna Kristam BUILD_EP_CONTEXT_RW(max_pstreams, info0, 10, 0x1f)
23949db4272SNagarjuna Kristam BUILD_EP_CONTEXT_RW(lsa, info0, 15, 0x1)
24049db4272SNagarjuna Kristam BUILD_EP_CONTEXT_RW(interval, info0, 16, 0xff)
24149db4272SNagarjuna Kristam BUILD_EP_CONTEXT_RW(cerr, info1, 1, 0x3)
24249db4272SNagarjuna Kristam BUILD_EP_CONTEXT_RW(type, info1, 3, 0x7)
24349db4272SNagarjuna Kristam BUILD_EP_CONTEXT_RW(hid, info1, 7, 0x1)
24449db4272SNagarjuna Kristam BUILD_EP_CONTEXT_RW(max_burst_size, info1, 8, 0xff)
24549db4272SNagarjuna Kristam BUILD_EP_CONTEXT_RW(max_packet_size, info1, 16, 0xffff)
24649db4272SNagarjuna Kristam BUILD_EP_CONTEXT_RW(dcs, deq_lo, 0, 0x1)
24749db4272SNagarjuna Kristam BUILD_EP_CONTEXT_RW(deq_lo, deq_lo, 4, 0xfffffff)
24849db4272SNagarjuna Kristam BUILD_EP_CONTEXT_RW(deq_hi, deq_hi, 0, 0xffffffff)
24949db4272SNagarjuna Kristam BUILD_EP_CONTEXT_RW(avg_trb_len, tx_info, 0, 0xffff)
25049db4272SNagarjuna Kristam BUILD_EP_CONTEXT_RW(max_esit_payload, tx_info, 16, 0xffff)
25149db4272SNagarjuna Kristam BUILD_EP_CONTEXT_RW(edtla, rsvd[0], 0, 0xffffff)
25249db4272SNagarjuna Kristam BUILD_EP_CONTEXT_RW(seq_num, rsvd[0], 24, 0xff)
25349db4272SNagarjuna Kristam BUILD_EP_CONTEXT_RW(partial_td, rsvd[0], 25, 0x1)
25449db4272SNagarjuna Kristam BUILD_EP_CONTEXT_RW(cerrcnt, rsvd[1], 18, 0x3)
25549db4272SNagarjuna Kristam BUILD_EP_CONTEXT_RW(data_offset, rsvd[2], 0, 0x1ffff)
25649db4272SNagarjuna Kristam BUILD_EP_CONTEXT_RW(numtrbs, rsvd[2], 22, 0x1f)
25749db4272SNagarjuna Kristam BUILD_EP_CONTEXT_RW(devaddr, rsvd[6], 0, 0x7f)
25849db4272SNagarjuna Kristam 
25949db4272SNagarjuna Kristam static inline u64 ep_ctx_read_deq_ptr(struct tegra_xudc_ep_context *ctx)
26049db4272SNagarjuna Kristam {
26149db4272SNagarjuna Kristam 	return ((u64)ep_ctx_read_deq_hi(ctx) << 32) |
26249db4272SNagarjuna Kristam 		(ep_ctx_read_deq_lo(ctx) << 4);
26349db4272SNagarjuna Kristam }
26449db4272SNagarjuna Kristam 
26549db4272SNagarjuna Kristam static inline void
26649db4272SNagarjuna Kristam ep_ctx_write_deq_ptr(struct tegra_xudc_ep_context *ctx, u64 addr)
26749db4272SNagarjuna Kristam {
26849db4272SNagarjuna Kristam 	ep_ctx_write_deq_lo(ctx, lower_32_bits(addr) >> 4);
26949db4272SNagarjuna Kristam 	ep_ctx_write_deq_hi(ctx, upper_32_bits(addr));
27049db4272SNagarjuna Kristam }
27149db4272SNagarjuna Kristam 
27249db4272SNagarjuna Kristam struct tegra_xudc_trb {
27349db4272SNagarjuna Kristam 	__le32 data_lo;
27449db4272SNagarjuna Kristam 	__le32 data_hi;
27549db4272SNagarjuna Kristam 	__le32 status;
27649db4272SNagarjuna Kristam 	__le32 control;
27749db4272SNagarjuna Kristam };
27849db4272SNagarjuna Kristam 
27949db4272SNagarjuna Kristam #define TRB_TYPE_RSVD 0
28049db4272SNagarjuna Kristam #define TRB_TYPE_NORMAL 1
28149db4272SNagarjuna Kristam #define TRB_TYPE_SETUP_STAGE 2
28249db4272SNagarjuna Kristam #define TRB_TYPE_DATA_STAGE 3
28349db4272SNagarjuna Kristam #define TRB_TYPE_STATUS_STAGE 4
28449db4272SNagarjuna Kristam #define TRB_TYPE_ISOCH 5
28549db4272SNagarjuna Kristam #define TRB_TYPE_LINK 6
28649db4272SNagarjuna Kristam #define TRB_TYPE_TRANSFER_EVENT 32
28749db4272SNagarjuna Kristam #define TRB_TYPE_PORT_STATUS_CHANGE_EVENT 34
28849db4272SNagarjuna Kristam #define TRB_TYPE_STREAM 48
28949db4272SNagarjuna Kristam #define TRB_TYPE_SETUP_PACKET_EVENT 63
29049db4272SNagarjuna Kristam 
29149db4272SNagarjuna Kristam #define TRB_CMPL_CODE_INVALID 0
29249db4272SNagarjuna Kristam #define TRB_CMPL_CODE_SUCCESS 1
29349db4272SNagarjuna Kristam #define TRB_CMPL_CODE_DATA_BUFFER_ERR 2
29449db4272SNagarjuna Kristam #define TRB_CMPL_CODE_BABBLE_DETECTED_ERR 3
29549db4272SNagarjuna Kristam #define TRB_CMPL_CODE_USB_TRANS_ERR 4
29649db4272SNagarjuna Kristam #define TRB_CMPL_CODE_TRB_ERR 5
29749db4272SNagarjuna Kristam #define TRB_CMPL_CODE_STALL 6
29849db4272SNagarjuna Kristam #define TRB_CMPL_CODE_INVALID_STREAM_TYPE_ERR 10
29949db4272SNagarjuna Kristam #define TRB_CMPL_CODE_SHORT_PACKET 13
30049db4272SNagarjuna Kristam #define TRB_CMPL_CODE_RING_UNDERRUN 14
30149db4272SNagarjuna Kristam #define TRB_CMPL_CODE_RING_OVERRUN 15
30249db4272SNagarjuna Kristam #define TRB_CMPL_CODE_EVENT_RING_FULL_ERR 21
30349db4272SNagarjuna Kristam #define TRB_CMPL_CODE_STOPPED 26
30449db4272SNagarjuna Kristam #define TRB_CMPL_CODE_ISOCH_BUFFER_OVERRUN 31
30549db4272SNagarjuna Kristam #define TRB_CMPL_CODE_STREAM_NUMP_ERROR 219
30649db4272SNagarjuna Kristam #define TRB_CMPL_CODE_PRIME_PIPE_RECEIVED 220
30749db4272SNagarjuna Kristam #define TRB_CMPL_CODE_HOST_REJECTED 221
30849db4272SNagarjuna Kristam #define TRB_CMPL_CODE_CTRL_DIR_ERR 222
30949db4272SNagarjuna Kristam #define TRB_CMPL_CODE_CTRL_SEQNUM_ERR 223
31049db4272SNagarjuna Kristam 
31149db4272SNagarjuna Kristam #define BUILD_TRB_RW(name, member, shift, mask)				\
31249db4272SNagarjuna Kristam static inline u32 trb_read_##name(struct tegra_xudc_trb *trb)		\
31349db4272SNagarjuna Kristam {									\
31449db4272SNagarjuna Kristam 	return (le32_to_cpu(trb->member) >> (shift)) & (mask);		\
31549db4272SNagarjuna Kristam }									\
31649db4272SNagarjuna Kristam static inline void							\
31749db4272SNagarjuna Kristam trb_write_##name(struct tegra_xudc_trb *trb, u32 val)			\
31849db4272SNagarjuna Kristam {									\
31949db4272SNagarjuna Kristam 	u32 tmp;							\
32049db4272SNagarjuna Kristam 									\
32149db4272SNagarjuna Kristam 	tmp = le32_to_cpu(trb->member) & ~((mask) << (shift));		\
32249db4272SNagarjuna Kristam 	tmp |= (val & (mask)) << (shift);				\
32349db4272SNagarjuna Kristam 	trb->member = cpu_to_le32(tmp);					\
32449db4272SNagarjuna Kristam }
32549db4272SNagarjuna Kristam 
32649db4272SNagarjuna Kristam BUILD_TRB_RW(data_lo, data_lo, 0, 0xffffffff)
32749db4272SNagarjuna Kristam BUILD_TRB_RW(data_hi, data_hi, 0, 0xffffffff)
32849db4272SNagarjuna Kristam BUILD_TRB_RW(seq_num, status, 0, 0xffff)
32949db4272SNagarjuna Kristam BUILD_TRB_RW(transfer_len, status, 0, 0xffffff)
33049db4272SNagarjuna Kristam BUILD_TRB_RW(td_size, status, 17, 0x1f)
33149db4272SNagarjuna Kristam BUILD_TRB_RW(cmpl_code, status, 24, 0xff)
33249db4272SNagarjuna Kristam BUILD_TRB_RW(cycle, control, 0, 0x1)
33349db4272SNagarjuna Kristam BUILD_TRB_RW(toggle_cycle, control, 1, 0x1)
33449db4272SNagarjuna Kristam BUILD_TRB_RW(isp, control, 2, 0x1)
33549db4272SNagarjuna Kristam BUILD_TRB_RW(chain, control, 4, 0x1)
33649db4272SNagarjuna Kristam BUILD_TRB_RW(ioc, control, 5, 0x1)
33749db4272SNagarjuna Kristam BUILD_TRB_RW(type, control, 10, 0x3f)
33849db4272SNagarjuna Kristam BUILD_TRB_RW(stream_id, control, 16, 0xffff)
33949db4272SNagarjuna Kristam BUILD_TRB_RW(endpoint_id, control, 16, 0x1f)
34049db4272SNagarjuna Kristam BUILD_TRB_RW(tlbpc, control, 16, 0xf)
34149db4272SNagarjuna Kristam BUILD_TRB_RW(data_stage_dir, control, 16, 0x1)
34249db4272SNagarjuna Kristam BUILD_TRB_RW(frame_id, control, 20, 0x7ff)
34349db4272SNagarjuna Kristam BUILD_TRB_RW(sia, control, 31, 0x1)
34449db4272SNagarjuna Kristam 
34549db4272SNagarjuna Kristam static inline u64 trb_read_data_ptr(struct tegra_xudc_trb *trb)
34649db4272SNagarjuna Kristam {
34749db4272SNagarjuna Kristam 	return ((u64)trb_read_data_hi(trb) << 32) |
34849db4272SNagarjuna Kristam 		trb_read_data_lo(trb);
34949db4272SNagarjuna Kristam }
35049db4272SNagarjuna Kristam 
35149db4272SNagarjuna Kristam static inline void trb_write_data_ptr(struct tegra_xudc_trb *trb, u64 addr)
35249db4272SNagarjuna Kristam {
35349db4272SNagarjuna Kristam 	trb_write_data_lo(trb, lower_32_bits(addr));
35449db4272SNagarjuna Kristam 	trb_write_data_hi(trb, upper_32_bits(addr));
35549db4272SNagarjuna Kristam }
35649db4272SNagarjuna Kristam 
35749db4272SNagarjuna Kristam struct tegra_xudc_request {
35849db4272SNagarjuna Kristam 	struct usb_request usb_req;
35949db4272SNagarjuna Kristam 
36049db4272SNagarjuna Kristam 	size_t buf_queued;
36149db4272SNagarjuna Kristam 	unsigned int trbs_queued;
36249db4272SNagarjuna Kristam 	unsigned int trbs_needed;
36349db4272SNagarjuna Kristam 	bool need_zlp;
36449db4272SNagarjuna Kristam 
36549db4272SNagarjuna Kristam 	struct tegra_xudc_trb *first_trb;
36649db4272SNagarjuna Kristam 	struct tegra_xudc_trb *last_trb;
36749db4272SNagarjuna Kristam 
36849db4272SNagarjuna Kristam 	struct list_head list;
36949db4272SNagarjuna Kristam };
37049db4272SNagarjuna Kristam 
37149db4272SNagarjuna Kristam struct tegra_xudc_ep {
37249db4272SNagarjuna Kristam 	struct tegra_xudc *xudc;
37349db4272SNagarjuna Kristam 	struct usb_ep usb_ep;
37449db4272SNagarjuna Kristam 	unsigned int index;
37549db4272SNagarjuna Kristam 	char name[8];
37649db4272SNagarjuna Kristam 
37749db4272SNagarjuna Kristam 	struct tegra_xudc_ep_context *context;
37849db4272SNagarjuna Kristam 
37949db4272SNagarjuna Kristam #define XUDC_TRANSFER_RING_SIZE 64
38049db4272SNagarjuna Kristam 	struct tegra_xudc_trb *transfer_ring;
38149db4272SNagarjuna Kristam 	dma_addr_t transfer_ring_phys;
38249db4272SNagarjuna Kristam 
38349db4272SNagarjuna Kristam 	unsigned int enq_ptr;
38449db4272SNagarjuna Kristam 	unsigned int deq_ptr;
38549db4272SNagarjuna Kristam 	bool pcs;
38649db4272SNagarjuna Kristam 	bool ring_full;
38749db4272SNagarjuna Kristam 	bool stream_rejected;
38849db4272SNagarjuna Kristam 
38949db4272SNagarjuna Kristam 	struct list_head queue;
39049db4272SNagarjuna Kristam 	const struct usb_endpoint_descriptor *desc;
39149db4272SNagarjuna Kristam 	const struct usb_ss_ep_comp_descriptor *comp_desc;
39249db4272SNagarjuna Kristam };
39349db4272SNagarjuna Kristam 
39449db4272SNagarjuna Kristam struct tegra_xudc_sel_timing {
39549db4272SNagarjuna Kristam 	__u8 u1sel;
39649db4272SNagarjuna Kristam 	__u8 u1pel;
39749db4272SNagarjuna Kristam 	__le16 u2sel;
39849db4272SNagarjuna Kristam 	__le16 u2pel;
39949db4272SNagarjuna Kristam };
40049db4272SNagarjuna Kristam 
40149db4272SNagarjuna Kristam enum tegra_xudc_setup_state {
40249db4272SNagarjuna Kristam 	WAIT_FOR_SETUP,
40349db4272SNagarjuna Kristam 	DATA_STAGE_XFER,
40449db4272SNagarjuna Kristam 	DATA_STAGE_RECV,
40549db4272SNagarjuna Kristam 	STATUS_STAGE_XFER,
40649db4272SNagarjuna Kristam 	STATUS_STAGE_RECV,
40749db4272SNagarjuna Kristam };
40849db4272SNagarjuna Kristam 
40949db4272SNagarjuna Kristam struct tegra_xudc_setup_packet {
41049db4272SNagarjuna Kristam 	struct usb_ctrlrequest ctrl_req;
41149db4272SNagarjuna Kristam 	unsigned int seq_num;
41249db4272SNagarjuna Kristam };
41349db4272SNagarjuna Kristam 
41449db4272SNagarjuna Kristam struct tegra_xudc_save_regs {
41549db4272SNagarjuna Kristam 	u32 ctrl;
41649db4272SNagarjuna Kristam 	u32 portpm;
41749db4272SNagarjuna Kristam };
41849db4272SNagarjuna Kristam 
41949db4272SNagarjuna Kristam struct tegra_xudc {
42049db4272SNagarjuna Kristam 	struct device *dev;
42149db4272SNagarjuna Kristam 	const struct tegra_xudc_soc *soc;
42249db4272SNagarjuna Kristam 	struct tegra_xusb_padctl *padctl;
42349db4272SNagarjuna Kristam 
42449db4272SNagarjuna Kristam 	spinlock_t lock;
42549db4272SNagarjuna Kristam 
42649db4272SNagarjuna Kristam 	struct usb_gadget gadget;
42749db4272SNagarjuna Kristam 	struct usb_gadget_driver *driver;
42849db4272SNagarjuna Kristam 
42949db4272SNagarjuna Kristam #define XUDC_NR_EVENT_RINGS 2
43049db4272SNagarjuna Kristam #define XUDC_EVENT_RING_SIZE 4096
43149db4272SNagarjuna Kristam 	struct tegra_xudc_trb *event_ring[XUDC_NR_EVENT_RINGS];
43249db4272SNagarjuna Kristam 	dma_addr_t event_ring_phys[XUDC_NR_EVENT_RINGS];
43349db4272SNagarjuna Kristam 	unsigned int event_ring_index;
43449db4272SNagarjuna Kristam 	unsigned int event_ring_deq_ptr;
43549db4272SNagarjuna Kristam 	bool ccs;
43649db4272SNagarjuna Kristam 
43749db4272SNagarjuna Kristam #define XUDC_NR_EPS 32
43849db4272SNagarjuna Kristam 	struct tegra_xudc_ep ep[XUDC_NR_EPS];
43949db4272SNagarjuna Kristam 	struct tegra_xudc_ep_context *ep_context;
44049db4272SNagarjuna Kristam 	dma_addr_t ep_context_phys;
44149db4272SNagarjuna Kristam 
44249db4272SNagarjuna Kristam 	struct device *genpd_dev_device;
44349db4272SNagarjuna Kristam 	struct device *genpd_dev_ss;
44449db4272SNagarjuna Kristam 	struct device_link *genpd_dl_device;
44549db4272SNagarjuna Kristam 	struct device_link *genpd_dl_ss;
44649db4272SNagarjuna Kristam 
44749db4272SNagarjuna Kristam 	struct dma_pool *transfer_ring_pool;
44849db4272SNagarjuna Kristam 
44949db4272SNagarjuna Kristam 	bool queued_setup_packet;
45049db4272SNagarjuna Kristam 	struct tegra_xudc_setup_packet setup_packet;
45149db4272SNagarjuna Kristam 	enum tegra_xudc_setup_state setup_state;
45249db4272SNagarjuna Kristam 	u16 setup_seq_num;
45349db4272SNagarjuna Kristam 
45449db4272SNagarjuna Kristam 	u16 dev_addr;
45549db4272SNagarjuna Kristam 	u16 isoch_delay;
45649db4272SNagarjuna Kristam 	struct tegra_xudc_sel_timing sel_timing;
45749db4272SNagarjuna Kristam 	u8 test_mode_pattern;
45849db4272SNagarjuna Kristam 	u16 status_buf;
45949db4272SNagarjuna Kristam 	struct tegra_xudc_request *ep0_req;
46049db4272SNagarjuna Kristam 
46149db4272SNagarjuna Kristam 	bool pullup;
46249db4272SNagarjuna Kristam 
46349db4272SNagarjuna Kristam 	unsigned int nr_enabled_eps;
46449db4272SNagarjuna Kristam 	unsigned int nr_isoch_eps;
46549db4272SNagarjuna Kristam 
46649db4272SNagarjuna Kristam 	unsigned int device_state;
46749db4272SNagarjuna Kristam 	unsigned int resume_state;
46849db4272SNagarjuna Kristam 
46949db4272SNagarjuna Kristam 	int irq;
47049db4272SNagarjuna Kristam 
47149db4272SNagarjuna Kristam 	void __iomem *base;
47249db4272SNagarjuna Kristam 	resource_size_t phys_base;
47349db4272SNagarjuna Kristam 	void __iomem *ipfs;
47449db4272SNagarjuna Kristam 	void __iomem *fpci;
47549db4272SNagarjuna Kristam 
47649db4272SNagarjuna Kristam 	struct regulator_bulk_data *supplies;
47749db4272SNagarjuna Kristam 
47849db4272SNagarjuna Kristam 	struct clk_bulk_data *clks;
47949db4272SNagarjuna Kristam 
480*9ce0a14bSNagarjuna Kristam 	bool device_mode;
48149db4272SNagarjuna Kristam 	struct work_struct usb_role_sw_work;
48249db4272SNagarjuna Kristam 
48349db4272SNagarjuna Kristam 	struct phy *usb3_phy;
48449db4272SNagarjuna Kristam 	struct phy *utmi_phy;
48549db4272SNagarjuna Kristam 
48649db4272SNagarjuna Kristam 	struct tegra_xudc_save_regs saved_regs;
48749db4272SNagarjuna Kristam 	bool suspended;
48849db4272SNagarjuna Kristam 	bool powergated;
48949db4272SNagarjuna Kristam 
49049db4272SNagarjuna Kristam 	struct completion disconnect_complete;
49149db4272SNagarjuna Kristam 
49249db4272SNagarjuna Kristam 	bool selfpowered;
49349db4272SNagarjuna Kristam 
49449db4272SNagarjuna Kristam #define TOGGLE_VBUS_WAIT_MS 100
49549db4272SNagarjuna Kristam 	struct delayed_work plc_reset_work;
49649db4272SNagarjuna Kristam 	bool wait_csc;
49749db4272SNagarjuna Kristam 
49849db4272SNagarjuna Kristam 	struct delayed_work port_reset_war_work;
49949db4272SNagarjuna Kristam 	bool wait_for_sec_prc;
50049db4272SNagarjuna Kristam };
50149db4272SNagarjuna Kristam 
50249db4272SNagarjuna Kristam #define XUDC_TRB_MAX_BUFFER_SIZE 65536
50349db4272SNagarjuna Kristam #define XUDC_MAX_ISOCH_EPS 4
50449db4272SNagarjuna Kristam #define XUDC_INTERRUPT_MODERATION_US 0
50549db4272SNagarjuna Kristam 
50649db4272SNagarjuna Kristam static struct usb_endpoint_descriptor tegra_xudc_ep0_desc = {
50749db4272SNagarjuna Kristam 	.bLength = USB_DT_ENDPOINT_SIZE,
50849db4272SNagarjuna Kristam 	.bDescriptorType = USB_DT_ENDPOINT,
50949db4272SNagarjuna Kristam 	.bEndpointAddress = 0,
51049db4272SNagarjuna Kristam 	.bmAttributes = USB_ENDPOINT_XFER_CONTROL,
51149db4272SNagarjuna Kristam 	.wMaxPacketSize = cpu_to_le16(64),
51249db4272SNagarjuna Kristam };
51349db4272SNagarjuna Kristam 
51449db4272SNagarjuna Kristam struct tegra_xudc_soc {
51549db4272SNagarjuna Kristam 	const char * const *supply_names;
51649db4272SNagarjuna Kristam 	unsigned int num_supplies;
51749db4272SNagarjuna Kristam 	const char * const *clock_names;
51849db4272SNagarjuna Kristam 	unsigned int num_clks;
51949db4272SNagarjuna Kristam 	bool u1_enable;
52049db4272SNagarjuna Kristam 	bool u2_enable;
52149db4272SNagarjuna Kristam 	bool lpm_enable;
52249db4272SNagarjuna Kristam 	bool invalid_seq_num;
52349db4272SNagarjuna Kristam 	bool pls_quirk;
52449db4272SNagarjuna Kristam 	bool port_reset_quirk;
52549db4272SNagarjuna Kristam 	bool has_ipfs;
52649db4272SNagarjuna Kristam };
52749db4272SNagarjuna Kristam 
52849db4272SNagarjuna Kristam static inline u32 fpci_readl(struct tegra_xudc *xudc, unsigned int offset)
52949db4272SNagarjuna Kristam {
53049db4272SNagarjuna Kristam 	return readl(xudc->fpci + offset);
53149db4272SNagarjuna Kristam }
53249db4272SNagarjuna Kristam 
53349db4272SNagarjuna Kristam static inline void fpci_writel(struct tegra_xudc *xudc, u32 val,
53449db4272SNagarjuna Kristam 			       unsigned int offset)
53549db4272SNagarjuna Kristam {
53649db4272SNagarjuna Kristam 	writel(val, xudc->fpci + offset);
53749db4272SNagarjuna Kristam }
53849db4272SNagarjuna Kristam 
53949db4272SNagarjuna Kristam static inline u32 ipfs_readl(struct tegra_xudc *xudc, unsigned int offset)
54049db4272SNagarjuna Kristam {
54149db4272SNagarjuna Kristam 	return readl(xudc->ipfs + offset);
54249db4272SNagarjuna Kristam }
54349db4272SNagarjuna Kristam 
54449db4272SNagarjuna Kristam static inline void ipfs_writel(struct tegra_xudc *xudc, u32 val,
54549db4272SNagarjuna Kristam 			       unsigned int offset)
54649db4272SNagarjuna Kristam {
54749db4272SNagarjuna Kristam 	writel(val, xudc->ipfs + offset);
54849db4272SNagarjuna Kristam }
54949db4272SNagarjuna Kristam 
55049db4272SNagarjuna Kristam static inline u32 xudc_readl(struct tegra_xudc *xudc, unsigned int offset)
55149db4272SNagarjuna Kristam {
55249db4272SNagarjuna Kristam 	return readl(xudc->base + offset);
55349db4272SNagarjuna Kristam }
55449db4272SNagarjuna Kristam 
55549db4272SNagarjuna Kristam static inline void xudc_writel(struct tegra_xudc *xudc, u32 val,
55649db4272SNagarjuna Kristam 			       unsigned int offset)
55749db4272SNagarjuna Kristam {
55849db4272SNagarjuna Kristam 	writel(val, xudc->base + offset);
55949db4272SNagarjuna Kristam }
56049db4272SNagarjuna Kristam 
56149db4272SNagarjuna Kristam static inline int xudc_readl_poll(struct tegra_xudc *xudc,
56249db4272SNagarjuna Kristam 				  unsigned int offset, u32 mask, u32 val)
56349db4272SNagarjuna Kristam {
56449db4272SNagarjuna Kristam 	u32 regval;
56549db4272SNagarjuna Kristam 
56649db4272SNagarjuna Kristam 	return readl_poll_timeout_atomic(xudc->base + offset, regval,
56749db4272SNagarjuna Kristam 					 (regval & mask) == val, 1, 100);
56849db4272SNagarjuna Kristam }
56949db4272SNagarjuna Kristam 
57049db4272SNagarjuna Kristam static inline struct tegra_xudc *to_xudc(struct usb_gadget *gadget)
57149db4272SNagarjuna Kristam {
57249db4272SNagarjuna Kristam 	return container_of(gadget, struct tegra_xudc, gadget);
57349db4272SNagarjuna Kristam }
57449db4272SNagarjuna Kristam 
57549db4272SNagarjuna Kristam static inline struct tegra_xudc_ep *to_xudc_ep(struct usb_ep *ep)
57649db4272SNagarjuna Kristam {
57749db4272SNagarjuna Kristam 	return container_of(ep, struct tegra_xudc_ep, usb_ep);
57849db4272SNagarjuna Kristam }
57949db4272SNagarjuna Kristam 
58049db4272SNagarjuna Kristam static inline struct tegra_xudc_request *to_xudc_req(struct usb_request *req)
58149db4272SNagarjuna Kristam {
58249db4272SNagarjuna Kristam 	return container_of(req, struct tegra_xudc_request, usb_req);
58349db4272SNagarjuna Kristam }
58449db4272SNagarjuna Kristam 
58549db4272SNagarjuna Kristam static inline void dump_trb(struct tegra_xudc *xudc, const char *type,
58649db4272SNagarjuna Kristam 			    struct tegra_xudc_trb *trb)
58749db4272SNagarjuna Kristam {
58849db4272SNagarjuna Kristam 	dev_dbg(xudc->dev,
58949db4272SNagarjuna Kristam 		"%s: %p, lo = %#x, hi = %#x, status = %#x, control = %#x\n",
59049db4272SNagarjuna Kristam 		type, trb, trb->data_lo, trb->data_hi, trb->status,
59149db4272SNagarjuna Kristam 		trb->control);
59249db4272SNagarjuna Kristam }
59349db4272SNagarjuna Kristam 
59449db4272SNagarjuna Kristam static void tegra_xudc_device_mode_on(struct tegra_xudc *xudc)
59549db4272SNagarjuna Kristam {
59649db4272SNagarjuna Kristam 	int err;
59749db4272SNagarjuna Kristam 
59849db4272SNagarjuna Kristam 	pm_runtime_get_sync(xudc->dev);
59949db4272SNagarjuna Kristam 
60049db4272SNagarjuna Kristam 	err = phy_power_on(xudc->utmi_phy);
60149db4272SNagarjuna Kristam 	if (err < 0)
60249db4272SNagarjuna Kristam 		dev_err(xudc->dev, "utmi power on failed %d\n", err);
60349db4272SNagarjuna Kristam 
60449db4272SNagarjuna Kristam 	err = phy_power_on(xudc->usb3_phy);
60549db4272SNagarjuna Kristam 	if (err < 0)
60649db4272SNagarjuna Kristam 		dev_err(xudc->dev, "usb3 phy power on failed %d\n", err);
60749db4272SNagarjuna Kristam 
60849db4272SNagarjuna Kristam 	dev_dbg(xudc->dev, "device mode on\n");
60949db4272SNagarjuna Kristam 
61049db4272SNagarjuna Kristam 	tegra_xusb_padctl_set_vbus_override(xudc->padctl, true);
61149db4272SNagarjuna Kristam }
61249db4272SNagarjuna Kristam 
61349db4272SNagarjuna Kristam static void tegra_xudc_device_mode_off(struct tegra_xudc *xudc)
61449db4272SNagarjuna Kristam {
61549db4272SNagarjuna Kristam 	bool connected = false;
61649db4272SNagarjuna Kristam 	u32 pls, val;
61749db4272SNagarjuna Kristam 	int err;
61849db4272SNagarjuna Kristam 
61949db4272SNagarjuna Kristam 	dev_dbg(xudc->dev, "device mode off\n");
62049db4272SNagarjuna Kristam 
62149db4272SNagarjuna Kristam 	connected = !!(xudc_readl(xudc, PORTSC) & PORTSC_CCS);
62249db4272SNagarjuna Kristam 
62349db4272SNagarjuna Kristam 	reinit_completion(&xudc->disconnect_complete);
62449db4272SNagarjuna Kristam 
62549db4272SNagarjuna Kristam 	tegra_xusb_padctl_set_vbus_override(xudc->padctl, false);
62649db4272SNagarjuna Kristam 
62749db4272SNagarjuna Kristam 	pls = (xudc_readl(xudc, PORTSC) & PORTSC_PLS_MASK) >>
62849db4272SNagarjuna Kristam 		PORTSC_PLS_SHIFT;
62949db4272SNagarjuna Kristam 
63049db4272SNagarjuna Kristam 	/* Direct link to U0 if disconnected in RESUME or U2. */
63149db4272SNagarjuna Kristam 	if (xudc->soc->pls_quirk && xudc->gadget.speed == USB_SPEED_SUPER &&
63249db4272SNagarjuna Kristam 	    (pls == PORTSC_PLS_RESUME || pls == PORTSC_PLS_U2)) {
63349db4272SNagarjuna Kristam 		val = xudc_readl(xudc, PORTPM);
63449db4272SNagarjuna Kristam 		val |= PORTPM_FRWE;
63549db4272SNagarjuna Kristam 		xudc_writel(xudc, val, PORTPM);
63649db4272SNagarjuna Kristam 
63749db4272SNagarjuna Kristam 		val = xudc_readl(xudc, PORTSC);
63849db4272SNagarjuna Kristam 		val &= ~(PORTSC_CHANGE_MASK | PORTSC_PLS_MASK);
63949db4272SNagarjuna Kristam 		val |= PORTSC_LWS | PORTSC_PLS(PORTSC_PLS_U0);
64049db4272SNagarjuna Kristam 		xudc_writel(xudc, val, PORTSC);
64149db4272SNagarjuna Kristam 	}
64249db4272SNagarjuna Kristam 
64349db4272SNagarjuna Kristam 	/* Wait for disconnect event. */
64449db4272SNagarjuna Kristam 	if (connected)
64549db4272SNagarjuna Kristam 		wait_for_completion(&xudc->disconnect_complete);
64649db4272SNagarjuna Kristam 
64749db4272SNagarjuna Kristam 	/* Make sure interrupt handler has completed before powergating. */
64849db4272SNagarjuna Kristam 	synchronize_irq(xudc->irq);
64949db4272SNagarjuna Kristam 
65049db4272SNagarjuna Kristam 	err = phy_power_off(xudc->utmi_phy);
65149db4272SNagarjuna Kristam 	if (err < 0)
65249db4272SNagarjuna Kristam 		dev_err(xudc->dev, "utmi_phy power off failed %d\n", err);
65349db4272SNagarjuna Kristam 
65449db4272SNagarjuna Kristam 	err = phy_power_off(xudc->usb3_phy);
65549db4272SNagarjuna Kristam 	if (err < 0)
65649db4272SNagarjuna Kristam 		dev_err(xudc->dev, "usb3_phy power off failed %d\n", err);
65749db4272SNagarjuna Kristam 
65849db4272SNagarjuna Kristam 	pm_runtime_put(xudc->dev);
65949db4272SNagarjuna Kristam }
66049db4272SNagarjuna Kristam 
66149db4272SNagarjuna Kristam static void tegra_xudc_usb_role_sw_work(struct work_struct *work)
66249db4272SNagarjuna Kristam {
66349db4272SNagarjuna Kristam 	struct tegra_xudc *xudc = container_of(work, struct tegra_xudc,
66449db4272SNagarjuna Kristam 					       usb_role_sw_work);
66549db4272SNagarjuna Kristam 
666*9ce0a14bSNagarjuna Kristam 	if (xudc->device_mode)
66749db4272SNagarjuna Kristam 		tegra_xudc_device_mode_on(xudc);
66849db4272SNagarjuna Kristam 	else
66949db4272SNagarjuna Kristam 		tegra_xudc_device_mode_off(xudc);
67049db4272SNagarjuna Kristam }
67149db4272SNagarjuna Kristam 
67249db4272SNagarjuna Kristam static void tegra_xudc_plc_reset_work(struct work_struct *work)
67349db4272SNagarjuna Kristam {
67449db4272SNagarjuna Kristam 	struct delayed_work *dwork = to_delayed_work(work);
67549db4272SNagarjuna Kristam 	struct tegra_xudc *xudc = container_of(dwork, struct tegra_xudc,
67649db4272SNagarjuna Kristam 					       plc_reset_work);
67749db4272SNagarjuna Kristam 	unsigned long flags;
67849db4272SNagarjuna Kristam 
67949db4272SNagarjuna Kristam 	spin_lock_irqsave(&xudc->lock, flags);
68049db4272SNagarjuna Kristam 
68149db4272SNagarjuna Kristam 	if (xudc->wait_csc) {
68249db4272SNagarjuna Kristam 		u32 pls = (xudc_readl(xudc, PORTSC) & PORTSC_PLS_MASK) >>
68349db4272SNagarjuna Kristam 			PORTSC_PLS_SHIFT;
68449db4272SNagarjuna Kristam 
68549db4272SNagarjuna Kristam 		if (pls == PORTSC_PLS_INACTIVE) {
68649db4272SNagarjuna Kristam 			dev_info(xudc->dev, "PLS = Inactive. Toggle VBUS\n");
68749db4272SNagarjuna Kristam 			tegra_xusb_padctl_set_vbus_override(xudc->padctl,
68849db4272SNagarjuna Kristam 							      false);
68949db4272SNagarjuna Kristam 			tegra_xusb_padctl_set_vbus_override(xudc->padctl, true);
69049db4272SNagarjuna Kristam 			xudc->wait_csc = false;
69149db4272SNagarjuna Kristam 		}
69249db4272SNagarjuna Kristam 	}
69349db4272SNagarjuna Kristam 
69449db4272SNagarjuna Kristam 	spin_unlock_irqrestore(&xudc->lock, flags);
69549db4272SNagarjuna Kristam }
69649db4272SNagarjuna Kristam 
69749db4272SNagarjuna Kristam static void tegra_xudc_port_reset_war_work(struct work_struct *work)
69849db4272SNagarjuna Kristam {
69949db4272SNagarjuna Kristam 	struct delayed_work *dwork = to_delayed_work(work);
70049db4272SNagarjuna Kristam 	struct tegra_xudc *xudc =
70149db4272SNagarjuna Kristam 		container_of(dwork, struct tegra_xudc, port_reset_war_work);
70249db4272SNagarjuna Kristam 	unsigned long flags;
70349db4272SNagarjuna Kristam 	u32 pls;
70449db4272SNagarjuna Kristam 	int ret;
70549db4272SNagarjuna Kristam 
70649db4272SNagarjuna Kristam 	spin_lock_irqsave(&xudc->lock, flags);
70749db4272SNagarjuna Kristam 
708*9ce0a14bSNagarjuna Kristam 	if (xudc->device_mode && xudc->wait_for_sec_prc) {
70949db4272SNagarjuna Kristam 		pls = (xudc_readl(xudc, PORTSC) & PORTSC_PLS_MASK) >>
71049db4272SNagarjuna Kristam 			PORTSC_PLS_SHIFT;
71149db4272SNagarjuna Kristam 		dev_dbg(xudc->dev, "pls = %x\n", pls);
71249db4272SNagarjuna Kristam 
71349db4272SNagarjuna Kristam 		if (pls == PORTSC_PLS_DISABLED) {
71449db4272SNagarjuna Kristam 			dev_dbg(xudc->dev, "toggle vbus\n");
71549db4272SNagarjuna Kristam 			/* PRC doesn't complete in 100ms, toggle the vbus */
71649db4272SNagarjuna Kristam 			ret = tegra_phy_xusb_utmi_port_reset(xudc->utmi_phy);
71749db4272SNagarjuna Kristam 			if (ret == 1)
71849db4272SNagarjuna Kristam 				xudc->wait_for_sec_prc = 0;
71949db4272SNagarjuna Kristam 		}
72049db4272SNagarjuna Kristam 	}
72149db4272SNagarjuna Kristam 
72249db4272SNagarjuna Kristam 	spin_unlock_irqrestore(&xudc->lock, flags);
72349db4272SNagarjuna Kristam }
72449db4272SNagarjuna Kristam 
72549db4272SNagarjuna Kristam static dma_addr_t trb_virt_to_phys(struct tegra_xudc_ep *ep,
72649db4272SNagarjuna Kristam 				   struct tegra_xudc_trb *trb)
72749db4272SNagarjuna Kristam {
72849db4272SNagarjuna Kristam 	unsigned int index;
72949db4272SNagarjuna Kristam 
73049db4272SNagarjuna Kristam 	index = trb - ep->transfer_ring;
73149db4272SNagarjuna Kristam 
73249db4272SNagarjuna Kristam 	if (WARN_ON(index >= XUDC_TRANSFER_RING_SIZE))
73349db4272SNagarjuna Kristam 		return 0;
73449db4272SNagarjuna Kristam 
73549db4272SNagarjuna Kristam 	return (ep->transfer_ring_phys + index * sizeof(*trb));
73649db4272SNagarjuna Kristam }
73749db4272SNagarjuna Kristam 
73849db4272SNagarjuna Kristam static struct tegra_xudc_trb *trb_phys_to_virt(struct tegra_xudc_ep *ep,
73949db4272SNagarjuna Kristam 					       dma_addr_t addr)
74049db4272SNagarjuna Kristam {
74149db4272SNagarjuna Kristam 	struct tegra_xudc_trb *trb;
74249db4272SNagarjuna Kristam 	unsigned int index;
74349db4272SNagarjuna Kristam 
74449db4272SNagarjuna Kristam 	index = (addr - ep->transfer_ring_phys) / sizeof(*trb);
74549db4272SNagarjuna Kristam 
74649db4272SNagarjuna Kristam 	if (WARN_ON(index >= XUDC_TRANSFER_RING_SIZE))
74749db4272SNagarjuna Kristam 		return NULL;
74849db4272SNagarjuna Kristam 
74949db4272SNagarjuna Kristam 	trb = &ep->transfer_ring[index];
75049db4272SNagarjuna Kristam 
75149db4272SNagarjuna Kristam 	return trb;
75249db4272SNagarjuna Kristam }
75349db4272SNagarjuna Kristam 
75449db4272SNagarjuna Kristam static void ep_reload(struct tegra_xudc *xudc, unsigned int ep)
75549db4272SNagarjuna Kristam {
75649db4272SNagarjuna Kristam 	xudc_writel(xudc, BIT(ep), EP_RELOAD);
75749db4272SNagarjuna Kristam 	xudc_readl_poll(xudc, EP_RELOAD, BIT(ep), 0);
75849db4272SNagarjuna Kristam }
75949db4272SNagarjuna Kristam 
76049db4272SNagarjuna Kristam static void ep_pause(struct tegra_xudc *xudc, unsigned int ep)
76149db4272SNagarjuna Kristam {
76249db4272SNagarjuna Kristam 	u32 val;
76349db4272SNagarjuna Kristam 
76449db4272SNagarjuna Kristam 	val = xudc_readl(xudc, EP_PAUSE);
76549db4272SNagarjuna Kristam 	if (val & BIT(ep))
76649db4272SNagarjuna Kristam 		return;
76749db4272SNagarjuna Kristam 	val |= BIT(ep);
76849db4272SNagarjuna Kristam 
76949db4272SNagarjuna Kristam 	xudc_writel(xudc, val, EP_PAUSE);
77049db4272SNagarjuna Kristam 
77149db4272SNagarjuna Kristam 	xudc_readl_poll(xudc, EP_STCHG, BIT(ep), BIT(ep));
77249db4272SNagarjuna Kristam 
77349db4272SNagarjuna Kristam 	xudc_writel(xudc, BIT(ep), EP_STCHG);
77449db4272SNagarjuna Kristam }
77549db4272SNagarjuna Kristam 
77649db4272SNagarjuna Kristam static void ep_unpause(struct tegra_xudc *xudc, unsigned int ep)
77749db4272SNagarjuna Kristam {
77849db4272SNagarjuna Kristam 	u32 val;
77949db4272SNagarjuna Kristam 
78049db4272SNagarjuna Kristam 	val = xudc_readl(xudc, EP_PAUSE);
78149db4272SNagarjuna Kristam 	if (!(val & BIT(ep)))
78249db4272SNagarjuna Kristam 		return;
78349db4272SNagarjuna Kristam 	val &= ~BIT(ep);
78449db4272SNagarjuna Kristam 
78549db4272SNagarjuna Kristam 	xudc_writel(xudc, val, EP_PAUSE);
78649db4272SNagarjuna Kristam 
78749db4272SNagarjuna Kristam 	xudc_readl_poll(xudc, EP_STCHG, BIT(ep), BIT(ep));
78849db4272SNagarjuna Kristam 
78949db4272SNagarjuna Kristam 	xudc_writel(xudc, BIT(ep), EP_STCHG);
79049db4272SNagarjuna Kristam }
79149db4272SNagarjuna Kristam 
79249db4272SNagarjuna Kristam static void ep_unpause_all(struct tegra_xudc *xudc)
79349db4272SNagarjuna Kristam {
79449db4272SNagarjuna Kristam 	u32 val;
79549db4272SNagarjuna Kristam 
79649db4272SNagarjuna Kristam 	val = xudc_readl(xudc, EP_PAUSE);
79749db4272SNagarjuna Kristam 
79849db4272SNagarjuna Kristam 	xudc_writel(xudc, 0, EP_PAUSE);
79949db4272SNagarjuna Kristam 
80049db4272SNagarjuna Kristam 	xudc_readl_poll(xudc, EP_STCHG, val, val);
80149db4272SNagarjuna Kristam 
80249db4272SNagarjuna Kristam 	xudc_writel(xudc, val, EP_STCHG);
80349db4272SNagarjuna Kristam }
80449db4272SNagarjuna Kristam 
80549db4272SNagarjuna Kristam static void ep_halt(struct tegra_xudc *xudc, unsigned int ep)
80649db4272SNagarjuna Kristam {
80749db4272SNagarjuna Kristam 	u32 val;
80849db4272SNagarjuna Kristam 
80949db4272SNagarjuna Kristam 	val = xudc_readl(xudc, EP_HALT);
81049db4272SNagarjuna Kristam 	if (val & BIT(ep))
81149db4272SNagarjuna Kristam 		return;
81249db4272SNagarjuna Kristam 	val |= BIT(ep);
81349db4272SNagarjuna Kristam 	xudc_writel(xudc, val, EP_HALT);
81449db4272SNagarjuna Kristam 
81549db4272SNagarjuna Kristam 	xudc_readl_poll(xudc, EP_STCHG, BIT(ep), BIT(ep));
81649db4272SNagarjuna Kristam 
81749db4272SNagarjuna Kristam 	xudc_writel(xudc, BIT(ep), EP_STCHG);
81849db4272SNagarjuna Kristam }
81949db4272SNagarjuna Kristam 
82049db4272SNagarjuna Kristam static void ep_unhalt(struct tegra_xudc *xudc, unsigned int ep)
82149db4272SNagarjuna Kristam {
82249db4272SNagarjuna Kristam 	u32 val;
82349db4272SNagarjuna Kristam 
82449db4272SNagarjuna Kristam 	val = xudc_readl(xudc, EP_HALT);
82549db4272SNagarjuna Kristam 	if (!(val & BIT(ep)))
82649db4272SNagarjuna Kristam 		return;
82749db4272SNagarjuna Kristam 	val &= ~BIT(ep);
82849db4272SNagarjuna Kristam 	xudc_writel(xudc, val, EP_HALT);
82949db4272SNagarjuna Kristam 
83049db4272SNagarjuna Kristam 	xudc_readl_poll(xudc, EP_STCHG, BIT(ep), BIT(ep));
83149db4272SNagarjuna Kristam 
83249db4272SNagarjuna Kristam 	xudc_writel(xudc, BIT(ep), EP_STCHG);
83349db4272SNagarjuna Kristam }
83449db4272SNagarjuna Kristam 
83549db4272SNagarjuna Kristam static void ep_unhalt_all(struct tegra_xudc *xudc)
83649db4272SNagarjuna Kristam {
83749db4272SNagarjuna Kristam 	u32 val;
83849db4272SNagarjuna Kristam 
83949db4272SNagarjuna Kristam 	val = xudc_readl(xudc, EP_HALT);
84049db4272SNagarjuna Kristam 	if (!val)
84149db4272SNagarjuna Kristam 		return;
84249db4272SNagarjuna Kristam 	xudc_writel(xudc, 0, EP_HALT);
84349db4272SNagarjuna Kristam 
84449db4272SNagarjuna Kristam 	xudc_readl_poll(xudc, EP_STCHG, val, val);
84549db4272SNagarjuna Kristam 
84649db4272SNagarjuna Kristam 	xudc_writel(xudc, val, EP_STCHG);
84749db4272SNagarjuna Kristam }
84849db4272SNagarjuna Kristam 
84949db4272SNagarjuna Kristam static void ep_wait_for_stopped(struct tegra_xudc *xudc, unsigned int ep)
85049db4272SNagarjuna Kristam {
85149db4272SNagarjuna Kristam 	xudc_readl_poll(xudc, EP_STOPPED, BIT(ep), BIT(ep));
85249db4272SNagarjuna Kristam 	xudc_writel(xudc, BIT(ep), EP_STOPPED);
85349db4272SNagarjuna Kristam }
85449db4272SNagarjuna Kristam 
85549db4272SNagarjuna Kristam static void ep_wait_for_inactive(struct tegra_xudc *xudc, unsigned int ep)
85649db4272SNagarjuna Kristam {
85749db4272SNagarjuna Kristam 	xudc_readl_poll(xudc, EP_THREAD_ACTIVE, BIT(ep), 0);
85849db4272SNagarjuna Kristam }
85949db4272SNagarjuna Kristam 
86049db4272SNagarjuna Kristam static void tegra_xudc_req_done(struct tegra_xudc_ep *ep,
86149db4272SNagarjuna Kristam 				struct tegra_xudc_request *req, int status)
86249db4272SNagarjuna Kristam {
86349db4272SNagarjuna Kristam 	struct tegra_xudc *xudc = ep->xudc;
86449db4272SNagarjuna Kristam 
86549db4272SNagarjuna Kristam 	dev_dbg(xudc->dev, "completing request %p on EP %u with status %d\n",
86649db4272SNagarjuna Kristam 		 req, ep->index, status);
86749db4272SNagarjuna Kristam 
86849db4272SNagarjuna Kristam 	if (likely(req->usb_req.status == -EINPROGRESS))
86949db4272SNagarjuna Kristam 		req->usb_req.status = status;
87049db4272SNagarjuna Kristam 
87149db4272SNagarjuna Kristam 	list_del_init(&req->list);
87249db4272SNagarjuna Kristam 
87349db4272SNagarjuna Kristam 	if (usb_endpoint_xfer_control(ep->desc)) {
87449db4272SNagarjuna Kristam 		usb_gadget_unmap_request(&xudc->gadget, &req->usb_req,
87549db4272SNagarjuna Kristam 					 (xudc->setup_state ==
87649db4272SNagarjuna Kristam 					  DATA_STAGE_XFER));
87749db4272SNagarjuna Kristam 	} else {
87849db4272SNagarjuna Kristam 		usb_gadget_unmap_request(&xudc->gadget, &req->usb_req,
87949db4272SNagarjuna Kristam 					 usb_endpoint_dir_in(ep->desc));
88049db4272SNagarjuna Kristam 	}
88149db4272SNagarjuna Kristam 
88249db4272SNagarjuna Kristam 	spin_unlock(&xudc->lock);
88349db4272SNagarjuna Kristam 	usb_gadget_giveback_request(&ep->usb_ep, &req->usb_req);
88449db4272SNagarjuna Kristam 	spin_lock(&xudc->lock);
88549db4272SNagarjuna Kristam }
88649db4272SNagarjuna Kristam 
88749db4272SNagarjuna Kristam static void tegra_xudc_ep_nuke(struct tegra_xudc_ep *ep, int status)
88849db4272SNagarjuna Kristam {
88949db4272SNagarjuna Kristam 	struct tegra_xudc_request *req;
89049db4272SNagarjuna Kristam 
89149db4272SNagarjuna Kristam 	while (!list_empty(&ep->queue)) {
89249db4272SNagarjuna Kristam 		req = list_first_entry(&ep->queue, struct tegra_xudc_request,
89349db4272SNagarjuna Kristam 				       list);
89449db4272SNagarjuna Kristam 		tegra_xudc_req_done(ep, req, status);
89549db4272SNagarjuna Kristam 	}
89649db4272SNagarjuna Kristam }
89749db4272SNagarjuna Kristam 
89849db4272SNagarjuna Kristam static unsigned int ep_available_trbs(struct tegra_xudc_ep *ep)
89949db4272SNagarjuna Kristam {
90049db4272SNagarjuna Kristam 	if (ep->ring_full)
90149db4272SNagarjuna Kristam 		return 0;
90249db4272SNagarjuna Kristam 
90349db4272SNagarjuna Kristam 	if (ep->deq_ptr > ep->enq_ptr)
90449db4272SNagarjuna Kristam 		return ep->deq_ptr - ep->enq_ptr - 1;
90549db4272SNagarjuna Kristam 
90649db4272SNagarjuna Kristam 	return XUDC_TRANSFER_RING_SIZE - (ep->enq_ptr - ep->deq_ptr) - 2;
90749db4272SNagarjuna Kristam }
90849db4272SNagarjuna Kristam 
90949db4272SNagarjuna Kristam static void tegra_xudc_queue_one_trb(struct tegra_xudc_ep *ep,
91049db4272SNagarjuna Kristam 				     struct tegra_xudc_request *req,
91149db4272SNagarjuna Kristam 				     struct tegra_xudc_trb *trb,
91249db4272SNagarjuna Kristam 				     bool ioc)
91349db4272SNagarjuna Kristam {
91449db4272SNagarjuna Kristam 	struct tegra_xudc *xudc = ep->xudc;
91549db4272SNagarjuna Kristam 	dma_addr_t buf_addr;
91649db4272SNagarjuna Kristam 	size_t len;
91749db4272SNagarjuna Kristam 
91849db4272SNagarjuna Kristam 	len = min_t(size_t, XUDC_TRB_MAX_BUFFER_SIZE, req->usb_req.length -
91949db4272SNagarjuna Kristam 		    req->buf_queued);
92049db4272SNagarjuna Kristam 	if (len > 0)
92149db4272SNagarjuna Kristam 		buf_addr = req->usb_req.dma + req->buf_queued;
92249db4272SNagarjuna Kristam 	else
92349db4272SNagarjuna Kristam 		buf_addr = 0;
92449db4272SNagarjuna Kristam 
92549db4272SNagarjuna Kristam 	trb_write_data_ptr(trb, buf_addr);
92649db4272SNagarjuna Kristam 
92749db4272SNagarjuna Kristam 	trb_write_transfer_len(trb, len);
92849db4272SNagarjuna Kristam 	trb_write_td_size(trb, req->trbs_needed - req->trbs_queued - 1);
92949db4272SNagarjuna Kristam 
93049db4272SNagarjuna Kristam 	if (req->trbs_queued == req->trbs_needed - 1 ||
93149db4272SNagarjuna Kristam 		(req->need_zlp && req->trbs_queued == req->trbs_needed - 2))
93249db4272SNagarjuna Kristam 		trb_write_chain(trb, 0);
93349db4272SNagarjuna Kristam 	else
93449db4272SNagarjuna Kristam 		trb_write_chain(trb, 1);
93549db4272SNagarjuna Kristam 
93649db4272SNagarjuna Kristam 	trb_write_ioc(trb, ioc);
93749db4272SNagarjuna Kristam 
93849db4272SNagarjuna Kristam 	if (usb_endpoint_dir_out(ep->desc) ||
93949db4272SNagarjuna Kristam 	    (usb_endpoint_xfer_control(ep->desc) &&
94049db4272SNagarjuna Kristam 	     (xudc->setup_state == DATA_STAGE_RECV)))
94149db4272SNagarjuna Kristam 		trb_write_isp(trb, 1);
94249db4272SNagarjuna Kristam 	else
94349db4272SNagarjuna Kristam 		trb_write_isp(trb, 0);
94449db4272SNagarjuna Kristam 
94549db4272SNagarjuna Kristam 	if (usb_endpoint_xfer_control(ep->desc)) {
94649db4272SNagarjuna Kristam 		if (xudc->setup_state == DATA_STAGE_XFER ||
94749db4272SNagarjuna Kristam 		    xudc->setup_state == DATA_STAGE_RECV)
94849db4272SNagarjuna Kristam 			trb_write_type(trb, TRB_TYPE_DATA_STAGE);
94949db4272SNagarjuna Kristam 		else
95049db4272SNagarjuna Kristam 			trb_write_type(trb, TRB_TYPE_STATUS_STAGE);
95149db4272SNagarjuna Kristam 
95249db4272SNagarjuna Kristam 		if (xudc->setup_state == DATA_STAGE_XFER ||
95349db4272SNagarjuna Kristam 		    xudc->setup_state == STATUS_STAGE_XFER)
95449db4272SNagarjuna Kristam 			trb_write_data_stage_dir(trb, 1);
95549db4272SNagarjuna Kristam 		else
95649db4272SNagarjuna Kristam 			trb_write_data_stage_dir(trb, 0);
95749db4272SNagarjuna Kristam 	} else if (usb_endpoint_xfer_isoc(ep->desc)) {
95849db4272SNagarjuna Kristam 		trb_write_type(trb, TRB_TYPE_ISOCH);
95949db4272SNagarjuna Kristam 		trb_write_sia(trb, 1);
96049db4272SNagarjuna Kristam 		trb_write_frame_id(trb, 0);
96149db4272SNagarjuna Kristam 		trb_write_tlbpc(trb, 0);
96249db4272SNagarjuna Kristam 	} else if (usb_ss_max_streams(ep->comp_desc)) {
96349db4272SNagarjuna Kristam 		trb_write_type(trb, TRB_TYPE_STREAM);
96449db4272SNagarjuna Kristam 		trb_write_stream_id(trb, req->usb_req.stream_id);
96549db4272SNagarjuna Kristam 	} else {
96649db4272SNagarjuna Kristam 		trb_write_type(trb, TRB_TYPE_NORMAL);
96749db4272SNagarjuna Kristam 		trb_write_stream_id(trb, 0);
96849db4272SNagarjuna Kristam 	}
96949db4272SNagarjuna Kristam 
97049db4272SNagarjuna Kristam 	trb_write_cycle(trb, ep->pcs);
97149db4272SNagarjuna Kristam 
97249db4272SNagarjuna Kristam 	req->trbs_queued++;
97349db4272SNagarjuna Kristam 	req->buf_queued += len;
97449db4272SNagarjuna Kristam 
97549db4272SNagarjuna Kristam 	dump_trb(xudc, "TRANSFER", trb);
97649db4272SNagarjuna Kristam }
97749db4272SNagarjuna Kristam 
97849db4272SNagarjuna Kristam static unsigned int tegra_xudc_queue_trbs(struct tegra_xudc_ep *ep,
97949db4272SNagarjuna Kristam 					  struct tegra_xudc_request *req)
98049db4272SNagarjuna Kristam {
98149db4272SNagarjuna Kristam 	unsigned int i, count, available;
98249db4272SNagarjuna Kristam 	bool wait_td = false;
98349db4272SNagarjuna Kristam 
98449db4272SNagarjuna Kristam 	available = ep_available_trbs(ep);
98549db4272SNagarjuna Kristam 	count = req->trbs_needed - req->trbs_queued;
98649db4272SNagarjuna Kristam 	if (available < count) {
98749db4272SNagarjuna Kristam 		count = available;
98849db4272SNagarjuna Kristam 		ep->ring_full = true;
98949db4272SNagarjuna Kristam 	}
99049db4272SNagarjuna Kristam 
99149db4272SNagarjuna Kristam 	/*
99249db4272SNagarjuna Kristam 	 * To generate zero-length packet on USB bus, SW needs schedule a
99349db4272SNagarjuna Kristam 	 * standalone zero-length TD. According to HW's behavior, SW needs
99449db4272SNagarjuna Kristam 	 * to schedule TDs in different ways for different endpoint types.
99549db4272SNagarjuna Kristam 	 *
99649db4272SNagarjuna Kristam 	 * For control endpoint:
99749db4272SNagarjuna Kristam 	 * - Data stage TD (IOC = 1, CH = 0)
99849db4272SNagarjuna Kristam 	 * - Ring doorbell and wait transfer event
99949db4272SNagarjuna Kristam 	 * - Data stage TD for ZLP (IOC = 1, CH = 0)
100049db4272SNagarjuna Kristam 	 * - Ring doorbell
100149db4272SNagarjuna Kristam 	 *
100249db4272SNagarjuna Kristam 	 * For bulk and interrupt endpoints:
100349db4272SNagarjuna Kristam 	 * - Normal transfer TD (IOC = 0, CH = 0)
100449db4272SNagarjuna Kristam 	 * - Normal transfer TD for ZLP (IOC = 1, CH = 0)
100549db4272SNagarjuna Kristam 	 * - Ring doorbell
100649db4272SNagarjuna Kristam 	 */
100749db4272SNagarjuna Kristam 
100849db4272SNagarjuna Kristam 	if (req->need_zlp && usb_endpoint_xfer_control(ep->desc) && count > 1)
100949db4272SNagarjuna Kristam 		wait_td = true;
101049db4272SNagarjuna Kristam 
101149db4272SNagarjuna Kristam 	if (!req->first_trb)
101249db4272SNagarjuna Kristam 		req->first_trb = &ep->transfer_ring[ep->enq_ptr];
101349db4272SNagarjuna Kristam 
101449db4272SNagarjuna Kristam 	for (i = 0; i < count; i++) {
101549db4272SNagarjuna Kristam 		struct tegra_xudc_trb *trb = &ep->transfer_ring[ep->enq_ptr];
101649db4272SNagarjuna Kristam 		bool ioc = false;
101749db4272SNagarjuna Kristam 
101849db4272SNagarjuna Kristam 		if ((i == count - 1) || (wait_td && i == count - 2))
101949db4272SNagarjuna Kristam 			ioc = true;
102049db4272SNagarjuna Kristam 
102149db4272SNagarjuna Kristam 		tegra_xudc_queue_one_trb(ep, req, trb, ioc);
102249db4272SNagarjuna Kristam 		req->last_trb = trb;
102349db4272SNagarjuna Kristam 
102449db4272SNagarjuna Kristam 		ep->enq_ptr++;
102549db4272SNagarjuna Kristam 		if (ep->enq_ptr == XUDC_TRANSFER_RING_SIZE - 1) {
102649db4272SNagarjuna Kristam 			trb = &ep->transfer_ring[ep->enq_ptr];
102749db4272SNagarjuna Kristam 			trb_write_cycle(trb, ep->pcs);
102849db4272SNagarjuna Kristam 			ep->pcs = !ep->pcs;
102949db4272SNagarjuna Kristam 			ep->enq_ptr = 0;
103049db4272SNagarjuna Kristam 		}
103149db4272SNagarjuna Kristam 
103249db4272SNagarjuna Kristam 		if (ioc)
103349db4272SNagarjuna Kristam 			break;
103449db4272SNagarjuna Kristam 	}
103549db4272SNagarjuna Kristam 
103649db4272SNagarjuna Kristam 	return count;
103749db4272SNagarjuna Kristam }
103849db4272SNagarjuna Kristam 
103949db4272SNagarjuna Kristam static void tegra_xudc_ep_ring_doorbell(struct tegra_xudc_ep *ep)
104049db4272SNagarjuna Kristam {
104149db4272SNagarjuna Kristam 	struct tegra_xudc *xudc = ep->xudc;
104249db4272SNagarjuna Kristam 	u32 val;
104349db4272SNagarjuna Kristam 
104449db4272SNagarjuna Kristam 	if (list_empty(&ep->queue))
104549db4272SNagarjuna Kristam 		return;
104649db4272SNagarjuna Kristam 
104749db4272SNagarjuna Kristam 	val = DB_TARGET(ep->index);
104849db4272SNagarjuna Kristam 	if (usb_endpoint_xfer_control(ep->desc)) {
104949db4272SNagarjuna Kristam 		val |= DB_STREAMID(xudc->setup_seq_num);
105049db4272SNagarjuna Kristam 	} else if (usb_ss_max_streams(ep->comp_desc) > 0) {
105149db4272SNagarjuna Kristam 		struct tegra_xudc_request *req;
105249db4272SNagarjuna Kristam 
105349db4272SNagarjuna Kristam 		/* Don't ring doorbell if the stream has been rejected. */
105449db4272SNagarjuna Kristam 		if (ep->stream_rejected)
105549db4272SNagarjuna Kristam 			return;
105649db4272SNagarjuna Kristam 
105749db4272SNagarjuna Kristam 		req = list_first_entry(&ep->queue, struct tegra_xudc_request,
105849db4272SNagarjuna Kristam 				       list);
105949db4272SNagarjuna Kristam 		val |= DB_STREAMID(req->usb_req.stream_id);
106049db4272SNagarjuna Kristam 	}
106149db4272SNagarjuna Kristam 
106249db4272SNagarjuna Kristam 	dev_dbg(xudc->dev, "ring doorbell: %#x\n", val);
106349db4272SNagarjuna Kristam 	xudc_writel(xudc, val, DB);
106449db4272SNagarjuna Kristam }
106549db4272SNagarjuna Kristam 
106649db4272SNagarjuna Kristam static void tegra_xudc_ep_kick_queue(struct tegra_xudc_ep *ep)
106749db4272SNagarjuna Kristam {
106849db4272SNagarjuna Kristam 	struct tegra_xudc_request *req;
106949db4272SNagarjuna Kristam 	bool trbs_queued = false;
107049db4272SNagarjuna Kristam 
107149db4272SNagarjuna Kristam 	list_for_each_entry(req, &ep->queue, list) {
107249db4272SNagarjuna Kristam 		if (ep->ring_full)
107349db4272SNagarjuna Kristam 			break;
107449db4272SNagarjuna Kristam 
107549db4272SNagarjuna Kristam 		if (tegra_xudc_queue_trbs(ep, req) > 0)
107649db4272SNagarjuna Kristam 			trbs_queued = true;
107749db4272SNagarjuna Kristam 	}
107849db4272SNagarjuna Kristam 
107949db4272SNagarjuna Kristam 	if (trbs_queued)
108049db4272SNagarjuna Kristam 		tegra_xudc_ep_ring_doorbell(ep);
108149db4272SNagarjuna Kristam }
108249db4272SNagarjuna Kristam 
108349db4272SNagarjuna Kristam static int
108449db4272SNagarjuna Kristam __tegra_xudc_ep_queue(struct tegra_xudc_ep *ep, struct tegra_xudc_request *req)
108549db4272SNagarjuna Kristam {
108649db4272SNagarjuna Kristam 	struct tegra_xudc *xudc = ep->xudc;
108749db4272SNagarjuna Kristam 	int err;
108849db4272SNagarjuna Kristam 
108949db4272SNagarjuna Kristam 	if (usb_endpoint_xfer_control(ep->desc) && !list_empty(&ep->queue)) {
109049db4272SNagarjuna Kristam 		dev_err(xudc->dev, "control EP has pending transfers\n");
109149db4272SNagarjuna Kristam 		return -EINVAL;
109249db4272SNagarjuna Kristam 	}
109349db4272SNagarjuna Kristam 
109449db4272SNagarjuna Kristam 	if (usb_endpoint_xfer_control(ep->desc)) {
109549db4272SNagarjuna Kristam 		err = usb_gadget_map_request(&xudc->gadget, &req->usb_req,
109649db4272SNagarjuna Kristam 					     (xudc->setup_state ==
109749db4272SNagarjuna Kristam 					      DATA_STAGE_XFER));
109849db4272SNagarjuna Kristam 	} else {
109949db4272SNagarjuna Kristam 		err = usb_gadget_map_request(&xudc->gadget, &req->usb_req,
110049db4272SNagarjuna Kristam 					     usb_endpoint_dir_in(ep->desc));
110149db4272SNagarjuna Kristam 	}
110249db4272SNagarjuna Kristam 
110349db4272SNagarjuna Kristam 	if (err < 0) {
110449db4272SNagarjuna Kristam 		dev_err(xudc->dev, "failed to map request: %d\n", err);
110549db4272SNagarjuna Kristam 		return err;
110649db4272SNagarjuna Kristam 	}
110749db4272SNagarjuna Kristam 
110849db4272SNagarjuna Kristam 	req->first_trb = NULL;
110949db4272SNagarjuna Kristam 	req->last_trb = NULL;
111049db4272SNagarjuna Kristam 	req->buf_queued = 0;
111149db4272SNagarjuna Kristam 	req->trbs_queued = 0;
111249db4272SNagarjuna Kristam 	req->need_zlp = false;
111349db4272SNagarjuna Kristam 	req->trbs_needed = DIV_ROUND_UP(req->usb_req.length,
111449db4272SNagarjuna Kristam 					XUDC_TRB_MAX_BUFFER_SIZE);
111549db4272SNagarjuna Kristam 	if (req->usb_req.length == 0)
111649db4272SNagarjuna Kristam 		req->trbs_needed++;
111749db4272SNagarjuna Kristam 
111849db4272SNagarjuna Kristam 	if (!usb_endpoint_xfer_isoc(ep->desc) &&
111949db4272SNagarjuna Kristam 	    req->usb_req.zero && req->usb_req.length &&
112049db4272SNagarjuna Kristam 	    ((req->usb_req.length % ep->usb_ep.maxpacket) == 0)) {
112149db4272SNagarjuna Kristam 		req->trbs_needed++;
112249db4272SNagarjuna Kristam 		req->need_zlp = true;
112349db4272SNagarjuna Kristam 	}
112449db4272SNagarjuna Kristam 
112549db4272SNagarjuna Kristam 	req->usb_req.status = -EINPROGRESS;
112649db4272SNagarjuna Kristam 	req->usb_req.actual = 0;
112749db4272SNagarjuna Kristam 
112849db4272SNagarjuna Kristam 	list_add_tail(&req->list, &ep->queue);
112949db4272SNagarjuna Kristam 
113049db4272SNagarjuna Kristam 	tegra_xudc_ep_kick_queue(ep);
113149db4272SNagarjuna Kristam 
113249db4272SNagarjuna Kristam 	return 0;
113349db4272SNagarjuna Kristam }
113449db4272SNagarjuna Kristam 
113549db4272SNagarjuna Kristam static int
113649db4272SNagarjuna Kristam tegra_xudc_ep_queue(struct usb_ep *usb_ep, struct usb_request *usb_req,
113749db4272SNagarjuna Kristam 		    gfp_t gfp)
113849db4272SNagarjuna Kristam {
113949db4272SNagarjuna Kristam 	struct tegra_xudc_request *req;
114049db4272SNagarjuna Kristam 	struct tegra_xudc_ep *ep;
114149db4272SNagarjuna Kristam 	struct tegra_xudc *xudc;
114249db4272SNagarjuna Kristam 	unsigned long flags;
114349db4272SNagarjuna Kristam 	int ret;
114449db4272SNagarjuna Kristam 
114549db4272SNagarjuna Kristam 	if (!usb_ep || !usb_req)
114649db4272SNagarjuna Kristam 		return -EINVAL;
114749db4272SNagarjuna Kristam 
114849db4272SNagarjuna Kristam 	ep = to_xudc_ep(usb_ep);
114949db4272SNagarjuna Kristam 	req = to_xudc_req(usb_req);
115049db4272SNagarjuna Kristam 	xudc = ep->xudc;
115149db4272SNagarjuna Kristam 
115249db4272SNagarjuna Kristam 	spin_lock_irqsave(&xudc->lock, flags);
115349db4272SNagarjuna Kristam 	if (xudc->powergated || !ep->desc) {
115449db4272SNagarjuna Kristam 		ret = -ESHUTDOWN;
115549db4272SNagarjuna Kristam 		goto unlock;
115649db4272SNagarjuna Kristam 	}
115749db4272SNagarjuna Kristam 
115849db4272SNagarjuna Kristam 	ret = __tegra_xudc_ep_queue(ep, req);
115949db4272SNagarjuna Kristam unlock:
116049db4272SNagarjuna Kristam 	spin_unlock_irqrestore(&xudc->lock, flags);
116149db4272SNagarjuna Kristam 
116249db4272SNagarjuna Kristam 	return ret;
116349db4272SNagarjuna Kristam }
116449db4272SNagarjuna Kristam 
116549db4272SNagarjuna Kristam static void squeeze_transfer_ring(struct tegra_xudc_ep *ep,
116649db4272SNagarjuna Kristam 				  struct tegra_xudc_request *req)
116749db4272SNagarjuna Kristam {
116849db4272SNagarjuna Kristam 	struct tegra_xudc_trb *trb = req->first_trb;
116949db4272SNagarjuna Kristam 	bool pcs_enq = trb_read_cycle(trb);
117049db4272SNagarjuna Kristam 	bool pcs;
117149db4272SNagarjuna Kristam 
117249db4272SNagarjuna Kristam 	/*
117349db4272SNagarjuna Kristam 	 * Clear out all the TRBs part of or after the cancelled request,
117449db4272SNagarjuna Kristam 	 * and must correct trb cycle bit to the last un-enqueued state.
117549db4272SNagarjuna Kristam 	 */
117649db4272SNagarjuna Kristam 	while (trb != &ep->transfer_ring[ep->enq_ptr]) {
117749db4272SNagarjuna Kristam 		pcs = trb_read_cycle(trb);
117849db4272SNagarjuna Kristam 		memset(trb, 0, sizeof(*trb));
117949db4272SNagarjuna Kristam 		trb_write_cycle(trb, !pcs);
118049db4272SNagarjuna Kristam 		trb++;
118149db4272SNagarjuna Kristam 
118249db4272SNagarjuna Kristam 		if (trb_read_type(trb) == TRB_TYPE_LINK)
118349db4272SNagarjuna Kristam 			trb = ep->transfer_ring;
118449db4272SNagarjuna Kristam 	}
118549db4272SNagarjuna Kristam 
118649db4272SNagarjuna Kristam 	/* Requests will be re-queued at the start of the cancelled request. */
118749db4272SNagarjuna Kristam 	ep->enq_ptr = req->first_trb - ep->transfer_ring;
118849db4272SNagarjuna Kristam 	/*
118949db4272SNagarjuna Kristam 	 * Retrieve the correct cycle bit state from the first trb of
119049db4272SNagarjuna Kristam 	 * the cancelled request.
119149db4272SNagarjuna Kristam 	 */
119249db4272SNagarjuna Kristam 	ep->pcs = pcs_enq;
119349db4272SNagarjuna Kristam 	ep->ring_full = false;
119449db4272SNagarjuna Kristam 	list_for_each_entry_continue(req, &ep->queue, list) {
119549db4272SNagarjuna Kristam 		req->usb_req.status = -EINPROGRESS;
119649db4272SNagarjuna Kristam 		req->usb_req.actual = 0;
119749db4272SNagarjuna Kristam 
119849db4272SNagarjuna Kristam 		req->first_trb = NULL;
119949db4272SNagarjuna Kristam 		req->last_trb = NULL;
120049db4272SNagarjuna Kristam 		req->buf_queued = 0;
120149db4272SNagarjuna Kristam 		req->trbs_queued = 0;
120249db4272SNagarjuna Kristam 	}
120349db4272SNagarjuna Kristam }
120449db4272SNagarjuna Kristam 
120549db4272SNagarjuna Kristam /*
120649db4272SNagarjuna Kristam  * Determine if the given TRB is in the range [first trb, last trb] for the
120749db4272SNagarjuna Kristam  * given request.
120849db4272SNagarjuna Kristam  */
120949db4272SNagarjuna Kristam static bool trb_in_request(struct tegra_xudc_ep *ep,
121049db4272SNagarjuna Kristam 			   struct tegra_xudc_request *req,
121149db4272SNagarjuna Kristam 			   struct tegra_xudc_trb *trb)
121249db4272SNagarjuna Kristam {
121349db4272SNagarjuna Kristam 	dev_dbg(ep->xudc->dev, "%s: request %p -> %p; trb %p\n", __func__,
121449db4272SNagarjuna Kristam 		req->first_trb, req->last_trb, trb);
121549db4272SNagarjuna Kristam 
121649db4272SNagarjuna Kristam 	if (trb >= req->first_trb && (trb <= req->last_trb ||
121749db4272SNagarjuna Kristam 				      req->last_trb < req->first_trb))
121849db4272SNagarjuna Kristam 		return true;
121949db4272SNagarjuna Kristam 
122049db4272SNagarjuna Kristam 	if (trb < req->first_trb && trb <= req->last_trb &&
122149db4272SNagarjuna Kristam 	    req->last_trb < req->first_trb)
122249db4272SNagarjuna Kristam 		return true;
122349db4272SNagarjuna Kristam 
122449db4272SNagarjuna Kristam 	return false;
122549db4272SNagarjuna Kristam }
122649db4272SNagarjuna Kristam 
122749db4272SNagarjuna Kristam /*
122849db4272SNagarjuna Kristam  * Determine if the given TRB is in the range [EP enqueue pointer, first TRB)
122949db4272SNagarjuna Kristam  * for the given endpoint and request.
123049db4272SNagarjuna Kristam  */
123149db4272SNagarjuna Kristam static bool trb_before_request(struct tegra_xudc_ep *ep,
123249db4272SNagarjuna Kristam 			       struct tegra_xudc_request *req,
123349db4272SNagarjuna Kristam 			       struct tegra_xudc_trb *trb)
123449db4272SNagarjuna Kristam {
123549db4272SNagarjuna Kristam 	struct tegra_xudc_trb *enq_trb = &ep->transfer_ring[ep->enq_ptr];
123649db4272SNagarjuna Kristam 
123749db4272SNagarjuna Kristam 	dev_dbg(ep->xudc->dev, "%s: request %p -> %p; enq ptr: %p; trb %p\n",
123849db4272SNagarjuna Kristam 		__func__, req->first_trb, req->last_trb, enq_trb, trb);
123949db4272SNagarjuna Kristam 
124049db4272SNagarjuna Kristam 	if (trb < req->first_trb && (enq_trb <= trb ||
124149db4272SNagarjuna Kristam 				     req->first_trb < enq_trb))
124249db4272SNagarjuna Kristam 		return true;
124349db4272SNagarjuna Kristam 
124449db4272SNagarjuna Kristam 	if (trb > req->first_trb && req->first_trb < enq_trb && enq_trb <= trb)
124549db4272SNagarjuna Kristam 		return true;
124649db4272SNagarjuna Kristam 
124749db4272SNagarjuna Kristam 	return false;
124849db4272SNagarjuna Kristam }
124949db4272SNagarjuna Kristam 
125049db4272SNagarjuna Kristam static int
125149db4272SNagarjuna Kristam __tegra_xudc_ep_dequeue(struct tegra_xudc_ep *ep,
125249db4272SNagarjuna Kristam 			struct tegra_xudc_request *req)
125349db4272SNagarjuna Kristam {
125449db4272SNagarjuna Kristam 	struct tegra_xudc *xudc = ep->xudc;
125549db4272SNagarjuna Kristam 	struct tegra_xudc_request *r;
125649db4272SNagarjuna Kristam 	struct tegra_xudc_trb *deq_trb;
125749db4272SNagarjuna Kristam 	bool busy, kick_queue = false;
125849db4272SNagarjuna Kristam 	int ret = 0;
125949db4272SNagarjuna Kristam 
126049db4272SNagarjuna Kristam 	/* Make sure the request is actually queued to this endpoint. */
126149db4272SNagarjuna Kristam 	list_for_each_entry(r, &ep->queue, list) {
126249db4272SNagarjuna Kristam 		if (r == req)
126349db4272SNagarjuna Kristam 			break;
126449db4272SNagarjuna Kristam 	}
126549db4272SNagarjuna Kristam 
126649db4272SNagarjuna Kristam 	if (r != req)
126749db4272SNagarjuna Kristam 		return -EINVAL;
126849db4272SNagarjuna Kristam 
126949db4272SNagarjuna Kristam 	/* Request hasn't been queued in the transfer ring yet. */
127049db4272SNagarjuna Kristam 	if (!req->trbs_queued) {
127149db4272SNagarjuna Kristam 		tegra_xudc_req_done(ep, req, -ECONNRESET);
127249db4272SNagarjuna Kristam 		return 0;
127349db4272SNagarjuna Kristam 	}
127449db4272SNagarjuna Kristam 
127549db4272SNagarjuna Kristam 	/* Halt DMA for this endpiont. */
127649db4272SNagarjuna Kristam 	if (ep_ctx_read_state(ep->context) == EP_STATE_RUNNING) {
127749db4272SNagarjuna Kristam 		ep_pause(xudc, ep->index);
127849db4272SNagarjuna Kristam 		ep_wait_for_inactive(xudc, ep->index);
127949db4272SNagarjuna Kristam 	}
128049db4272SNagarjuna Kristam 
128149db4272SNagarjuna Kristam 	deq_trb = trb_phys_to_virt(ep, ep_ctx_read_deq_ptr(ep->context));
128249db4272SNagarjuna Kristam 	/* Is the hardware processing the TRB at the dequeue pointer? */
128349db4272SNagarjuna Kristam 	busy = (trb_read_cycle(deq_trb) == ep_ctx_read_dcs(ep->context));
128449db4272SNagarjuna Kristam 
128549db4272SNagarjuna Kristam 	if (trb_in_request(ep, req, deq_trb) && busy) {
128649db4272SNagarjuna Kristam 		/*
128749db4272SNagarjuna Kristam 		 * Request has been partially completed or it hasn't
128849db4272SNagarjuna Kristam 		 * started processing yet.
128949db4272SNagarjuna Kristam 		 */
129049db4272SNagarjuna Kristam 		dma_addr_t deq_ptr;
129149db4272SNagarjuna Kristam 
129249db4272SNagarjuna Kristam 		squeeze_transfer_ring(ep, req);
129349db4272SNagarjuna Kristam 
129449db4272SNagarjuna Kristam 		req->usb_req.actual = ep_ctx_read_edtla(ep->context);
129549db4272SNagarjuna Kristam 		tegra_xudc_req_done(ep, req, -ECONNRESET);
129649db4272SNagarjuna Kristam 		kick_queue = true;
129749db4272SNagarjuna Kristam 
129849db4272SNagarjuna Kristam 		/* EDTLA is > 0: request has been partially completed */
129949db4272SNagarjuna Kristam 		if (req->usb_req.actual > 0) {
130049db4272SNagarjuna Kristam 			/*
130149db4272SNagarjuna Kristam 			 * Abort the pending transfer and update the dequeue
130249db4272SNagarjuna Kristam 			 * pointer
130349db4272SNagarjuna Kristam 			 */
130449db4272SNagarjuna Kristam 			ep_ctx_write_edtla(ep->context, 0);
130549db4272SNagarjuna Kristam 			ep_ctx_write_partial_td(ep->context, 0);
130649db4272SNagarjuna Kristam 			ep_ctx_write_data_offset(ep->context, 0);
130749db4272SNagarjuna Kristam 
130849db4272SNagarjuna Kristam 			deq_ptr = trb_virt_to_phys(ep,
130949db4272SNagarjuna Kristam 					&ep->transfer_ring[ep->enq_ptr]);
131049db4272SNagarjuna Kristam 
131149db4272SNagarjuna Kristam 			if (dma_mapping_error(xudc->dev, deq_ptr)) {
131249db4272SNagarjuna Kristam 				ret = -EINVAL;
131349db4272SNagarjuna Kristam 			} else {
131449db4272SNagarjuna Kristam 				ep_ctx_write_deq_ptr(ep->context, deq_ptr);
131549db4272SNagarjuna Kristam 				ep_ctx_write_dcs(ep->context, ep->pcs);
131649db4272SNagarjuna Kristam 				ep_reload(xudc, ep->index);
131749db4272SNagarjuna Kristam 			}
131849db4272SNagarjuna Kristam 		}
131949db4272SNagarjuna Kristam 	} else if (trb_before_request(ep, req, deq_trb) && busy) {
132049db4272SNagarjuna Kristam 		/* Request hasn't started processing yet. */
132149db4272SNagarjuna Kristam 		squeeze_transfer_ring(ep, req);
132249db4272SNagarjuna Kristam 
132349db4272SNagarjuna Kristam 		tegra_xudc_req_done(ep, req, -ECONNRESET);
132449db4272SNagarjuna Kristam 		kick_queue = true;
132549db4272SNagarjuna Kristam 	} else {
132649db4272SNagarjuna Kristam 		/*
132749db4272SNagarjuna Kristam 		 * Request has completed, but we haven't processed the
132849db4272SNagarjuna Kristam 		 * completion event yet.
132949db4272SNagarjuna Kristam 		 */
133049db4272SNagarjuna Kristam 		tegra_xudc_req_done(ep, req, -ECONNRESET);
133149db4272SNagarjuna Kristam 		ret = -EINVAL;
133249db4272SNagarjuna Kristam 	}
133349db4272SNagarjuna Kristam 
133449db4272SNagarjuna Kristam 	/* Resume the endpoint. */
133549db4272SNagarjuna Kristam 	ep_unpause(xudc, ep->index);
133649db4272SNagarjuna Kristam 
133749db4272SNagarjuna Kristam 	if (kick_queue)
133849db4272SNagarjuna Kristam 		tegra_xudc_ep_kick_queue(ep);
133949db4272SNagarjuna Kristam 
134049db4272SNagarjuna Kristam 	return ret;
134149db4272SNagarjuna Kristam }
134249db4272SNagarjuna Kristam 
134349db4272SNagarjuna Kristam static int
134449db4272SNagarjuna Kristam tegra_xudc_ep_dequeue(struct usb_ep *usb_ep, struct usb_request *usb_req)
134549db4272SNagarjuna Kristam {
134649db4272SNagarjuna Kristam 	struct tegra_xudc_request *req;
134749db4272SNagarjuna Kristam 	struct tegra_xudc_ep *ep;
134849db4272SNagarjuna Kristam 	struct tegra_xudc *xudc;
134949db4272SNagarjuna Kristam 	unsigned long flags;
135049db4272SNagarjuna Kristam 	int ret;
135149db4272SNagarjuna Kristam 
135249db4272SNagarjuna Kristam 	if (!usb_ep || !usb_req)
135349db4272SNagarjuna Kristam 		return -EINVAL;
135449db4272SNagarjuna Kristam 
135549db4272SNagarjuna Kristam 	ep = to_xudc_ep(usb_ep);
135649db4272SNagarjuna Kristam 	req = to_xudc_req(usb_req);
135749db4272SNagarjuna Kristam 	xudc = ep->xudc;
135849db4272SNagarjuna Kristam 
135949db4272SNagarjuna Kristam 	spin_lock_irqsave(&xudc->lock, flags);
136049db4272SNagarjuna Kristam 
136149db4272SNagarjuna Kristam 	if (xudc->powergated || !ep->desc) {
136249db4272SNagarjuna Kristam 		ret = -ESHUTDOWN;
136349db4272SNagarjuna Kristam 		goto unlock;
136449db4272SNagarjuna Kristam 	}
136549db4272SNagarjuna Kristam 
136649db4272SNagarjuna Kristam 	ret = __tegra_xudc_ep_dequeue(ep, req);
136749db4272SNagarjuna Kristam unlock:
136849db4272SNagarjuna Kristam 	spin_unlock_irqrestore(&xudc->lock, flags);
136949db4272SNagarjuna Kristam 
137049db4272SNagarjuna Kristam 	return ret;
137149db4272SNagarjuna Kristam }
137249db4272SNagarjuna Kristam 
137349db4272SNagarjuna Kristam static int __tegra_xudc_ep_set_halt(struct tegra_xudc_ep *ep, bool halt)
137449db4272SNagarjuna Kristam {
137549db4272SNagarjuna Kristam 	struct tegra_xudc *xudc = ep->xudc;
137649db4272SNagarjuna Kristam 
137749db4272SNagarjuna Kristam 	if (!ep->desc)
137849db4272SNagarjuna Kristam 		return -EINVAL;
137949db4272SNagarjuna Kristam 
138049db4272SNagarjuna Kristam 	if (usb_endpoint_xfer_isoc(ep->desc)) {
138149db4272SNagarjuna Kristam 		dev_err(xudc->dev, "can't halt isoc EP\n");
138249db4272SNagarjuna Kristam 		return -ENOTSUPP;
138349db4272SNagarjuna Kristam 	}
138449db4272SNagarjuna Kristam 
138549db4272SNagarjuna Kristam 	if (!!(xudc_readl(xudc, EP_HALT) & BIT(ep->index)) == halt) {
138649db4272SNagarjuna Kristam 		dev_dbg(xudc->dev, "EP %u already %s\n", ep->index,
138749db4272SNagarjuna Kristam 			halt ? "halted" : "not halted");
138849db4272SNagarjuna Kristam 		return 0;
138949db4272SNagarjuna Kristam 	}
139049db4272SNagarjuna Kristam 
139149db4272SNagarjuna Kristam 	if (halt) {
139249db4272SNagarjuna Kristam 		ep_halt(xudc, ep->index);
139349db4272SNagarjuna Kristam 	} else {
139449db4272SNagarjuna Kristam 		ep_ctx_write_state(ep->context, EP_STATE_DISABLED);
139549db4272SNagarjuna Kristam 
139649db4272SNagarjuna Kristam 		ep_reload(xudc, ep->index);
139749db4272SNagarjuna Kristam 
139849db4272SNagarjuna Kristam 		ep_ctx_write_state(ep->context, EP_STATE_RUNNING);
139949db4272SNagarjuna Kristam 		ep_ctx_write_seq_num(ep->context, 0);
140049db4272SNagarjuna Kristam 
140149db4272SNagarjuna Kristam 		ep_reload(xudc, ep->index);
140249db4272SNagarjuna Kristam 		ep_unpause(xudc, ep->index);
140349db4272SNagarjuna Kristam 		ep_unhalt(xudc, ep->index);
140449db4272SNagarjuna Kristam 
140549db4272SNagarjuna Kristam 		tegra_xudc_ep_ring_doorbell(ep);
140649db4272SNagarjuna Kristam 	}
140749db4272SNagarjuna Kristam 
140849db4272SNagarjuna Kristam 	return 0;
140949db4272SNagarjuna Kristam }
141049db4272SNagarjuna Kristam 
141149db4272SNagarjuna Kristam static int tegra_xudc_ep_set_halt(struct usb_ep *usb_ep, int value)
141249db4272SNagarjuna Kristam {
141349db4272SNagarjuna Kristam 	struct tegra_xudc_ep *ep;
141449db4272SNagarjuna Kristam 	struct tegra_xudc *xudc;
141549db4272SNagarjuna Kristam 	unsigned long flags;
141649db4272SNagarjuna Kristam 	int ret;
141749db4272SNagarjuna Kristam 
141849db4272SNagarjuna Kristam 	if (!usb_ep)
141949db4272SNagarjuna Kristam 		return -EINVAL;
142049db4272SNagarjuna Kristam 
142149db4272SNagarjuna Kristam 	ep = to_xudc_ep(usb_ep);
142249db4272SNagarjuna Kristam 	xudc = ep->xudc;
142349db4272SNagarjuna Kristam 
142449db4272SNagarjuna Kristam 	spin_lock_irqsave(&xudc->lock, flags);
142549db4272SNagarjuna Kristam 	if (xudc->powergated) {
142649db4272SNagarjuna Kristam 		ret = -ESHUTDOWN;
142749db4272SNagarjuna Kristam 		goto unlock;
142849db4272SNagarjuna Kristam 	}
142949db4272SNagarjuna Kristam 
143049db4272SNagarjuna Kristam 	if (value && usb_endpoint_dir_in(ep->desc) &&
143149db4272SNagarjuna Kristam 	    !list_empty(&ep->queue)) {
143249db4272SNagarjuna Kristam 		dev_err(xudc->dev, "can't halt EP with requests pending\n");
143349db4272SNagarjuna Kristam 		ret = -EAGAIN;
143449db4272SNagarjuna Kristam 		goto unlock;
143549db4272SNagarjuna Kristam 	}
143649db4272SNagarjuna Kristam 
143749db4272SNagarjuna Kristam 	ret = __tegra_xudc_ep_set_halt(ep, value);
143849db4272SNagarjuna Kristam unlock:
143949db4272SNagarjuna Kristam 	spin_unlock_irqrestore(&xudc->lock, flags);
144049db4272SNagarjuna Kristam 
144149db4272SNagarjuna Kristam 	return ret;
144249db4272SNagarjuna Kristam }
144349db4272SNagarjuna Kristam 
144449db4272SNagarjuna Kristam static void tegra_xudc_ep_context_setup(struct tegra_xudc_ep *ep)
144549db4272SNagarjuna Kristam {
144649db4272SNagarjuna Kristam 	const struct usb_endpoint_descriptor *desc = ep->desc;
144749db4272SNagarjuna Kristam 	const struct usb_ss_ep_comp_descriptor *comp_desc = ep->comp_desc;
144849db4272SNagarjuna Kristam 	struct tegra_xudc *xudc = ep->xudc;
144949db4272SNagarjuna Kristam 	u16 maxpacket, maxburst = 0, esit = 0;
145049db4272SNagarjuna Kristam 	u32 val;
145149db4272SNagarjuna Kristam 
145249db4272SNagarjuna Kristam 	maxpacket = usb_endpoint_maxp(desc) & 0x7ff;
145349db4272SNagarjuna Kristam 	if (xudc->gadget.speed == USB_SPEED_SUPER) {
145449db4272SNagarjuna Kristam 		if (!usb_endpoint_xfer_control(desc))
145549db4272SNagarjuna Kristam 			maxburst = comp_desc->bMaxBurst;
145649db4272SNagarjuna Kristam 
145749db4272SNagarjuna Kristam 		if (usb_endpoint_xfer_int(desc) || usb_endpoint_xfer_isoc(desc))
145849db4272SNagarjuna Kristam 			esit = le16_to_cpu(comp_desc->wBytesPerInterval);
145949db4272SNagarjuna Kristam 	} else if ((xudc->gadget.speed < USB_SPEED_SUPER) &&
146049db4272SNagarjuna Kristam 		   (usb_endpoint_xfer_int(desc) ||
146149db4272SNagarjuna Kristam 		    usb_endpoint_xfer_isoc(desc))) {
146249db4272SNagarjuna Kristam 		if (xudc->gadget.speed == USB_SPEED_HIGH) {
146349db4272SNagarjuna Kristam 			maxburst = (usb_endpoint_maxp(desc) >> 11) & 0x3;
146449db4272SNagarjuna Kristam 			if (maxburst == 0x3) {
146549db4272SNagarjuna Kristam 				dev_warn(xudc->dev,
146649db4272SNagarjuna Kristam 					 "invalid endpoint maxburst\n");
146749db4272SNagarjuna Kristam 				maxburst = 0x2;
146849db4272SNagarjuna Kristam 			}
146949db4272SNagarjuna Kristam 		}
147049db4272SNagarjuna Kristam 		esit = maxpacket * (maxburst + 1);
147149db4272SNagarjuna Kristam 	}
147249db4272SNagarjuna Kristam 
147349db4272SNagarjuna Kristam 	memset(ep->context, 0, sizeof(*ep->context));
147449db4272SNagarjuna Kristam 
147549db4272SNagarjuna Kristam 	ep_ctx_write_state(ep->context, EP_STATE_RUNNING);
147649db4272SNagarjuna Kristam 	ep_ctx_write_interval(ep->context, desc->bInterval);
147749db4272SNagarjuna Kristam 	if (xudc->gadget.speed == USB_SPEED_SUPER) {
147849db4272SNagarjuna Kristam 		if (usb_endpoint_xfer_isoc(desc)) {
147949db4272SNagarjuna Kristam 			ep_ctx_write_mult(ep->context,
148049db4272SNagarjuna Kristam 					  comp_desc->bmAttributes & 0x3);
148149db4272SNagarjuna Kristam 		}
148249db4272SNagarjuna Kristam 
148349db4272SNagarjuna Kristam 		if (usb_endpoint_xfer_bulk(desc)) {
148449db4272SNagarjuna Kristam 			ep_ctx_write_max_pstreams(ep->context,
148549db4272SNagarjuna Kristam 						  comp_desc->bmAttributes &
148649db4272SNagarjuna Kristam 						  0x1f);
148749db4272SNagarjuna Kristam 			ep_ctx_write_lsa(ep->context, 1);
148849db4272SNagarjuna Kristam 		}
148949db4272SNagarjuna Kristam 	}
149049db4272SNagarjuna Kristam 
149149db4272SNagarjuna Kristam 	if (!usb_endpoint_xfer_control(desc) && usb_endpoint_dir_out(desc))
149249db4272SNagarjuna Kristam 		val = usb_endpoint_type(desc);
149349db4272SNagarjuna Kristam 	else
149449db4272SNagarjuna Kristam 		val = usb_endpoint_type(desc) + EP_TYPE_CONTROL;
149549db4272SNagarjuna Kristam 
149649db4272SNagarjuna Kristam 	ep_ctx_write_type(ep->context, val);
149749db4272SNagarjuna Kristam 	ep_ctx_write_cerr(ep->context, 0x3);
149849db4272SNagarjuna Kristam 	ep_ctx_write_max_packet_size(ep->context, maxpacket);
149949db4272SNagarjuna Kristam 	ep_ctx_write_max_burst_size(ep->context, maxburst);
150049db4272SNagarjuna Kristam 
150149db4272SNagarjuna Kristam 	ep_ctx_write_deq_ptr(ep->context, ep->transfer_ring_phys);
150249db4272SNagarjuna Kristam 	ep_ctx_write_dcs(ep->context, ep->pcs);
150349db4272SNagarjuna Kristam 
150449db4272SNagarjuna Kristam 	/* Select a reasonable average TRB length based on endpoint type. */
150549db4272SNagarjuna Kristam 	switch (usb_endpoint_type(desc)) {
150649db4272SNagarjuna Kristam 	case USB_ENDPOINT_XFER_CONTROL:
150749db4272SNagarjuna Kristam 		val = 8;
150849db4272SNagarjuna Kristam 		break;
150949db4272SNagarjuna Kristam 	case USB_ENDPOINT_XFER_INT:
151049db4272SNagarjuna Kristam 		val = 1024;
151149db4272SNagarjuna Kristam 		break;
151249db4272SNagarjuna Kristam 	case USB_ENDPOINT_XFER_BULK:
151349db4272SNagarjuna Kristam 	case USB_ENDPOINT_XFER_ISOC:
151449db4272SNagarjuna Kristam 	default:
151549db4272SNagarjuna Kristam 		val = 3072;
151649db4272SNagarjuna Kristam 		break;
151749db4272SNagarjuna Kristam 	}
151849db4272SNagarjuna Kristam 
151949db4272SNagarjuna Kristam 	ep_ctx_write_avg_trb_len(ep->context, val);
152049db4272SNagarjuna Kristam 	ep_ctx_write_max_esit_payload(ep->context, esit);
152149db4272SNagarjuna Kristam 
152249db4272SNagarjuna Kristam 	ep_ctx_write_cerrcnt(ep->context, 0x3);
152349db4272SNagarjuna Kristam }
152449db4272SNagarjuna Kristam 
152549db4272SNagarjuna Kristam static void setup_link_trb(struct tegra_xudc_ep *ep,
152649db4272SNagarjuna Kristam 			   struct tegra_xudc_trb *trb)
152749db4272SNagarjuna Kristam {
152849db4272SNagarjuna Kristam 	trb_write_data_ptr(trb, ep->transfer_ring_phys);
152949db4272SNagarjuna Kristam 	trb_write_type(trb, TRB_TYPE_LINK);
153049db4272SNagarjuna Kristam 	trb_write_toggle_cycle(trb, 1);
153149db4272SNagarjuna Kristam }
153249db4272SNagarjuna Kristam 
153349db4272SNagarjuna Kristam static int __tegra_xudc_ep_disable(struct tegra_xudc_ep *ep)
153449db4272SNagarjuna Kristam {
153549db4272SNagarjuna Kristam 	struct tegra_xudc *xudc = ep->xudc;
153649db4272SNagarjuna Kristam 
153749db4272SNagarjuna Kristam 	if (ep_ctx_read_state(ep->context) == EP_STATE_DISABLED) {
153849db4272SNagarjuna Kristam 		dev_err(xudc->dev, "endpoint %u already disabled\n",
153949db4272SNagarjuna Kristam 			ep->index);
154049db4272SNagarjuna Kristam 		return -EINVAL;
154149db4272SNagarjuna Kristam 	}
154249db4272SNagarjuna Kristam 
154349db4272SNagarjuna Kristam 	ep_ctx_write_state(ep->context, EP_STATE_DISABLED);
154449db4272SNagarjuna Kristam 
154549db4272SNagarjuna Kristam 	ep_reload(xudc, ep->index);
154649db4272SNagarjuna Kristam 
154749db4272SNagarjuna Kristam 	tegra_xudc_ep_nuke(ep, -ESHUTDOWN);
154849db4272SNagarjuna Kristam 
154949db4272SNagarjuna Kristam 	xudc->nr_enabled_eps--;
155049db4272SNagarjuna Kristam 	if (usb_endpoint_xfer_isoc(ep->desc))
155149db4272SNagarjuna Kristam 		xudc->nr_isoch_eps--;
155249db4272SNagarjuna Kristam 
155349db4272SNagarjuna Kristam 	ep->desc = NULL;
155449db4272SNagarjuna Kristam 	ep->comp_desc = NULL;
155549db4272SNagarjuna Kristam 
155649db4272SNagarjuna Kristam 	memset(ep->context, 0, sizeof(*ep->context));
155749db4272SNagarjuna Kristam 
155849db4272SNagarjuna Kristam 	ep_unpause(xudc, ep->index);
155949db4272SNagarjuna Kristam 	ep_unhalt(xudc, ep->index);
156049db4272SNagarjuna Kristam 	if (xudc_readl(xudc, EP_STOPPED) & BIT(ep->index))
156149db4272SNagarjuna Kristam 		xudc_writel(xudc, BIT(ep->index), EP_STOPPED);
156249db4272SNagarjuna Kristam 
156349db4272SNagarjuna Kristam 	/*
156449db4272SNagarjuna Kristam 	 * If this is the last endpoint disabled in a de-configure request,
156549db4272SNagarjuna Kristam 	 * switch back to address state.
156649db4272SNagarjuna Kristam 	 */
156749db4272SNagarjuna Kristam 	if ((xudc->device_state == USB_STATE_CONFIGURED) &&
156849db4272SNagarjuna Kristam 	    (xudc->nr_enabled_eps == 1)) {
156949db4272SNagarjuna Kristam 		u32 val;
157049db4272SNagarjuna Kristam 
157149db4272SNagarjuna Kristam 		xudc->device_state = USB_STATE_ADDRESS;
157249db4272SNagarjuna Kristam 		usb_gadget_set_state(&xudc->gadget, xudc->device_state);
157349db4272SNagarjuna Kristam 
157449db4272SNagarjuna Kristam 		val = xudc_readl(xudc, CTRL);
157549db4272SNagarjuna Kristam 		val &= ~CTRL_RUN;
157649db4272SNagarjuna Kristam 		xudc_writel(xudc, val, CTRL);
157749db4272SNagarjuna Kristam 	}
157849db4272SNagarjuna Kristam 
157949db4272SNagarjuna Kristam 	dev_info(xudc->dev, "ep %u disabled\n", ep->index);
158049db4272SNagarjuna Kristam 
158149db4272SNagarjuna Kristam 	return 0;
158249db4272SNagarjuna Kristam }
158349db4272SNagarjuna Kristam 
158449db4272SNagarjuna Kristam static int tegra_xudc_ep_disable(struct usb_ep *usb_ep)
158549db4272SNagarjuna Kristam {
158649db4272SNagarjuna Kristam 	struct tegra_xudc_ep *ep;
158749db4272SNagarjuna Kristam 	struct tegra_xudc *xudc;
158849db4272SNagarjuna Kristam 	unsigned long flags;
158949db4272SNagarjuna Kristam 	int ret;
159049db4272SNagarjuna Kristam 
159149db4272SNagarjuna Kristam 	if (!usb_ep)
159249db4272SNagarjuna Kristam 		return -EINVAL;
159349db4272SNagarjuna Kristam 
159449db4272SNagarjuna Kristam 	ep = to_xudc_ep(usb_ep);
159549db4272SNagarjuna Kristam 	xudc = ep->xudc;
159649db4272SNagarjuna Kristam 
159749db4272SNagarjuna Kristam 	spin_lock_irqsave(&xudc->lock, flags);
159849db4272SNagarjuna Kristam 	if (xudc->powergated) {
159949db4272SNagarjuna Kristam 		ret = -ESHUTDOWN;
160049db4272SNagarjuna Kristam 		goto unlock;
160149db4272SNagarjuna Kristam 	}
160249db4272SNagarjuna Kristam 
160349db4272SNagarjuna Kristam 	ret = __tegra_xudc_ep_disable(ep);
160449db4272SNagarjuna Kristam unlock:
160549db4272SNagarjuna Kristam 	spin_unlock_irqrestore(&xudc->lock, flags);
160649db4272SNagarjuna Kristam 
160749db4272SNagarjuna Kristam 	return ret;
160849db4272SNagarjuna Kristam }
160949db4272SNagarjuna Kristam 
161049db4272SNagarjuna Kristam static int __tegra_xudc_ep_enable(struct tegra_xudc_ep *ep,
161149db4272SNagarjuna Kristam 				  const struct usb_endpoint_descriptor *desc)
161249db4272SNagarjuna Kristam {
161349db4272SNagarjuna Kristam 	struct tegra_xudc *xudc = ep->xudc;
161449db4272SNagarjuna Kristam 	unsigned int i;
161549db4272SNagarjuna Kristam 	u32 val;
161649db4272SNagarjuna Kristam 
161749db4272SNagarjuna Kristam 	if (xudc->gadget.speed == USB_SPEED_SUPER &&
161849db4272SNagarjuna Kristam 		!usb_endpoint_xfer_control(desc) && !ep->usb_ep.comp_desc)
161949db4272SNagarjuna Kristam 		return -EINVAL;
162049db4272SNagarjuna Kristam 
162149db4272SNagarjuna Kristam 	/* Disable the EP if it is not disabled */
162249db4272SNagarjuna Kristam 	if (ep_ctx_read_state(ep->context) != EP_STATE_DISABLED)
162349db4272SNagarjuna Kristam 		__tegra_xudc_ep_disable(ep);
162449db4272SNagarjuna Kristam 
162549db4272SNagarjuna Kristam 	ep->desc = desc;
162649db4272SNagarjuna Kristam 	ep->comp_desc = ep->usb_ep.comp_desc;
162749db4272SNagarjuna Kristam 
162849db4272SNagarjuna Kristam 	if (usb_endpoint_xfer_isoc(desc)) {
162949db4272SNagarjuna Kristam 		if (xudc->nr_isoch_eps > XUDC_MAX_ISOCH_EPS) {
163049db4272SNagarjuna Kristam 			dev_err(xudc->dev, "too many isoch endpoints\n");
163149db4272SNagarjuna Kristam 			return -EBUSY;
163249db4272SNagarjuna Kristam 		}
163349db4272SNagarjuna Kristam 		xudc->nr_isoch_eps++;
163449db4272SNagarjuna Kristam 	}
163549db4272SNagarjuna Kristam 
163649db4272SNagarjuna Kristam 	memset(ep->transfer_ring, 0, XUDC_TRANSFER_RING_SIZE *
163749db4272SNagarjuna Kristam 	       sizeof(*ep->transfer_ring));
163849db4272SNagarjuna Kristam 	setup_link_trb(ep, &ep->transfer_ring[XUDC_TRANSFER_RING_SIZE - 1]);
163949db4272SNagarjuna Kristam 
164049db4272SNagarjuna Kristam 	ep->enq_ptr = 0;
164149db4272SNagarjuna Kristam 	ep->deq_ptr = 0;
164249db4272SNagarjuna Kristam 	ep->pcs = true;
164349db4272SNagarjuna Kristam 	ep->ring_full = false;
164449db4272SNagarjuna Kristam 	xudc->nr_enabled_eps++;
164549db4272SNagarjuna Kristam 
164649db4272SNagarjuna Kristam 	tegra_xudc_ep_context_setup(ep);
164749db4272SNagarjuna Kristam 
164849db4272SNagarjuna Kristam 	/*
164949db4272SNagarjuna Kristam 	 * No need to reload and un-halt EP0.  This will be done automatically
165049db4272SNagarjuna Kristam 	 * once a valid SETUP packet is received.
165149db4272SNagarjuna Kristam 	 */
165249db4272SNagarjuna Kristam 	if (usb_endpoint_xfer_control(desc))
165349db4272SNagarjuna Kristam 		goto out;
165449db4272SNagarjuna Kristam 
165549db4272SNagarjuna Kristam 	/*
165649db4272SNagarjuna Kristam 	 * Transition to configured state once the first non-control
165749db4272SNagarjuna Kristam 	 * endpoint is enabled.
165849db4272SNagarjuna Kristam 	 */
165949db4272SNagarjuna Kristam 	if (xudc->device_state == USB_STATE_ADDRESS) {
166049db4272SNagarjuna Kristam 		val = xudc_readl(xudc, CTRL);
166149db4272SNagarjuna Kristam 		val |= CTRL_RUN;
166249db4272SNagarjuna Kristam 		xudc_writel(xudc, val, CTRL);
166349db4272SNagarjuna Kristam 
166449db4272SNagarjuna Kristam 		xudc->device_state = USB_STATE_CONFIGURED;
166549db4272SNagarjuna Kristam 		usb_gadget_set_state(&xudc->gadget, xudc->device_state);
166649db4272SNagarjuna Kristam 	}
166749db4272SNagarjuna Kristam 
166849db4272SNagarjuna Kristam 	if (usb_endpoint_xfer_isoc(desc)) {
166949db4272SNagarjuna Kristam 		/*
167049db4272SNagarjuna Kristam 		 * Pause all bulk endpoints when enabling an isoch endpoint
167149db4272SNagarjuna Kristam 		 * to ensure the isoch endpoint is allocated enough bandwidth.
167249db4272SNagarjuna Kristam 		 */
167349db4272SNagarjuna Kristam 		for (i = 0; i < ARRAY_SIZE(xudc->ep); i++) {
167449db4272SNagarjuna Kristam 			if (xudc->ep[i].desc &&
167549db4272SNagarjuna Kristam 			    usb_endpoint_xfer_bulk(xudc->ep[i].desc))
167649db4272SNagarjuna Kristam 				ep_pause(xudc, i);
167749db4272SNagarjuna Kristam 		}
167849db4272SNagarjuna Kristam 	}
167949db4272SNagarjuna Kristam 
168049db4272SNagarjuna Kristam 	ep_reload(xudc, ep->index);
168149db4272SNagarjuna Kristam 	ep_unpause(xudc, ep->index);
168249db4272SNagarjuna Kristam 	ep_unhalt(xudc, ep->index);
168349db4272SNagarjuna Kristam 
168449db4272SNagarjuna Kristam 	if (usb_endpoint_xfer_isoc(desc)) {
168549db4272SNagarjuna Kristam 		for (i = 0; i < ARRAY_SIZE(xudc->ep); i++) {
168649db4272SNagarjuna Kristam 			if (xudc->ep[i].desc &&
168749db4272SNagarjuna Kristam 			    usb_endpoint_xfer_bulk(xudc->ep[i].desc))
168849db4272SNagarjuna Kristam 				ep_unpause(xudc, i);
168949db4272SNagarjuna Kristam 		}
169049db4272SNagarjuna Kristam 	}
169149db4272SNagarjuna Kristam 
169249db4272SNagarjuna Kristam out:
169349db4272SNagarjuna Kristam 	dev_info(xudc->dev, "EP %u (type: %s, dir: %s) enabled\n", ep->index,
169449db4272SNagarjuna Kristam 		 usb_ep_type_string(usb_endpoint_type(ep->desc)),
169549db4272SNagarjuna Kristam 		 usb_endpoint_dir_in(ep->desc) ? "in" : "out");
169649db4272SNagarjuna Kristam 
169749db4272SNagarjuna Kristam 	return 0;
169849db4272SNagarjuna Kristam }
169949db4272SNagarjuna Kristam 
170049db4272SNagarjuna Kristam static int tegra_xudc_ep_enable(struct usb_ep *usb_ep,
170149db4272SNagarjuna Kristam 				const struct usb_endpoint_descriptor *desc)
170249db4272SNagarjuna Kristam {
170349db4272SNagarjuna Kristam 	struct tegra_xudc_ep *ep;
170449db4272SNagarjuna Kristam 	struct tegra_xudc *xudc;
170549db4272SNagarjuna Kristam 	unsigned long flags;
170649db4272SNagarjuna Kristam 	int ret;
170749db4272SNagarjuna Kristam 
170849db4272SNagarjuna Kristam 	if  (!usb_ep || !desc || (desc->bDescriptorType != USB_DT_ENDPOINT))
170949db4272SNagarjuna Kristam 		return -EINVAL;
171049db4272SNagarjuna Kristam 
171149db4272SNagarjuna Kristam 	ep = to_xudc_ep(usb_ep);
171249db4272SNagarjuna Kristam 	xudc = ep->xudc;
171349db4272SNagarjuna Kristam 
171449db4272SNagarjuna Kristam 	spin_lock_irqsave(&xudc->lock, flags);
171549db4272SNagarjuna Kristam 	if (xudc->powergated) {
171649db4272SNagarjuna Kristam 		ret = -ESHUTDOWN;
171749db4272SNagarjuna Kristam 		goto unlock;
171849db4272SNagarjuna Kristam 	}
171949db4272SNagarjuna Kristam 
172049db4272SNagarjuna Kristam 	ret = __tegra_xudc_ep_enable(ep, desc);
172149db4272SNagarjuna Kristam unlock:
172249db4272SNagarjuna Kristam 	spin_unlock_irqrestore(&xudc->lock, flags);
172349db4272SNagarjuna Kristam 
172449db4272SNagarjuna Kristam 	return ret;
172549db4272SNagarjuna Kristam }
172649db4272SNagarjuna Kristam 
172749db4272SNagarjuna Kristam static struct usb_request *
172849db4272SNagarjuna Kristam tegra_xudc_ep_alloc_request(struct usb_ep *usb_ep, gfp_t gfp)
172949db4272SNagarjuna Kristam {
173049db4272SNagarjuna Kristam 	struct tegra_xudc_request *req;
173149db4272SNagarjuna Kristam 
173249db4272SNagarjuna Kristam 	req = kzalloc(sizeof(*req), gfp);
173349db4272SNagarjuna Kristam 	if (!req)
173449db4272SNagarjuna Kristam 		return NULL;
173549db4272SNagarjuna Kristam 
173649db4272SNagarjuna Kristam 	INIT_LIST_HEAD(&req->list);
173749db4272SNagarjuna Kristam 
173849db4272SNagarjuna Kristam 	return &req->usb_req;
173949db4272SNagarjuna Kristam }
174049db4272SNagarjuna Kristam 
174149db4272SNagarjuna Kristam static void tegra_xudc_ep_free_request(struct usb_ep *usb_ep,
174249db4272SNagarjuna Kristam 				       struct usb_request *usb_req)
174349db4272SNagarjuna Kristam {
174449db4272SNagarjuna Kristam 	struct tegra_xudc_request *req = to_xudc_req(usb_req);
174549db4272SNagarjuna Kristam 
174649db4272SNagarjuna Kristam 	kfree(req);
174749db4272SNagarjuna Kristam }
174849db4272SNagarjuna Kristam 
174949db4272SNagarjuna Kristam static struct usb_ep_ops tegra_xudc_ep_ops = {
175049db4272SNagarjuna Kristam 	.enable = tegra_xudc_ep_enable,
175149db4272SNagarjuna Kristam 	.disable = tegra_xudc_ep_disable,
175249db4272SNagarjuna Kristam 	.alloc_request = tegra_xudc_ep_alloc_request,
175349db4272SNagarjuna Kristam 	.free_request = tegra_xudc_ep_free_request,
175449db4272SNagarjuna Kristam 	.queue = tegra_xudc_ep_queue,
175549db4272SNagarjuna Kristam 	.dequeue = tegra_xudc_ep_dequeue,
175649db4272SNagarjuna Kristam 	.set_halt = tegra_xudc_ep_set_halt,
175749db4272SNagarjuna Kristam };
175849db4272SNagarjuna Kristam 
175949db4272SNagarjuna Kristam static int tegra_xudc_ep0_enable(struct usb_ep *usb_ep,
176049db4272SNagarjuna Kristam 				 const struct usb_endpoint_descriptor *desc)
176149db4272SNagarjuna Kristam {
176249db4272SNagarjuna Kristam 	return -EBUSY;
176349db4272SNagarjuna Kristam }
176449db4272SNagarjuna Kristam 
176549db4272SNagarjuna Kristam static int tegra_xudc_ep0_disable(struct usb_ep *usb_ep)
176649db4272SNagarjuna Kristam {
176749db4272SNagarjuna Kristam 	return -EBUSY;
176849db4272SNagarjuna Kristam }
176949db4272SNagarjuna Kristam 
177049db4272SNagarjuna Kristam static struct usb_ep_ops tegra_xudc_ep0_ops = {
177149db4272SNagarjuna Kristam 	.enable = tegra_xudc_ep0_enable,
177249db4272SNagarjuna Kristam 	.disable = tegra_xudc_ep0_disable,
177349db4272SNagarjuna Kristam 	.alloc_request = tegra_xudc_ep_alloc_request,
177449db4272SNagarjuna Kristam 	.free_request = tegra_xudc_ep_free_request,
177549db4272SNagarjuna Kristam 	.queue = tegra_xudc_ep_queue,
177649db4272SNagarjuna Kristam 	.dequeue = tegra_xudc_ep_dequeue,
177749db4272SNagarjuna Kristam 	.set_halt = tegra_xudc_ep_set_halt,
177849db4272SNagarjuna Kristam };
177949db4272SNagarjuna Kristam 
178049db4272SNagarjuna Kristam static int tegra_xudc_gadget_get_frame(struct usb_gadget *gadget)
178149db4272SNagarjuna Kristam {
178249db4272SNagarjuna Kristam 	struct tegra_xudc *xudc = to_xudc(gadget);
178349db4272SNagarjuna Kristam 	unsigned long flags;
178449db4272SNagarjuna Kristam 	int ret;
178549db4272SNagarjuna Kristam 
178649db4272SNagarjuna Kristam 	spin_lock_irqsave(&xudc->lock, flags);
178749db4272SNagarjuna Kristam 	if (xudc->powergated) {
178849db4272SNagarjuna Kristam 		ret = -ESHUTDOWN;
178949db4272SNagarjuna Kristam 		goto unlock;
179049db4272SNagarjuna Kristam 	}
179149db4272SNagarjuna Kristam 
179249db4272SNagarjuna Kristam 	ret = (xudc_readl(xudc, MFINDEX) & MFINDEX_FRAME_MASK) >>
179349db4272SNagarjuna Kristam 		MFINDEX_FRAME_SHIFT;
179449db4272SNagarjuna Kristam unlock:
179549db4272SNagarjuna Kristam 	spin_unlock_irqrestore(&xudc->lock, flags);
179649db4272SNagarjuna Kristam 
179749db4272SNagarjuna Kristam 	return ret;
179849db4272SNagarjuna Kristam }
179949db4272SNagarjuna Kristam 
180049db4272SNagarjuna Kristam static void tegra_xudc_resume_device_state(struct tegra_xudc *xudc)
180149db4272SNagarjuna Kristam {
180249db4272SNagarjuna Kristam 	unsigned int i;
180349db4272SNagarjuna Kristam 	u32 val;
180449db4272SNagarjuna Kristam 
180549db4272SNagarjuna Kristam 	ep_unpause_all(xudc);
180649db4272SNagarjuna Kristam 
180749db4272SNagarjuna Kristam 	/* Direct link to U0. */
180849db4272SNagarjuna Kristam 	val = xudc_readl(xudc, PORTSC);
180949db4272SNagarjuna Kristam 	if (((val & PORTSC_PLS_MASK) >> PORTSC_PLS_SHIFT) != PORTSC_PLS_U0) {
181049db4272SNagarjuna Kristam 		val &= ~(PORTSC_CHANGE_MASK | PORTSC_PLS_MASK);
181149db4272SNagarjuna Kristam 		val |= PORTSC_LWS | PORTSC_PLS(PORTSC_PLS_U0);
181249db4272SNagarjuna Kristam 		xudc_writel(xudc, val, PORTSC);
181349db4272SNagarjuna Kristam 	}
181449db4272SNagarjuna Kristam 
181549db4272SNagarjuna Kristam 	if (xudc->device_state == USB_STATE_SUSPENDED) {
181649db4272SNagarjuna Kristam 		xudc->device_state = xudc->resume_state;
181749db4272SNagarjuna Kristam 		usb_gadget_set_state(&xudc->gadget, xudc->device_state);
181849db4272SNagarjuna Kristam 		xudc->resume_state = 0;
181949db4272SNagarjuna Kristam 	}
182049db4272SNagarjuna Kristam 
182149db4272SNagarjuna Kristam 	/*
182249db4272SNagarjuna Kristam 	 * Doorbells may be dropped if they are sent too soon (< ~200ns)
182349db4272SNagarjuna Kristam 	 * after unpausing the endpoint.  Wait for 500ns just to be safe.
182449db4272SNagarjuna Kristam 	 */
182549db4272SNagarjuna Kristam 	ndelay(500);
182649db4272SNagarjuna Kristam 	for (i = 0; i < ARRAY_SIZE(xudc->ep); i++)
182749db4272SNagarjuna Kristam 		tegra_xudc_ep_ring_doorbell(&xudc->ep[i]);
182849db4272SNagarjuna Kristam }
182949db4272SNagarjuna Kristam 
183049db4272SNagarjuna Kristam static int tegra_xudc_gadget_wakeup(struct usb_gadget *gadget)
183149db4272SNagarjuna Kristam {
183249db4272SNagarjuna Kristam 	struct tegra_xudc *xudc = to_xudc(gadget);
183349db4272SNagarjuna Kristam 	unsigned long flags;
183449db4272SNagarjuna Kristam 	int ret = 0;
183549db4272SNagarjuna Kristam 	u32 val;
183649db4272SNagarjuna Kristam 
183749db4272SNagarjuna Kristam 	spin_lock_irqsave(&xudc->lock, flags);
183849db4272SNagarjuna Kristam 
183949db4272SNagarjuna Kristam 	if (xudc->powergated) {
184049db4272SNagarjuna Kristam 		ret = -ESHUTDOWN;
184149db4272SNagarjuna Kristam 		goto unlock;
184249db4272SNagarjuna Kristam 	}
184349db4272SNagarjuna Kristam 	val = xudc_readl(xudc, PORTPM);
184449db4272SNagarjuna Kristam 	dev_dbg(xudc->dev, "%s: PORTPM=%#x, speed=%x\n", __func__,
184549db4272SNagarjuna Kristam 			val, gadget->speed);
184649db4272SNagarjuna Kristam 
184749db4272SNagarjuna Kristam 	if (((xudc->gadget.speed <= USB_SPEED_HIGH) &&
184849db4272SNagarjuna Kristam 	     (val & PORTPM_RWE)) ||
184949db4272SNagarjuna Kristam 	    ((xudc->gadget.speed == USB_SPEED_SUPER) &&
185049db4272SNagarjuna Kristam 	     (val & PORTPM_FRWE))) {
185149db4272SNagarjuna Kristam 		tegra_xudc_resume_device_state(xudc);
185249db4272SNagarjuna Kristam 
185349db4272SNagarjuna Kristam 		/* Send Device Notification packet. */
185449db4272SNagarjuna Kristam 		if (xudc->gadget.speed == USB_SPEED_SUPER) {
185549db4272SNagarjuna Kristam 			val = DEVNOTIF_LO_TYPE(DEVNOTIF_LO_TYPE_FUNCTION_WAKE)
185649db4272SNagarjuna Kristam 					     | DEVNOTIF_LO_TRIG;
185749db4272SNagarjuna Kristam 			xudc_writel(xudc, 0, DEVNOTIF_HI);
185849db4272SNagarjuna Kristam 			xudc_writel(xudc, val, DEVNOTIF_LO);
185949db4272SNagarjuna Kristam 		}
186049db4272SNagarjuna Kristam 	}
186149db4272SNagarjuna Kristam 
186249db4272SNagarjuna Kristam unlock:
186349db4272SNagarjuna Kristam 	dev_dbg(xudc->dev, "%s: ret value is %d", __func__, ret);
186449db4272SNagarjuna Kristam 	spin_unlock_irqrestore(&xudc->lock, flags);
186549db4272SNagarjuna Kristam 
186649db4272SNagarjuna Kristam 	return ret;
186749db4272SNagarjuna Kristam }
186849db4272SNagarjuna Kristam 
186949db4272SNagarjuna Kristam static int tegra_xudc_gadget_pullup(struct usb_gadget *gadget, int is_on)
187049db4272SNagarjuna Kristam {
187149db4272SNagarjuna Kristam 	struct tegra_xudc *xudc = to_xudc(gadget);
187249db4272SNagarjuna Kristam 	unsigned long flags;
187349db4272SNagarjuna Kristam 	u32 val;
187449db4272SNagarjuna Kristam 
187549db4272SNagarjuna Kristam 	pm_runtime_get_sync(xudc->dev);
187649db4272SNagarjuna Kristam 
187749db4272SNagarjuna Kristam 	spin_lock_irqsave(&xudc->lock, flags);
187849db4272SNagarjuna Kristam 
187949db4272SNagarjuna Kristam 	if (is_on != xudc->pullup) {
188049db4272SNagarjuna Kristam 		val = xudc_readl(xudc, CTRL);
188149db4272SNagarjuna Kristam 		if (is_on)
188249db4272SNagarjuna Kristam 			val |= CTRL_ENABLE;
188349db4272SNagarjuna Kristam 		else
188449db4272SNagarjuna Kristam 			val &= ~CTRL_ENABLE;
188549db4272SNagarjuna Kristam 		xudc_writel(xudc, val, CTRL);
188649db4272SNagarjuna Kristam 	}
188749db4272SNagarjuna Kristam 
188849db4272SNagarjuna Kristam 	xudc->pullup = is_on;
188949db4272SNagarjuna Kristam 	dev_dbg(xudc->dev, "%s: pullup:%d", __func__, is_on);
189049db4272SNagarjuna Kristam 
189149db4272SNagarjuna Kristam 	spin_unlock_irqrestore(&xudc->lock, flags);
189249db4272SNagarjuna Kristam 
189349db4272SNagarjuna Kristam 	pm_runtime_put(xudc->dev);
189449db4272SNagarjuna Kristam 
189549db4272SNagarjuna Kristam 	return 0;
189649db4272SNagarjuna Kristam }
189749db4272SNagarjuna Kristam 
189849db4272SNagarjuna Kristam static int tegra_xudc_gadget_start(struct usb_gadget *gadget,
189949db4272SNagarjuna Kristam 				   struct usb_gadget_driver *driver)
190049db4272SNagarjuna Kristam {
190149db4272SNagarjuna Kristam 	struct tegra_xudc *xudc = to_xudc(gadget);
190249db4272SNagarjuna Kristam 	unsigned long flags;
190349db4272SNagarjuna Kristam 	u32 val;
190449db4272SNagarjuna Kristam 	int ret;
190549db4272SNagarjuna Kristam 
190649db4272SNagarjuna Kristam 	if (!driver)
190749db4272SNagarjuna Kristam 		return -EINVAL;
190849db4272SNagarjuna Kristam 
190949db4272SNagarjuna Kristam 	pm_runtime_get_sync(xudc->dev);
191049db4272SNagarjuna Kristam 
191149db4272SNagarjuna Kristam 	spin_lock_irqsave(&xudc->lock, flags);
191249db4272SNagarjuna Kristam 
191349db4272SNagarjuna Kristam 	if (xudc->driver) {
191449db4272SNagarjuna Kristam 		ret = -EBUSY;
191549db4272SNagarjuna Kristam 		goto unlock;
191649db4272SNagarjuna Kristam 	}
191749db4272SNagarjuna Kristam 
191849db4272SNagarjuna Kristam 	xudc->setup_state = WAIT_FOR_SETUP;
191949db4272SNagarjuna Kristam 	xudc->device_state = USB_STATE_DEFAULT;
192049db4272SNagarjuna Kristam 	usb_gadget_set_state(&xudc->gadget, xudc->device_state);
192149db4272SNagarjuna Kristam 
192249db4272SNagarjuna Kristam 	ret = __tegra_xudc_ep_enable(&xudc->ep[0], &tegra_xudc_ep0_desc);
192349db4272SNagarjuna Kristam 	if (ret < 0)
192449db4272SNagarjuna Kristam 		goto unlock;
192549db4272SNagarjuna Kristam 
192649db4272SNagarjuna Kristam 	val = xudc_readl(xudc, CTRL);
192749db4272SNagarjuna Kristam 	val |= CTRL_IE | CTRL_LSE;
192849db4272SNagarjuna Kristam 	xudc_writel(xudc, val, CTRL);
192949db4272SNagarjuna Kristam 
193049db4272SNagarjuna Kristam 	val = xudc_readl(xudc, PORTHALT);
193149db4272SNagarjuna Kristam 	val |= PORTHALT_STCHG_INTR_EN;
193249db4272SNagarjuna Kristam 	xudc_writel(xudc, val, PORTHALT);
193349db4272SNagarjuna Kristam 
193449db4272SNagarjuna Kristam 	if (xudc->pullup) {
193549db4272SNagarjuna Kristam 		val = xudc_readl(xudc, CTRL);
193649db4272SNagarjuna Kristam 		val |= CTRL_ENABLE;
193749db4272SNagarjuna Kristam 		xudc_writel(xudc, val, CTRL);
193849db4272SNagarjuna Kristam 	}
193949db4272SNagarjuna Kristam 
194049db4272SNagarjuna Kristam 	xudc->driver = driver;
194149db4272SNagarjuna Kristam unlock:
194249db4272SNagarjuna Kristam 	dev_dbg(xudc->dev, "%s: ret value is %d", __func__, ret);
194349db4272SNagarjuna Kristam 	spin_unlock_irqrestore(&xudc->lock, flags);
194449db4272SNagarjuna Kristam 
194549db4272SNagarjuna Kristam 	pm_runtime_put(xudc->dev);
194649db4272SNagarjuna Kristam 
194749db4272SNagarjuna Kristam 	return ret;
194849db4272SNagarjuna Kristam }
194949db4272SNagarjuna Kristam 
195049db4272SNagarjuna Kristam static int tegra_xudc_gadget_stop(struct usb_gadget *gadget)
195149db4272SNagarjuna Kristam {
195249db4272SNagarjuna Kristam 	struct tegra_xudc *xudc = to_xudc(gadget);
195349db4272SNagarjuna Kristam 	unsigned long flags;
195449db4272SNagarjuna Kristam 	u32 val;
195549db4272SNagarjuna Kristam 
195649db4272SNagarjuna Kristam 	pm_runtime_get_sync(xudc->dev);
195749db4272SNagarjuna Kristam 
195849db4272SNagarjuna Kristam 	spin_lock_irqsave(&xudc->lock, flags);
195949db4272SNagarjuna Kristam 
196049db4272SNagarjuna Kristam 	val = xudc_readl(xudc, CTRL);
196149db4272SNagarjuna Kristam 	val &= ~(CTRL_IE | CTRL_ENABLE);
196249db4272SNagarjuna Kristam 	xudc_writel(xudc, val, CTRL);
196349db4272SNagarjuna Kristam 
196449db4272SNagarjuna Kristam 	__tegra_xudc_ep_disable(&xudc->ep[0]);
196549db4272SNagarjuna Kristam 
196649db4272SNagarjuna Kristam 	xudc->driver = NULL;
196749db4272SNagarjuna Kristam 	dev_dbg(xudc->dev, "Gadget stopped");
196849db4272SNagarjuna Kristam 
196949db4272SNagarjuna Kristam 	spin_unlock_irqrestore(&xudc->lock, flags);
197049db4272SNagarjuna Kristam 
197149db4272SNagarjuna Kristam 	pm_runtime_put(xudc->dev);
197249db4272SNagarjuna Kristam 
197349db4272SNagarjuna Kristam 	return 0;
197449db4272SNagarjuna Kristam }
197549db4272SNagarjuna Kristam 
197649db4272SNagarjuna Kristam static int tegra_xudc_set_selfpowered(struct usb_gadget *gadget, int is_on)
197749db4272SNagarjuna Kristam {
197849db4272SNagarjuna Kristam 	struct tegra_xudc *xudc = to_xudc(gadget);
197949db4272SNagarjuna Kristam 
198049db4272SNagarjuna Kristam 	dev_dbg(xudc->dev, "%s: %d\n", __func__, is_on);
198149db4272SNagarjuna Kristam 	xudc->selfpowered = !!is_on;
198249db4272SNagarjuna Kristam 
198349db4272SNagarjuna Kristam 	return 0;
198449db4272SNagarjuna Kristam }
198549db4272SNagarjuna Kristam 
198649db4272SNagarjuna Kristam static struct usb_gadget_ops tegra_xudc_gadget_ops = {
198749db4272SNagarjuna Kristam 	.get_frame = tegra_xudc_gadget_get_frame,
198849db4272SNagarjuna Kristam 	.wakeup = tegra_xudc_gadget_wakeup,
198949db4272SNagarjuna Kristam 	.pullup = tegra_xudc_gadget_pullup,
199049db4272SNagarjuna Kristam 	.udc_start = tegra_xudc_gadget_start,
199149db4272SNagarjuna Kristam 	.udc_stop = tegra_xudc_gadget_stop,
199249db4272SNagarjuna Kristam 	.set_selfpowered = tegra_xudc_set_selfpowered,
199349db4272SNagarjuna Kristam };
199449db4272SNagarjuna Kristam 
199549db4272SNagarjuna Kristam static void no_op_complete(struct usb_ep *ep, struct usb_request *req)
199649db4272SNagarjuna Kristam {
199749db4272SNagarjuna Kristam }
199849db4272SNagarjuna Kristam 
199949db4272SNagarjuna Kristam static int
200049db4272SNagarjuna Kristam tegra_xudc_ep0_queue_status(struct tegra_xudc *xudc,
200149db4272SNagarjuna Kristam 		void (*cmpl)(struct usb_ep *, struct usb_request *))
200249db4272SNagarjuna Kristam {
200349db4272SNagarjuna Kristam 	xudc->ep0_req->usb_req.buf = NULL;
200449db4272SNagarjuna Kristam 	xudc->ep0_req->usb_req.dma = 0;
200549db4272SNagarjuna Kristam 	xudc->ep0_req->usb_req.length = 0;
200649db4272SNagarjuna Kristam 	xudc->ep0_req->usb_req.complete = cmpl;
200749db4272SNagarjuna Kristam 	xudc->ep0_req->usb_req.context = xudc;
200849db4272SNagarjuna Kristam 
200949db4272SNagarjuna Kristam 	return __tegra_xudc_ep_queue(&xudc->ep[0], xudc->ep0_req);
201049db4272SNagarjuna Kristam }
201149db4272SNagarjuna Kristam 
201249db4272SNagarjuna Kristam static int
201349db4272SNagarjuna Kristam tegra_xudc_ep0_queue_data(struct tegra_xudc *xudc, void *buf, size_t len,
201449db4272SNagarjuna Kristam 		void (*cmpl)(struct usb_ep *, struct usb_request *))
201549db4272SNagarjuna Kristam {
201649db4272SNagarjuna Kristam 	xudc->ep0_req->usb_req.buf = buf;
201749db4272SNagarjuna Kristam 	xudc->ep0_req->usb_req.length = len;
201849db4272SNagarjuna Kristam 	xudc->ep0_req->usb_req.complete = cmpl;
201949db4272SNagarjuna Kristam 	xudc->ep0_req->usb_req.context = xudc;
202049db4272SNagarjuna Kristam 
202149db4272SNagarjuna Kristam 	return __tegra_xudc_ep_queue(&xudc->ep[0], xudc->ep0_req);
202249db4272SNagarjuna Kristam }
202349db4272SNagarjuna Kristam 
202449db4272SNagarjuna Kristam static void tegra_xudc_ep0_req_done(struct tegra_xudc *xudc)
202549db4272SNagarjuna Kristam {
202649db4272SNagarjuna Kristam 	switch (xudc->setup_state) {
202749db4272SNagarjuna Kristam 	case DATA_STAGE_XFER:
202849db4272SNagarjuna Kristam 		xudc->setup_state = STATUS_STAGE_RECV;
202949db4272SNagarjuna Kristam 		tegra_xudc_ep0_queue_status(xudc, no_op_complete);
203049db4272SNagarjuna Kristam 		break;
203149db4272SNagarjuna Kristam 	case DATA_STAGE_RECV:
203249db4272SNagarjuna Kristam 		xudc->setup_state = STATUS_STAGE_XFER;
203349db4272SNagarjuna Kristam 		tegra_xudc_ep0_queue_status(xudc, no_op_complete);
203449db4272SNagarjuna Kristam 		break;
203549db4272SNagarjuna Kristam 	default:
203649db4272SNagarjuna Kristam 		xudc->setup_state = WAIT_FOR_SETUP;
203749db4272SNagarjuna Kristam 		break;
203849db4272SNagarjuna Kristam 	}
203949db4272SNagarjuna Kristam }
204049db4272SNagarjuna Kristam 
204149db4272SNagarjuna Kristam static int tegra_xudc_ep0_delegate_req(struct tegra_xudc *xudc,
204249db4272SNagarjuna Kristam 				       struct usb_ctrlrequest *ctrl)
204349db4272SNagarjuna Kristam {
204449db4272SNagarjuna Kristam 	int ret;
204549db4272SNagarjuna Kristam 
204649db4272SNagarjuna Kristam 	spin_unlock(&xudc->lock);
204749db4272SNagarjuna Kristam 	ret = xudc->driver->setup(&xudc->gadget, ctrl);
204849db4272SNagarjuna Kristam 	spin_lock(&xudc->lock);
204949db4272SNagarjuna Kristam 
205049db4272SNagarjuna Kristam 	return ret;
205149db4272SNagarjuna Kristam }
205249db4272SNagarjuna Kristam 
205349db4272SNagarjuna Kristam static void set_feature_complete(struct usb_ep *ep, struct usb_request *req)
205449db4272SNagarjuna Kristam {
205549db4272SNagarjuna Kristam 	struct tegra_xudc *xudc = req->context;
205649db4272SNagarjuna Kristam 
205749db4272SNagarjuna Kristam 	if (xudc->test_mode_pattern) {
205849db4272SNagarjuna Kristam 		xudc_writel(xudc, xudc->test_mode_pattern, PORT_TM);
205949db4272SNagarjuna Kristam 		xudc->test_mode_pattern = 0;
206049db4272SNagarjuna Kristam 	}
206149db4272SNagarjuna Kristam }
206249db4272SNagarjuna Kristam 
206349db4272SNagarjuna Kristam static int tegra_xudc_ep0_set_feature(struct tegra_xudc *xudc,
206449db4272SNagarjuna Kristam 				      struct usb_ctrlrequest *ctrl)
206549db4272SNagarjuna Kristam {
206649db4272SNagarjuna Kristam 	bool set = (ctrl->bRequest == USB_REQ_SET_FEATURE);
206749db4272SNagarjuna Kristam 	u32 feature = le16_to_cpu(ctrl->wValue);
206849db4272SNagarjuna Kristam 	u32 index = le16_to_cpu(ctrl->wIndex);
206949db4272SNagarjuna Kristam 	u32 val, ep;
207049db4272SNagarjuna Kristam 	int ret;
207149db4272SNagarjuna Kristam 
207249db4272SNagarjuna Kristam 	if (le16_to_cpu(ctrl->wLength) != 0)
207349db4272SNagarjuna Kristam 		return -EINVAL;
207449db4272SNagarjuna Kristam 
207549db4272SNagarjuna Kristam 	switch (ctrl->bRequestType & USB_RECIP_MASK) {
207649db4272SNagarjuna Kristam 	case USB_RECIP_DEVICE:
207749db4272SNagarjuna Kristam 		switch (feature) {
207849db4272SNagarjuna Kristam 		case USB_DEVICE_REMOTE_WAKEUP:
207949db4272SNagarjuna Kristam 			if ((xudc->gadget.speed == USB_SPEED_SUPER) ||
208049db4272SNagarjuna Kristam 			    (xudc->device_state == USB_STATE_DEFAULT))
208149db4272SNagarjuna Kristam 				return -EINVAL;
208249db4272SNagarjuna Kristam 
208349db4272SNagarjuna Kristam 			val = xudc_readl(xudc, PORTPM);
208449db4272SNagarjuna Kristam 			if (set)
208549db4272SNagarjuna Kristam 				val |= PORTPM_RWE;
208649db4272SNagarjuna Kristam 			else
208749db4272SNagarjuna Kristam 				val &= ~PORTPM_RWE;
208849db4272SNagarjuna Kristam 
208949db4272SNagarjuna Kristam 			xudc_writel(xudc, val, PORTPM);
209049db4272SNagarjuna Kristam 			break;
209149db4272SNagarjuna Kristam 		case USB_DEVICE_U1_ENABLE:
209249db4272SNagarjuna Kristam 		case USB_DEVICE_U2_ENABLE:
209349db4272SNagarjuna Kristam 			if ((xudc->device_state != USB_STATE_CONFIGURED) ||
209449db4272SNagarjuna Kristam 			    (xudc->gadget.speed != USB_SPEED_SUPER))
209549db4272SNagarjuna Kristam 				return -EINVAL;
209649db4272SNagarjuna Kristam 
209749db4272SNagarjuna Kristam 			val = xudc_readl(xudc, PORTPM);
209849db4272SNagarjuna Kristam 			if ((feature == USB_DEVICE_U1_ENABLE) &&
209949db4272SNagarjuna Kristam 			     xudc->soc->u1_enable) {
210049db4272SNagarjuna Kristam 				if (set)
210149db4272SNagarjuna Kristam 					val |= PORTPM_U1E;
210249db4272SNagarjuna Kristam 				else
210349db4272SNagarjuna Kristam 					val &= ~PORTPM_U1E;
210449db4272SNagarjuna Kristam 			}
210549db4272SNagarjuna Kristam 
210649db4272SNagarjuna Kristam 			if ((feature == USB_DEVICE_U2_ENABLE) &&
210749db4272SNagarjuna Kristam 			     xudc->soc->u2_enable) {
210849db4272SNagarjuna Kristam 				if (set)
210949db4272SNagarjuna Kristam 					val |= PORTPM_U2E;
211049db4272SNagarjuna Kristam 				else
211149db4272SNagarjuna Kristam 					val &= ~PORTPM_U2E;
211249db4272SNagarjuna Kristam 			}
211349db4272SNagarjuna Kristam 
211449db4272SNagarjuna Kristam 			xudc_writel(xudc, val, PORTPM);
211549db4272SNagarjuna Kristam 			break;
211649db4272SNagarjuna Kristam 		case USB_DEVICE_TEST_MODE:
211749db4272SNagarjuna Kristam 			if (xudc->gadget.speed != USB_SPEED_HIGH)
211849db4272SNagarjuna Kristam 				return -EINVAL;
211949db4272SNagarjuna Kristam 
212049db4272SNagarjuna Kristam 			if (!set)
212149db4272SNagarjuna Kristam 				return -EINVAL;
212249db4272SNagarjuna Kristam 
212349db4272SNagarjuna Kristam 			xudc->test_mode_pattern = index >> 8;
212449db4272SNagarjuna Kristam 			break;
212549db4272SNagarjuna Kristam 		default:
212649db4272SNagarjuna Kristam 			return -EINVAL;
212749db4272SNagarjuna Kristam 		}
212849db4272SNagarjuna Kristam 
212949db4272SNagarjuna Kristam 		break;
213049db4272SNagarjuna Kristam 	case USB_RECIP_INTERFACE:
213149db4272SNagarjuna Kristam 		if (xudc->device_state != USB_STATE_CONFIGURED)
213249db4272SNagarjuna Kristam 			return -EINVAL;
213349db4272SNagarjuna Kristam 
213449db4272SNagarjuna Kristam 		switch (feature) {
213549db4272SNagarjuna Kristam 		case USB_INTRF_FUNC_SUSPEND:
213649db4272SNagarjuna Kristam 			if (set) {
213749db4272SNagarjuna Kristam 				val = xudc_readl(xudc, PORTPM);
213849db4272SNagarjuna Kristam 
213949db4272SNagarjuna Kristam 				if (index & USB_INTRF_FUNC_SUSPEND_RW)
214049db4272SNagarjuna Kristam 					val |= PORTPM_FRWE;
214149db4272SNagarjuna Kristam 				else
214249db4272SNagarjuna Kristam 					val &= ~PORTPM_FRWE;
214349db4272SNagarjuna Kristam 
214449db4272SNagarjuna Kristam 				xudc_writel(xudc, val, PORTPM);
214549db4272SNagarjuna Kristam 			}
214649db4272SNagarjuna Kristam 
214749db4272SNagarjuna Kristam 			return tegra_xudc_ep0_delegate_req(xudc, ctrl);
214849db4272SNagarjuna Kristam 		default:
214949db4272SNagarjuna Kristam 			return -EINVAL;
215049db4272SNagarjuna Kristam 		}
215149db4272SNagarjuna Kristam 
215249db4272SNagarjuna Kristam 		break;
215349db4272SNagarjuna Kristam 	case USB_RECIP_ENDPOINT:
215449db4272SNagarjuna Kristam 		ep = (index & USB_ENDPOINT_NUMBER_MASK) * 2 +
215549db4272SNagarjuna Kristam 			((index & USB_DIR_IN) ? 1 : 0);
215649db4272SNagarjuna Kristam 
215749db4272SNagarjuna Kristam 		if ((xudc->device_state == USB_STATE_DEFAULT) ||
215849db4272SNagarjuna Kristam 		    ((xudc->device_state == USB_STATE_ADDRESS) &&
215949db4272SNagarjuna Kristam 		     (index != 0)))
216049db4272SNagarjuna Kristam 			return -EINVAL;
216149db4272SNagarjuna Kristam 
216249db4272SNagarjuna Kristam 		ret = __tegra_xudc_ep_set_halt(&xudc->ep[ep], set);
216349db4272SNagarjuna Kristam 		if (ret < 0)
216449db4272SNagarjuna Kristam 			return ret;
216549db4272SNagarjuna Kristam 		break;
216649db4272SNagarjuna Kristam 	default:
216749db4272SNagarjuna Kristam 		return -EINVAL;
216849db4272SNagarjuna Kristam 	}
216949db4272SNagarjuna Kristam 
217049db4272SNagarjuna Kristam 	return tegra_xudc_ep0_queue_status(xudc, set_feature_complete);
217149db4272SNagarjuna Kristam }
217249db4272SNagarjuna Kristam 
217349db4272SNagarjuna Kristam static int tegra_xudc_ep0_get_status(struct tegra_xudc *xudc,
217449db4272SNagarjuna Kristam 				     struct usb_ctrlrequest *ctrl)
217549db4272SNagarjuna Kristam {
217649db4272SNagarjuna Kristam 	struct tegra_xudc_ep_context *ep_ctx;
217749db4272SNagarjuna Kristam 	u32 val, ep, index = le16_to_cpu(ctrl->wIndex);
217849db4272SNagarjuna Kristam 	u16 status = 0;
217949db4272SNagarjuna Kristam 
218049db4272SNagarjuna Kristam 	if (!(ctrl->bRequestType & USB_DIR_IN))
218149db4272SNagarjuna Kristam 		return -EINVAL;
218249db4272SNagarjuna Kristam 
218349db4272SNagarjuna Kristam 	if ((le16_to_cpu(ctrl->wValue) != 0) ||
218449db4272SNagarjuna Kristam 	    (le16_to_cpu(ctrl->wLength) != 2))
218549db4272SNagarjuna Kristam 		return -EINVAL;
218649db4272SNagarjuna Kristam 
218749db4272SNagarjuna Kristam 	switch (ctrl->bRequestType & USB_RECIP_MASK) {
218849db4272SNagarjuna Kristam 	case USB_RECIP_DEVICE:
218949db4272SNagarjuna Kristam 		val = xudc_readl(xudc, PORTPM);
219049db4272SNagarjuna Kristam 
219149db4272SNagarjuna Kristam 		if (xudc->selfpowered)
219249db4272SNagarjuna Kristam 			status |= BIT(USB_DEVICE_SELF_POWERED);
219349db4272SNagarjuna Kristam 
219449db4272SNagarjuna Kristam 		if ((xudc->gadget.speed < USB_SPEED_SUPER) &&
219549db4272SNagarjuna Kristam 		    (val & PORTPM_RWE))
219649db4272SNagarjuna Kristam 			status |= BIT(USB_DEVICE_REMOTE_WAKEUP);
219749db4272SNagarjuna Kristam 
219849db4272SNagarjuna Kristam 		if (xudc->gadget.speed == USB_SPEED_SUPER) {
219949db4272SNagarjuna Kristam 			if (val & PORTPM_U1E)
220049db4272SNagarjuna Kristam 				status |= BIT(USB_DEV_STAT_U1_ENABLED);
220149db4272SNagarjuna Kristam 			if (val & PORTPM_U2E)
220249db4272SNagarjuna Kristam 				status |= BIT(USB_DEV_STAT_U2_ENABLED);
220349db4272SNagarjuna Kristam 		}
220449db4272SNagarjuna Kristam 		break;
220549db4272SNagarjuna Kristam 	case USB_RECIP_INTERFACE:
220649db4272SNagarjuna Kristam 		if (xudc->gadget.speed == USB_SPEED_SUPER) {
220749db4272SNagarjuna Kristam 			status |= USB_INTRF_STAT_FUNC_RW_CAP;
220849db4272SNagarjuna Kristam 			val = xudc_readl(xudc, PORTPM);
220949db4272SNagarjuna Kristam 			if (val & PORTPM_FRWE)
221049db4272SNagarjuna Kristam 				status |= USB_INTRF_STAT_FUNC_RW;
221149db4272SNagarjuna Kristam 		}
221249db4272SNagarjuna Kristam 		break;
221349db4272SNagarjuna Kristam 	case USB_RECIP_ENDPOINT:
221449db4272SNagarjuna Kristam 		ep = (index & USB_ENDPOINT_NUMBER_MASK) * 2 +
221549db4272SNagarjuna Kristam 			((index & USB_DIR_IN) ? 1 : 0);
221649db4272SNagarjuna Kristam 		ep_ctx = &xudc->ep_context[ep];
221749db4272SNagarjuna Kristam 
221849db4272SNagarjuna Kristam 		if ((xudc->device_state != USB_STATE_CONFIGURED) &&
221949db4272SNagarjuna Kristam 		    ((xudc->device_state != USB_STATE_ADDRESS) || (ep != 0)))
222049db4272SNagarjuna Kristam 			return -EINVAL;
222149db4272SNagarjuna Kristam 
222249db4272SNagarjuna Kristam 		if (ep_ctx_read_state(ep_ctx) == EP_STATE_DISABLED)
222349db4272SNagarjuna Kristam 			return -EINVAL;
222449db4272SNagarjuna Kristam 
222549db4272SNagarjuna Kristam 		if (xudc_readl(xudc, EP_HALT) & BIT(ep))
222649db4272SNagarjuna Kristam 			status |= BIT(USB_ENDPOINT_HALT);
222749db4272SNagarjuna Kristam 		break;
222849db4272SNagarjuna Kristam 	default:
222949db4272SNagarjuna Kristam 		return -EINVAL;
223049db4272SNagarjuna Kristam 	}
223149db4272SNagarjuna Kristam 
223249db4272SNagarjuna Kristam 	xudc->status_buf = cpu_to_le16(status);
223349db4272SNagarjuna Kristam 	return tegra_xudc_ep0_queue_data(xudc, &xudc->status_buf,
223449db4272SNagarjuna Kristam 					 sizeof(xudc->status_buf),
223549db4272SNagarjuna Kristam 					 no_op_complete);
223649db4272SNagarjuna Kristam }
223749db4272SNagarjuna Kristam 
223849db4272SNagarjuna Kristam static void set_sel_complete(struct usb_ep *ep, struct usb_request *req)
223949db4272SNagarjuna Kristam {
224049db4272SNagarjuna Kristam 	/* Nothing to do with SEL values */
224149db4272SNagarjuna Kristam }
224249db4272SNagarjuna Kristam 
224349db4272SNagarjuna Kristam static int tegra_xudc_ep0_set_sel(struct tegra_xudc *xudc,
224449db4272SNagarjuna Kristam 				  struct usb_ctrlrequest *ctrl)
224549db4272SNagarjuna Kristam {
224649db4272SNagarjuna Kristam 	if (ctrl->bRequestType != (USB_DIR_OUT | USB_RECIP_DEVICE |
224749db4272SNagarjuna Kristam 				     USB_TYPE_STANDARD))
224849db4272SNagarjuna Kristam 		return -EINVAL;
224949db4272SNagarjuna Kristam 
225049db4272SNagarjuna Kristam 	if (xudc->device_state == USB_STATE_DEFAULT)
225149db4272SNagarjuna Kristam 		return -EINVAL;
225249db4272SNagarjuna Kristam 
225349db4272SNagarjuna Kristam 	if ((le16_to_cpu(ctrl->wIndex) != 0) ||
225449db4272SNagarjuna Kristam 	    (le16_to_cpu(ctrl->wValue) != 0) ||
225549db4272SNagarjuna Kristam 	    (le16_to_cpu(ctrl->wLength) != 6))
225649db4272SNagarjuna Kristam 		return -EINVAL;
225749db4272SNagarjuna Kristam 
225849db4272SNagarjuna Kristam 	return tegra_xudc_ep0_queue_data(xudc, &xudc->sel_timing,
225949db4272SNagarjuna Kristam 					 sizeof(xudc->sel_timing),
226049db4272SNagarjuna Kristam 					 set_sel_complete);
226149db4272SNagarjuna Kristam }
226249db4272SNagarjuna Kristam 
226349db4272SNagarjuna Kristam static void set_isoch_delay_complete(struct usb_ep *ep, struct usb_request *req)
226449db4272SNagarjuna Kristam {
226549db4272SNagarjuna Kristam 	/* Nothing to do with isoch delay */
226649db4272SNagarjuna Kristam }
226749db4272SNagarjuna Kristam 
226849db4272SNagarjuna Kristam static int tegra_xudc_ep0_set_isoch_delay(struct tegra_xudc *xudc,
226949db4272SNagarjuna Kristam 					  struct usb_ctrlrequest *ctrl)
227049db4272SNagarjuna Kristam {
227149db4272SNagarjuna Kristam 	u32 delay = le16_to_cpu(ctrl->wValue);
227249db4272SNagarjuna Kristam 
227349db4272SNagarjuna Kristam 	if (ctrl->bRequestType != (USB_DIR_OUT | USB_RECIP_DEVICE |
227449db4272SNagarjuna Kristam 				   USB_TYPE_STANDARD))
227549db4272SNagarjuna Kristam 		return -EINVAL;
227649db4272SNagarjuna Kristam 
227749db4272SNagarjuna Kristam 	if ((delay > 65535) || (le16_to_cpu(ctrl->wIndex) != 0) ||
227849db4272SNagarjuna Kristam 	    (le16_to_cpu(ctrl->wLength) != 0))
227949db4272SNagarjuna Kristam 		return -EINVAL;
228049db4272SNagarjuna Kristam 
228149db4272SNagarjuna Kristam 	xudc->isoch_delay = delay;
228249db4272SNagarjuna Kristam 
228349db4272SNagarjuna Kristam 	return tegra_xudc_ep0_queue_status(xudc, set_isoch_delay_complete);
228449db4272SNagarjuna Kristam }
228549db4272SNagarjuna Kristam 
228649db4272SNagarjuna Kristam static void set_address_complete(struct usb_ep *ep, struct usb_request *req)
228749db4272SNagarjuna Kristam {
228849db4272SNagarjuna Kristam 	struct tegra_xudc *xudc = req->context;
228949db4272SNagarjuna Kristam 
229049db4272SNagarjuna Kristam 	if ((xudc->device_state == USB_STATE_DEFAULT) &&
229149db4272SNagarjuna Kristam 	    (xudc->dev_addr != 0)) {
229249db4272SNagarjuna Kristam 		xudc->device_state = USB_STATE_ADDRESS;
229349db4272SNagarjuna Kristam 		usb_gadget_set_state(&xudc->gadget, xudc->device_state);
229449db4272SNagarjuna Kristam 	} else if ((xudc->device_state == USB_STATE_ADDRESS) &&
229549db4272SNagarjuna Kristam 		   (xudc->dev_addr == 0)) {
229649db4272SNagarjuna Kristam 		xudc->device_state = USB_STATE_DEFAULT;
229749db4272SNagarjuna Kristam 		usb_gadget_set_state(&xudc->gadget, xudc->device_state);
229849db4272SNagarjuna Kristam 	}
229949db4272SNagarjuna Kristam }
230049db4272SNagarjuna Kristam 
230149db4272SNagarjuna Kristam static int tegra_xudc_ep0_set_address(struct tegra_xudc *xudc,
230249db4272SNagarjuna Kristam 				      struct usb_ctrlrequest *ctrl)
230349db4272SNagarjuna Kristam {
230449db4272SNagarjuna Kristam 	struct tegra_xudc_ep *ep0 = &xudc->ep[0];
230549db4272SNagarjuna Kristam 	u32 val, addr = le16_to_cpu(ctrl->wValue);
230649db4272SNagarjuna Kristam 
230749db4272SNagarjuna Kristam 	if (ctrl->bRequestType != (USB_DIR_OUT | USB_RECIP_DEVICE |
230849db4272SNagarjuna Kristam 				     USB_TYPE_STANDARD))
230949db4272SNagarjuna Kristam 		return -EINVAL;
231049db4272SNagarjuna Kristam 
231149db4272SNagarjuna Kristam 	if ((addr > 127) || (le16_to_cpu(ctrl->wIndex) != 0) ||
231249db4272SNagarjuna Kristam 	    (le16_to_cpu(ctrl->wLength) != 0))
231349db4272SNagarjuna Kristam 		return -EINVAL;
231449db4272SNagarjuna Kristam 
231549db4272SNagarjuna Kristam 	if (xudc->device_state == USB_STATE_CONFIGURED)
231649db4272SNagarjuna Kristam 		return -EINVAL;
231749db4272SNagarjuna Kristam 
231849db4272SNagarjuna Kristam 	dev_dbg(xudc->dev, "set address: %u\n", addr);
231949db4272SNagarjuna Kristam 
232049db4272SNagarjuna Kristam 	xudc->dev_addr = addr;
232149db4272SNagarjuna Kristam 	val = xudc_readl(xudc, CTRL);
232249db4272SNagarjuna Kristam 	val &= ~(CTRL_DEVADDR_MASK);
232349db4272SNagarjuna Kristam 	val |= CTRL_DEVADDR(addr);
232449db4272SNagarjuna Kristam 	xudc_writel(xudc, val, CTRL);
232549db4272SNagarjuna Kristam 
232649db4272SNagarjuna Kristam 	ep_ctx_write_devaddr(ep0->context, addr);
232749db4272SNagarjuna Kristam 
232849db4272SNagarjuna Kristam 	return tegra_xudc_ep0_queue_status(xudc, set_address_complete);
232949db4272SNagarjuna Kristam }
233049db4272SNagarjuna Kristam 
233149db4272SNagarjuna Kristam static int tegra_xudc_ep0_standard_req(struct tegra_xudc *xudc,
233249db4272SNagarjuna Kristam 				      struct usb_ctrlrequest *ctrl)
233349db4272SNagarjuna Kristam {
233449db4272SNagarjuna Kristam 	int ret;
233549db4272SNagarjuna Kristam 
233649db4272SNagarjuna Kristam 	switch (ctrl->bRequest) {
233749db4272SNagarjuna Kristam 	case USB_REQ_GET_STATUS:
233849db4272SNagarjuna Kristam 		dev_dbg(xudc->dev, "USB_REQ_GET_STATUS\n");
233949db4272SNagarjuna Kristam 		ret = tegra_xudc_ep0_get_status(xudc, ctrl);
234049db4272SNagarjuna Kristam 		break;
234149db4272SNagarjuna Kristam 	case USB_REQ_SET_ADDRESS:
234249db4272SNagarjuna Kristam 		dev_dbg(xudc->dev, "USB_REQ_SET_ADDRESS\n");
234349db4272SNagarjuna Kristam 		ret = tegra_xudc_ep0_set_address(xudc, ctrl);
234449db4272SNagarjuna Kristam 		break;
234549db4272SNagarjuna Kristam 	case USB_REQ_SET_SEL:
234649db4272SNagarjuna Kristam 		dev_dbg(xudc->dev, "USB_REQ_SET_SEL\n");
234749db4272SNagarjuna Kristam 		ret = tegra_xudc_ep0_set_sel(xudc, ctrl);
234849db4272SNagarjuna Kristam 		break;
234949db4272SNagarjuna Kristam 	case USB_REQ_SET_ISOCH_DELAY:
235049db4272SNagarjuna Kristam 		dev_dbg(xudc->dev, "USB_REQ_SET_ISOCH_DELAY\n");
235149db4272SNagarjuna Kristam 		ret = tegra_xudc_ep0_set_isoch_delay(xudc, ctrl);
235249db4272SNagarjuna Kristam 		break;
235349db4272SNagarjuna Kristam 	case USB_REQ_CLEAR_FEATURE:
235449db4272SNagarjuna Kristam 	case USB_REQ_SET_FEATURE:
235549db4272SNagarjuna Kristam 		dev_dbg(xudc->dev, "USB_REQ_CLEAR/SET_FEATURE\n");
235649db4272SNagarjuna Kristam 		ret = tegra_xudc_ep0_set_feature(xudc, ctrl);
235749db4272SNagarjuna Kristam 		break;
235849db4272SNagarjuna Kristam 	case USB_REQ_SET_CONFIGURATION:
235949db4272SNagarjuna Kristam 		dev_dbg(xudc->dev, "USB_REQ_SET_CONFIGURATION\n");
236049db4272SNagarjuna Kristam 		/*
236149db4272SNagarjuna Kristam 		 * In theory we need to clear RUN bit before status stage of
236249db4272SNagarjuna Kristam 		 * deconfig request sent, but this seems to be causing problems.
236349db4272SNagarjuna Kristam 		 * Clear RUN once all endpoints are disabled instead.
236449db4272SNagarjuna Kristam 		 */
236549db4272SNagarjuna Kristam 		fallthrough;
236649db4272SNagarjuna Kristam 	default:
236749db4272SNagarjuna Kristam 		ret = tegra_xudc_ep0_delegate_req(xudc, ctrl);
236849db4272SNagarjuna Kristam 		break;
236949db4272SNagarjuna Kristam 	}
237049db4272SNagarjuna Kristam 
237149db4272SNagarjuna Kristam 	return ret;
237249db4272SNagarjuna Kristam }
237349db4272SNagarjuna Kristam 
237449db4272SNagarjuna Kristam static void tegra_xudc_handle_ep0_setup_packet(struct tegra_xudc *xudc,
237549db4272SNagarjuna Kristam 					       struct usb_ctrlrequest *ctrl,
237649db4272SNagarjuna Kristam 					       u16 seq_num)
237749db4272SNagarjuna Kristam {
237849db4272SNagarjuna Kristam 	int ret;
237949db4272SNagarjuna Kristam 
238049db4272SNagarjuna Kristam 	xudc->setup_seq_num = seq_num;
238149db4272SNagarjuna Kristam 
238249db4272SNagarjuna Kristam 	/* Ensure EP0 is unhalted. */
238349db4272SNagarjuna Kristam 	ep_unhalt(xudc, 0);
238449db4272SNagarjuna Kristam 
238549db4272SNagarjuna Kristam 	/*
238649db4272SNagarjuna Kristam 	 * On Tegra210, setup packets with sequence numbers 0xfffe or 0xffff
238749db4272SNagarjuna Kristam 	 * are invalid.  Halt EP0 until we get a valid packet.
238849db4272SNagarjuna Kristam 	 */
238949db4272SNagarjuna Kristam 	if (xudc->soc->invalid_seq_num &&
239049db4272SNagarjuna Kristam 	    (seq_num == 0xfffe || seq_num == 0xffff)) {
239149db4272SNagarjuna Kristam 		dev_warn(xudc->dev, "invalid sequence number detected\n");
239249db4272SNagarjuna Kristam 		ep_halt(xudc, 0);
239349db4272SNagarjuna Kristam 		return;
239449db4272SNagarjuna Kristam 	}
239549db4272SNagarjuna Kristam 
239649db4272SNagarjuna Kristam 	if (ctrl->wLength)
239749db4272SNagarjuna Kristam 		xudc->setup_state = (ctrl->bRequestType & USB_DIR_IN) ?
239849db4272SNagarjuna Kristam 			DATA_STAGE_XFER :  DATA_STAGE_RECV;
239949db4272SNagarjuna Kristam 	else
240049db4272SNagarjuna Kristam 		xudc->setup_state = STATUS_STAGE_XFER;
240149db4272SNagarjuna Kristam 
240249db4272SNagarjuna Kristam 	if ((ctrl->bRequestType & USB_TYPE_MASK) == USB_TYPE_STANDARD)
240349db4272SNagarjuna Kristam 		ret = tegra_xudc_ep0_standard_req(xudc, ctrl);
240449db4272SNagarjuna Kristam 	else
240549db4272SNagarjuna Kristam 		ret = tegra_xudc_ep0_delegate_req(xudc, ctrl);
240649db4272SNagarjuna Kristam 
240749db4272SNagarjuna Kristam 	if (ret < 0) {
240849db4272SNagarjuna Kristam 		dev_warn(xudc->dev, "setup request failed: %d\n", ret);
240949db4272SNagarjuna Kristam 		xudc->setup_state = WAIT_FOR_SETUP;
241049db4272SNagarjuna Kristam 		ep_halt(xudc, 0);
241149db4272SNagarjuna Kristam 	}
241249db4272SNagarjuna Kristam }
241349db4272SNagarjuna Kristam 
241449db4272SNagarjuna Kristam static void tegra_xudc_handle_ep0_event(struct tegra_xudc *xudc,
241549db4272SNagarjuna Kristam 					struct tegra_xudc_trb *event)
241649db4272SNagarjuna Kristam {
241749db4272SNagarjuna Kristam 	struct usb_ctrlrequest *ctrl = (struct usb_ctrlrequest *)event;
241849db4272SNagarjuna Kristam 	u16 seq_num = trb_read_seq_num(event);
241949db4272SNagarjuna Kristam 
242049db4272SNagarjuna Kristam 	if (xudc->setup_state != WAIT_FOR_SETUP) {
242149db4272SNagarjuna Kristam 		/*
242249db4272SNagarjuna Kristam 		 * The controller is in the process of handling another
242349db4272SNagarjuna Kristam 		 * setup request.  Queue subsequent requests and handle
242449db4272SNagarjuna Kristam 		 * the last one once the controller reports a sequence
242549db4272SNagarjuna Kristam 		 * number error.
242649db4272SNagarjuna Kristam 		 */
242749db4272SNagarjuna Kristam 		memcpy(&xudc->setup_packet.ctrl_req, ctrl, sizeof(*ctrl));
242849db4272SNagarjuna Kristam 		xudc->setup_packet.seq_num = seq_num;
242949db4272SNagarjuna Kristam 		xudc->queued_setup_packet = true;
243049db4272SNagarjuna Kristam 	} else {
243149db4272SNagarjuna Kristam 		tegra_xudc_handle_ep0_setup_packet(xudc, ctrl, seq_num);
243249db4272SNagarjuna Kristam 	}
243349db4272SNagarjuna Kristam }
243449db4272SNagarjuna Kristam 
243549db4272SNagarjuna Kristam static struct tegra_xudc_request *
243649db4272SNagarjuna Kristam trb_to_request(struct tegra_xudc_ep *ep, struct tegra_xudc_trb *trb)
243749db4272SNagarjuna Kristam {
243849db4272SNagarjuna Kristam 	struct tegra_xudc_request *req;
243949db4272SNagarjuna Kristam 
244049db4272SNagarjuna Kristam 	list_for_each_entry(req, &ep->queue, list) {
244149db4272SNagarjuna Kristam 		if (!req->trbs_queued)
244249db4272SNagarjuna Kristam 			break;
244349db4272SNagarjuna Kristam 
244449db4272SNagarjuna Kristam 		if (trb_in_request(ep, req, trb))
244549db4272SNagarjuna Kristam 			return req;
244649db4272SNagarjuna Kristam 	}
244749db4272SNagarjuna Kristam 
244849db4272SNagarjuna Kristam 	return NULL;
244949db4272SNagarjuna Kristam }
245049db4272SNagarjuna Kristam 
245149db4272SNagarjuna Kristam static void tegra_xudc_handle_transfer_completion(struct tegra_xudc *xudc,
245249db4272SNagarjuna Kristam 						  struct tegra_xudc_ep *ep,
245349db4272SNagarjuna Kristam 						  struct tegra_xudc_trb *event)
245449db4272SNagarjuna Kristam {
245549db4272SNagarjuna Kristam 	struct tegra_xudc_request *req;
245649db4272SNagarjuna Kristam 	struct tegra_xudc_trb *trb;
245749db4272SNagarjuna Kristam 	bool short_packet;
245849db4272SNagarjuna Kristam 
245949db4272SNagarjuna Kristam 	short_packet = (trb_read_cmpl_code(event) ==
246049db4272SNagarjuna Kristam 			TRB_CMPL_CODE_SHORT_PACKET);
246149db4272SNagarjuna Kristam 
246249db4272SNagarjuna Kristam 	trb = trb_phys_to_virt(ep, trb_read_data_ptr(event));
246349db4272SNagarjuna Kristam 	req = trb_to_request(ep, trb);
246449db4272SNagarjuna Kristam 
246549db4272SNagarjuna Kristam 	/*
246649db4272SNagarjuna Kristam 	 * TDs are complete on short packet or when the completed TRB is the
246749db4272SNagarjuna Kristam 	 * last TRB in the TD (the CHAIN bit is unset).
246849db4272SNagarjuna Kristam 	 */
246949db4272SNagarjuna Kristam 	if (req && (short_packet || (!trb_read_chain(trb) &&
247049db4272SNagarjuna Kristam 		(req->trbs_needed == req->trbs_queued)))) {
247149db4272SNagarjuna Kristam 		struct tegra_xudc_trb *last = req->last_trb;
247249db4272SNagarjuna Kristam 		unsigned int residual;
247349db4272SNagarjuna Kristam 
247449db4272SNagarjuna Kristam 		residual = trb_read_transfer_len(event);
247549db4272SNagarjuna Kristam 		req->usb_req.actual = req->usb_req.length - residual;
247649db4272SNagarjuna Kristam 
247749db4272SNagarjuna Kristam 		dev_dbg(xudc->dev, "bytes transferred %u / %u\n",
247849db4272SNagarjuna Kristam 			req->usb_req.actual, req->usb_req.length);
247949db4272SNagarjuna Kristam 
248049db4272SNagarjuna Kristam 		tegra_xudc_req_done(ep, req, 0);
248149db4272SNagarjuna Kristam 
248249db4272SNagarjuna Kristam 		if (ep->desc && usb_endpoint_xfer_control(ep->desc))
248349db4272SNagarjuna Kristam 			tegra_xudc_ep0_req_done(xudc);
248449db4272SNagarjuna Kristam 
248549db4272SNagarjuna Kristam 		/*
248649db4272SNagarjuna Kristam 		 * Advance the dequeue pointer past the end of the current TD
248749db4272SNagarjuna Kristam 		 * on short packet completion.
248849db4272SNagarjuna Kristam 		 */
248949db4272SNagarjuna Kristam 		if (short_packet) {
249049db4272SNagarjuna Kristam 			ep->deq_ptr = (last - ep->transfer_ring) + 1;
249149db4272SNagarjuna Kristam 			if (ep->deq_ptr == XUDC_TRANSFER_RING_SIZE - 1)
249249db4272SNagarjuna Kristam 				ep->deq_ptr = 0;
249349db4272SNagarjuna Kristam 		}
249449db4272SNagarjuna Kristam 	} else if (!req) {
249549db4272SNagarjuna Kristam 		dev_warn(xudc->dev, "transfer event on dequeued request\n");
249649db4272SNagarjuna Kristam 	}
249749db4272SNagarjuna Kristam 
249849db4272SNagarjuna Kristam 	if (ep->desc)
249949db4272SNagarjuna Kristam 		tegra_xudc_ep_kick_queue(ep);
250049db4272SNagarjuna Kristam }
250149db4272SNagarjuna Kristam 
250249db4272SNagarjuna Kristam static void tegra_xudc_handle_transfer_event(struct tegra_xudc *xudc,
250349db4272SNagarjuna Kristam 					     struct tegra_xudc_trb *event)
250449db4272SNagarjuna Kristam {
250549db4272SNagarjuna Kristam 	unsigned int ep_index = trb_read_endpoint_id(event);
250649db4272SNagarjuna Kristam 	struct tegra_xudc_ep *ep = &xudc->ep[ep_index];
250749db4272SNagarjuna Kristam 	struct tegra_xudc_trb *trb;
250849db4272SNagarjuna Kristam 	u16 comp_code;
250949db4272SNagarjuna Kristam 
251049db4272SNagarjuna Kristam 	if (ep_ctx_read_state(ep->context) == EP_STATE_DISABLED) {
251149db4272SNagarjuna Kristam 		dev_warn(xudc->dev, "transfer event on disabled EP %u\n",
251249db4272SNagarjuna Kristam 			 ep_index);
251349db4272SNagarjuna Kristam 		return;
251449db4272SNagarjuna Kristam 	}
251549db4272SNagarjuna Kristam 
251649db4272SNagarjuna Kristam 	/* Update transfer ring dequeue pointer. */
251749db4272SNagarjuna Kristam 	trb = trb_phys_to_virt(ep, trb_read_data_ptr(event));
251849db4272SNagarjuna Kristam 	comp_code = trb_read_cmpl_code(event);
251949db4272SNagarjuna Kristam 	if (comp_code != TRB_CMPL_CODE_BABBLE_DETECTED_ERR) {
252049db4272SNagarjuna Kristam 		ep->deq_ptr = (trb - ep->transfer_ring) + 1;
252149db4272SNagarjuna Kristam 
252249db4272SNagarjuna Kristam 		if (ep->deq_ptr == XUDC_TRANSFER_RING_SIZE - 1)
252349db4272SNagarjuna Kristam 			ep->deq_ptr = 0;
252449db4272SNagarjuna Kristam 		ep->ring_full = false;
252549db4272SNagarjuna Kristam 	}
252649db4272SNagarjuna Kristam 
252749db4272SNagarjuna Kristam 	switch (comp_code) {
252849db4272SNagarjuna Kristam 	case TRB_CMPL_CODE_SUCCESS:
252949db4272SNagarjuna Kristam 	case TRB_CMPL_CODE_SHORT_PACKET:
253049db4272SNagarjuna Kristam 		tegra_xudc_handle_transfer_completion(xudc, ep, event);
253149db4272SNagarjuna Kristam 		break;
253249db4272SNagarjuna Kristam 	case TRB_CMPL_CODE_HOST_REJECTED:
253349db4272SNagarjuna Kristam 		dev_info(xudc->dev, "stream rejected on EP %u\n", ep_index);
253449db4272SNagarjuna Kristam 
253549db4272SNagarjuna Kristam 		ep->stream_rejected = true;
253649db4272SNagarjuna Kristam 		break;
253749db4272SNagarjuna Kristam 	case TRB_CMPL_CODE_PRIME_PIPE_RECEIVED:
253849db4272SNagarjuna Kristam 		dev_info(xudc->dev, "prime pipe received on EP %u\n", ep_index);
253949db4272SNagarjuna Kristam 
254049db4272SNagarjuna Kristam 		if (ep->stream_rejected) {
254149db4272SNagarjuna Kristam 			ep->stream_rejected = false;
254249db4272SNagarjuna Kristam 			/*
254349db4272SNagarjuna Kristam 			 * An EP is stopped when a stream is rejected.  Wait
254449db4272SNagarjuna Kristam 			 * for the EP to report that it is stopped and then
254549db4272SNagarjuna Kristam 			 * un-stop it.
254649db4272SNagarjuna Kristam 			 */
254749db4272SNagarjuna Kristam 			ep_wait_for_stopped(xudc, ep_index);
254849db4272SNagarjuna Kristam 		}
254949db4272SNagarjuna Kristam 		tegra_xudc_ep_ring_doorbell(ep);
255049db4272SNagarjuna Kristam 		break;
255149db4272SNagarjuna Kristam 	case TRB_CMPL_CODE_BABBLE_DETECTED_ERR:
255249db4272SNagarjuna Kristam 		/*
255349db4272SNagarjuna Kristam 		 * Wait for the EP to be stopped so the controller stops
255449db4272SNagarjuna Kristam 		 * processing doorbells.
255549db4272SNagarjuna Kristam 		 */
255649db4272SNagarjuna Kristam 		ep_wait_for_stopped(xudc, ep_index);
255749db4272SNagarjuna Kristam 		ep->enq_ptr = ep->deq_ptr;
255849db4272SNagarjuna Kristam 		tegra_xudc_ep_nuke(ep, -EIO);
255949db4272SNagarjuna Kristam 		/* FALLTHROUGH */
256049db4272SNagarjuna Kristam 	case TRB_CMPL_CODE_STREAM_NUMP_ERROR:
256149db4272SNagarjuna Kristam 	case TRB_CMPL_CODE_CTRL_DIR_ERR:
256249db4272SNagarjuna Kristam 	case TRB_CMPL_CODE_INVALID_STREAM_TYPE_ERR:
256349db4272SNagarjuna Kristam 	case TRB_CMPL_CODE_RING_UNDERRUN:
256449db4272SNagarjuna Kristam 	case TRB_CMPL_CODE_RING_OVERRUN:
256549db4272SNagarjuna Kristam 	case TRB_CMPL_CODE_ISOCH_BUFFER_OVERRUN:
256649db4272SNagarjuna Kristam 	case TRB_CMPL_CODE_USB_TRANS_ERR:
256749db4272SNagarjuna Kristam 	case TRB_CMPL_CODE_TRB_ERR:
256849db4272SNagarjuna Kristam 		dev_err(xudc->dev, "completion error %#x on EP %u\n",
256949db4272SNagarjuna Kristam 			comp_code, ep_index);
257049db4272SNagarjuna Kristam 
257149db4272SNagarjuna Kristam 		ep_halt(xudc, ep_index);
257249db4272SNagarjuna Kristam 		break;
257349db4272SNagarjuna Kristam 	case TRB_CMPL_CODE_CTRL_SEQNUM_ERR:
257449db4272SNagarjuna Kristam 		dev_info(xudc->dev, "sequence number error\n");
257549db4272SNagarjuna Kristam 
257649db4272SNagarjuna Kristam 		/*
257749db4272SNagarjuna Kristam 		 * Kill any queued control request and skip to the last
257849db4272SNagarjuna Kristam 		 * setup packet we received.
257949db4272SNagarjuna Kristam 		 */
258049db4272SNagarjuna Kristam 		tegra_xudc_ep_nuke(ep, -EINVAL);
258149db4272SNagarjuna Kristam 		xudc->setup_state = WAIT_FOR_SETUP;
258249db4272SNagarjuna Kristam 		if (!xudc->queued_setup_packet)
258349db4272SNagarjuna Kristam 			break;
258449db4272SNagarjuna Kristam 
258549db4272SNagarjuna Kristam 		tegra_xudc_handle_ep0_setup_packet(xudc,
258649db4272SNagarjuna Kristam 						   &xudc->setup_packet.ctrl_req,
258749db4272SNagarjuna Kristam 						   xudc->setup_packet.seq_num);
258849db4272SNagarjuna Kristam 		xudc->queued_setup_packet = false;
258949db4272SNagarjuna Kristam 		break;
259049db4272SNagarjuna Kristam 	case TRB_CMPL_CODE_STOPPED:
259149db4272SNagarjuna Kristam 		dev_dbg(xudc->dev, "stop completion code on EP %u\n",
259249db4272SNagarjuna Kristam 			ep_index);
259349db4272SNagarjuna Kristam 
259449db4272SNagarjuna Kristam 		/* Disconnected. */
259549db4272SNagarjuna Kristam 		tegra_xudc_ep_nuke(ep, -ECONNREFUSED);
259649db4272SNagarjuna Kristam 		break;
259749db4272SNagarjuna Kristam 	default:
259849db4272SNagarjuna Kristam 		dev_dbg(xudc->dev, "completion event %#x on EP %u\n",
259949db4272SNagarjuna Kristam 			comp_code, ep_index);
260049db4272SNagarjuna Kristam 		break;
260149db4272SNagarjuna Kristam 	}
260249db4272SNagarjuna Kristam }
260349db4272SNagarjuna Kristam 
260449db4272SNagarjuna Kristam static void tegra_xudc_reset(struct tegra_xudc *xudc)
260549db4272SNagarjuna Kristam {
260649db4272SNagarjuna Kristam 	struct tegra_xudc_ep *ep0 = &xudc->ep[0];
260749db4272SNagarjuna Kristam 	dma_addr_t deq_ptr;
260849db4272SNagarjuna Kristam 	unsigned int i;
260949db4272SNagarjuna Kristam 
261049db4272SNagarjuna Kristam 	xudc->setup_state = WAIT_FOR_SETUP;
261149db4272SNagarjuna Kristam 	xudc->device_state = USB_STATE_DEFAULT;
261249db4272SNagarjuna Kristam 	usb_gadget_set_state(&xudc->gadget, xudc->device_state);
261349db4272SNagarjuna Kristam 
261449db4272SNagarjuna Kristam 	ep_unpause_all(xudc);
261549db4272SNagarjuna Kristam 
261649db4272SNagarjuna Kristam 	for (i = 0; i < ARRAY_SIZE(xudc->ep); i++)
261749db4272SNagarjuna Kristam 		tegra_xudc_ep_nuke(&xudc->ep[i], -ESHUTDOWN);
261849db4272SNagarjuna Kristam 
261949db4272SNagarjuna Kristam 	/*
262049db4272SNagarjuna Kristam 	 * Reset sequence number and dequeue pointer to flush the transfer
262149db4272SNagarjuna Kristam 	 * ring.
262249db4272SNagarjuna Kristam 	 */
262349db4272SNagarjuna Kristam 	ep0->deq_ptr = ep0->enq_ptr;
262449db4272SNagarjuna Kristam 	ep0->ring_full = false;
262549db4272SNagarjuna Kristam 
262649db4272SNagarjuna Kristam 	xudc->setup_seq_num = 0;
262749db4272SNagarjuna Kristam 	xudc->queued_setup_packet = false;
262849db4272SNagarjuna Kristam 
262949db4272SNagarjuna Kristam 	ep_ctx_write_seq_num(ep0->context, xudc->setup_seq_num);
263049db4272SNagarjuna Kristam 
263149db4272SNagarjuna Kristam 	deq_ptr = trb_virt_to_phys(ep0, &ep0->transfer_ring[ep0->deq_ptr]);
263249db4272SNagarjuna Kristam 
263349db4272SNagarjuna Kristam 	if (!dma_mapping_error(xudc->dev, deq_ptr)) {
263449db4272SNagarjuna Kristam 		ep_ctx_write_deq_ptr(ep0->context, deq_ptr);
263549db4272SNagarjuna Kristam 		ep_ctx_write_dcs(ep0->context, ep0->pcs);
263649db4272SNagarjuna Kristam 	}
263749db4272SNagarjuna Kristam 
263849db4272SNagarjuna Kristam 	ep_unhalt_all(xudc);
263949db4272SNagarjuna Kristam 	ep_reload(xudc, 0);
264049db4272SNagarjuna Kristam 	ep_unpause(xudc, 0);
264149db4272SNagarjuna Kristam }
264249db4272SNagarjuna Kristam 
264349db4272SNagarjuna Kristam static void tegra_xudc_port_connect(struct tegra_xudc *xudc)
264449db4272SNagarjuna Kristam {
264549db4272SNagarjuna Kristam 	struct tegra_xudc_ep *ep0 = &xudc->ep[0];
264649db4272SNagarjuna Kristam 	u16 maxpacket;
264749db4272SNagarjuna Kristam 	u32 val;
264849db4272SNagarjuna Kristam 
264949db4272SNagarjuna Kristam 	val = (xudc_readl(xudc, PORTSC) & PORTSC_PS_MASK) >> PORTSC_PS_SHIFT;
265049db4272SNagarjuna Kristam 	switch (val) {
265149db4272SNagarjuna Kristam 	case PORTSC_PS_LS:
265249db4272SNagarjuna Kristam 		xudc->gadget.speed = USB_SPEED_LOW;
265349db4272SNagarjuna Kristam 		break;
265449db4272SNagarjuna Kristam 	case PORTSC_PS_FS:
265549db4272SNagarjuna Kristam 		xudc->gadget.speed = USB_SPEED_FULL;
265649db4272SNagarjuna Kristam 		break;
265749db4272SNagarjuna Kristam 	case PORTSC_PS_HS:
265849db4272SNagarjuna Kristam 		xudc->gadget.speed = USB_SPEED_HIGH;
265949db4272SNagarjuna Kristam 		break;
266049db4272SNagarjuna Kristam 	case PORTSC_PS_SS:
266149db4272SNagarjuna Kristam 		xudc->gadget.speed = USB_SPEED_SUPER;
266249db4272SNagarjuna Kristam 		break;
266349db4272SNagarjuna Kristam 	default:
266449db4272SNagarjuna Kristam 		xudc->gadget.speed = USB_SPEED_UNKNOWN;
266549db4272SNagarjuna Kristam 		break;
266649db4272SNagarjuna Kristam 	}
266749db4272SNagarjuna Kristam 
266849db4272SNagarjuna Kristam 	xudc->device_state = USB_STATE_DEFAULT;
266949db4272SNagarjuna Kristam 	usb_gadget_set_state(&xudc->gadget, xudc->device_state);
267049db4272SNagarjuna Kristam 
267149db4272SNagarjuna Kristam 	xudc->setup_state = WAIT_FOR_SETUP;
267249db4272SNagarjuna Kristam 
267349db4272SNagarjuna Kristam 	if (xudc->gadget.speed == USB_SPEED_SUPER)
267449db4272SNagarjuna Kristam 		maxpacket = 512;
267549db4272SNagarjuna Kristam 	else
267649db4272SNagarjuna Kristam 		maxpacket = 64;
267749db4272SNagarjuna Kristam 
267849db4272SNagarjuna Kristam 	ep_ctx_write_max_packet_size(ep0->context, maxpacket);
267949db4272SNagarjuna Kristam 	tegra_xudc_ep0_desc.wMaxPacketSize = cpu_to_le16(maxpacket);
268049db4272SNagarjuna Kristam 	usb_ep_set_maxpacket_limit(&ep0->usb_ep, maxpacket);
268149db4272SNagarjuna Kristam 
268249db4272SNagarjuna Kristam 	if (!xudc->soc->u1_enable) {
268349db4272SNagarjuna Kristam 		val = xudc_readl(xudc, PORTPM);
268449db4272SNagarjuna Kristam 		val &= ~(PORTPM_U1TIMEOUT_MASK);
268549db4272SNagarjuna Kristam 		xudc_writel(xudc, val, PORTPM);
268649db4272SNagarjuna Kristam 	}
268749db4272SNagarjuna Kristam 
268849db4272SNagarjuna Kristam 	if (!xudc->soc->u2_enable) {
268949db4272SNagarjuna Kristam 		val = xudc_readl(xudc, PORTPM);
269049db4272SNagarjuna Kristam 		val &= ~(PORTPM_U2TIMEOUT_MASK);
269149db4272SNagarjuna Kristam 		xudc_writel(xudc, val, PORTPM);
269249db4272SNagarjuna Kristam 	}
269349db4272SNagarjuna Kristam 
269449db4272SNagarjuna Kristam 	if (xudc->gadget.speed <= USB_SPEED_HIGH) {
269549db4272SNagarjuna Kristam 		val = xudc_readl(xudc, PORTPM);
269649db4272SNagarjuna Kristam 		val &= ~(PORTPM_L1S_MASK);
269749db4272SNagarjuna Kristam 		if (xudc->soc->lpm_enable)
269849db4272SNagarjuna Kristam 			val |= PORTPM_L1S(PORTPM_L1S_ACCEPT);
269949db4272SNagarjuna Kristam 		else
270049db4272SNagarjuna Kristam 			val |= PORTPM_L1S(PORTPM_L1S_NYET);
270149db4272SNagarjuna Kristam 		xudc_writel(xudc, val, PORTPM);
270249db4272SNagarjuna Kristam 	}
270349db4272SNagarjuna Kristam 
270449db4272SNagarjuna Kristam 	val = xudc_readl(xudc, ST);
270549db4272SNagarjuna Kristam 	if (val & ST_RC)
270649db4272SNagarjuna Kristam 		xudc_writel(xudc, ST_RC, ST);
270749db4272SNagarjuna Kristam }
270849db4272SNagarjuna Kristam 
270949db4272SNagarjuna Kristam static void tegra_xudc_port_disconnect(struct tegra_xudc *xudc)
271049db4272SNagarjuna Kristam {
271149db4272SNagarjuna Kristam 	tegra_xudc_reset(xudc);
271249db4272SNagarjuna Kristam 
271349db4272SNagarjuna Kristam 	if (xudc->driver && xudc->driver->disconnect) {
271449db4272SNagarjuna Kristam 		spin_unlock(&xudc->lock);
271549db4272SNagarjuna Kristam 		xudc->driver->disconnect(&xudc->gadget);
271649db4272SNagarjuna Kristam 		spin_lock(&xudc->lock);
271749db4272SNagarjuna Kristam 	}
271849db4272SNagarjuna Kristam 
271949db4272SNagarjuna Kristam 	xudc->device_state = USB_STATE_NOTATTACHED;
272049db4272SNagarjuna Kristam 	usb_gadget_set_state(&xudc->gadget, xudc->device_state);
272149db4272SNagarjuna Kristam 
272249db4272SNagarjuna Kristam 	complete(&xudc->disconnect_complete);
272349db4272SNagarjuna Kristam }
272449db4272SNagarjuna Kristam 
272549db4272SNagarjuna Kristam static void tegra_xudc_port_reset(struct tegra_xudc *xudc)
272649db4272SNagarjuna Kristam {
272749db4272SNagarjuna Kristam 	tegra_xudc_reset(xudc);
272849db4272SNagarjuna Kristam 
272949db4272SNagarjuna Kristam 	if (xudc->driver) {
273049db4272SNagarjuna Kristam 		spin_unlock(&xudc->lock);
273149db4272SNagarjuna Kristam 		usb_gadget_udc_reset(&xudc->gadget, xudc->driver);
273249db4272SNagarjuna Kristam 		spin_lock(&xudc->lock);
273349db4272SNagarjuna Kristam 	}
273449db4272SNagarjuna Kristam 
273549db4272SNagarjuna Kristam 	tegra_xudc_port_connect(xudc);
273649db4272SNagarjuna Kristam }
273749db4272SNagarjuna Kristam 
273849db4272SNagarjuna Kristam static void tegra_xudc_port_suspend(struct tegra_xudc *xudc)
273949db4272SNagarjuna Kristam {
274049db4272SNagarjuna Kristam 	dev_dbg(xudc->dev, "port suspend\n");
274149db4272SNagarjuna Kristam 
274249db4272SNagarjuna Kristam 	xudc->resume_state = xudc->device_state;
274349db4272SNagarjuna Kristam 	xudc->device_state = USB_STATE_SUSPENDED;
274449db4272SNagarjuna Kristam 	usb_gadget_set_state(&xudc->gadget, xudc->device_state);
274549db4272SNagarjuna Kristam 
274649db4272SNagarjuna Kristam 	if (xudc->driver->suspend) {
274749db4272SNagarjuna Kristam 		spin_unlock(&xudc->lock);
274849db4272SNagarjuna Kristam 		xudc->driver->suspend(&xudc->gadget);
274949db4272SNagarjuna Kristam 		spin_lock(&xudc->lock);
275049db4272SNagarjuna Kristam 	}
275149db4272SNagarjuna Kristam }
275249db4272SNagarjuna Kristam 
275349db4272SNagarjuna Kristam static void tegra_xudc_port_resume(struct tegra_xudc *xudc)
275449db4272SNagarjuna Kristam {
275549db4272SNagarjuna Kristam 	dev_dbg(xudc->dev, "port resume\n");
275649db4272SNagarjuna Kristam 
275749db4272SNagarjuna Kristam 	tegra_xudc_resume_device_state(xudc);
275849db4272SNagarjuna Kristam 
275949db4272SNagarjuna Kristam 	if (xudc->driver->resume) {
276049db4272SNagarjuna Kristam 		spin_unlock(&xudc->lock);
276149db4272SNagarjuna Kristam 		xudc->driver->resume(&xudc->gadget);
276249db4272SNagarjuna Kristam 		spin_lock(&xudc->lock);
276349db4272SNagarjuna Kristam 	}
276449db4272SNagarjuna Kristam }
276549db4272SNagarjuna Kristam 
276649db4272SNagarjuna Kristam static inline void clear_port_change(struct tegra_xudc *xudc, u32 flag)
276749db4272SNagarjuna Kristam {
276849db4272SNagarjuna Kristam 	u32 val;
276949db4272SNagarjuna Kristam 
277049db4272SNagarjuna Kristam 	val = xudc_readl(xudc, PORTSC);
277149db4272SNagarjuna Kristam 	val &= ~PORTSC_CHANGE_MASK;
277249db4272SNagarjuna Kristam 	val |= flag;
277349db4272SNagarjuna Kristam 	xudc_writel(xudc, val, PORTSC);
277449db4272SNagarjuna Kristam }
277549db4272SNagarjuna Kristam 
277649db4272SNagarjuna Kristam static void __tegra_xudc_handle_port_status(struct tegra_xudc *xudc)
277749db4272SNagarjuna Kristam {
277849db4272SNagarjuna Kristam 	u32 portsc, porthalt;
277949db4272SNagarjuna Kristam 
278049db4272SNagarjuna Kristam 	porthalt = xudc_readl(xudc, PORTHALT);
278149db4272SNagarjuna Kristam 	if ((porthalt & PORTHALT_STCHG_REQ) &&
278249db4272SNagarjuna Kristam 	    (porthalt & PORTHALT_HALT_LTSSM)) {
278349db4272SNagarjuna Kristam 		dev_dbg(xudc->dev, "STCHG_REQ, PORTHALT = %#x\n", porthalt);
278449db4272SNagarjuna Kristam 		porthalt &= ~PORTHALT_HALT_LTSSM;
278549db4272SNagarjuna Kristam 		xudc_writel(xudc, porthalt, PORTHALT);
278649db4272SNagarjuna Kristam 	}
278749db4272SNagarjuna Kristam 
278849db4272SNagarjuna Kristam 	portsc = xudc_readl(xudc, PORTSC);
278949db4272SNagarjuna Kristam 	if ((portsc & PORTSC_PRC) && (portsc & PORTSC_PR)) {
279049db4272SNagarjuna Kristam 		dev_dbg(xudc->dev, "PRC, PR, PORTSC = %#x\n", portsc);
279149db4272SNagarjuna Kristam 		clear_port_change(xudc, PORTSC_PRC | PORTSC_PED);
279249db4272SNagarjuna Kristam #define TOGGLE_VBUS_WAIT_MS 100
279349db4272SNagarjuna Kristam 		if (xudc->soc->port_reset_quirk) {
279449db4272SNagarjuna Kristam 			schedule_delayed_work(&xudc->port_reset_war_work,
279549db4272SNagarjuna Kristam 				msecs_to_jiffies(TOGGLE_VBUS_WAIT_MS));
279649db4272SNagarjuna Kristam 			xudc->wait_for_sec_prc = 1;
279749db4272SNagarjuna Kristam 		}
279849db4272SNagarjuna Kristam 	}
279949db4272SNagarjuna Kristam 
280049db4272SNagarjuna Kristam 	if ((portsc & PORTSC_PRC) && !(portsc & PORTSC_PR)) {
280149db4272SNagarjuna Kristam 		dev_dbg(xudc->dev, "PRC, Not PR, PORTSC = %#x\n", portsc);
280249db4272SNagarjuna Kristam 		clear_port_change(xudc, PORTSC_PRC | PORTSC_PED);
280349db4272SNagarjuna Kristam 		tegra_xudc_port_reset(xudc);
280449db4272SNagarjuna Kristam 		cancel_delayed_work(&xudc->port_reset_war_work);
280549db4272SNagarjuna Kristam 		xudc->wait_for_sec_prc = 0;
280649db4272SNagarjuna Kristam 	}
280749db4272SNagarjuna Kristam 
280849db4272SNagarjuna Kristam 	portsc = xudc_readl(xudc, PORTSC);
280949db4272SNagarjuna Kristam 	if (portsc & PORTSC_WRC) {
281049db4272SNagarjuna Kristam 		dev_dbg(xudc->dev, "WRC, PORTSC = %#x\n", portsc);
281149db4272SNagarjuna Kristam 		clear_port_change(xudc, PORTSC_WRC | PORTSC_PED);
281249db4272SNagarjuna Kristam 		if (!(xudc_readl(xudc, PORTSC) & PORTSC_WPR))
281349db4272SNagarjuna Kristam 			tegra_xudc_port_reset(xudc);
281449db4272SNagarjuna Kristam 	}
281549db4272SNagarjuna Kristam 
281649db4272SNagarjuna Kristam 	portsc = xudc_readl(xudc, PORTSC);
281749db4272SNagarjuna Kristam 	if (portsc & PORTSC_CSC) {
281849db4272SNagarjuna Kristam 		dev_dbg(xudc->dev, "CSC, PORTSC = %#x\n", portsc);
281949db4272SNagarjuna Kristam 		clear_port_change(xudc, PORTSC_CSC);
282049db4272SNagarjuna Kristam 
282149db4272SNagarjuna Kristam 		if (portsc & PORTSC_CCS)
282249db4272SNagarjuna Kristam 			tegra_xudc_port_connect(xudc);
282349db4272SNagarjuna Kristam 		else
282449db4272SNagarjuna Kristam 			tegra_xudc_port_disconnect(xudc);
282549db4272SNagarjuna Kristam 
282649db4272SNagarjuna Kristam 		if (xudc->wait_csc) {
282749db4272SNagarjuna Kristam 			cancel_delayed_work(&xudc->plc_reset_work);
282849db4272SNagarjuna Kristam 			xudc->wait_csc = false;
282949db4272SNagarjuna Kristam 		}
283049db4272SNagarjuna Kristam 	}
283149db4272SNagarjuna Kristam 
283249db4272SNagarjuna Kristam 	portsc = xudc_readl(xudc, PORTSC);
283349db4272SNagarjuna Kristam 	if (portsc & PORTSC_PLC) {
283449db4272SNagarjuna Kristam 		u32 pls = (portsc & PORTSC_PLS_MASK) >> PORTSC_PLS_SHIFT;
283549db4272SNagarjuna Kristam 
283649db4272SNagarjuna Kristam 		dev_dbg(xudc->dev, "PLC, PORTSC = %#x\n", portsc);
283749db4272SNagarjuna Kristam 		clear_port_change(xudc, PORTSC_PLC);
283849db4272SNagarjuna Kristam 		switch (pls) {
283949db4272SNagarjuna Kristam 		case PORTSC_PLS_U3:
284049db4272SNagarjuna Kristam 			tegra_xudc_port_suspend(xudc);
284149db4272SNagarjuna Kristam 			break;
284249db4272SNagarjuna Kristam 		case PORTSC_PLS_U0:
284349db4272SNagarjuna Kristam 			if (xudc->gadget.speed < USB_SPEED_SUPER)
284449db4272SNagarjuna Kristam 				tegra_xudc_port_resume(xudc);
284549db4272SNagarjuna Kristam 			break;
284649db4272SNagarjuna Kristam 		case PORTSC_PLS_RESUME:
284749db4272SNagarjuna Kristam 			if (xudc->gadget.speed == USB_SPEED_SUPER)
284849db4272SNagarjuna Kristam 				tegra_xudc_port_resume(xudc);
284949db4272SNagarjuna Kristam 			break;
285049db4272SNagarjuna Kristam 		case PORTSC_PLS_INACTIVE:
285149db4272SNagarjuna Kristam 			schedule_delayed_work(&xudc->plc_reset_work,
285249db4272SNagarjuna Kristam 					msecs_to_jiffies(TOGGLE_VBUS_WAIT_MS));
285349db4272SNagarjuna Kristam 			xudc->wait_csc = true;
285449db4272SNagarjuna Kristam 			break;
285549db4272SNagarjuna Kristam 		default:
285649db4272SNagarjuna Kristam 			break;
285749db4272SNagarjuna Kristam 		}
285849db4272SNagarjuna Kristam 	}
285949db4272SNagarjuna Kristam 
286049db4272SNagarjuna Kristam 	if (portsc & PORTSC_CEC) {
286149db4272SNagarjuna Kristam 		dev_warn(xudc->dev, "CEC, PORTSC = %#x\n", portsc);
286249db4272SNagarjuna Kristam 		clear_port_change(xudc, PORTSC_CEC);
286349db4272SNagarjuna Kristam 	}
286449db4272SNagarjuna Kristam 
286549db4272SNagarjuna Kristam 	dev_dbg(xudc->dev, "PORTSC = %#x\n", xudc_readl(xudc, PORTSC));
286649db4272SNagarjuna Kristam }
286749db4272SNagarjuna Kristam 
286849db4272SNagarjuna Kristam static void tegra_xudc_handle_port_status(struct tegra_xudc *xudc)
286949db4272SNagarjuna Kristam {
287049db4272SNagarjuna Kristam 	while ((xudc_readl(xudc, PORTSC) & PORTSC_CHANGE_MASK) ||
287149db4272SNagarjuna Kristam 	       (xudc_readl(xudc, PORTHALT) & PORTHALT_STCHG_REQ))
287249db4272SNagarjuna Kristam 		__tegra_xudc_handle_port_status(xudc);
287349db4272SNagarjuna Kristam }
287449db4272SNagarjuna Kristam 
287549db4272SNagarjuna Kristam static void tegra_xudc_handle_event(struct tegra_xudc *xudc,
287649db4272SNagarjuna Kristam 				    struct tegra_xudc_trb *event)
287749db4272SNagarjuna Kristam {
287849db4272SNagarjuna Kristam 	u32 type = trb_read_type(event);
287949db4272SNagarjuna Kristam 
288049db4272SNagarjuna Kristam 	dump_trb(xudc, "EVENT", event);
288149db4272SNagarjuna Kristam 
288249db4272SNagarjuna Kristam 	switch (type) {
288349db4272SNagarjuna Kristam 	case TRB_TYPE_PORT_STATUS_CHANGE_EVENT:
288449db4272SNagarjuna Kristam 		tegra_xudc_handle_port_status(xudc);
288549db4272SNagarjuna Kristam 		break;
288649db4272SNagarjuna Kristam 	case TRB_TYPE_TRANSFER_EVENT:
288749db4272SNagarjuna Kristam 		tegra_xudc_handle_transfer_event(xudc, event);
288849db4272SNagarjuna Kristam 		break;
288949db4272SNagarjuna Kristam 	case TRB_TYPE_SETUP_PACKET_EVENT:
289049db4272SNagarjuna Kristam 		tegra_xudc_handle_ep0_event(xudc, event);
289149db4272SNagarjuna Kristam 		break;
289249db4272SNagarjuna Kristam 	default:
289349db4272SNagarjuna Kristam 		dev_info(xudc->dev, "Unrecognized TRB type = %#x\n", type);
289449db4272SNagarjuna Kristam 		break;
289549db4272SNagarjuna Kristam 	}
289649db4272SNagarjuna Kristam }
289749db4272SNagarjuna Kristam 
289849db4272SNagarjuna Kristam static void tegra_xudc_process_event_ring(struct tegra_xudc *xudc)
289949db4272SNagarjuna Kristam {
290049db4272SNagarjuna Kristam 	struct tegra_xudc_trb *event;
290149db4272SNagarjuna Kristam 	dma_addr_t erdp;
290249db4272SNagarjuna Kristam 
290349db4272SNagarjuna Kristam 	while (true) {
290449db4272SNagarjuna Kristam 		event = xudc->event_ring[xudc->event_ring_index] +
290549db4272SNagarjuna Kristam 			xudc->event_ring_deq_ptr;
290649db4272SNagarjuna Kristam 
290749db4272SNagarjuna Kristam 		if (trb_read_cycle(event) != xudc->ccs)
290849db4272SNagarjuna Kristam 			break;
290949db4272SNagarjuna Kristam 
291049db4272SNagarjuna Kristam 		tegra_xudc_handle_event(xudc, event);
291149db4272SNagarjuna Kristam 
291249db4272SNagarjuna Kristam 		xudc->event_ring_deq_ptr++;
291349db4272SNagarjuna Kristam 		if (xudc->event_ring_deq_ptr == XUDC_EVENT_RING_SIZE) {
291449db4272SNagarjuna Kristam 			xudc->event_ring_deq_ptr = 0;
291549db4272SNagarjuna Kristam 			xudc->event_ring_index++;
291649db4272SNagarjuna Kristam 		}
291749db4272SNagarjuna Kristam 
291849db4272SNagarjuna Kristam 		if (xudc->event_ring_index == XUDC_NR_EVENT_RINGS) {
291949db4272SNagarjuna Kristam 			xudc->event_ring_index = 0;
292049db4272SNagarjuna Kristam 			xudc->ccs = !xudc->ccs;
292149db4272SNagarjuna Kristam 		}
292249db4272SNagarjuna Kristam 	}
292349db4272SNagarjuna Kristam 
292449db4272SNagarjuna Kristam 	erdp = xudc->event_ring_phys[xudc->event_ring_index] +
292549db4272SNagarjuna Kristam 		xudc->event_ring_deq_ptr * sizeof(*event);
292649db4272SNagarjuna Kristam 
292749db4272SNagarjuna Kristam 	xudc_writel(xudc, upper_32_bits(erdp), ERDPHI);
292849db4272SNagarjuna Kristam 	xudc_writel(xudc, lower_32_bits(erdp) | ERDPLO_EHB, ERDPLO);
292949db4272SNagarjuna Kristam }
293049db4272SNagarjuna Kristam 
293149db4272SNagarjuna Kristam static irqreturn_t tegra_xudc_irq(int irq, void *data)
293249db4272SNagarjuna Kristam {
293349db4272SNagarjuna Kristam 	struct tegra_xudc *xudc = data;
293449db4272SNagarjuna Kristam 	unsigned long flags;
293549db4272SNagarjuna Kristam 	u32 val;
293649db4272SNagarjuna Kristam 
293749db4272SNagarjuna Kristam 	val = xudc_readl(xudc, ST);
293849db4272SNagarjuna Kristam 	if (!(val & ST_IP))
293949db4272SNagarjuna Kristam 		return IRQ_NONE;
294049db4272SNagarjuna Kristam 	xudc_writel(xudc, ST_IP, ST);
294149db4272SNagarjuna Kristam 
294249db4272SNagarjuna Kristam 	spin_lock_irqsave(&xudc->lock, flags);
294349db4272SNagarjuna Kristam 	tegra_xudc_process_event_ring(xudc);
294449db4272SNagarjuna Kristam 	spin_unlock_irqrestore(&xudc->lock, flags);
294549db4272SNagarjuna Kristam 
294649db4272SNagarjuna Kristam 	return IRQ_HANDLED;
294749db4272SNagarjuna Kristam }
294849db4272SNagarjuna Kristam 
294949db4272SNagarjuna Kristam static int tegra_xudc_alloc_ep(struct tegra_xudc *xudc, unsigned int index)
295049db4272SNagarjuna Kristam {
295149db4272SNagarjuna Kristam 	struct tegra_xudc_ep *ep = &xudc->ep[index];
295249db4272SNagarjuna Kristam 
295349db4272SNagarjuna Kristam 	ep->xudc = xudc;
295449db4272SNagarjuna Kristam 	ep->index = index;
295549db4272SNagarjuna Kristam 	ep->context = &xudc->ep_context[index];
295649db4272SNagarjuna Kristam 	INIT_LIST_HEAD(&ep->queue);
295749db4272SNagarjuna Kristam 
295849db4272SNagarjuna Kristam 	/*
295949db4272SNagarjuna Kristam 	 * EP1 would be the input endpoint corresponding to EP0, but since
296049db4272SNagarjuna Kristam 	 * EP0 is bi-directional, EP1 is unused.
296149db4272SNagarjuna Kristam 	 */
296249db4272SNagarjuna Kristam 	if (index == 1)
296349db4272SNagarjuna Kristam 		return 0;
296449db4272SNagarjuna Kristam 
296549db4272SNagarjuna Kristam 	ep->transfer_ring = dma_pool_alloc(xudc->transfer_ring_pool,
296649db4272SNagarjuna Kristam 					   GFP_KERNEL,
296749db4272SNagarjuna Kristam 					   &ep->transfer_ring_phys);
296849db4272SNagarjuna Kristam 	if (!ep->transfer_ring)
296949db4272SNagarjuna Kristam 		return -ENOMEM;
297049db4272SNagarjuna Kristam 
297149db4272SNagarjuna Kristam 	if (index) {
297249db4272SNagarjuna Kristam 		snprintf(ep->name, sizeof(ep->name), "ep%u%s", index / 2,
297349db4272SNagarjuna Kristam 			 (index % 2 == 0) ? "out" : "in");
297449db4272SNagarjuna Kristam 		ep->usb_ep.name = ep->name;
297549db4272SNagarjuna Kristam 		usb_ep_set_maxpacket_limit(&ep->usb_ep, 1024);
297649db4272SNagarjuna Kristam 		ep->usb_ep.max_streams = 16;
297749db4272SNagarjuna Kristam 		ep->usb_ep.ops = &tegra_xudc_ep_ops;
297849db4272SNagarjuna Kristam 		ep->usb_ep.caps.type_bulk = true;
297949db4272SNagarjuna Kristam 		ep->usb_ep.caps.type_int = true;
298049db4272SNagarjuna Kristam 		if (index & 1)
298149db4272SNagarjuna Kristam 			ep->usb_ep.caps.dir_in = true;
298249db4272SNagarjuna Kristam 		else
298349db4272SNagarjuna Kristam 			ep->usb_ep.caps.dir_out = true;
298449db4272SNagarjuna Kristam 		list_add_tail(&ep->usb_ep.ep_list, &xudc->gadget.ep_list);
298549db4272SNagarjuna Kristam 	} else {
298649db4272SNagarjuna Kristam 		strscpy(ep->name, "ep0", 3);
298749db4272SNagarjuna Kristam 		ep->usb_ep.name = ep->name;
298849db4272SNagarjuna Kristam 		usb_ep_set_maxpacket_limit(&ep->usb_ep, 512);
298949db4272SNagarjuna Kristam 		ep->usb_ep.ops = &tegra_xudc_ep0_ops;
299049db4272SNagarjuna Kristam 		ep->usb_ep.caps.type_control = true;
299149db4272SNagarjuna Kristam 		ep->usb_ep.caps.dir_in = true;
299249db4272SNagarjuna Kristam 		ep->usb_ep.caps.dir_out = true;
299349db4272SNagarjuna Kristam 	}
299449db4272SNagarjuna Kristam 
299549db4272SNagarjuna Kristam 	return 0;
299649db4272SNagarjuna Kristam }
299749db4272SNagarjuna Kristam 
299849db4272SNagarjuna Kristam static void tegra_xudc_free_ep(struct tegra_xudc *xudc, unsigned int index)
299949db4272SNagarjuna Kristam {
300049db4272SNagarjuna Kristam 	struct tegra_xudc_ep *ep = &xudc->ep[index];
300149db4272SNagarjuna Kristam 
300249db4272SNagarjuna Kristam 	/*
300349db4272SNagarjuna Kristam 	 * EP1 would be the input endpoint corresponding to EP0, but since
300449db4272SNagarjuna Kristam 	 * EP0 is bi-directional, EP1 is unused.
300549db4272SNagarjuna Kristam 	 */
300649db4272SNagarjuna Kristam 	if (index == 1)
300749db4272SNagarjuna Kristam 		return;
300849db4272SNagarjuna Kristam 
300949db4272SNagarjuna Kristam 	dma_pool_free(xudc->transfer_ring_pool, ep->transfer_ring,
301049db4272SNagarjuna Kristam 		      ep->transfer_ring_phys);
301149db4272SNagarjuna Kristam }
301249db4272SNagarjuna Kristam 
301349db4272SNagarjuna Kristam static int tegra_xudc_alloc_eps(struct tegra_xudc *xudc)
301449db4272SNagarjuna Kristam {
301549db4272SNagarjuna Kristam 	struct usb_request *req;
301649db4272SNagarjuna Kristam 	unsigned int i;
301749db4272SNagarjuna Kristam 	int err;
301849db4272SNagarjuna Kristam 
301949db4272SNagarjuna Kristam 	xudc->ep_context =
302049db4272SNagarjuna Kristam 		dma_alloc_coherent(xudc->dev, XUDC_NR_EPS *
302149db4272SNagarjuna Kristam 				    sizeof(*xudc->ep_context),
302249db4272SNagarjuna Kristam 				    &xudc->ep_context_phys, GFP_KERNEL);
302349db4272SNagarjuna Kristam 	if (!xudc->ep_context)
302449db4272SNagarjuna Kristam 		return -ENOMEM;
302549db4272SNagarjuna Kristam 
302649db4272SNagarjuna Kristam 	xudc->transfer_ring_pool =
302749db4272SNagarjuna Kristam 		dmam_pool_create(dev_name(xudc->dev), xudc->dev,
302849db4272SNagarjuna Kristam 				 XUDC_TRANSFER_RING_SIZE *
302949db4272SNagarjuna Kristam 				 sizeof(struct tegra_xudc_trb),
303049db4272SNagarjuna Kristam 				 sizeof(struct tegra_xudc_trb), 0);
303149db4272SNagarjuna Kristam 	if (!xudc->transfer_ring_pool) {
303249db4272SNagarjuna Kristam 		err = -ENOMEM;
303349db4272SNagarjuna Kristam 		goto free_ep_context;
303449db4272SNagarjuna Kristam 	}
303549db4272SNagarjuna Kristam 
303649db4272SNagarjuna Kristam 	INIT_LIST_HEAD(&xudc->gadget.ep_list);
303749db4272SNagarjuna Kristam 	for (i = 0; i < ARRAY_SIZE(xudc->ep); i++) {
303849db4272SNagarjuna Kristam 		err = tegra_xudc_alloc_ep(xudc, i);
303949db4272SNagarjuna Kristam 		if (err < 0)
304049db4272SNagarjuna Kristam 			goto free_eps;
304149db4272SNagarjuna Kristam 	}
304249db4272SNagarjuna Kristam 
304349db4272SNagarjuna Kristam 	req = tegra_xudc_ep_alloc_request(&xudc->ep[0].usb_ep, GFP_KERNEL);
304449db4272SNagarjuna Kristam 	if (!req) {
304549db4272SNagarjuna Kristam 		err = -ENOMEM;
304649db4272SNagarjuna Kristam 		goto free_eps;
304749db4272SNagarjuna Kristam 	}
304849db4272SNagarjuna Kristam 	xudc->ep0_req = to_xudc_req(req);
304949db4272SNagarjuna Kristam 
305049db4272SNagarjuna Kristam 	return 0;
305149db4272SNagarjuna Kristam 
305249db4272SNagarjuna Kristam free_eps:
305349db4272SNagarjuna Kristam 	for (; i > 0; i--)
305449db4272SNagarjuna Kristam 		tegra_xudc_free_ep(xudc, i - 1);
305549db4272SNagarjuna Kristam free_ep_context:
305649db4272SNagarjuna Kristam 	dma_free_coherent(xudc->dev, XUDC_NR_EPS * sizeof(*xudc->ep_context),
305749db4272SNagarjuna Kristam 			  xudc->ep_context, xudc->ep_context_phys);
305849db4272SNagarjuna Kristam 	return err;
305949db4272SNagarjuna Kristam }
306049db4272SNagarjuna Kristam 
306149db4272SNagarjuna Kristam static void tegra_xudc_init_eps(struct tegra_xudc *xudc)
306249db4272SNagarjuna Kristam {
306349db4272SNagarjuna Kristam 	xudc_writel(xudc, lower_32_bits(xudc->ep_context_phys), ECPLO);
306449db4272SNagarjuna Kristam 	xudc_writel(xudc, upper_32_bits(xudc->ep_context_phys), ECPHI);
306549db4272SNagarjuna Kristam }
306649db4272SNagarjuna Kristam 
306749db4272SNagarjuna Kristam static void tegra_xudc_free_eps(struct tegra_xudc *xudc)
306849db4272SNagarjuna Kristam {
306949db4272SNagarjuna Kristam 	unsigned int i;
307049db4272SNagarjuna Kristam 
307149db4272SNagarjuna Kristam 	tegra_xudc_ep_free_request(&xudc->ep[0].usb_ep,
307249db4272SNagarjuna Kristam 				   &xudc->ep0_req->usb_req);
307349db4272SNagarjuna Kristam 
307449db4272SNagarjuna Kristam 	for (i = 0; i < ARRAY_SIZE(xudc->ep); i++)
307549db4272SNagarjuna Kristam 		tegra_xudc_free_ep(xudc, i);
307649db4272SNagarjuna Kristam 
307749db4272SNagarjuna Kristam 	dma_free_coherent(xudc->dev, XUDC_NR_EPS * sizeof(*xudc->ep_context),
307849db4272SNagarjuna Kristam 			  xudc->ep_context, xudc->ep_context_phys);
307949db4272SNagarjuna Kristam }
308049db4272SNagarjuna Kristam 
308149db4272SNagarjuna Kristam static int tegra_xudc_alloc_event_ring(struct tegra_xudc *xudc)
308249db4272SNagarjuna Kristam {
308349db4272SNagarjuna Kristam 	unsigned int i;
308449db4272SNagarjuna Kristam 
308549db4272SNagarjuna Kristam 	for (i = 0; i < ARRAY_SIZE(xudc->event_ring); i++) {
308649db4272SNagarjuna Kristam 		xudc->event_ring[i] =
308749db4272SNagarjuna Kristam 			dma_alloc_coherent(xudc->dev, XUDC_EVENT_RING_SIZE *
308849db4272SNagarjuna Kristam 					   sizeof(*xudc->event_ring[i]),
308949db4272SNagarjuna Kristam 					   &xudc->event_ring_phys[i],
309049db4272SNagarjuna Kristam 					   GFP_KERNEL);
309149db4272SNagarjuna Kristam 		if (!xudc->event_ring[i])
309249db4272SNagarjuna Kristam 			goto free_dma;
309349db4272SNagarjuna Kristam 	}
309449db4272SNagarjuna Kristam 
309549db4272SNagarjuna Kristam 	return 0;
309649db4272SNagarjuna Kristam 
309749db4272SNagarjuna Kristam free_dma:
309849db4272SNagarjuna Kristam 	for (; i > 0; i--) {
309949db4272SNagarjuna Kristam 		dma_free_coherent(xudc->dev, XUDC_EVENT_RING_SIZE *
310049db4272SNagarjuna Kristam 				  sizeof(*xudc->event_ring[i - 1]),
310149db4272SNagarjuna Kristam 				  xudc->event_ring[i - 1],
310249db4272SNagarjuna Kristam 				  xudc->event_ring_phys[i - 1]);
310349db4272SNagarjuna Kristam 	}
310449db4272SNagarjuna Kristam 	return -ENOMEM;
310549db4272SNagarjuna Kristam }
310649db4272SNagarjuna Kristam 
310749db4272SNagarjuna Kristam static void tegra_xudc_init_event_ring(struct tegra_xudc *xudc)
310849db4272SNagarjuna Kristam {
310949db4272SNagarjuna Kristam 	unsigned int i;
311049db4272SNagarjuna Kristam 	u32 val;
311149db4272SNagarjuna Kristam 
311249db4272SNagarjuna Kristam 	val = xudc_readl(xudc, SPARAM);
311349db4272SNagarjuna Kristam 	val &= ~(SPARAM_ERSTMAX_MASK);
311449db4272SNagarjuna Kristam 	val |= SPARAM_ERSTMAX(XUDC_NR_EVENT_RINGS);
311549db4272SNagarjuna Kristam 	xudc_writel(xudc, val, SPARAM);
311649db4272SNagarjuna Kristam 
311749db4272SNagarjuna Kristam 	for (i = 0; i < ARRAY_SIZE(xudc->event_ring); i++) {
311849db4272SNagarjuna Kristam 		memset(xudc->event_ring[i], 0, XUDC_EVENT_RING_SIZE *
311949db4272SNagarjuna Kristam 		       sizeof(*xudc->event_ring[i]));
312049db4272SNagarjuna Kristam 
312149db4272SNagarjuna Kristam 		val = xudc_readl(xudc, ERSTSZ);
312249db4272SNagarjuna Kristam 		val &= ~(ERSTSZ_ERSTXSZ_MASK << ERSTSZ_ERSTXSZ_SHIFT(i));
312349db4272SNagarjuna Kristam 		val |= XUDC_EVENT_RING_SIZE << ERSTSZ_ERSTXSZ_SHIFT(i);
312449db4272SNagarjuna Kristam 		xudc_writel(xudc, val, ERSTSZ);
312549db4272SNagarjuna Kristam 
312649db4272SNagarjuna Kristam 		xudc_writel(xudc, lower_32_bits(xudc->event_ring_phys[i]),
312749db4272SNagarjuna Kristam 			    ERSTXBALO(i));
312849db4272SNagarjuna Kristam 		xudc_writel(xudc, upper_32_bits(xudc->event_ring_phys[i]),
312949db4272SNagarjuna Kristam 			    ERSTXBAHI(i));
313049db4272SNagarjuna Kristam 	}
313149db4272SNagarjuna Kristam 
313249db4272SNagarjuna Kristam 	val = lower_32_bits(xudc->event_ring_phys[0]);
313349db4272SNagarjuna Kristam 	xudc_writel(xudc, val, ERDPLO);
313449db4272SNagarjuna Kristam 	val |= EREPLO_ECS;
313549db4272SNagarjuna Kristam 	xudc_writel(xudc, val, EREPLO);
313649db4272SNagarjuna Kristam 
313749db4272SNagarjuna Kristam 	val = upper_32_bits(xudc->event_ring_phys[0]);
313849db4272SNagarjuna Kristam 	xudc_writel(xudc, val, ERDPHI);
313949db4272SNagarjuna Kristam 	xudc_writel(xudc, val, EREPHI);
314049db4272SNagarjuna Kristam 
314149db4272SNagarjuna Kristam 	xudc->ccs = true;
314249db4272SNagarjuna Kristam 	xudc->event_ring_index = 0;
314349db4272SNagarjuna Kristam 	xudc->event_ring_deq_ptr = 0;
314449db4272SNagarjuna Kristam }
314549db4272SNagarjuna Kristam 
314649db4272SNagarjuna Kristam static void tegra_xudc_free_event_ring(struct tegra_xudc *xudc)
314749db4272SNagarjuna Kristam {
314849db4272SNagarjuna Kristam 	unsigned int i;
314949db4272SNagarjuna Kristam 
315049db4272SNagarjuna Kristam 	for (i = 0; i < ARRAY_SIZE(xudc->event_ring); i++) {
315149db4272SNagarjuna Kristam 		dma_free_coherent(xudc->dev, XUDC_EVENT_RING_SIZE *
315249db4272SNagarjuna Kristam 				  sizeof(*xudc->event_ring[i]),
315349db4272SNagarjuna Kristam 				  xudc->event_ring[i],
315449db4272SNagarjuna Kristam 				  xudc->event_ring_phys[i]);
315549db4272SNagarjuna Kristam 	}
315649db4272SNagarjuna Kristam }
315749db4272SNagarjuna Kristam 
315849db4272SNagarjuna Kristam static void tegra_xudc_fpci_ipfs_init(struct tegra_xudc *xudc)
315949db4272SNagarjuna Kristam {
316049db4272SNagarjuna Kristam 	u32 val;
316149db4272SNagarjuna Kristam 
316249db4272SNagarjuna Kristam 	if (xudc->soc->has_ipfs) {
316349db4272SNagarjuna Kristam 		val = ipfs_readl(xudc, XUSB_DEV_CONFIGURATION_0);
316449db4272SNagarjuna Kristam 		val |= XUSB_DEV_CONFIGURATION_0_EN_FPCI;
316549db4272SNagarjuna Kristam 		ipfs_writel(xudc, val, XUSB_DEV_CONFIGURATION_0);
316649db4272SNagarjuna Kristam 		usleep_range(10, 15);
316749db4272SNagarjuna Kristam 	}
316849db4272SNagarjuna Kristam 
316949db4272SNagarjuna Kristam 	/* Enable bus master */
317049db4272SNagarjuna Kristam 	val = XUSB_DEV_CFG_1_IO_SPACE_EN | XUSB_DEV_CFG_1_MEMORY_SPACE_EN |
317149db4272SNagarjuna Kristam 		XUSB_DEV_CFG_1_BUS_MASTER_EN;
317249db4272SNagarjuna Kristam 	fpci_writel(xudc, val, XUSB_DEV_CFG_1);
317349db4272SNagarjuna Kristam 
317449db4272SNagarjuna Kristam 	/* Program BAR0 space */
317549db4272SNagarjuna Kristam 	val = fpci_readl(xudc, XUSB_DEV_CFG_4);
317649db4272SNagarjuna Kristam 	val &= ~(XUSB_DEV_CFG_4_BASE_ADDR_MASK);
317749db4272SNagarjuna Kristam 	val |= xudc->phys_base & (XUSB_DEV_CFG_4_BASE_ADDR_MASK);
317849db4272SNagarjuna Kristam 
317949db4272SNagarjuna Kristam 	fpci_writel(xudc, val, XUSB_DEV_CFG_4);
318049db4272SNagarjuna Kristam 	fpci_writel(xudc, upper_32_bits(xudc->phys_base), XUSB_DEV_CFG_5);
318149db4272SNagarjuna Kristam 
318249db4272SNagarjuna Kristam 	usleep_range(100, 200);
318349db4272SNagarjuna Kristam 
318449db4272SNagarjuna Kristam 	if (xudc->soc->has_ipfs) {
318549db4272SNagarjuna Kristam 		/* Enable interrupt assertion */
318649db4272SNagarjuna Kristam 		val = ipfs_readl(xudc, XUSB_DEV_INTR_MASK_0);
318749db4272SNagarjuna Kristam 		val |= XUSB_DEV_INTR_MASK_0_IP_INT_MASK;
318849db4272SNagarjuna Kristam 		ipfs_writel(xudc, val, XUSB_DEV_INTR_MASK_0);
318949db4272SNagarjuna Kristam 	}
319049db4272SNagarjuna Kristam }
319149db4272SNagarjuna Kristam 
319249db4272SNagarjuna Kristam static void tegra_xudc_device_params_init(struct tegra_xudc *xudc)
319349db4272SNagarjuna Kristam {
319449db4272SNagarjuna Kristam 	u32 val, imod;
319549db4272SNagarjuna Kristam 
319649db4272SNagarjuna Kristam 	if (xudc->soc->has_ipfs) {
319749db4272SNagarjuna Kristam 		val = xudc_readl(xudc, BLCG);
319849db4272SNagarjuna Kristam 		val |= BLCG_ALL;
319949db4272SNagarjuna Kristam 		val &= ~(BLCG_DFPCI | BLCG_UFPCI | BLCG_FE |
320049db4272SNagarjuna Kristam 				BLCG_COREPLL_PWRDN);
320149db4272SNagarjuna Kristam 		val |= BLCG_IOPLL_0_PWRDN;
320249db4272SNagarjuna Kristam 		val |= BLCG_IOPLL_1_PWRDN;
320349db4272SNagarjuna Kristam 		val |= BLCG_IOPLL_2_PWRDN;
320449db4272SNagarjuna Kristam 
320549db4272SNagarjuna Kristam 		xudc_writel(xudc, val, BLCG);
320649db4272SNagarjuna Kristam 	}
320749db4272SNagarjuna Kristam 
320849db4272SNagarjuna Kristam 	/* Set a reasonable U3 exit timer value. */
320949db4272SNagarjuna Kristam 	val = xudc_readl(xudc, SSPX_CORE_PADCTL4);
321049db4272SNagarjuna Kristam 	val &= ~(SSPX_CORE_PADCTL4_RXDAT_VLD_TIMEOUT_U3_MASK);
321149db4272SNagarjuna Kristam 	val |= SSPX_CORE_PADCTL4_RXDAT_VLD_TIMEOUT_U3(0x5dc0);
321249db4272SNagarjuna Kristam 	xudc_writel(xudc, val, SSPX_CORE_PADCTL4);
321349db4272SNagarjuna Kristam 
321449db4272SNagarjuna Kristam 	/* Default ping LFPS tBurst is too large. */
321549db4272SNagarjuna Kristam 	val = xudc_readl(xudc, SSPX_CORE_CNT0);
321649db4272SNagarjuna Kristam 	val &= ~(SSPX_CORE_CNT0_PING_TBURST_MASK);
321749db4272SNagarjuna Kristam 	val |= SSPX_CORE_CNT0_PING_TBURST(0xa);
321849db4272SNagarjuna Kristam 	xudc_writel(xudc, val, SSPX_CORE_CNT0);
321949db4272SNagarjuna Kristam 
322049db4272SNagarjuna Kristam 	/* Default tPortConfiguration timeout is too small. */
322149db4272SNagarjuna Kristam 	val = xudc_readl(xudc, SSPX_CORE_CNT30);
322249db4272SNagarjuna Kristam 	val &= ~(SSPX_CORE_CNT30_LMPITP_TIMER_MASK);
322349db4272SNagarjuna Kristam 	val |= SSPX_CORE_CNT30_LMPITP_TIMER(0x978);
322449db4272SNagarjuna Kristam 	xudc_writel(xudc, val, SSPX_CORE_CNT30);
322549db4272SNagarjuna Kristam 
322649db4272SNagarjuna Kristam 	if (xudc->soc->lpm_enable) {
322749db4272SNagarjuna Kristam 		/* Set L1 resume duration to 95 us. */
322849db4272SNagarjuna Kristam 		val = xudc_readl(xudc, HSFSPI_COUNT13);
322949db4272SNagarjuna Kristam 		val &= ~(HSFSPI_COUNT13_U2_RESUME_K_DURATION_MASK);
323049db4272SNagarjuna Kristam 		val |= HSFSPI_COUNT13_U2_RESUME_K_DURATION(0x2c88);
323149db4272SNagarjuna Kristam 		xudc_writel(xudc, val, HSFSPI_COUNT13);
323249db4272SNagarjuna Kristam 	}
323349db4272SNagarjuna Kristam 
323449db4272SNagarjuna Kristam 	/*
323549db4272SNagarjuna Kristam 	 * Compliacne suite appears to be violating polling LFPS tBurst max
323649db4272SNagarjuna Kristam 	 * of 1.4us.  Send 1.45us instead.
323749db4272SNagarjuna Kristam 	 */
323849db4272SNagarjuna Kristam 	val = xudc_readl(xudc, SSPX_CORE_CNT32);
323949db4272SNagarjuna Kristam 	val &= ~(SSPX_CORE_CNT32_POLL_TBURST_MAX_MASK);
324049db4272SNagarjuna Kristam 	val |= SSPX_CORE_CNT32_POLL_TBURST_MAX(0xb0);
324149db4272SNagarjuna Kristam 	xudc_writel(xudc, val, SSPX_CORE_CNT32);
324249db4272SNagarjuna Kristam 
324349db4272SNagarjuna Kristam 	/* Direct HS/FS port instance to RxDetect. */
324449db4272SNagarjuna Kristam 	val = xudc_readl(xudc, CFG_DEV_FE);
324549db4272SNagarjuna Kristam 	val &= ~(CFG_DEV_FE_PORTREGSEL_MASK);
324649db4272SNagarjuna Kristam 	val |= CFG_DEV_FE_PORTREGSEL(CFG_DEV_FE_PORTREGSEL_HSFS_PI);
324749db4272SNagarjuna Kristam 	xudc_writel(xudc, val, CFG_DEV_FE);
324849db4272SNagarjuna Kristam 
324949db4272SNagarjuna Kristam 	val = xudc_readl(xudc, PORTSC);
325049db4272SNagarjuna Kristam 	val &= ~(PORTSC_CHANGE_MASK | PORTSC_PLS_MASK);
325149db4272SNagarjuna Kristam 	val |= PORTSC_LWS | PORTSC_PLS(PORTSC_PLS_RXDETECT);
325249db4272SNagarjuna Kristam 	xudc_writel(xudc, val, PORTSC);
325349db4272SNagarjuna Kristam 
325449db4272SNagarjuna Kristam 	/* Direct SS port instance to RxDetect. */
325549db4272SNagarjuna Kristam 	val = xudc_readl(xudc, CFG_DEV_FE);
325649db4272SNagarjuna Kristam 	val &= ~(CFG_DEV_FE_PORTREGSEL_MASK);
325749db4272SNagarjuna Kristam 	val |= CFG_DEV_FE_PORTREGSEL_SS_PI & CFG_DEV_FE_PORTREGSEL_MASK;
325849db4272SNagarjuna Kristam 	xudc_writel(xudc, val, CFG_DEV_FE);
325949db4272SNagarjuna Kristam 
326049db4272SNagarjuna Kristam 	val = xudc_readl(xudc, PORTSC);
326149db4272SNagarjuna Kristam 	val &= ~(PORTSC_CHANGE_MASK | PORTSC_PLS_MASK);
326249db4272SNagarjuna Kristam 	val |= PORTSC_LWS | PORTSC_PLS(PORTSC_PLS_RXDETECT);
326349db4272SNagarjuna Kristam 	xudc_writel(xudc, val, PORTSC);
326449db4272SNagarjuna Kristam 
326549db4272SNagarjuna Kristam 	/* Restore port instance. */
326649db4272SNagarjuna Kristam 	val = xudc_readl(xudc, CFG_DEV_FE);
326749db4272SNagarjuna Kristam 	val &= ~(CFG_DEV_FE_PORTREGSEL_MASK);
326849db4272SNagarjuna Kristam 	xudc_writel(xudc, val, CFG_DEV_FE);
326949db4272SNagarjuna Kristam 
327049db4272SNagarjuna Kristam 	/*
327149db4272SNagarjuna Kristam 	 * Enable INFINITE_SS_RETRY to prevent device from entering
327249db4272SNagarjuna Kristam 	 * Disabled.Error when attached to buggy SuperSpeed hubs.
327349db4272SNagarjuna Kristam 	 */
327449db4272SNagarjuna Kristam 	val = xudc_readl(xudc, CFG_DEV_FE);
327549db4272SNagarjuna Kristam 	val |= CFG_DEV_FE_INFINITE_SS_RETRY;
327649db4272SNagarjuna Kristam 	xudc_writel(xudc, val, CFG_DEV_FE);
327749db4272SNagarjuna Kristam 
327849db4272SNagarjuna Kristam 	/* Set interrupt moderation. */
327949db4272SNagarjuna Kristam 	imod = XUDC_INTERRUPT_MODERATION_US * 4;
328049db4272SNagarjuna Kristam 	val = xudc_readl(xudc, RT_IMOD);
328149db4272SNagarjuna Kristam 	val &= ~((RT_IMOD_IMODI_MASK) | (RT_IMOD_IMODC_MASK));
328249db4272SNagarjuna Kristam 	val |= (RT_IMOD_IMODI(imod) | RT_IMOD_IMODC(imod));
328349db4272SNagarjuna Kristam 	xudc_writel(xudc, val, RT_IMOD);
328449db4272SNagarjuna Kristam 
328549db4272SNagarjuna Kristam 	/* increase SSPI transaction timeout from 32us to 512us */
328649db4272SNagarjuna Kristam 	val = xudc_readl(xudc, CFG_DEV_SSPI_XFER);
328749db4272SNagarjuna Kristam 	val &= ~(CFG_DEV_SSPI_XFER_ACKTIMEOUT_MASK);
328849db4272SNagarjuna Kristam 	val |= CFG_DEV_SSPI_XFER_ACKTIMEOUT(0xf000);
328949db4272SNagarjuna Kristam 	xudc_writel(xudc, val, CFG_DEV_SSPI_XFER);
329049db4272SNagarjuna Kristam }
329149db4272SNagarjuna Kristam 
329249db4272SNagarjuna Kristam static int tegra_xudc_phy_init(struct tegra_xudc *xudc)
329349db4272SNagarjuna Kristam {
329449db4272SNagarjuna Kristam 	int err;
329549db4272SNagarjuna Kristam 
329649db4272SNagarjuna Kristam 	err = phy_init(xudc->utmi_phy);
329749db4272SNagarjuna Kristam 	if (err < 0) {
329849db4272SNagarjuna Kristam 		dev_err(xudc->dev, "utmi phy init failed: %d\n", err);
329949db4272SNagarjuna Kristam 		return err;
330049db4272SNagarjuna Kristam 	}
330149db4272SNagarjuna Kristam 
330249db4272SNagarjuna Kristam 	err = phy_init(xudc->usb3_phy);
330349db4272SNagarjuna Kristam 	if (err < 0) {
330449db4272SNagarjuna Kristam 		dev_err(xudc->dev, "usb3 phy init failed: %d\n", err);
330549db4272SNagarjuna Kristam 		goto exit_utmi_phy;
330649db4272SNagarjuna Kristam 	}
330749db4272SNagarjuna Kristam 
330849db4272SNagarjuna Kristam 	return 0;
330949db4272SNagarjuna Kristam 
331049db4272SNagarjuna Kristam exit_utmi_phy:
331149db4272SNagarjuna Kristam 	phy_exit(xudc->utmi_phy);
331249db4272SNagarjuna Kristam 	return err;
331349db4272SNagarjuna Kristam }
331449db4272SNagarjuna Kristam 
331549db4272SNagarjuna Kristam static void tegra_xudc_phy_exit(struct tegra_xudc *xudc)
331649db4272SNagarjuna Kristam {
331749db4272SNagarjuna Kristam 	phy_exit(xudc->usb3_phy);
331849db4272SNagarjuna Kristam 	phy_exit(xudc->utmi_phy);
331949db4272SNagarjuna Kristam }
332049db4272SNagarjuna Kristam 
332149db4272SNagarjuna Kristam static const char * const tegra210_xudc_supply_names[] = {
332249db4272SNagarjuna Kristam 	"hvdd-usb",
332349db4272SNagarjuna Kristam 	"avddio-usb",
332449db4272SNagarjuna Kristam };
332549db4272SNagarjuna Kristam 
332649db4272SNagarjuna Kristam static const char * const tegra210_xudc_clock_names[] = {
332749db4272SNagarjuna Kristam 	"dev",
332849db4272SNagarjuna Kristam 	"ss",
332949db4272SNagarjuna Kristam 	"ss_src",
333049db4272SNagarjuna Kristam 	"hs_src",
333149db4272SNagarjuna Kristam 	"fs_src",
333249db4272SNagarjuna Kristam };
333349db4272SNagarjuna Kristam 
333449db4272SNagarjuna Kristam static const char * const tegra186_xudc_clock_names[] = {
333549db4272SNagarjuna Kristam 	"dev",
333649db4272SNagarjuna Kristam 	"ss",
333749db4272SNagarjuna Kristam 	"ss_src",
333849db4272SNagarjuna Kristam 	"fs_src",
333949db4272SNagarjuna Kristam };
334049db4272SNagarjuna Kristam 
334149db4272SNagarjuna Kristam static struct tegra_xudc_soc tegra210_xudc_soc_data = {
334249db4272SNagarjuna Kristam 	.supply_names = tegra210_xudc_supply_names,
334349db4272SNagarjuna Kristam 	.num_supplies = ARRAY_SIZE(tegra210_xudc_supply_names),
334449db4272SNagarjuna Kristam 	.clock_names = tegra210_xudc_clock_names,
334549db4272SNagarjuna Kristam 	.num_clks = ARRAY_SIZE(tegra210_xudc_clock_names),
334649db4272SNagarjuna Kristam 	.u1_enable = false,
334749db4272SNagarjuna Kristam 	.u2_enable = true,
334849db4272SNagarjuna Kristam 	.lpm_enable = false,
334949db4272SNagarjuna Kristam 	.invalid_seq_num = true,
335049db4272SNagarjuna Kristam 	.pls_quirk = true,
335149db4272SNagarjuna Kristam 	.port_reset_quirk = true,
335249db4272SNagarjuna Kristam 	.has_ipfs = true,
335349db4272SNagarjuna Kristam };
335449db4272SNagarjuna Kristam 
335549db4272SNagarjuna Kristam static struct tegra_xudc_soc tegra186_xudc_soc_data = {
335649db4272SNagarjuna Kristam 	.clock_names = tegra186_xudc_clock_names,
335749db4272SNagarjuna Kristam 	.num_clks = ARRAY_SIZE(tegra186_xudc_clock_names),
335849db4272SNagarjuna Kristam 	.u1_enable = true,
335949db4272SNagarjuna Kristam 	.u2_enable = true,
336049db4272SNagarjuna Kristam 	.lpm_enable = false,
336149db4272SNagarjuna Kristam 	.invalid_seq_num = false,
336249db4272SNagarjuna Kristam 	.pls_quirk = false,
336349db4272SNagarjuna Kristam 	.port_reset_quirk = false,
336449db4272SNagarjuna Kristam 	.has_ipfs = false,
336549db4272SNagarjuna Kristam };
336649db4272SNagarjuna Kristam 
336749db4272SNagarjuna Kristam static const struct of_device_id tegra_xudc_of_match[] = {
336849db4272SNagarjuna Kristam 	{
336949db4272SNagarjuna Kristam 		.compatible = "nvidia,tegra210-xudc",
337049db4272SNagarjuna Kristam 		.data = &tegra210_xudc_soc_data
337149db4272SNagarjuna Kristam 	},
337249db4272SNagarjuna Kristam 	{
337349db4272SNagarjuna Kristam 		.compatible = "nvidia,tegra186-xudc",
337449db4272SNagarjuna Kristam 		.data = &tegra186_xudc_soc_data
337549db4272SNagarjuna Kristam 	},
337649db4272SNagarjuna Kristam 	{ }
337749db4272SNagarjuna Kristam };
337849db4272SNagarjuna Kristam MODULE_DEVICE_TABLE(of, tegra_xudc_of_match);
337949db4272SNagarjuna Kristam 
338049db4272SNagarjuna Kristam static void tegra_xudc_powerdomain_remove(struct tegra_xudc *xudc)
338149db4272SNagarjuna Kristam {
338249db4272SNagarjuna Kristam 	if (xudc->genpd_dl_ss)
338349db4272SNagarjuna Kristam 		device_link_del(xudc->genpd_dl_ss);
338449db4272SNagarjuna Kristam 	if (xudc->genpd_dl_device)
338549db4272SNagarjuna Kristam 		device_link_del(xudc->genpd_dl_device);
338649db4272SNagarjuna Kristam 	if (xudc->genpd_dev_ss)
338749db4272SNagarjuna Kristam 		dev_pm_domain_detach(xudc->genpd_dev_ss, true);
338849db4272SNagarjuna Kristam 	if (xudc->genpd_dev_device)
338949db4272SNagarjuna Kristam 		dev_pm_domain_detach(xudc->genpd_dev_device, true);
339049db4272SNagarjuna Kristam }
339149db4272SNagarjuna Kristam 
339249db4272SNagarjuna Kristam static int tegra_xudc_powerdomain_init(struct tegra_xudc *xudc)
339349db4272SNagarjuna Kristam {
339449db4272SNagarjuna Kristam 	struct device *dev = xudc->dev;
339549db4272SNagarjuna Kristam 	int err;
339649db4272SNagarjuna Kristam 
339749db4272SNagarjuna Kristam 	xudc->genpd_dev_device = dev_pm_domain_attach_by_name(dev,
339849db4272SNagarjuna Kristam 								"dev");
339949db4272SNagarjuna Kristam 	if (IS_ERR(xudc->genpd_dev_device)) {
340049db4272SNagarjuna Kristam 		err = PTR_ERR(xudc->genpd_dev_device);
340149db4272SNagarjuna Kristam 		dev_err(dev, "failed to get dev pm-domain: %d\n", err);
340249db4272SNagarjuna Kristam 		return err;
340349db4272SNagarjuna Kristam 	}
340449db4272SNagarjuna Kristam 
340549db4272SNagarjuna Kristam 	xudc->genpd_dev_ss = dev_pm_domain_attach_by_name(dev, "ss");
340649db4272SNagarjuna Kristam 	if (IS_ERR(xudc->genpd_dev_ss)) {
340749db4272SNagarjuna Kristam 		err = PTR_ERR(xudc->genpd_dev_ss);
340849db4272SNagarjuna Kristam 		dev_err(dev, "failed to get superspeed pm-domain: %d\n", err);
340949db4272SNagarjuna Kristam 		return err;
341049db4272SNagarjuna Kristam 	}
341149db4272SNagarjuna Kristam 
341249db4272SNagarjuna Kristam 	xudc->genpd_dl_device = device_link_add(dev, xudc->genpd_dev_device,
341349db4272SNagarjuna Kristam 					       DL_FLAG_PM_RUNTIME |
341449db4272SNagarjuna Kristam 					       DL_FLAG_STATELESS);
341549db4272SNagarjuna Kristam 	if (!xudc->genpd_dl_device) {
341649db4272SNagarjuna Kristam 		dev_err(dev, "adding usb device device link failed!\n");
341749db4272SNagarjuna Kristam 		return -ENODEV;
341849db4272SNagarjuna Kristam 	}
341949db4272SNagarjuna Kristam 
342049db4272SNagarjuna Kristam 	xudc->genpd_dl_ss = device_link_add(dev, xudc->genpd_dev_ss,
342149db4272SNagarjuna Kristam 					     DL_FLAG_PM_RUNTIME |
342249db4272SNagarjuna Kristam 					     DL_FLAG_STATELESS);
342349db4272SNagarjuna Kristam 	if (!xudc->genpd_dl_ss) {
342449db4272SNagarjuna Kristam 		dev_err(dev, "adding superspeed device link failed!\n");
342549db4272SNagarjuna Kristam 		return -ENODEV;
342649db4272SNagarjuna Kristam 	}
342749db4272SNagarjuna Kristam 
342849db4272SNagarjuna Kristam 	return 0;
342949db4272SNagarjuna Kristam }
343049db4272SNagarjuna Kristam 
343149db4272SNagarjuna Kristam static int tegra_xudc_probe(struct platform_device *pdev)
343249db4272SNagarjuna Kristam {
343349db4272SNagarjuna Kristam 	struct tegra_xudc *xudc;
343449db4272SNagarjuna Kristam 	struct resource *res;
343549db4272SNagarjuna Kristam 	unsigned int i;
343649db4272SNagarjuna Kristam 	int err;
343749db4272SNagarjuna Kristam 
343849db4272SNagarjuna Kristam 	xudc = devm_kzalloc(&pdev->dev, sizeof(*xudc), GFP_ATOMIC);
343949db4272SNagarjuna Kristam 	if (!xudc)
344049db4272SNagarjuna Kristam 		return -ENOMEM;
344149db4272SNagarjuna Kristam 
344249db4272SNagarjuna Kristam 	xudc->dev = &pdev->dev;
344349db4272SNagarjuna Kristam 	platform_set_drvdata(pdev, xudc);
344449db4272SNagarjuna Kristam 
344549db4272SNagarjuna Kristam 	xudc->soc = of_device_get_match_data(&pdev->dev);
344649db4272SNagarjuna Kristam 	if (!xudc->soc)
344749db4272SNagarjuna Kristam 		return -ENODEV;
344849db4272SNagarjuna Kristam 
344949db4272SNagarjuna Kristam 	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "base");
345049db4272SNagarjuna Kristam 	xudc->base = devm_ioremap_resource(&pdev->dev, res);
345149db4272SNagarjuna Kristam 	if (IS_ERR(xudc->base))
345249db4272SNagarjuna Kristam 		return PTR_ERR(xudc->base);
345349db4272SNagarjuna Kristam 	xudc->phys_base = res->start;
345449db4272SNagarjuna Kristam 
345549db4272SNagarjuna Kristam 	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "fpci");
345649db4272SNagarjuna Kristam 	xudc->fpci = devm_ioremap_resource(&pdev->dev, res);
345749db4272SNagarjuna Kristam 	if (IS_ERR(xudc->fpci))
345849db4272SNagarjuna Kristam 		return PTR_ERR(xudc->fpci);
345949db4272SNagarjuna Kristam 
346049db4272SNagarjuna Kristam 	if (xudc->soc->has_ipfs) {
346149db4272SNagarjuna Kristam 		res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
346249db4272SNagarjuna Kristam 						   "ipfs");
346349db4272SNagarjuna Kristam 		xudc->ipfs = devm_ioremap_resource(&pdev->dev, res);
346449db4272SNagarjuna Kristam 		if (IS_ERR(xudc->ipfs))
346549db4272SNagarjuna Kristam 			return PTR_ERR(xudc->ipfs);
346649db4272SNagarjuna Kristam 	}
346749db4272SNagarjuna Kristam 
346849db4272SNagarjuna Kristam 	xudc->irq = platform_get_irq(pdev, 0);
346949f1997aSYueHaibing 	if (xudc->irq < 0)
347049db4272SNagarjuna Kristam 		return xudc->irq;
347149db4272SNagarjuna Kristam 
347249db4272SNagarjuna Kristam 	err = devm_request_irq(&pdev->dev, xudc->irq, tegra_xudc_irq, 0,
347349db4272SNagarjuna Kristam 			       dev_name(&pdev->dev), xudc);
347449db4272SNagarjuna Kristam 	if (err < 0) {
347549db4272SNagarjuna Kristam 		dev_err(xudc->dev, "failed to claim IRQ#%u: %d\n", xudc->irq,
347649db4272SNagarjuna Kristam 			err);
347749db4272SNagarjuna Kristam 		return err;
347849db4272SNagarjuna Kristam 	}
347949db4272SNagarjuna Kristam 
348049db4272SNagarjuna Kristam 	xudc->clks = devm_kcalloc(&pdev->dev, xudc->soc->num_clks,
348149db4272SNagarjuna Kristam 				      sizeof(*xudc->clks), GFP_KERNEL);
348249db4272SNagarjuna Kristam 	if (!xudc->clks)
348349db4272SNagarjuna Kristam 		return -ENOMEM;
348449db4272SNagarjuna Kristam 
348549db4272SNagarjuna Kristam 	for (i = 0; i < xudc->soc->num_clks; i++)
348649db4272SNagarjuna Kristam 		xudc->clks[i].id = xudc->soc->clock_names[i];
348749db4272SNagarjuna Kristam 
348849db4272SNagarjuna Kristam 	err = devm_clk_bulk_get(&pdev->dev, xudc->soc->num_clks,
348949db4272SNagarjuna Kristam 				      xudc->clks);
349049db4272SNagarjuna Kristam 	if (err) {
349149db4272SNagarjuna Kristam 		dev_err(xudc->dev, "failed to request clks %d\n", err);
349249db4272SNagarjuna Kristam 		return err;
349349db4272SNagarjuna Kristam 	}
349449db4272SNagarjuna Kristam 
349549db4272SNagarjuna Kristam 	xudc->supplies = devm_kcalloc(&pdev->dev, xudc->soc->num_supplies,
349649db4272SNagarjuna Kristam 				      sizeof(*xudc->supplies), GFP_KERNEL);
349749db4272SNagarjuna Kristam 	if (!xudc->supplies)
349849db4272SNagarjuna Kristam 		return -ENOMEM;
349949db4272SNagarjuna Kristam 
350049db4272SNagarjuna Kristam 	for (i = 0; i < xudc->soc->num_supplies; i++)
350149db4272SNagarjuna Kristam 		xudc->supplies[i].supply = xudc->soc->supply_names[i];
350249db4272SNagarjuna Kristam 
350349db4272SNagarjuna Kristam 	err = devm_regulator_bulk_get(&pdev->dev, xudc->soc->num_supplies,
350449db4272SNagarjuna Kristam 				      xudc->supplies);
350549db4272SNagarjuna Kristam 	if (err) {
350649db4272SNagarjuna Kristam 		dev_err(xudc->dev, "failed to request regulators %d\n", err);
350749db4272SNagarjuna Kristam 		return err;
350849db4272SNagarjuna Kristam 	}
350949db4272SNagarjuna Kristam 
351049db4272SNagarjuna Kristam 	xudc->padctl = tegra_xusb_padctl_get(&pdev->dev);
351149db4272SNagarjuna Kristam 	if (IS_ERR(xudc->padctl))
351249db4272SNagarjuna Kristam 		return PTR_ERR(xudc->padctl);
351349db4272SNagarjuna Kristam 
351449db4272SNagarjuna Kristam 	err = regulator_bulk_enable(xudc->soc->num_supplies, xudc->supplies);
351549db4272SNagarjuna Kristam 	if (err) {
351649db4272SNagarjuna Kristam 		dev_err(xudc->dev, "failed to enable regulators %d\n", err);
351749db4272SNagarjuna Kristam 		goto put_padctl;
351849db4272SNagarjuna Kristam 	}
351949db4272SNagarjuna Kristam 
352049db4272SNagarjuna Kristam 	xudc->usb3_phy = devm_phy_optional_get(&pdev->dev, "usb3");
352149db4272SNagarjuna Kristam 	if (IS_ERR(xudc->usb3_phy)) {
352249db4272SNagarjuna Kristam 		err = PTR_ERR(xudc->usb3_phy);
352349db4272SNagarjuna Kristam 		dev_err(xudc->dev, "failed to get usb3 phy: %d\n", err);
352449db4272SNagarjuna Kristam 		goto disable_regulator;
352549db4272SNagarjuna Kristam 	}
352649db4272SNagarjuna Kristam 
352749db4272SNagarjuna Kristam 	xudc->utmi_phy = devm_phy_optional_get(&pdev->dev, "usb2");
352849db4272SNagarjuna Kristam 	if (IS_ERR(xudc->utmi_phy)) {
352949db4272SNagarjuna Kristam 		err = PTR_ERR(xudc->utmi_phy);
353049db4272SNagarjuna Kristam 		dev_err(xudc->dev, "failed to get usb2 phy: %d\n", err);
353149db4272SNagarjuna Kristam 		goto disable_regulator;
353249db4272SNagarjuna Kristam 	}
353349db4272SNagarjuna Kristam 
353449db4272SNagarjuna Kristam 	err = tegra_xudc_powerdomain_init(xudc);
353549db4272SNagarjuna Kristam 	if (err)
353649db4272SNagarjuna Kristam 		goto put_powerdomains;
353749db4272SNagarjuna Kristam 
353849db4272SNagarjuna Kristam 	err = tegra_xudc_phy_init(xudc);
353949db4272SNagarjuna Kristam 	if (err)
354049db4272SNagarjuna Kristam 		goto put_powerdomains;
354149db4272SNagarjuna Kristam 
354249db4272SNagarjuna Kristam 	err = tegra_xudc_alloc_event_ring(xudc);
354349db4272SNagarjuna Kristam 	if (err)
354449db4272SNagarjuna Kristam 		goto disable_phy;
354549db4272SNagarjuna Kristam 
354649db4272SNagarjuna Kristam 	err = tegra_xudc_alloc_eps(xudc);
354749db4272SNagarjuna Kristam 	if (err)
354849db4272SNagarjuna Kristam 		goto free_event_ring;
354949db4272SNagarjuna Kristam 
355049db4272SNagarjuna Kristam 	spin_lock_init(&xudc->lock);
355149db4272SNagarjuna Kristam 
355249db4272SNagarjuna Kristam 	init_completion(&xudc->disconnect_complete);
355349db4272SNagarjuna Kristam 
355449db4272SNagarjuna Kristam 	INIT_WORK(&xudc->usb_role_sw_work, tegra_xudc_usb_role_sw_work);
355549db4272SNagarjuna Kristam 
355649db4272SNagarjuna Kristam 	INIT_DELAYED_WORK(&xudc->plc_reset_work, tegra_xudc_plc_reset_work);
355749db4272SNagarjuna Kristam 
355849db4272SNagarjuna Kristam 	INIT_DELAYED_WORK(&xudc->port_reset_war_work,
355949db4272SNagarjuna Kristam 				tegra_xudc_port_reset_war_work);
356049db4272SNagarjuna Kristam 
356149db4272SNagarjuna Kristam 	/* Set the mode as device mode and this keeps phy always ON */
3562*9ce0a14bSNagarjuna Kristam 	xudc->device_mode = true;
356349db4272SNagarjuna Kristam 	schedule_work(&xudc->usb_role_sw_work);
356449db4272SNagarjuna Kristam 
356549db4272SNagarjuna Kristam 	pm_runtime_enable(&pdev->dev);
356649db4272SNagarjuna Kristam 
356749db4272SNagarjuna Kristam 	xudc->gadget.ops = &tegra_xudc_gadget_ops;
356849db4272SNagarjuna Kristam 	xudc->gadget.ep0 = &xudc->ep[0].usb_ep;
356949db4272SNagarjuna Kristam 	xudc->gadget.name = "tegra-xudc";
357049db4272SNagarjuna Kristam 	xudc->gadget.max_speed = USB_SPEED_SUPER;
357149db4272SNagarjuna Kristam 
357249db4272SNagarjuna Kristam 	err = usb_add_gadget_udc(&pdev->dev, &xudc->gadget);
357349db4272SNagarjuna Kristam 	if (err) {
357449db4272SNagarjuna Kristam 		dev_err(&pdev->dev, "failed to add USB gadget: %d\n", err);
357549db4272SNagarjuna Kristam 		goto free_eps;
357649db4272SNagarjuna Kristam 	}
357749db4272SNagarjuna Kristam 
357849db4272SNagarjuna Kristam 	return 0;
357949db4272SNagarjuna Kristam 
358049db4272SNagarjuna Kristam free_eps:
358149db4272SNagarjuna Kristam 	tegra_xudc_free_eps(xudc);
358249db4272SNagarjuna Kristam free_event_ring:
358349db4272SNagarjuna Kristam 	tegra_xudc_free_event_ring(xudc);
358449db4272SNagarjuna Kristam disable_phy:
358549db4272SNagarjuna Kristam 	tegra_xudc_phy_exit(xudc);
358649db4272SNagarjuna Kristam put_powerdomains:
358749db4272SNagarjuna Kristam 	tegra_xudc_powerdomain_remove(xudc);
358849db4272SNagarjuna Kristam disable_regulator:
358949db4272SNagarjuna Kristam 	regulator_bulk_disable(xudc->soc->num_supplies, xudc->supplies);
359049db4272SNagarjuna Kristam put_padctl:
359149db4272SNagarjuna Kristam 	tegra_xusb_padctl_put(xudc->padctl);
359249db4272SNagarjuna Kristam 
359349db4272SNagarjuna Kristam 	return err;
359449db4272SNagarjuna Kristam }
359549db4272SNagarjuna Kristam 
359649db4272SNagarjuna Kristam static int tegra_xudc_remove(struct platform_device *pdev)
359749db4272SNagarjuna Kristam {
359849db4272SNagarjuna Kristam 	struct tegra_xudc *xudc = platform_get_drvdata(pdev);
359949db4272SNagarjuna Kristam 
360049db4272SNagarjuna Kristam 	pm_runtime_get_sync(xudc->dev);
360149db4272SNagarjuna Kristam 
360249db4272SNagarjuna Kristam 	cancel_delayed_work(&xudc->plc_reset_work);
360349db4272SNagarjuna Kristam 	cancel_work_sync(&xudc->usb_role_sw_work);
360449db4272SNagarjuna Kristam 
360549db4272SNagarjuna Kristam 	usb_del_gadget_udc(&xudc->gadget);
360649db4272SNagarjuna Kristam 
360749db4272SNagarjuna Kristam 	tegra_xudc_free_eps(xudc);
360849db4272SNagarjuna Kristam 	tegra_xudc_free_event_ring(xudc);
360949db4272SNagarjuna Kristam 
361049db4272SNagarjuna Kristam 	tegra_xudc_powerdomain_remove(xudc);
361149db4272SNagarjuna Kristam 
361249db4272SNagarjuna Kristam 	regulator_bulk_disable(xudc->soc->num_supplies, xudc->supplies);
361349db4272SNagarjuna Kristam 
361449db4272SNagarjuna Kristam 	phy_power_off(xudc->utmi_phy);
361549db4272SNagarjuna Kristam 	phy_power_off(xudc->usb3_phy);
361649db4272SNagarjuna Kristam 
361749db4272SNagarjuna Kristam 	tegra_xudc_phy_exit(xudc);
361849db4272SNagarjuna Kristam 
361949db4272SNagarjuna Kristam 	pm_runtime_disable(xudc->dev);
362049db4272SNagarjuna Kristam 	pm_runtime_put(xudc->dev);
362149db4272SNagarjuna Kristam 
362249db4272SNagarjuna Kristam 	tegra_xusb_padctl_put(xudc->padctl);
362349db4272SNagarjuna Kristam 
362449db4272SNagarjuna Kristam 	return 0;
362549db4272SNagarjuna Kristam }
362649db4272SNagarjuna Kristam 
362749db4272SNagarjuna Kristam static int __maybe_unused tegra_xudc_powergate(struct tegra_xudc *xudc)
362849db4272SNagarjuna Kristam {
362949db4272SNagarjuna Kristam 	unsigned long flags;
363049db4272SNagarjuna Kristam 
363149db4272SNagarjuna Kristam 	dev_dbg(xudc->dev, "entering ELPG\n");
363249db4272SNagarjuna Kristam 
363349db4272SNagarjuna Kristam 	spin_lock_irqsave(&xudc->lock, flags);
363449db4272SNagarjuna Kristam 
363549db4272SNagarjuna Kristam 	xudc->powergated = true;
363649db4272SNagarjuna Kristam 	xudc->saved_regs.ctrl = xudc_readl(xudc, CTRL);
363749db4272SNagarjuna Kristam 	xudc->saved_regs.portpm = xudc_readl(xudc, PORTPM);
363849db4272SNagarjuna Kristam 	xudc_writel(xudc, 0, CTRL);
363949db4272SNagarjuna Kristam 
364049db4272SNagarjuna Kristam 	spin_unlock_irqrestore(&xudc->lock, flags);
364149db4272SNagarjuna Kristam 
364249db4272SNagarjuna Kristam 	clk_bulk_disable_unprepare(xudc->soc->num_clks, xudc->clks);
364349db4272SNagarjuna Kristam 
364449db4272SNagarjuna Kristam 	regulator_bulk_disable(xudc->soc->num_supplies, xudc->supplies);
364549db4272SNagarjuna Kristam 
364649db4272SNagarjuna Kristam 	dev_dbg(xudc->dev, "entering ELPG done\n");
364749db4272SNagarjuna Kristam 	return 0;
364849db4272SNagarjuna Kristam }
364949db4272SNagarjuna Kristam 
365049db4272SNagarjuna Kristam static int __maybe_unused tegra_xudc_unpowergate(struct tegra_xudc *xudc)
365149db4272SNagarjuna Kristam {
365249db4272SNagarjuna Kristam 	unsigned long flags;
365349db4272SNagarjuna Kristam 	int err;
365449db4272SNagarjuna Kristam 
365549db4272SNagarjuna Kristam 	dev_dbg(xudc->dev, "exiting ELPG\n");
365649db4272SNagarjuna Kristam 
365749db4272SNagarjuna Kristam 	err = regulator_bulk_enable(xudc->soc->num_supplies,
365849db4272SNagarjuna Kristam 			xudc->supplies);
365949db4272SNagarjuna Kristam 	if (err < 0)
366049db4272SNagarjuna Kristam 		return err;
366149db4272SNagarjuna Kristam 
366249db4272SNagarjuna Kristam 	err = clk_bulk_prepare_enable(xudc->soc->num_clks, xudc->clks);
366349db4272SNagarjuna Kristam 	if (err < 0)
366449db4272SNagarjuna Kristam 		return err;
366549db4272SNagarjuna Kristam 
366649db4272SNagarjuna Kristam 	tegra_xudc_fpci_ipfs_init(xudc);
366749db4272SNagarjuna Kristam 
366849db4272SNagarjuna Kristam 	tegra_xudc_device_params_init(xudc);
366949db4272SNagarjuna Kristam 
367049db4272SNagarjuna Kristam 	tegra_xudc_init_event_ring(xudc);
367149db4272SNagarjuna Kristam 
367249db4272SNagarjuna Kristam 	tegra_xudc_init_eps(xudc);
367349db4272SNagarjuna Kristam 
367449db4272SNagarjuna Kristam 	xudc_writel(xudc, xudc->saved_regs.portpm, PORTPM);
367549db4272SNagarjuna Kristam 	xudc_writel(xudc, xudc->saved_regs.ctrl, CTRL);
367649db4272SNagarjuna Kristam 
367749db4272SNagarjuna Kristam 	spin_lock_irqsave(&xudc->lock, flags);
367849db4272SNagarjuna Kristam 	xudc->powergated = false;
367949db4272SNagarjuna Kristam 	spin_unlock_irqrestore(&xudc->lock, flags);
368049db4272SNagarjuna Kristam 
368149db4272SNagarjuna Kristam 	dev_dbg(xudc->dev, "exiting ELPG done\n");
368249db4272SNagarjuna Kristam 	return 0;
368349db4272SNagarjuna Kristam }
368449db4272SNagarjuna Kristam 
368549db4272SNagarjuna Kristam static int __maybe_unused tegra_xudc_suspend(struct device *dev)
368649db4272SNagarjuna Kristam {
368749db4272SNagarjuna Kristam 	struct tegra_xudc *xudc = dev_get_drvdata(dev);
368849db4272SNagarjuna Kristam 	unsigned long flags;
368949db4272SNagarjuna Kristam 
369049db4272SNagarjuna Kristam 	spin_lock_irqsave(&xudc->lock, flags);
369149db4272SNagarjuna Kristam 	xudc->suspended = true;
369249db4272SNagarjuna Kristam 	spin_unlock_irqrestore(&xudc->lock, flags);
369349db4272SNagarjuna Kristam 
369449db4272SNagarjuna Kristam 	flush_work(&xudc->usb_role_sw_work);
369549db4272SNagarjuna Kristam 
369649db4272SNagarjuna Kristam 	/* Forcibly disconnect before powergating. */
369749db4272SNagarjuna Kristam 	tegra_xudc_device_mode_off(xudc);
369849db4272SNagarjuna Kristam 
369949db4272SNagarjuna Kristam 	if (!pm_runtime_status_suspended(dev))
370049db4272SNagarjuna Kristam 		tegra_xudc_powergate(xudc);
370149db4272SNagarjuna Kristam 
370249db4272SNagarjuna Kristam 	pm_runtime_disable(dev);
370349db4272SNagarjuna Kristam 
370449db4272SNagarjuna Kristam 	return 0;
370549db4272SNagarjuna Kristam }
370649db4272SNagarjuna Kristam 
370749db4272SNagarjuna Kristam static int __maybe_unused tegra_xudc_resume(struct device *dev)
370849db4272SNagarjuna Kristam {
370949db4272SNagarjuna Kristam 	struct tegra_xudc *xudc = dev_get_drvdata(dev);
371049db4272SNagarjuna Kristam 	unsigned long flags;
371149db4272SNagarjuna Kristam 	int err;
371249db4272SNagarjuna Kristam 
371349db4272SNagarjuna Kristam 	err = tegra_xudc_unpowergate(xudc);
371449db4272SNagarjuna Kristam 	if (err < 0)
371549db4272SNagarjuna Kristam 		return err;
371649db4272SNagarjuna Kristam 
371749db4272SNagarjuna Kristam 	spin_lock_irqsave(&xudc->lock, flags);
371849db4272SNagarjuna Kristam 	xudc->suspended = false;
371949db4272SNagarjuna Kristam 	spin_unlock_irqrestore(&xudc->lock, flags);
372049db4272SNagarjuna Kristam 
372149db4272SNagarjuna Kristam 	schedule_work(&xudc->usb_role_sw_work);
372249db4272SNagarjuna Kristam 
372349db4272SNagarjuna Kristam 	pm_runtime_enable(dev);
372449db4272SNagarjuna Kristam 
372549db4272SNagarjuna Kristam 	return 0;
372649db4272SNagarjuna Kristam }
372749db4272SNagarjuna Kristam 
372849db4272SNagarjuna Kristam static int __maybe_unused tegra_xudc_runtime_suspend(struct device *dev)
372949db4272SNagarjuna Kristam {
373049db4272SNagarjuna Kristam 	struct tegra_xudc *xudc = dev_get_drvdata(dev);
373149db4272SNagarjuna Kristam 
373249db4272SNagarjuna Kristam 	return tegra_xudc_powergate(xudc);
373349db4272SNagarjuna Kristam }
373449db4272SNagarjuna Kristam 
373549db4272SNagarjuna Kristam static int __maybe_unused tegra_xudc_runtime_resume(struct device *dev)
373649db4272SNagarjuna Kristam {
373749db4272SNagarjuna Kristam 	struct tegra_xudc *xudc = dev_get_drvdata(dev);
373849db4272SNagarjuna Kristam 
373949db4272SNagarjuna Kristam 	return tegra_xudc_unpowergate(xudc);
374049db4272SNagarjuna Kristam }
374149db4272SNagarjuna Kristam 
374249db4272SNagarjuna Kristam static const struct dev_pm_ops tegra_xudc_pm_ops = {
374349db4272SNagarjuna Kristam 	SET_SYSTEM_SLEEP_PM_OPS(tegra_xudc_suspend, tegra_xudc_resume)
374449db4272SNagarjuna Kristam 	SET_RUNTIME_PM_OPS(tegra_xudc_runtime_suspend,
374549db4272SNagarjuna Kristam 			   tegra_xudc_runtime_resume, NULL)
374649db4272SNagarjuna Kristam };
374749db4272SNagarjuna Kristam 
374849db4272SNagarjuna Kristam static struct platform_driver tegra_xudc_driver = {
374949db4272SNagarjuna Kristam 	.probe = tegra_xudc_probe,
375049db4272SNagarjuna Kristam 	.remove = tegra_xudc_remove,
375149db4272SNagarjuna Kristam 	.driver = {
375249db4272SNagarjuna Kristam 		.name = "tegra-xudc",
375349db4272SNagarjuna Kristam 		.pm = &tegra_xudc_pm_ops,
375449db4272SNagarjuna Kristam 		.of_match_table = tegra_xudc_of_match,
375549db4272SNagarjuna Kristam 	},
375649db4272SNagarjuna Kristam };
375749db4272SNagarjuna Kristam module_platform_driver(tegra_xudc_driver);
375849db4272SNagarjuna Kristam 
375949db4272SNagarjuna Kristam MODULE_DESCRIPTION("NVIDIA Tegra XUSB Device Controller");
376049db4272SNagarjuna Kristam MODULE_AUTHOR("Andrew Bresticker <abrestic@chromium.org>");
376149db4272SNagarjuna Kristam MODULE_AUTHOR("Hui Fu <hfu@nvidia.com>");
376249db4272SNagarjuna Kristam MODULE_AUTHOR("Nagarjuna Kristam <nkristam@nvidia.com>");
376349db4272SNagarjuna Kristam MODULE_LICENSE("GPL v2");
3764